US20180090372A1 - Heterogeneous metallization using solid diffusion removal of metal interconnects - Google Patents
Heterogeneous metallization using solid diffusion removal of metal interconnects Download PDFInfo
- Publication number
- US20180090372A1 US20180090372A1 US15/434,335 US201715434335A US2018090372A1 US 20180090372 A1 US20180090372 A1 US 20180090372A1 US 201715434335 A US201715434335 A US 201715434335A US 2018090372 A1 US2018090372 A1 US 2018090372A1
- Authority
- US
- United States
- Prior art keywords
- trench
- metal
- trenches
- copper
- layer
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
- 229910052751 metal Inorganic materials 0.000 title claims abstract description 69
- 239000002184 metal Substances 0.000 title claims abstract description 69
- 238000009792 diffusion process Methods 0.000 title claims description 9
- 238000001465 metallisation Methods 0.000 title description 8
- 239000007787 solid Substances 0.000 title description 2
- 239000000758 substrate Substances 0.000 claims abstract description 28
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical compound [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 claims description 89
- 239000010949 copper Substances 0.000 claims description 71
- 229910052802 copper Inorganic materials 0.000 claims description 69
- 239000010410 layer Substances 0.000 claims description 66
- 229910017052 cobalt Inorganic materials 0.000 claims description 11
- 239000010941 cobalt Substances 0.000 claims description 11
- GUTLYIVDDKVIGB-UHFFFAOYSA-N cobalt atom Chemical compound [Co] GUTLYIVDDKVIGB-UHFFFAOYSA-N 0.000 claims description 11
- 229910000881 Cu alloy Inorganic materials 0.000 claims description 10
- 230000004888 barrier function Effects 0.000 claims description 10
- 229910052782 aluminium Inorganic materials 0.000 claims description 9
- XAGFODPZIPBFFR-UHFFFAOYSA-N aluminium Chemical compound [Al] XAGFODPZIPBFFR-UHFFFAOYSA-N 0.000 claims description 9
- 239000010931 gold Substances 0.000 claims description 9
- 230000008021 deposition Effects 0.000 claims description 7
- 229910021332 silicide Inorganic materials 0.000 claims description 7
- FVBUAEGBCNSCDD-UHFFFAOYSA-N silicide(4-) Chemical compound [Si-4] FVBUAEGBCNSCDD-UHFFFAOYSA-N 0.000 claims description 7
- ZOKXTWBITQBERF-UHFFFAOYSA-N Molybdenum Chemical compound [Mo] ZOKXTWBITQBERF-UHFFFAOYSA-N 0.000 claims description 6
- PXHVJJICTQNCMI-UHFFFAOYSA-N Nickel Chemical compound [Ni] PXHVJJICTQNCMI-UHFFFAOYSA-N 0.000 claims description 6
- KJTLSVCANCCWHF-UHFFFAOYSA-N Ruthenium Chemical compound [Ru] KJTLSVCANCCWHF-UHFFFAOYSA-N 0.000 claims description 6
- BQCADISMDOOEFD-UHFFFAOYSA-N Silver Chemical compound [Ag] BQCADISMDOOEFD-UHFFFAOYSA-N 0.000 claims description 6
- PCHJSUWPFVWCPO-UHFFFAOYSA-N gold Chemical compound [Au] PCHJSUWPFVWCPO-UHFFFAOYSA-N 0.000 claims description 6
- 229910052737 gold Inorganic materials 0.000 claims description 6
- 229910052750 molybdenum Inorganic materials 0.000 claims description 6
- 239000011733 molybdenum Substances 0.000 claims description 6
- 229910052707 ruthenium Inorganic materials 0.000 claims description 6
- 229910052709 silver Inorganic materials 0.000 claims description 6
- 239000004332 silver Substances 0.000 claims description 6
- WFKWXMTUELFFGS-UHFFFAOYSA-N tungsten Chemical compound [W] WFKWXMTUELFFGS-UHFFFAOYSA-N 0.000 claims description 6
- 229910052721 tungsten Inorganic materials 0.000 claims description 6
- 239000010937 tungsten Substances 0.000 claims description 6
- MZLGASXMSKOWSE-UHFFFAOYSA-N tantalum nitride Chemical compound [Ta]#N MZLGASXMSKOWSE-UHFFFAOYSA-N 0.000 claims description 5
- -1 tungsten silicide Chemical compound 0.000 claims description 4
- 229910052741 iridium Inorganic materials 0.000 claims description 3
- GKOZUEZYRPOHIO-UHFFFAOYSA-N iridium atom Chemical compound [Ir] GKOZUEZYRPOHIO-UHFFFAOYSA-N 0.000 claims description 3
- 229910052759 nickel Inorganic materials 0.000 claims description 3
- 229910021334 nickel silicide Inorganic materials 0.000 claims description 3
- RUFLMLWJRZAWLJ-UHFFFAOYSA-N nickel silicide Chemical compound [Ni]=[Si]=[Ni] RUFLMLWJRZAWLJ-UHFFFAOYSA-N 0.000 claims description 3
- 229910052703 rhodium Inorganic materials 0.000 claims description 3
- 239000010948 rhodium Substances 0.000 claims description 3
- MHOVAHRLVXNVSD-UHFFFAOYSA-N rhodium atom Chemical compound [Rh] MHOVAHRLVXNVSD-UHFFFAOYSA-N 0.000 claims description 3
- 229910021341 titanium silicide Inorganic materials 0.000 claims description 3
- WQJQOUPTWCFRMM-UHFFFAOYSA-N tungsten disilicide Chemical compound [Si]#[W]#[Si] WQJQOUPTWCFRMM-UHFFFAOYSA-N 0.000 claims description 3
- 229910021342 tungsten silicide Inorganic materials 0.000 claims description 3
- 229910000531 Co alloy Inorganic materials 0.000 claims description 2
- NRTOMJZYCJJWKI-UHFFFAOYSA-N Titanium nitride Chemical compound [Ti]#N NRTOMJZYCJJWKI-UHFFFAOYSA-N 0.000 claims description 2
- SHFWSLOEHVJRJV-UHFFFAOYSA-N [O-2].[Mn+2].[Ta+5] Chemical compound [O-2].[Mn+2].[Ta+5] SHFWSLOEHVJRJV-UHFFFAOYSA-N 0.000 claims description 2
- HPDFFVBPXCTEDN-UHFFFAOYSA-N copper manganese Chemical compound [Mn].[Cu] HPDFFVBPXCTEDN-UHFFFAOYSA-N 0.000 claims description 2
- 239000011241 protective layer Substances 0.000 claims description 2
- 238000000034 method Methods 0.000 abstract description 41
- 238000000151 deposition Methods 0.000 abstract description 8
- 230000008569 process Effects 0.000 description 29
- 239000004065 semiconductor Substances 0.000 description 27
- 239000000463 material Substances 0.000 description 18
- 230000005012 migration Effects 0.000 description 12
- 238000013508 migration Methods 0.000 description 12
- 239000004020 conductor Substances 0.000 description 10
- 230000000694 effects Effects 0.000 description 8
- 238000004519 manufacturing process Methods 0.000 description 7
- 238000003917 TEM image Methods 0.000 description 6
- 238000000137 annealing Methods 0.000 description 4
- 238000000231 atomic layer deposition Methods 0.000 description 4
- 230000000670 limiting effect Effects 0.000 description 4
- 238000001459 lithography Methods 0.000 description 4
- 238000005240 physical vapour deposition Methods 0.000 description 4
- 229910045601 alloy Inorganic materials 0.000 description 3
- 239000000956 alloy Substances 0.000 description 3
- 230000008901 benefit Effects 0.000 description 3
- 230000015572 biosynthetic process Effects 0.000 description 3
- 230000000903 blocking effect Effects 0.000 description 3
- 239000003989 dielectric material Substances 0.000 description 3
- 238000005530 etching Methods 0.000 description 3
- 230000004048 modification Effects 0.000 description 3
- 238000012986 modification Methods 0.000 description 3
- 238000012546 transfer Methods 0.000 description 3
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 2
- 238000005229 chemical vapour deposition Methods 0.000 description 2
- 238000004070 electrodeposition Methods 0.000 description 2
- 238000005516 engineering process Methods 0.000 description 2
- 239000012212 insulator Substances 0.000 description 2
- 238000000059 patterning Methods 0.000 description 2
- 238000004151 rapid thermal annealing Methods 0.000 description 2
- 230000009467 reduction Effects 0.000 description 2
- 230000002829 reductive effect Effects 0.000 description 2
- 238000001350 scanning transmission electron microscopy Methods 0.000 description 2
- 230000008054 signal transmission Effects 0.000 description 2
- 238000004627 transmission electron microscopy Methods 0.000 description 2
- 229910052581 Si3N4 Inorganic materials 0.000 description 1
- 230000002411 adverse Effects 0.000 description 1
- 239000003990 capacitor Substances 0.000 description 1
- 238000001311 chemical methods and process Methods 0.000 description 1
- 230000002301 combined effect Effects 0.000 description 1
- 238000007796 conventional method Methods 0.000 description 1
- 230000008878 coupling Effects 0.000 description 1
- 238000010168 coupling process Methods 0.000 description 1
- 238000005859 coupling reaction Methods 0.000 description 1
- 230000007423 decrease Effects 0.000 description 1
- 230000003247 decreasing effect Effects 0.000 description 1
- 238000011161 development Methods 0.000 description 1
- 238000006073 displacement reaction Methods 0.000 description 1
- 239000002019 doping agent Substances 0.000 description 1
- 238000009713 electroplating Methods 0.000 description 1
- 238000005468 ion implantation Methods 0.000 description 1
- 150000002739 metals Chemical class 0.000 description 1
- 238000004377 microelectronic Methods 0.000 description 1
- 238000001451 molecular beam epitaxy Methods 0.000 description 1
- 238000007747 plating Methods 0.000 description 1
- 229910021420 polycrystalline silicon Inorganic materials 0.000 description 1
- 229920000642 polymer Polymers 0.000 description 1
- 229910052883 rhodonite Inorganic materials 0.000 description 1
- 238000005389 semiconductor device fabrication Methods 0.000 description 1
- 229910052710 silicon Inorganic materials 0.000 description 1
- 239000010703 silicon Substances 0.000 description 1
- 235000012239 silicon dioxide Nutrition 0.000 description 1
- 239000000377 silicon dioxide Substances 0.000 description 1
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 description 1
- 238000004513 sizing Methods 0.000 description 1
- 239000000126 substance Substances 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
- H01L21/76841—Barrier, adhesion or liner layers
- H01L21/76853—Barrier, adhesion or liner layers characterized by particular after-treatment steps
- H01L21/76865—Selective removal of parts of the layer
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/31—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
- H01L21/3205—Deposition of non-insulating-, e.g. conductive- or resistive-, layers on insulating layers; After-treatment of these layers
- H01L21/321—After treatment
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
- H01L21/76802—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics
- H01L21/76816—Aspects relating to the layout of the pattern or to the size of vias or trenches
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
- H01L21/76822—Modification of the material of dielectric layers, e.g. grading, after-treatment to improve the stability of the layers, to increase their density etc.
- H01L21/76828—Modification of the material of dielectric layers, e.g. grading, after-treatment to improve the stability of the layers, to increase their density etc. thermal treatment
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
- H01L21/76829—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing characterised by the formation of thin functional dielectric layers, e.g. dielectric etch-stop, barrier, capping or liner layers
- H01L21/76834—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing characterised by the formation of thin functional dielectric layers, e.g. dielectric etch-stop, barrier, capping or liner layers formation of thin insulating films on the sidewalls or on top of conductors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
- H01L21/7684—Smoothing; Planarisation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
- H01L21/76841—Barrier, adhesion or liner layers
- H01L21/76843—Barrier, adhesion or liner layers formed in openings in a dielectric
- H01L21/76846—Layer combinations
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
- H01L21/76841—Barrier, adhesion or liner layers
- H01L21/76843—Barrier, adhesion or liner layers formed in openings in a dielectric
- H01L21/76849—Barrier, adhesion or liner layers formed in openings in a dielectric the layer being positioned on top of the main fill metal
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
- H01L21/76841—Barrier, adhesion or liner layers
- H01L21/76871—Layers specifically deposited to enhance or enable the nucleation of further layers, i.e. seed layers
- H01L21/76873—Layers specifically deposited to enhance or enable the nucleation of further layers, i.e. seed layers for electroplating
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
- H01L21/76877—Filling of holes, grooves or trenches, e.g. vias, with conductive material
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
- H01L21/76877—Filling of holes, grooves or trenches, e.g. vias, with conductive material
- H01L21/76883—Post-treatment or after-treatment of the conductive material
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
- H01L21/76886—Modifying permanently or temporarily the pattern or the conductivity of conductive members, e.g. formation of alloys, reduction of contact resistances
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/5226—Via connections in a multilevel interconnection structure
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/528—Layout of the interconnection structure
- H01L23/5283—Cross-sectional geometry
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/532—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body characterised by the materials
- H01L23/53204—Conductive materials
- H01L23/53209—Conductive materials based on metals, e.g. alloys, metal silicides
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/532—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body characterised by the materials
- H01L23/53204—Conductive materials
- H01L23/53209—Conductive materials based on metals, e.g. alloys, metal silicides
- H01L23/53214—Conductive materials based on metals, e.g. alloys, metal silicides the principal metal being aluminium
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/532—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body characterised by the materials
- H01L23/53204—Conductive materials
- H01L23/53209—Conductive materials based on metals, e.g. alloys, metal silicides
- H01L23/53228—Conductive materials based on metals, e.g. alloys, metal silicides the principal metal being copper
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/532—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body characterised by the materials
- H01L23/53204—Conductive materials
- H01L23/53209—Conductive materials based on metals, e.g. alloys, metal silicides
- H01L23/53228—Conductive materials based on metals, e.g. alloys, metal silicides the principal metal being copper
- H01L23/53233—Copper alloys
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/532—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body characterised by the materials
- H01L23/53204—Conductive materials
- H01L23/53209—Conductive materials based on metals, e.g. alloys, metal silicides
- H01L23/53228—Conductive materials based on metals, e.g. alloys, metal silicides the principal metal being copper
- H01L23/53238—Additional layers associated with copper layers, e.g. adhesion, barrier, cladding layers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/532—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body characterised by the materials
- H01L23/53204—Conductive materials
- H01L23/53209—Conductive materials based on metals, e.g. alloys, metal silicides
- H01L23/53242—Conductive materials based on metals, e.g. alloys, metal silicides the principal metal being a noble metal, e.g. gold
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/532—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body characterised by the materials
- H01L23/53204—Conductive materials
- H01L23/53209—Conductive materials based on metals, e.g. alloys, metal silicides
- H01L23/53257—Conductive materials based on metals, e.g. alloys, metal silicides the principal metal being a refractory metal
Definitions
- the present invention relates in general to the field of semiconductor fabrication methodologies and resulting device structures. More specifically, the present invention relates to fabrication methodologies and resulting structures for a semiconductor device having a heterogeneous metal interconnect structure containing both narrow and wide trenches or lines that can be formed simultaneously.
- IC components include a plurality of circuit elements (e.g., transistors, resistors, diodes, capacitors, etc.) communicatively connected together on a semiconductor substrate (i.e., a wafer or a chip).
- IC components are coupled to one another by providing a network of interconnected metallization layers and conductive trenches formed in the wafer/chip.
- Metallization layers and trenches are often formed using copper (Cu), which facilitates the development of smaller metal components, reduced energy usage, and higher-performance processors. Efficient routing of these metallization layers and trenches through multi-layered chip designs requires the formation of multi-level or multi-layered metallization layer and trench patterning schemes.
- Embodiments are directed to a device with an interconnect network of trenches in a substrate.
- the device includes a first trench having a first width dimension and a second trench having a second width dimension that is greater than the first width dimension.
- the device also includes a first metal layer in the second trench and a second metal layer in the first and second trenches, with the second metal layer located over any first metal present in the trenches.
- the device also includes a hybrid interconnection structure of first and second trenches containing the first and second metals, where the hybrid interconnection structure is formed simultaneously, and a dielectric layer.
- FIG. 1 depicts a graph displaying the resistivity of copper as a function of trench width
- FIG. 2 depicts an exemplary semiconductor structure with narrow and wide copper trenches on a substrate, according to embodiments
- FIG. 3 depicts an exemplary semiconductor structure with a layer of dielectric material that is known to absorb copper atoms, according to embodiments
- FIG. 4 depicts an exemplary semiconductor structure undergoing an annealing process to diffuse out the copper in the trenches to the dielectric layer, and the evacuation of copper from narrow and wide trenches to the dielectric layer, according to embodiments;
- FIG. 5 depicts an exemplary semiconductor structure showing the structure after the evacuation of copper from the trenches is complete according to embodiments
- FIG. 6 depicts the exemplary semiconductor structure after the removal of the copper-infused dielectric layer according to embodiments
- FIG. 7 depicts the exemplary semiconductor structure after the deposition of a metal layer into the narrow and wide trenches according to embodiments
- FIG. 8 depicts the exemplary semiconductor structure after a CMP planarization process to remove excess metal from the substrate according to embodiments
- FIG. 9A depicts a Transmission Electron Microscopy (TEM) of a substrate having narrow trenches containing copper before the process of removing the copper from the trenches has begun according to embodiments;
- TEM Transmission Electron Microscopy
- FIG. 9B depicts a TEM image of a substrate having narrow trenches, an added dielectric layer, and after the migration of copper to the dielectric layer, wherein the trenches devoid of copper according to embodiments;
- FIG. 9C depicts a TEM image of a substrate having a wide trench containing copper before the process of removing the copper from the trench has begun according to embodiments.
- FIG. 9D depicts a TEM image of a substrate having a wide trench, an added dielectric layer, and after the migration of copper to the dielectric layer, wherein the wide trench retains the majority of copper present beforehand according to embodiments.
- Deposition is any process that grows, coats, or otherwise transfers a material onto the wafer.
- Available technologies include physical vapor deposition (PVD), chemical vapor deposition (CVD), electrochemical deposition (ECD), molecular beam epitaxy (MBE) and more recently, atomic layer deposition (ALD) among others.
- Removal/etching is any process that removes material from the wafer. Examples include etch processes (either wet or dry), and chemical-mechanical planarization (CMP), and the like.
- Semiconductor doping is the modification of electrical properties by doping, for example, transistor sources and drains, generally by diffusion and/or by ion implantation. These doping processes are followed by furnace annealing or by rapid thermal annealing (RTA). Annealing serves to activate the implanted dopants. Films of both conductors (e.g., poly-silicon, aluminum, copper, etc.) and insulators (e.g., various forms of silicon dioxide, silicon nitride, etc.) are used to connect and isolate transistors and their components. Selective doping of various regions of the semiconductor substrate allows the conductivity of the substrate to be changed with the application of voltage. By creating structures of these various components, millions or even billions of transistors can be built and wired together to form the complex circuitry of a modern microelectronic device.
- RTA rapid thermal annealing
- semiconductor lithography i.e., the formation of three-dimensional relief images or patterns on the semiconductor substrate for subsequent transfer of the pattern to the substrate.
- the patterns are on a light sensitive polymer called a photo-resist.
- lithography and etch pattern transfer steps are repeated multiple times. Each pattern being printed on the wafer is aligned to the previously formed patterns and slowly the conductors, insulators and selectively doped regions are built up to form the final device.
- an interconnect network includes a configuration of metallization layers/lines and metal trenches.
- the metal trenches are disposed in trenches and run perpendicular to the semiconductor substrate.
- the trenches are formed in a dielectric material.
- the metal trenches are communicatively connected to the metallization layers/lines.
- the metal trenches can also run parallel to the semiconductor substrate.
- An interconnect network that is copper based, when compared with an aluminum (Al) based interconnect network, can allow higher speed signal transmissions between large numbers of transistors on a complex semiconductor chip. Accordingly, when fabricating an IC, a metal conductor such as copper is typically used for forming the interconnect network because copper has a low resistivity and high current carrying capacity as compared to aluminum.
- Resistivity is the measure of how much a material opposes electric current caused by a voltage being placed across the material as a function of length.
- electromigration can occur when using copper in trenches with very small dimensions. In the present description, electromigration effects become significant as trenches become smaller in width, and are referred to as “narrow” or “first” trenches with a first width of less than 30 nm. Trenches with a width of greater than 30 nm are termed “wide” or “second” trenches. Electromigration is the gradual displacement of atoms of a metal conductor due to the high density of current passing through the metal conductor.
- the resistivity of copper trenches should be relatively low as compared to other materials.
- a material such as Tantalum Nitride (TaN) can be used as a barrier layer at the bottom of the trenches. When the TaN barrier layer is thinned down at the trench bottom, the trench resistivity becomes low.
- TaN Tantalum Nitride
- the short length effect occurs when the copper trench with electromigration blocking boundaries is of a sufficiently short length (e.g., between 1 and 10 micrometers) that the migrating copper atoms impinge on the blocking boundary creating a backwards stress gradient that prevents further migration of copper. It is desirable for the material to have a blocking boundary layer that provides both low resistivity and a high ability to block electromigration.
- copper trenches and trenches faces several technical challenges.
- the limited volume of copper in a trench necessarily limits the current-carrying capability of the trenches.
- electromigration lifetimes for narrow trenches are reduced.
- copper resistivity values increase with a reduction in wire width.
- embodiments described herein includes forming an interconnect network of copper, and then replacing the copper in the narrow trenches with another metal, such as a pure metal and/or a metal silicide.
- another metal such as a pure metal and/or a metal silicide.
- Embodiments of the present invention utilizes a single process to replace the existing copper in narrow trenches of an interconnect network while maintaining the copper in wide trenches.
- a double-layered copper interconnect structure is used with different formation methods.
- the copper interconnect network can include two different conductive materials, a first of which is copper in embodiments, and a second of which is not copper.
- the second conductive (non-copper) layer material functions as a barrier layer, which obviates the need for a barrier layer between two conductive materials.
- the second conductive layer is cobalt (Co).
- Other materials that can be used for the second conductive layer include ruthenium (Ru), tungsten (W), molybdenum (Mo), gold (Au), silver (Ag), aluminum (Al), and various alloys thereof.
- copper (Cu) other materials can be used for the first conductive material, including copper alloys, cobalt (Co), ruthenium (Ru), tungsten (W), molybdenum (Mo), gold (Au), silver (Ag), aluminum (Al), and various alloys thereof.
- FIG. 1A depicts a graph 100 , which shows the resistivity of copper (on a linear scale) on axis 104 in relation to a trench width axis 102 (shown in a logarithmic scale).
- the graph 100 shows that as trench width decreases, the combined effects of bulk resistivity, grain boundary resistivity, and side wall resistivity combine to markedly increase the total resistivity of copper. This effect becomes pronounced in trench widths below 30 nm and makes copper a less attractive metal to use in narrow trenches.
- FIG. 1 demonstrate that copper, while an excellent material for trenches in general applications, begins to lose its ability to meet resistivity requirements as trenches become smaller, specifically below 30 nm in width and 500 nm 2 in area. Below these ranges, copper's resistivity increases dramatically, causing an increase in the signal transmission time, and introducing a greater tendency for electromigration effects to occur. Accordingly, embodiments of the present invention incorporate a replacement metal that possesses better characteristics than copper when used in smaller dimension structures such as narrow trenches. Embodiments of the present invention include a process that and replaces only the copper in narrow trenches and leaves copper present in wider trenches.
- FIG. 2 shows an exemplary semiconductor structure 200 that includes a first conductive layer 202 , a diffusion barrier layer 204 , a second conductive layer 206 , a wide trench or trench 208 , said wide trench 208 having a width greater than 30 nm, a plurality of narrow trenches or trenches 212 , each narrow trench 212 having a width less than 30 nm, and a first metal 214 that fills the wide trench 208 and the narrow trenches 212 .
- the narrow and wide trenches 212 , 208 respectfully, are formed at the same level or layer.
- both first conductive layer 202 and trenches 208 and 212 are constructed from copper or a copper alloy.
- the second conductive layer 206 is constructed from cobalt or a cobalt alloy.
- the first metal 214 can include, but is not limited to, copper or a copper alloy or metal or metal silicide including silver, gold, aluminum, rhodium, iridium, tungsten, molybdenum, cobalt, nickel, ruthenium, tungsten silicide, titanium silicide, nickel silicide, or cobalt silicide.
- a copper-manganese seed and electroplating can be used for the deposition of first conductive layer 202 .
- first conductive layer 202 can be referred to as a copper gap fill layer.
- first conductive layer 202 A variety of different methods can be used to depose first conductive layer 202 .
- a vacuum continuous deposition can be used.
- a copper reflow can be used.
- the diffusion barrier layer 204 can be one of a variety of different materials, including: tantalum nitride (TaN), titanium nitride (TiN), pyroxmangite (MnSiO 3 ), and tantalum manganese oxide (TaMnO).
- FIG. 3 which is a continuation of FIG. 2 , illustrates the application of a layer on top of the semiconductor structure 200 of a dielectric material 220 .
- the dielectric 220 includes a material that is known to absorb copper or copper alloy atoms that are being diffused from the narrow and wide trenches 212 , 208 respectively.
- dielectric 220 is made of TeOS in a process including disposed trench physical vapor deposition (PVD) or atomic layer deposition (ALD). In other embodiments, other deposition methods might be used.
- PVD physical vapor deposition
- ALD atomic layer deposition
- dielectric 220 can include low-K dielectric, OPL, or SiARC.
- dielectric 220 might be referred to as a diffusion layer.
- a diffusion process begins where copper and/or copper allow atoms, located in the narrow and wide trenches 212 , 208 , respectively, begin to migrate from the trenches to the dielectric 220 .
- the dielectric 220 is formulated to attract the metal present in the trenches, including copper and copper alloy atoms as required.
- FIG. 4 shows the structure 200 undergoing the migration of copper and copper alloy atoms 226 from the narrow and wide trenches.
- the migration of the copper atoms includes the migration of copper from the wide trench 222 and migration of copper from narrow trenches 224 to the dielectric 220 .
- an optional step of applying an annealing process to the structure can accelerate the migration process and to increase efficiency of diffusing the metal atoms from the trenches to the dielectric layer.
- the migrating copper atoms 222 , 224 in the wide trenches and narrow trenches respectfully, move from the trenches to the dielectric and are trapped within the dielectric for later removal.
- the migration takes place for both narrow and wide trenches simultaneously. In this process, it is desirable to migrate a majority of copper atoms from the narrow trenches 212 while simultaneously migrating only a minority of copper atoms from the wide trenches 208 .
- FIG. 5 illustrates the structure 200 seen in FIG. 4 after the completion of significantly all movement of diffusing metal atoms from the trenches to the dielectric layer 220 .
- the dielectric 220 now includes a region 221 that includes diffused copper atoms contained within it.
- the narrow trenches 212 are devoid of significantly all metal shown as an empty region 234 while the wide trench 208 still retain a majority of metal and a smaller empty region 232 (less than 50% copper atoms removed).
- the dielectric 220 On top of the trenches 208 , 212 is the dielectric 220 , infused with disassociated metal atoms that have moved from the narrow and wide trenches to the dielectric 220 .
- FIG. 6 illustrated the structure 200 seen in FIG. 5 after the dielectric layer 220 and the copper-infused dielectric region 221 is removed by an etching or planarization process, to include a chemical/mechanical planarization (CMP) process.
- CMP chemical/mechanical planarization
- the second conductive layer 206 is now exposed.
- the narrow trenches 212 include a region 234 devoid of significant amounts of copper.
- the wide trench 208 includes a region 232 devoid of copper while the wide trench 208 still retains significant amounts of copper 214 (greater than 50%).
- FIG. 7 shows the structure 200 after a deposition of a second metal process has taken place.
- a second metal 240 has been deposited on the wide trench 208 and the narrow trenches 212 simultaneously.
- the second metal 240 can include cobalt.
- other conductors can be used. These other conductors can include, but is not limited to ruthenium (Ru), tungsten (W), molybdenum (Mo), gold (Au), silver (Ag), aluminum (Al), and various alloys thereof.
- FIG. 8 the structure 200 shows an optional step of conducting a process, to include a CMP process, to remove the second metal 240 from the wide trench.
- This overburden 244 can be material left on the surface of the structure 200 after the plating process described in FIG. 7 .
- This step can, but is not required to, also remove all of the second metal ( 240 from FIG. 7 ) from the wide trench 208 .
- This process also has the effect of decreasing the overall height of the structure 200 .
- Some embodiments include applying a protective layer over the trenches and structure 200 (of FIG. 8 ) to complete the method of forming trenches of an interconnect network in a substrate as described in the present description.
- FIG. 9A depicts a Transmission Electron Microscopy (TEM) or Scanning Transmission Electron Microscopy (STEM) mage 250 of a substrate with narrow trenches 212 containing the first metal 214 before the process of removing the first metal 214 is conducted, as described in FIG. 2 .
- the first metal 214 is copper or a copper alloy.
- the trench width in the image 250 is approximately 26 nm (and less than 30 nm), thus it is desirable to remove the metal 214 and replace it with a second metal as described in this detailed description.
- FIG. 9B depicts a TEM image 255 of a substrate with narrow trenches 212 with a dielectric layer 220 added. Additionally, the migration of copper from the narrow trenches 212 to the dielectric 220 has been completed. In this image, regions 234 , devoid of copper, are shown.
- FIG. 9C depicts a TEM image 260 of a substrate with a wide trench 208 before the process of removing the first metal 214 is conducted, as described in FIG. 2 .
- the first metal 214 is copper or a copper alloy.
- the trench width in the image 260 is approximately 120 nm (and greater than 30 nm) thus it is not desirable to remove any metal 214 .
- FIG. 9D depicts a TEM image 265 of a substrate with a wide trench 208 with a dielectric layer 220 added. Additionally, the migration of copper from the wide trench 208 to the dielectric 220 has been completed. In this image, boundary line 236 is shown delineating the interface between a first metal 214 and the dielectric 220 . In contrast to FIG. 9B , FIG. 9D does not contain a region devoid of copper, as the boundary line 236 has only slightly moved downward in the region of copper 214 .
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Manufacturing & Machinery (AREA)
- Geometry (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
Abstract
Description
- This application is a divisional of U.S. application Ser. No. 15/280,518, entitled “HETEROGENEOUS METALLIZATION USING SOLID DIFFUSION REMOVAL OF METAL INTERCONNECTS”, filed Sep. 29, 2016, which is incorporated herein by reference in its entirety.
- The present invention relates in general to the field of semiconductor fabrication methodologies and resulting device structures. More specifically, the present invention relates to fabrication methodologies and resulting structures for a semiconductor device having a heterogeneous metal interconnect structure containing both narrow and wide trenches or lines that can be formed simultaneously.
- Semiconductor devices and components, which are referred to collectively herein as integrated circuit (IC) components, include a plurality of circuit elements (e.g., transistors, resistors, diodes, capacitors, etc.) communicatively connected together on a semiconductor substrate (i.e., a wafer or a chip). IC components are coupled to one another by providing a network of interconnected metallization layers and conductive trenches formed in the wafer/chip. Metallization layers and trenches are often formed using copper (Cu), which facilitates the development of smaller metal components, reduced energy usage, and higher-performance processors. Efficient routing of these metallization layers and trenches through multi-layered chip designs requires the formation of multi-level or multi-layered metallization layer and trench patterning schemes.
- Embodiments are directed to a device with an interconnect network of trenches in a substrate. The device includes a first trench having a first width dimension and a second trench having a second width dimension that is greater than the first width dimension. The device also includes a first metal layer in the second trench and a second metal layer in the first and second trenches, with the second metal layer located over any first metal present in the trenches. The device also includes a hybrid interconnection structure of first and second trenches containing the first and second metals, where the hybrid interconnection structure is formed simultaneously, and a dielectric layer.
- Additional features and advantages are realized through techniques described herein. Other embodiments and aspects are described in detail herein. For a better understanding, refer to the description and to the drawings.
- The subject matter which is regarded as embodiments is particularly pointed out and distinctly claimed in the claims at the conclusion of the specification. The foregoing and other features and advantages of the embodiments are apparent from the following detailed description taken in conjunction with the accompanying drawings in which:
-
FIG. 1 depicts a graph displaying the resistivity of copper as a function of trench width; -
FIG. 2 depicts an exemplary semiconductor structure with narrow and wide copper trenches on a substrate, according to embodiments; -
FIG. 3 depicts an exemplary semiconductor structure with a layer of dielectric material that is known to absorb copper atoms, according to embodiments; -
FIG. 4 depicts an exemplary semiconductor structure undergoing an annealing process to diffuse out the copper in the trenches to the dielectric layer, and the evacuation of copper from narrow and wide trenches to the dielectric layer, according to embodiments; -
FIG. 5 depicts an exemplary semiconductor structure showing the structure after the evacuation of copper from the trenches is complete according to embodiments; -
FIG. 6 depicts the exemplary semiconductor structure after the removal of the copper-infused dielectric layer according to embodiments; -
FIG. 7 depicts the exemplary semiconductor structure after the deposition of a metal layer into the narrow and wide trenches according to embodiments; -
FIG. 8 depicts the exemplary semiconductor structure after a CMP planarization process to remove excess metal from the substrate according to embodiments; -
FIG. 9A depicts a Transmission Electron Microscopy (TEM) of a substrate having narrow trenches containing copper before the process of removing the copper from the trenches has begun according to embodiments; -
FIG. 9B depicts a TEM image of a substrate having narrow trenches, an added dielectric layer, and after the migration of copper to the dielectric layer, wherein the trenches devoid of copper according to embodiments; -
FIG. 9C depicts a TEM image of a substrate having a wide trench containing copper before the process of removing the copper from the trench has begun according to embodiments; and -
FIG. 9D depicts a TEM image of a substrate having a wide trench, an added dielectric layer, and after the migration of copper to the dielectric layer, wherein the wide trench retains the majority of copper present beforehand according to embodiments. - The drawings are not necessarily to scale. The drawings, some of which are merely pictorial and schematic representations, are not intended to portray specific parameters of the invention. The drawings are intended to depict only typical embodiments of the invention, and therefore should not be considered as limiting. In the drawings, like numbering represents like elements.
- Various embodiments of the present invention will now be described with reference to the related drawings. Alternate embodiments can be devised without departing from the scope of this invention. Various connections might be set forth between elements in the following description and in the drawings. These connections, unless specified otherwise, can be direct or indirect, and the present invention is not intended to be limiting in this respect. Accordingly, a coupling of entities can refer to either a direct or an indirect connection.
- The terminology used herein is for the purpose of describing particular embodiments only and is not intended to be limiting of this invention. As used herein, the singular forms “a”, “an”, and “the” are intended to include the plural forms as well, unless the context clearly indicates otherwise. Furthermore, the use of the terms “a”, “an”, etc., do not denote a limitation of quantity, but rather denote the presence of one or more of the referenced items. It will be further understood that the terms “comprises” and/or “comprising”, or “includes” and/or “including”, when used in this specification, specify the presence of stated features, regions, integers, steps, operations, elements, and/or components, but do not preclude the presence or addition of one or more other features, regions, integers, steps, operations, elements, components, and/or groups thereof.
- In addition, it will be understood that when an element as a layer, region, or substrate is referred to as being “on” or “over”, or “disposed on” another element, it can be directly on the other element or intervening elements can also be present. In contrast, when an element is referred to as being “directly on”, “directly over”, or “disposed proximately to” another element, there are no intervening elements present. It will also be understood that when an element is referred to as being “connected” or “coupled” to another element, it can be directly connected or directly coupled to the other element, or intervening elements can be present. In contrast, when an element is referred to as being “directly connected” or “directly coupled” to another element, there are no intervening elements present.
- For the sake of brevity, conventional techniques related to semiconductor device and integrated circuit fabrication can be described in detail herein. Moreover, the various tasks and process steps described herein can be incorporated into a more comprehensive procedure or process having additional steps or functionality not described in detail herein. In particular, various steps in the manufacture of semiconductor devices and semiconductor-based integrated circuits are well-known and so, in the interest of brevity, many conventional steps will only be mentioned briefly herein or will be omitted entirely without providing the well-known process details.
- By way of background, however, a more general description of the semiconductor device fabrication processes that can be utilized in implementing one or more embodiments of the present invention will now be provided. Although specific fabrication operations used in implementing one or more embodiments of the present invention can be individually known, the described combination of operations and/or resulting structures of the present invention are unique. Thus, the unique combination of the operations described in connection with the fabrication of semiconductor devices according to the present invention utilize a variety of individually known physical and chemical processes performed on a semiconductor (e.g., silicon) substrate, some of which are described in the following immediately following paragraphs.
- In general, the various processes used to form a micro-chip that will be packaged into an integrated circuit fall into four general categories, namely, film deposition, removal/etching, semiconductor doping and patterning/lithography. Deposition is any process that grows, coats, or otherwise transfers a material onto the wafer. Available technologies include physical vapor deposition (PVD), chemical vapor deposition (CVD), electrochemical deposition (ECD), molecular beam epitaxy (MBE) and more recently, atomic layer deposition (ALD) among others. Removal/etching is any process that removes material from the wafer. Examples include etch processes (either wet or dry), and chemical-mechanical planarization (CMP), and the like. Semiconductor doping is the modification of electrical properties by doping, for example, transistor sources and drains, generally by diffusion and/or by ion implantation. These doping processes are followed by furnace annealing or by rapid thermal annealing (RTA). Annealing serves to activate the implanted dopants. Films of both conductors (e.g., poly-silicon, aluminum, copper, etc.) and insulators (e.g., various forms of silicon dioxide, silicon nitride, etc.) are used to connect and isolate transistors and their components. Selective doping of various regions of the semiconductor substrate allows the conductivity of the substrate to be changed with the application of voltage. By creating structures of these various components, millions or even billions of transistors can be built and wired together to form the complex circuitry of a modern microelectronic device.
- Fundamental to the above-described fabrication processes is semiconductor lithography, i.e., the formation of three-dimensional relief images or patterns on the semiconductor substrate for subsequent transfer of the pattern to the substrate. In semiconductor lithography, the patterns are on a light sensitive polymer called a photo-resist. To build the complex structures that make up a transistor and the many wires that connect the millions of transistors of a circuit, lithography and etch pattern transfer steps are repeated multiple times. Each pattern being printed on the wafer is aligned to the previously formed patterns and slowly the conductors, insulators and selectively doped regions are built up to form the final device.
- Turning now to a description of technologies that are more specifically relevant to embodiments of the present invention, an interconnect network includes a configuration of metallization layers/lines and metal trenches. The metal trenches are disposed in trenches and run perpendicular to the semiconductor substrate. The trenches are formed in a dielectric material. The metal trenches are communicatively connected to the metallization layers/lines. The metal trenches can also run parallel to the semiconductor substrate.
- An interconnect network that is copper based, when compared with an aluminum (Al) based interconnect network, can allow higher speed signal transmissions between large numbers of transistors on a complex semiconductor chip. Accordingly, when fabricating an IC, a metal conductor such as copper is typically used for forming the interconnect network because copper has a low resistivity and high current carrying capacity as compared to aluminum.
- Resistivity is the measure of how much a material opposes electric current caused by a voltage being placed across the material as a function of length. However, when copper is utilized to form an interconnect network, electromigration can occur when using copper in trenches with very small dimensions. In the present description, electromigration effects become significant as trenches become smaller in width, and are referred to as “narrow” or “first” trenches with a first width of less than 30 nm. Trenches with a width of greater than 30 nm are termed “wide” or “second” trenches. Electromigration is the gradual displacement of atoms of a metal conductor due to the high density of current passing through the metal conductor.
- For high-speed and low-power operation, the resistivity of copper trenches should be relatively low as compared to other materials. In addition, the ability of the materials used to form the trenches to minimize electromigration should be pronounced. A material such as Tantalum Nitride (TaN) can be used as a barrier layer at the bottom of the trenches. When the TaN barrier layer is thinned down at the trench bottom, the trench resistivity becomes low. However, this adversely affects the electromigration performance of the trench due to the “short length effect” or the “blech length effect.” The short length effect occurs when the copper trench with electromigration blocking boundaries is of a sufficiently short length (e.g., between 1 and 10 micrometers) that the migrating copper atoms impinge on the blocking boundary creating a backwards stress gradient that prevents further migration of copper. It is desirable for the material to have a blocking boundary layer that provides both low resistivity and a high ability to block electromigration.
- With continued reduction in sizing of IC components, copper trenches and trenches faces several technical challenges. The limited volume of copper in a trench necessarily limits the current-carrying capability of the trenches. Also, electromigration lifetimes for narrow trenches are reduced. Finally, copper resistivity values increase with a reduction in wire width.
- Turning now to an overview of aspects of the present invention, embodiments described herein includes forming an interconnect network of copper, and then replacing the copper in the narrow trenches with another metal, such as a pure metal and/or a metal silicide. These materials provide improved electromigration behavior, are able to carry large current densities, and are less affected by surface scattering effects as compared to copper, which can result in a lower total line resistance than a copper line assuming the same correctional area.
- Embodiments of the present invention utilizes a single process to replace the existing copper in narrow trenches of an interconnect network while maintaining the copper in wide trenches. In embodiments, a double-layered copper interconnect structure is used with different formation methods. The copper interconnect network can include two different conductive materials, a first of which is copper in embodiments, and a second of which is not copper. The second conductive (non-copper) layer material functions as a barrier layer, which obviates the need for a barrier layer between two conductive materials. In embodiments, the second conductive layer is cobalt (Co). Other materials that can be used for the second conductive layer include ruthenium (Ru), tungsten (W), molybdenum (Mo), gold (Au), silver (Ag), aluminum (Al), and various alloys thereof. In addition to copper (Cu), other materials can be used for the first conductive material, including copper alloys, cobalt (Co), ruthenium (Ru), tungsten (W), molybdenum (Mo), gold (Au), silver (Ag), aluminum (Al), and various alloys thereof.
- Turning now to a more detailed description of embodiments of the present invention,
FIG. 1A depicts agraph 100, which shows the resistivity of copper (on a linear scale) onaxis 104 in relation to a trench width axis 102 (shown in a logarithmic scale). Thegraph 100 shows that as trench width decreases, the combined effects of bulk resistivity, grain boundary resistivity, and side wall resistivity combine to markedly increase the total resistivity of copper. This effect becomes pronounced in trench widths below 30 nm and makes copper a less attractive metal to use in narrow trenches. -
FIG. 1 demonstrate that copper, while an excellent material for trenches in general applications, begins to lose its ability to meet resistivity requirements as trenches become smaller, specifically below 30 nm in width and 500 nm2 in area. Below these ranges, copper's resistivity increases dramatically, causing an increase in the signal transmission time, and introducing a greater tendency for electromigration effects to occur. Accordingly, embodiments of the present invention incorporate a replacement metal that possesses better characteristics than copper when used in smaller dimension structures such as narrow trenches. Embodiments of the present invention include a process that and replaces only the copper in narrow trenches and leaves copper present in wider trenches. -
FIG. 2 shows anexemplary semiconductor structure 200 that includes a firstconductive layer 202, adiffusion barrier layer 204, a secondconductive layer 206, a wide trench ortrench 208, saidwide trench 208 having a width greater than 30 nm, a plurality of narrow trenches ortrenches 212, eachnarrow trench 212 having a width less than 30 nm, and afirst metal 214 that fills thewide trench 208 and thenarrow trenches 212. In embodiments, the narrow and 212, 208 respectfully, are formed at the same level or layer. In embodiments, both firstwide trenches conductive layer 202 and 208 and 212 are constructed from copper or a copper alloy. In embodiments, the secondtrenches conductive layer 206 is constructed from cobalt or a cobalt alloy. In other embodiments, thefirst metal 214 can include, but is not limited to, copper or a copper alloy or metal or metal silicide including silver, gold, aluminum, rhodium, iridium, tungsten, molybdenum, cobalt, nickel, ruthenium, tungsten silicide, titanium silicide, nickel silicide, or cobalt silicide. In embodiments, a copper-manganese seed and electroplating can be used for the deposition of firstconductive layer 202. In embodiments, firstconductive layer 202 can be referred to as a copper gap fill layer. A variety of different methods can be used to depose firstconductive layer 202. In embodiments, a vacuum continuous deposition can be used. In embodiments, a copper reflow can be used. Also, in embodiments, thediffusion barrier layer 204 can be one of a variety of different materials, including: tantalum nitride (TaN), titanium nitride (TiN), pyroxmangite (MnSiO3), and tantalum manganese oxide (TaMnO). -
FIG. 3 , which is a continuation ofFIG. 2 , illustrates the application of a layer on top of thesemiconductor structure 200 of adielectric material 220. In embodiments, the dielectric 220 includes a material that is known to absorb copper or copper alloy atoms that are being diffused from the narrow and 212, 208 respectively. In embodiments, dielectric 220 is made of TeOS in a process including disposed trench physical vapor deposition (PVD) or atomic layer deposition (ALD). In other embodiments, other deposition methods might be used. In yet other embodiments, dielectric 220 can include low-K dielectric, OPL, or SiARC. In embodiments, dielectric 220 might be referred to as a diffusion layer. Once the dielectric 220 has been deposited over thewide trenches structure 200, a diffusion process begins where copper and/or copper allow atoms, located in the narrow and 212, 208, respectively, begin to migrate from the trenches to the dielectric 220. The dielectric 220 is formulated to attract the metal present in the trenches, including copper and copper alloy atoms as required.wide trenches -
FIG. 4 shows thestructure 200 undergoing the migration of copper andcopper alloy atoms 226 from the narrow and wide trenches. The migration of the copper atoms includes the migration of copper from thewide trench 222 and migration of copper fromnarrow trenches 224 to the dielectric 220. In embodiments, an optional step of applying an annealing process to the structure can accelerate the migration process and to increase efficiency of diffusing the metal atoms from the trenches to the dielectric layer. During the migration process, the migrating 222, 224 in the wide trenches and narrow trenches, respectfully, move from the trenches to the dielectric and are trapped within the dielectric for later removal. The migration takes place for both narrow and wide trenches simultaneously. In this process, it is desirable to migrate a majority of copper atoms from thecopper atoms narrow trenches 212 while simultaneously migrating only a minority of copper atoms from thewide trenches 208. -
FIG. 5 illustrates thestructure 200 seen inFIG. 4 after the completion of significantly all movement of diffusing metal atoms from the trenches to thedielectric layer 220. The dielectric 220 now includes aregion 221 that includes diffused copper atoms contained within it. Thenarrow trenches 212 are devoid of significantly all metal shown as anempty region 234 while thewide trench 208 still retain a majority of metal and a smaller empty region 232 (less than 50% copper atoms removed). On top of the 208, 212 is the dielectric 220, infused with disassociated metal atoms that have moved from the narrow and wide trenches to the dielectric 220.trenches -
FIG. 6 illustrated thestructure 200 seen inFIG. 5 after thedielectric layer 220 and the copper-infuseddielectric region 221 is removed by an etching or planarization process, to include a chemical/mechanical planarization (CMP) process. The secondconductive layer 206 is now exposed. Likewise, thenarrow trenches 212 include aregion 234 devoid of significant amounts of copper. In a similar manner, thewide trench 208 includes aregion 232 devoid of copper while thewide trench 208 still retains significant amounts of copper 214 (greater than 50%). -
FIG. 7 shows thestructure 200 after a deposition of a second metal process has taken place. In this figure, asecond metal 240 has been deposited on thewide trench 208 and thenarrow trenches 212 simultaneously. In embodiments, thesecond metal 240 can include cobalt. In other embodiments, other conductors can be used. These other conductors can include, but is not limited to ruthenium (Ru), tungsten (W), molybdenum (Mo), gold (Au), silver (Ag), aluminum (Al), and various alloys thereof. -
FIG. 8 thestructure 200 shows an optional step of conducting a process, to include a CMP process, to remove thesecond metal 240 from the wide trench. Thisoverburden 244 can be material left on the surface of thestructure 200 after the plating process described inFIG. 7 . This step can, but is not required to, also remove all of the second metal (240 fromFIG. 7 ) from thewide trench 208. This process also has the effect of decreasing the overall height of thestructure 200. Some embodiments include applying a protective layer over the trenches and structure 200 (ofFIG. 8 ) to complete the method of forming trenches of an interconnect network in a substrate as described in the present description. -
FIG. 9A depicts a Transmission Electron Microscopy (TEM) or Scanning Transmission Electron Microscopy (STEM) mage 250 of a substrate withnarrow trenches 212 containing thefirst metal 214 before the process of removing thefirst metal 214 is conducted, as described inFIG. 2 . In embodiments, thefirst metal 214 is copper or a copper alloy. The trench width in theimage 250 is approximately 26 nm (and less than 30 nm), thus it is desirable to remove themetal 214 and replace it with a second metal as described in this detailed description. -
FIG. 9B depicts aTEM image 255 of a substrate withnarrow trenches 212 with adielectric layer 220 added. Additionally, the migration of copper from thenarrow trenches 212 to the dielectric 220 has been completed. In this image,regions 234, devoid of copper, are shown. -
FIG. 9C depicts aTEM image 260 of a substrate with awide trench 208 before the process of removing thefirst metal 214 is conducted, as described inFIG. 2 . In embodiments, thefirst metal 214 is copper or a copper alloy. The trench width in theimage 260 is approximately 120 nm (and greater than 30 nm) thus it is not desirable to remove anymetal 214. -
FIG. 9D depicts aTEM image 265 of a substrate with awide trench 208 with adielectric layer 220 added. Additionally, the migration of copper from thewide trench 208 to the dielectric 220 has been completed. In this image,boundary line 236 is shown delineating the interface between afirst metal 214 and the dielectric 220. In contrast toFIG. 9B ,FIG. 9D does not contain a region devoid of copper, as theboundary line 236 has only slightly moved downward in the region ofcopper 214. - The terminology used herein is for the purpose of describing particular embodiments only and is not intended to be limiting of the present invention. As used herein, the singular forms “a”, “an” and “the” are intended to include the plural forms as well, unless the context clearly indicates otherwise. It will be further understood that the terms “comprises” and/or “comprising,” when used in this specification, specify the presence of stated features, integers, steps, operations, elements, and/or components, but do not preclude the presence or addition of one or more other features, integers, steps, operations, element components, and/or groups thereof.
- The corresponding structures, materials, acts, and equivalents of all means or step plus function elements in the claims below are intended to include any structure, material, or act for performing the function in combination with other claimed elements as specifically claimed. The description of embodiments of the present invention has been presented for purposes of illustration and description, but is not intended to be exhaustive or limited to the invention in the form described. Many modifications and variations will be apparent to those of ordinary skill in the art without departing from the scope and spirit of the invention. The embodiment was chosen and described in order to best explain the principles of the invention and the practical application, and to enable others of ordinary skill in the art to understand the invention for various embodiments with various modifications as are suited to the particular use contemplated.
Claims (20)
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US15/434,335 US20180090372A1 (en) | 2016-09-29 | 2017-02-16 | Heterogeneous metallization using solid diffusion removal of metal interconnects |
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US15/280,518 US9793206B1 (en) | 2016-09-29 | 2016-09-29 | Heterogeneous metallization using solid diffusion removal of metal interconnects |
| US15/434,335 US20180090372A1 (en) | 2016-09-29 | 2017-02-16 | Heterogeneous metallization using solid diffusion removal of metal interconnects |
Related Parent Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US15/280,518 Division US9793206B1 (en) | 2016-09-29 | 2016-09-29 | Heterogeneous metallization using solid diffusion removal of metal interconnects |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| US20180090372A1 true US20180090372A1 (en) | 2018-03-29 |
Family
ID=60022643
Family Applications (2)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US15/280,518 Expired - Fee Related US9793206B1 (en) | 2016-09-29 | 2016-09-29 | Heterogeneous metallization using solid diffusion removal of metal interconnects |
| US15/434,335 Abandoned US20180090372A1 (en) | 2016-09-29 | 2017-02-16 | Heterogeneous metallization using solid diffusion removal of metal interconnects |
Family Applications Before (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US15/280,518 Expired - Fee Related US9793206B1 (en) | 2016-09-29 | 2016-09-29 | Heterogeneous metallization using solid diffusion removal of metal interconnects |
Country Status (1)
| Country | Link |
|---|---|
| US (2) | US9793206B1 (en) |
Cited By (4)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US10559530B2 (en) | 2017-12-27 | 2020-02-11 | International Business Machines Corporation | Forming dual metallization interconnect structures in single metallization level |
| US10586767B2 (en) * | 2018-07-19 | 2020-03-10 | International Business Machines Corporation | Hybrid BEOL metallization utilizing selective reflection mask |
| US11361987B2 (en) | 2020-05-14 | 2022-06-14 | International Business Machines Corporation | Forming decoupled interconnects |
| US20240347342A1 (en) * | 2019-10-01 | 2024-10-17 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method and structure for barrier-less plug |
Families Citing this family (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US11824002B2 (en) * | 2019-06-28 | 2023-11-21 | Intel Corporation | Variable pitch and stack height for high performance interconnects |
| US11404373B2 (en) | 2019-12-03 | 2022-08-02 | Qualcomm Incorporated | Hybrid low resistance metal lines |
Citations (14)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20020084529A1 (en) * | 2000-12-28 | 2002-07-04 | Dubin Valery M. | Interconnect structures and a method of electroless introduction of interconnect structures |
| US6433402B1 (en) * | 2000-11-16 | 2002-08-13 | Advanced Micro Devices, Inc. | Selective copper alloy deposition |
| US6927113B1 (en) * | 2003-05-23 | 2005-08-09 | Advanced Micro Devices | Semiconductor component and method of manufacture |
| US6979625B1 (en) * | 2003-11-12 | 2005-12-27 | Advanced Micro Devices, Inc. | Copper interconnects with metal capping layer and selective copper alloys |
| US20060289999A1 (en) * | 2005-06-22 | 2006-12-28 | Samsung Electronics Co., Ltd. | Selective copper alloy interconnections in semiconductor devices and methods of forming the same |
| US20070218685A1 (en) * | 2006-03-17 | 2007-09-20 | Swaminathan Sivakumar | Method of forming trench contacts for MOS transistors |
| US20130043556A1 (en) * | 2011-08-17 | 2013-02-21 | International Business Machines Corporation | Size-filtered multimetal structures |
| US20130127055A1 (en) * | 2011-11-22 | 2013-05-23 | Taiwan Semiconductor Manufacturing Company, Ltd. | Mechanisms of forming damascene interconnect structures |
| US20140210040A1 (en) * | 2013-01-28 | 2014-07-31 | International Business Machines Corporation | Electronic fuse line with modified cap |
| US20140332965A1 (en) * | 2013-05-09 | 2014-11-13 | International Business Machines Corporation | High Performance Refractory Metal / Copper Interconnects To Eliminate Electromigration |
| US20160141241A1 (en) * | 2014-11-19 | 2016-05-19 | Renesas Electronics Corporation | Semiconductor device and its manufacturing method |
| US20160300730A1 (en) * | 2015-04-09 | 2016-10-13 | Qualsig Incorporation | Cu-Low K Cleaning and Protection Compositions |
| US20170170058A1 (en) * | 2015-12-11 | 2017-06-15 | Samsung Electronics Co., Ltd. | Semiconductor device and method of manufacturing the same |
| US9824970B1 (en) * | 2016-06-27 | 2017-11-21 | Globalfoundries Inc. | Methods that use at least a dual damascene process and, optionally, a single damascene process to form interconnects with hybrid metallization and the resulting structures |
Family Cites Families (10)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5470788A (en) | 1994-02-28 | 1995-11-28 | International Business Machines Corporation | Method of making self-aligned, lateral diffusion barrier in metal lines to eliminate electromigration |
| US7790617B2 (en) | 2005-11-12 | 2010-09-07 | Chartered Semiconductor Manufacturing, Ltd. | Formation of metal silicide layer over copper interconnect for reliability enhancement |
| US7973409B2 (en) | 2007-01-22 | 2011-07-05 | International Business Machines Corporation | Hybrid interconnect structure for performance improvement and reliability enhancement |
| US7851353B2 (en) * | 2008-06-20 | 2010-12-14 | International Business Machines Corporation | Method of forming a metal silicide layer, devices incorporating metal silicide layers and design structures for the devices |
| US8525339B2 (en) | 2011-07-27 | 2013-09-03 | International Business Machines Corporation | Hybrid copper interconnect structure and method of fabricating same |
| JP5820416B2 (en) | 2013-03-22 | 2015-11-24 | 株式会社東芝 | Semiconductor device and manufacturing method thereof |
| US9209136B2 (en) | 2013-04-01 | 2015-12-08 | Intel Corporation | Hybrid carbon-metal interconnect structures |
| US9257391B2 (en) | 2013-04-30 | 2016-02-09 | GlobalFoundries, Inc. | Hybrid graphene-metal interconnect structures |
| US20160071791A1 (en) | 2014-09-09 | 2016-03-10 | Globalfoundries Inc. | Multimetal interlayer interconnects |
| US9991200B2 (en) * | 2014-09-25 | 2018-06-05 | Taiwan Semiconductor Manufacturing Company, Ltd. | Air gap structure and method |
-
2016
- 2016-09-29 US US15/280,518 patent/US9793206B1/en not_active Expired - Fee Related
-
2017
- 2017-02-16 US US15/434,335 patent/US20180090372A1/en not_active Abandoned
Patent Citations (14)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US6433402B1 (en) * | 2000-11-16 | 2002-08-13 | Advanced Micro Devices, Inc. | Selective copper alloy deposition |
| US20020084529A1 (en) * | 2000-12-28 | 2002-07-04 | Dubin Valery M. | Interconnect structures and a method of electroless introduction of interconnect structures |
| US6927113B1 (en) * | 2003-05-23 | 2005-08-09 | Advanced Micro Devices | Semiconductor component and method of manufacture |
| US6979625B1 (en) * | 2003-11-12 | 2005-12-27 | Advanced Micro Devices, Inc. | Copper interconnects with metal capping layer and selective copper alloys |
| US20060289999A1 (en) * | 2005-06-22 | 2006-12-28 | Samsung Electronics Co., Ltd. | Selective copper alloy interconnections in semiconductor devices and methods of forming the same |
| US20070218685A1 (en) * | 2006-03-17 | 2007-09-20 | Swaminathan Sivakumar | Method of forming trench contacts for MOS transistors |
| US20130043556A1 (en) * | 2011-08-17 | 2013-02-21 | International Business Machines Corporation | Size-filtered multimetal structures |
| US20130127055A1 (en) * | 2011-11-22 | 2013-05-23 | Taiwan Semiconductor Manufacturing Company, Ltd. | Mechanisms of forming damascene interconnect structures |
| US20140210040A1 (en) * | 2013-01-28 | 2014-07-31 | International Business Machines Corporation | Electronic fuse line with modified cap |
| US20140332965A1 (en) * | 2013-05-09 | 2014-11-13 | International Business Machines Corporation | High Performance Refractory Metal / Copper Interconnects To Eliminate Electromigration |
| US20160141241A1 (en) * | 2014-11-19 | 2016-05-19 | Renesas Electronics Corporation | Semiconductor device and its manufacturing method |
| US20160300730A1 (en) * | 2015-04-09 | 2016-10-13 | Qualsig Incorporation | Cu-Low K Cleaning and Protection Compositions |
| US20170170058A1 (en) * | 2015-12-11 | 2017-06-15 | Samsung Electronics Co., Ltd. | Semiconductor device and method of manufacturing the same |
| US9824970B1 (en) * | 2016-06-27 | 2017-11-21 | Globalfoundries Inc. | Methods that use at least a dual damascene process and, optionally, a single damascene process to form interconnects with hybrid metallization and the resulting structures |
Cited By (8)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US10559530B2 (en) | 2017-12-27 | 2020-02-11 | International Business Machines Corporation | Forming dual metallization interconnect structures in single metallization level |
| US11031337B2 (en) | 2017-12-27 | 2021-06-08 | International Business Machines Corporation | Forming dual metallization interconnect structures in single metallization level |
| US11037875B2 (en) | 2017-12-27 | 2021-06-15 | International Business Machines Corporation | Forming dual metallization interconnect structures in single metallization level |
| US10586767B2 (en) * | 2018-07-19 | 2020-03-10 | International Business Machines Corporation | Hybrid BEOL metallization utilizing selective reflection mask |
| US10957646B2 (en) | 2018-07-19 | 2021-03-23 | International Business Machines Corporation | Hybrid BEOL metallization utilizing selective reflection mask |
| US20240347342A1 (en) * | 2019-10-01 | 2024-10-17 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method and structure for barrier-less plug |
| US12341013B2 (en) * | 2019-10-01 | 2025-06-24 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method and structure for barrier-less plug |
| US11361987B2 (en) | 2020-05-14 | 2022-06-14 | International Business Machines Corporation | Forming decoupled interconnects |
Also Published As
| Publication number | Publication date |
|---|---|
| US9793206B1 (en) | 2017-10-17 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US12087685B2 (en) | Semiconductor interconnect structure with double conductors | |
| US9793206B1 (en) | Heterogeneous metallization using solid diffusion removal of metal interconnects | |
| US6096648A (en) | Copper/low dielectric interconnect formation with reduced electromigration | |
| US7875977B2 (en) | Barrier layers for conductive features | |
| US10475742B2 (en) | Method for forming semiconductor device structure having conductive structure with twin boundaries | |
| EP0430403B1 (en) | Method for fabricating interlevel contacts | |
| US20130140681A1 (en) | Superfilled metal contact vias for semiconductor devices | |
| US6117770A (en) | Method for implanting semiconductor conductive layers | |
| US7674704B2 (en) | Method of manufacturing a semiconductor device having an interconnect structure that increases in impurity concentration as width increases | |
| JP2001313371A (en) | Metallic capacitor and its formation method | |
| US20060286797A1 (en) | Grain boundary blocking for stress migration and electromigration improvement in CU interconnects | |
| JP7623767B2 (en) | Cobalt-implanted ruthenium liner and cobalt cap interconnect structure | |
| KR101481934B1 (en) | Methods of forming at least one conductive element, methods of forming a semiconductor structure, methods of forming a memory cell and related semiconductor structures | |
| US7148140B2 (en) | Partial plate anneal plate process for deposition of conductive fill material | |
| US11004735B2 (en) | Conductive interconnect having a semi-liner and no top surface recess | |
| US7696092B2 (en) | Method of using ternary copper alloy to obtain a low resistance and large grain size interconnect | |
| US7247554B2 (en) | Method of making integrated circuits using ruthenium and its oxides as a Cu diffusion barrier | |
| US20060228934A1 (en) | Conductive materials for low resistance interconnects and methods of forming the same | |
| US20040061237A1 (en) | Method of reducing voiding in copper interconnects with copper alloys in the seed layer | |
| CN112382610A (en) | Copper electroplating filling method in copper interconnection process and copper interconnection structure | |
| CN112133674A (en) | Metal diffusion barrier layer structure and forming method thereof | |
| WO2004030089A1 (en) | Method of forming a copper interconnect with concentrated alloy atoms at copper-passivation interface |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| AS | Assignment |
Owner name: INTERNATIONAL BUSINESS MACHINES CORPORATION, NEW Y Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:BRIGGS, BENJAMIN D.;CLEVENGER, LAWRENCE A.;DEPROSPO, BARTLET H.;AND OTHERS;REEL/FRAME:041277/0444 Effective date: 20160929 |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: NON FINAL ACTION MAILED |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: RESPONSE TO NON-FINAL OFFICE ACTION ENTERED AND FORWARDED TO EXAMINER |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: FINAL REJECTION MAILED |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: ADVISORY ACTION MAILED |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: NON FINAL ACTION MAILED |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: RESPONSE TO NON-FINAL OFFICE ACTION ENTERED AND FORWARDED TO EXAMINER |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: FINAL REJECTION MAILED |
|
| AS | Assignment |
Owner name: ELPIS TECHNOLOGIES INC., CANADA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:INTERNATIONAL BUSINESS MACHINES CORPORATION;REEL/FRAME:052557/0327 Effective date: 20200306 |
|
| STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |