US20180026093A1 - Mosfet and a method for manufacturing the same - Google Patents
Mosfet and a method for manufacturing the same Download PDFInfo
- Publication number
- US20180026093A1 US20180026093A1 US15/363,288 US201615363288A US2018026093A1 US 20180026093 A1 US20180026093 A1 US 20180026093A1 US 201615363288 A US201615363288 A US 201615363288A US 2018026093 A1 US2018026093 A1 US 2018026093A1
- Authority
- US
- United States
- Prior art keywords
- region
- drain
- source
- polysilicon gate
- mosfet
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
- 238000004519 manufacturing process Methods 0.000 title claims description 16
- 238000000034 method Methods 0.000 title claims description 12
- 230000015556 catabolic process Effects 0.000 claims abstract description 13
- 230000000694 effects Effects 0.000 claims abstract description 10
- 230000003292 diminished effect Effects 0.000 claims abstract description 8
- 229910021420 polycrystalline silicon Inorganic materials 0.000 claims description 92
- 229920005591 polysilicon Polymers 0.000 claims description 92
- 239000000758 substrate Substances 0.000 claims description 22
- 238000002513 implantation Methods 0.000 claims description 21
- 239000004065 semiconductor Substances 0.000 claims description 20
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 claims description 9
- 238000005229 chemical vapour deposition Methods 0.000 claims description 9
- 229910052710 silicon Inorganic materials 0.000 claims description 9
- 239000010703 silicon Substances 0.000 claims description 9
- 239000002019 doping agent Substances 0.000 claims description 8
- 238000005468 ion implantation Methods 0.000 claims description 8
- 229920002120 photoresistant polymer Polymers 0.000 claims description 7
- 238000005530 etching Methods 0.000 claims description 6
- 238000010884 ion-beam technique Methods 0.000 claims description 6
- 230000003647 oxidation Effects 0.000 claims description 6
- 238000007254 oxidation reaction Methods 0.000 claims description 6
- 238000000206 photolithography Methods 0.000 claims description 6
- 239000012535 impurity Substances 0.000 claims description 4
- 229910052581 Si3N4 Inorganic materials 0.000 claims description 3
- 238000000151 deposition Methods 0.000 claims description 3
- 230000008021 deposition Effects 0.000 claims description 3
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 claims description 3
- 230000005669 field effect Effects 0.000 claims description 2
- 229910044991 metal oxide Inorganic materials 0.000 claims description 2
- 150000004706 metal oxides Chemical class 0.000 claims description 2
- 230000005684 electric field Effects 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 230000003071 parasitic effect Effects 0.000 description 1
- 230000008719 thickening Effects 0.000 description 1
- 230000003313 weakening effect Effects 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/102—Constructional design considerations for preventing surface leakage or controlling electric field concentration
- H10D62/103—Constructional design considerations for preventing surface leakage or controlling electric field concentration for increasing or controlling the breakdown voltage of reverse-biased devices
- H10D62/105—Constructional design considerations for preventing surface leakage or controlling electric field concentration for increasing or controlling the breakdown voltage of reverse-biased devices by having particular doping profiles, shapes or arrangements of PN junctions; by having supplementary regions, e.g. junction termination extension [JTE]
-
- H01L29/0615—
-
- H01L29/4983—
-
- H01L29/6659—
-
- H01L29/7835—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/01—Manufacture or treatment
- H10D30/021—Manufacture or treatment of FETs having insulated gates [IGFET]
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/01—Manufacture or treatment
- H10D30/021—Manufacture or treatment of FETs having insulated gates [IGFET]
- H10D30/0221—Manufacture or treatment of FETs having insulated gates [IGFET] having asymmetry in the channel direction, e.g. lateral high-voltage MISFETs having drain offset region or extended-drain MOSFETs [EDMOS]
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/01—Manufacture or treatment
- H10D30/021—Manufacture or treatment of FETs having insulated gates [IGFET]
- H10D30/0223—Manufacture or treatment of FETs having insulated gates [IGFET] having source and drain regions or source and drain extensions self-aligned to sides of the gate
- H10D30/0227—Manufacture or treatment of FETs having insulated gates [IGFET] having source and drain regions or source and drain extensions self-aligned to sides of the gate having both lightly-doped source and drain extensions and source and drain regions self-aligned to the sides of the gate, e.g. lightly-doped drain [LDD] MOSFET or double-diffused drain [DDD] MOSFET
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/601—Insulated-gate field-effect transistors [IGFET] having lightly-doped drain or source extensions, e.g. LDD IGFETs or DDD IGFETs
- H10D30/603—Insulated-gate field-effect transistors [IGFET] having lightly-doped drain or source extensions, e.g. LDD IGFETs or DDD IGFETs having asymmetry in the channel direction, e.g. lateral high-voltage MISFETs having drain offset region or extended drain IGFETs [EDMOS]
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/20—Electrodes characterised by their shapes, relative sizes or dispositions
- H10D64/27—Electrodes not carrying the current to be rectified, amplified, oscillated or switched, e.g. gates
- H10D64/311—Gate electrodes for field-effect devices
- H10D64/411—Gate electrodes for field-effect devices for FETs
- H10D64/511—Gate electrodes for field-effect devices for FETs for IGFETs
- H10D64/514—Gate electrodes for field-effect devices for FETs for IGFETs characterised by the insulating layers
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/20—Electrodes characterised by their shapes, relative sizes or dispositions
- H10D64/27—Electrodes not carrying the current to be rectified, amplified, oscillated or switched, e.g. gates
- H10D64/311—Gate electrodes for field-effect devices
- H10D64/411—Gate electrodes for field-effect devices for FETs
- H10D64/511—Gate electrodes for field-effect devices for FETs for IGFETs
- H10D64/514—Gate electrodes for field-effect devices for FETs for IGFETs characterised by the insulating layers
- H10D64/516—Gate electrodes for field-effect devices for FETs for IGFETs characterised by the insulating layers the thicknesses being non-uniform
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/60—Electrodes characterised by their materials
- H10D64/66—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes
- H10D64/671—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes the conductor having lateral variation in doping or structure
Definitions
- the present invention relates to the field of semiconductor integrated circuit, more particularly to a metal-oxide semiconductor field-effect transistor (MOSFET); the present invention further relates to a method for manufacturing the MOSFET.
- MOSFET metal-oxide semiconductor field-effect transistor
- the existing MOSFET is structured as shown in FIG. 1 .
- the existing MOSFET includes:
- a gate dielectric layer such as a gate oxide layer 102 , and a polysilicon gate sequentially formed on the surface of said well region 101 .
- Lightly doped drain regions 104 and heavily doped source/drain implanted regions 106 are formed in said well region 101 on both sides of said polysilicon gate 103 , wherein said lightly doped drain regions 104 are self-aligned with the sides of said polysilicon gate 103 , and said source/drain implanted regions 106 are self-aligned with the sides of said side walls 105 on both sides of said polysilicon gate 103 .
- the overlap between said lightly doped drain region 104 and said source/drain implanted region 106 on one side of said polysilicon gate 103 constitutes the source region, and the overlap between said lightly doped drain region 104 and said source/drain implanted region 106 on the other side of said polysilicon gate 103 constitutes the drain region.
- said source region and said drain region of the existing MOSFET are totally symmetrical and have identical performance, such as breakdown voltage, parasitic resistance and capacitance.
- the breakdown voltage of the device needs to be raised by increasing the concentration of impurity in the source and drain regions, and the junction depths of the source and drain regions.
- the channel of the device will have to be increased accordingly with the junction depths of the source and drain regions, so raising the breakdown voltage of the device is in contradiction with reducing the dimensions of the device.
- the increase in the size of individual devices significantly influences the size of the whole chip.
- the thickness of gate oxide layer 102 of the device needs to be reduced, in order to reduce the gate-induced drain leakage (GIDL) current, which is induced by the high electric field between gate and drain, around the border between the source and drain junctions and polysilicon gate 103 .
- GIDL gate-induced drain leakage
- the present invention aims to provide a MOSFET, which increases the breakdown voltage of the device while reducing its dimensions, and reduces the GIDL effect in the device while increasing its current driving capability.
- the MOSFET provided in the present invention includes:
- a gate dielectric layer and a polysilicon gate sequentially formed on the surface of the well region
- the drain region is self-aligned with a first side of said polysilicon gate
- the source region is self-aligned with a second side of said polysilicon gate.
- the source region and the drain region are unsymmetrical in structure, wherein the horizontal junction depth of the drain region is greater than that of the source region, and the vertical junction depth of the drain region is greater than that of the source region; the breakdown voltage of the device can be raised by increasing the horizontal and vertical junction depths of said drain region, and the horizontal dimension of the device can be diminished by reducing the horizontal and vertical junction depths of the source region.
- the gate dielectric layer is unsymmetrical in structure, wherein the gate dielectric layer includes a first gate dielectric section and a second gate dielectric section which are horizontally connected; the thickness of the first gate dielectric section is greater than that of the second gate dielectric section; horizontally, the drain region extends beyond the first side of the polysilicon gate to the bottom of the polysilicon gate, thereby forming an overlap between the drain region and the polysilicon gate, with the first gate dielectric section located therein; and the GIDL effect in the device can be reduced by increasing the thickness of the first gate dielectric section, and the driving current of the device can be increased by reducing the thickness of the second gate dielectric section.
- the semiconductor substrate is a silicon substrate.
- the source region is formed by a heavily doped source/drain implanted region having the first conductivity type
- the drain region is formed by an overlap between the heavily doped source/drain implanted region and a lightly doped drain region having the first conductivity type
- the source/drain implanted region of the source region and the source/drain implanted region of the drain region are formed by the same process, and the junction depth of the drain region is adjusted through the lightly doped drain region.
- the gate dielectric layer is a gate oxide layer.
- the second gate dielectric section is a thermal oxide layer or deposited oxide layer, and the first gate dielectric section adds a local oxide layer to the second gate dielectric section.
- side walls are formed on the sides of the polysilicon gate.
- the MOSFET is an N-type device, with the first conductivity type being N-type and the second conductivity type being P-type; alternatively, the MOSFET is a P-type device, with the first conductivity type being P-type and the second conductivity type being N-type.
- the method for manufacturing a MOSFET provided in the present invention includes:
- Step 1 providing a semiconductor substrate and introducing dopant having the second conductivity type in the surface thereof to form a well region;
- Step 2 forming a first oxide layer on the surface of the semiconductor substrate by thermal oxidation or chemical vapor deposition
- Step 3 forming a polysilicon gate on the surface of the first oxide layer by chemical vapor deposition and photolithography, wherein the polysilicon gate covers the surface of the well region via the first oxide layer;
- Step 4 forming a first dielectric layer by chemical vapor deposition, wherein the first dielectric layer is made of silicon nitride or silicon oxynitride;
- Step 5 removing the first dielectric layer in the drain-forming region with photolithography and etching processes, while retaining the first dielectric layer in the source-forming region, wherein the drain-forming region is located outside a first side of the polysilicon gate, the source-forming region is located outside a second side of the polysilicon gate, the reserved part of the first dielectric layer further extends from the source-forming region to the top of the polysilicon gate, and the removed part of the first dielectric layer further extends from the drain-forming region to the top of the polysilicon gate.
- Step 6 with the photoresist on the first dielectric layer and the top thereof as a mask, conducting ion implantation of dopants having the first conductivity type to form a lightly doped drain region, wherein the lightly doped drain region is self-aligned with the first side of the polysilicon gate; the junction depth of the drain region is adjusted through ion implantation of the lightly doped drain region; and horizontally, the lightly doped drain region extends from the first side of the polysilicon gate to the bottom thereof, thereby forming an overlap between the drain region and the polysilicon gate;
- Step 7 removing the photoresist on the top of the first dielectric layer, and with the first dielectric layer as a mask, performing local thermal oxidation to form a local thermal oxide layer, wherein the local thermal oxide layer extends from the drain-forming region to the bottom of the polysilicon gate, and then removing the first dielectric layer;
- the overlap between the local thermal oxide layer extending to the bottom of the polysilicon gate and the first oxide layer constitutes a first gate dielectric section, and the part of the first oxide layer located at the bottom of the polysilicon gate and not overlaid with the local thermal oxide layer constitutes a second gate dielectric section;
- the first gate dielectric section and the second gate dielectric section are connected horizontally to form a gate dielectric layer; the first gate dielectric section is located in the overlap between the drain region and the polysilicon gate; the GIDL effect in the device can be reduced by increasing the thickness of the first gate dielectric section, and the driving current of the device can be increased by reducing the thickness of the second gate dielectric section.
- Step 8 performing resource/drain implantation of impurity having the first conductivity type to form heavily doped resource/drain implanted regions on both sides of the polysilicon gate, wherein each the resource/drain implanted region is self-aligned with a corresponding side of the polysilicon gate, the overlap between the resource/drain implanted region on the first side of the polysilicon gate and the lightly doped drain region forms a drain region, and the resource/drain implanted region on the second side of the polysilicon gate forms a source region.
- the source region and the drain region are unsymmetrical in structure, wherein the horizontal junction depth of the drain region is greater than that of the source region, and the vertical junction depth of the drain region is greater than that of the source region; the breakdown voltage of the device can be raised by increasing the horizontal and vertical junction depths of the drain region, and the horizontal dimension of the device can be diminished by reducing the horizontal and vertical junction depths of the source region.
- the semiconductor substrate is a silicon substrate.
- the side walls on the two sides of the polysilicon gate are taken as the boundaries for self-alignment, the source/drain implantation is performed at a tilt angle, the source/drain implanted regions formed thereby extend horizontally to the bottom of the side walls, and the breadth of the horizontal extension of the source/drain implanted regions is greater than the maximum horizontal breadth of the side walls.
- the angle between the ion beam and the vertical direction is greater than 10 degrees, and the implantation dose exceeds 5E14 cm ⁇ 2 in source/drain implantation.
- the angle between the ion beam and the vertical direction is greater than 10 degrees, and the implantation dose exceeds 5E14 cm ⁇ 2 in ion implantation of dopants to form a lightly doped drain region in Step 6.
- the thickness of the first dielectric layer is between 50 and 300 angstroms.
- the thickness of the local thermal oxide layer is between 30 and 300 angstroms.
- the MOSFET is an N-type device, with the first conductivity type being N-type and the second conductivity type being P-type; alternatively, the MOSFET is a P-type device, with the first conductivity type being P-type and the second conductivity type being N-type.
- the source region and the drain region being configured to be unsymmetrical in structure makes it possible to increase the breakdown voltage of the device by increasing the horizontal and vertical junction depths of the drain region alone; configured as independent of the drain region in the present invention, the source region needs not be able to endure a high voltage, so the junction depth of the source region is configured to be smaller than that of the drain region, which means the horizontal dimension of the device can be diminished by reducing the horizontal and vertical junction depths of the source region; that is to say, the source region in the present invention can adopt a relatively smaller junction depth, thereby reducing the dimensions of the device; therefore, the present invention can increase the breakdown voltage of the device while reducing the dimensions thereof.
- the drain region adopts a relatively greater junction depth, and horizontally extends from the first side of the polysilicon gate to the bottom thereof, thereby forming an overlap between the drain region and the polysilicon gate.
- the gate dielectric layer is divided into two sections, the location of the first gate dielectric section coincides with the overlap, and the relative position between the two can be adjusted by self-alignment to locate the first gate dielectric section in the overlap between the drain region and the polysilicon gate.
- the GIDL effect in the device can be reduced by increasing the thickness of the first gate dielectric section, and the driving current of the device can be increased by reducing the thickness of the second gate dielectric section. Therefore, the present invention can reduce the GIDL effect in the device and at the same time increase its current driving capability.
- FIG. 1 describes the structure of the existing (prior art) MOSFET
- FIG. 2 describes the structure of the MOSFET in accordance with an embodiment of the present invention
- FIGS. 3A-3E describe the device structures in each step of the manufacturing process for MOSFET in accordance with an embodiment of the present invention.
- the MOSFET in accordance with the embodiment of the present invention includes:
- the semiconductor substrate is a silicon substrate.
- the source region is formed by a heavily doped source/drain implanted region 7 having the first conductivity type
- the drain region is formed by an overlap between heavily doped source/drain implanted region 7 and a lightly doped drain region 5 having the first conductivity type
- source/drain implanted region 7 of the source region and source/drain implanted region 7 of the drain region are formed by the same process, and the junction depth of the drain region is adjusted through lightly doped drain region 5 .
- each source/drain implanted region 7 is self-aligned with the side wall 6 on the corresponding side of polysilicon gate 3 , and horizontally extends to the bottom of polysilicon gate 3 on the corresponding side, with the breadth of the horizontal extension of source/drain implanted regions 7 to the bottom of polysilicon gate 3 being greater than the maximum horizontal breadth of side walls 6 .
- Lightly doped drain region 5 is self-aligned with the first side of polysilicon gate 3 , and horizontally extends from the first side of polysilicon gate 3 to the bottom thereof, thereby forming an overlap between the drain region and polysilicon gate 3 ;
- the source region and the drain region are unsymmetrical in structure, wherein the horizontal junction depth of the drain region is greater than that of the source region, and the vertical junction depth of the drain region is greater than that of the source region; the breakdown voltage of the device can be raised by increasing the horizontal and vertical junction depths of the drain region, and the horizontal dimension of the device can be diminished by reducing the horizontal and vertical junction depths of the source region.
- the gate dielectric layer is unsymmetrical in structure, wherein the gate dielectric layer includes a first gate dielectric section 4 and a second gate dielectric section 2 which are horizontally connected; the thickness of first gate dielectric section 4 is greater than that of second gate dielectric section 2 ; first gate dielectric section 4 is located in the overlap between the drain region and polysilicon gate 3 ; and the GIDL effect in the device can be reduced by increasing the thickness of first gate dielectric section 4 , and the driving current of the device can be increased by reducing the thickness of second gate dielectric section 2 .
- second gate dielectric section 2 is a thermal oxide layer or deposited oxide layer, and first gate dielectric section 4 adds a local oxide layer to second gate dielectric section 2 .
- the MOSFET is an N-type device, with the first conductivity type being N-type and the second conductivity type being P-type; alternatively, the MOSFET is a P-type device, with the first conductivity type being P-type and the second conductivity type being N-type.
- FIGS. 3A-3E describe the device structures in each step of the manufacturing process for MOSFET in accordance with an embodiment of the present invention.
- Step 1 as shown in 3 A, providing a semiconductor substrate and introducing dopant having the second conductivity type in the surface thereof to form well region 1 .
- said semiconductor substrate is a silicon substrate.
- Step 2 as shown in 3 A, forming first oxide layer 2 on the surface of said semiconductor substrate by thermal oxidation or chemical vapor deposition.
- Step 3 as shown in 3 A, forming polysilicon gate 3 on the surface of first oxide layer 2 by chemical vapor deposition and photolithography, wherein polysilicon gate 3 covers the surface of well region 1 via first oxide layer 2 .
- Step 4 as shown in 3 B, forming a first dielectric layer 201 by chemical vapor deposition, wherein first dielectric layer 201 is made of silicon nitride or silicon oxynitride.
- first dielectric layer 201 is made of silicon nitride or silicon oxynitride.
- the thickness of first dielectric layer 201 is between 50 and 300 angstroms.
- Step 5 as shown in FIG. 3C , forming the pattern of a photoresist 202 with photolithography, removing first dielectric layer 201 in the drain-forming region with etching process, while retaining first dielectric layer 201 in the source-forming region, wherein the drain-forming region is located outside the first side of polysilicon gate 3 , the source-forming region is located outside the second side of polysilicon gate 3 , the reserved part of first dielectric layer 201 further extends from the source-forming region to the top of polysilicon gate 3 , and the removed part of first dielectric layer 201 further extends from the drain-forming region to the top of polysilicon gate 3 .
- Step 6 as shown in FIG. 3C , with photoresist 202 on first dielectric layer 201 and the top thereof as a mask, conducting ion implantation of dopants having the first conductivity type to form a lightly doped drain region 5 , wherein lightly doped drain region 5 is self-aligned with the first side of polysilicon gate 3 ; the junction depth of the drain region is adjusted through ion implantation of lightly doped drain region 5 ; and horizontally, lightly doped drain region 5 extends from the first side of polysilicon gate 3 to the bottom thereof, thereby forming an overlap between the drain region and polysilicon gate 3 .
- the angle between the ion beam and the vertical direction is greater than 10 degrees, and the implantation dose exceeds 5E14 cm ⁇ 2 in source/drain implantation.
- Step 7 as shown in FIG. 3D , removing photoresist 202 on the top of first dielectric layer 201 , and using first dielectric layer 201 as a mask, performing local thermal oxidation to form a local thermal oxide layer 4 , wherein local thermal oxide layer 4 extends from the drain-forming region to the bottom of polysilicon gate 3 , and then removing first dielectric layer 201 .
- the thickness of local thermal oxide layer 4 is between 30 and 300 angstroms.
- first gate dielectric section 4 The overlap between local thermal oxide layer 4 extending to the bottom of polysilicon gate 3 and first oxide layer 2 constitutes first gate dielectric section 4 , and first oxide layer 2 located at the bottom of polysilicon gate 3 and not overlaid with local thermal oxide layer 4 constitutes second gate dielectric section 2 ;
- First gate dielectric section 4 and second gate dielectric section 2 are horizontally connected to form the gate dielectric layer; first gate dielectric section 4 is located in the overlap between the drain region and polysilicon gate 3 ; the GIDL effect in the device can be reduced by increasing the thickness of first gate dielectric section 4 , and the driving current of the device can be increased by reducing the thickness of second gate dielectric section 2 .
- Step 8 as shown in FIG. 3E , prior to performing source/drain implantation, side walls 6 are formed on the sides of polysilicon gate 3 with deposition and etching processes.
- heavily doped resource/drain implanted regions 7 are formed on both sides of polysilicon gate 3 ; side walls 6 on the two sides of polysilicon gate 3 are taken as the boundaries for self-alignment, source/drain implantation is performed at a tilt angle, source/drain implanted regions 7 formed thereby extend horizontally to the bottom of side walls 6 , and the breadth of the horizontal extension of source/drain implanted regions 7 is greater than the maximum horizontal breadth of side walls 6 .
- the angle between the ion beam and the vertical direction is greater than 10 degrees, and the implantation dose exceeds 5E14 cm ⁇ 2 in source/drain implantation.
- resource/drain implanted region 7 on the first side of polysilicon gate 3 and lightly doped drain region 5 forms the drain region
- resource/drain implanted region 7 on the second side of polysilicon gate 3 forms the source region
- the source and drain regions are unsymmetrical in structure, wherein the horizontal junction depth of the drain region is greater than that of the source region, and the vertical junction depth of the drain region is greater than that of the source region; the breakdown voltage of the device can be raised by increasing the horizontal and vertical junction depths of the drain region, and the horizontal dimension of the device can be diminished by reducing the horizontal and vertical junction depths of the source region.
- the MOSFET is an N-type device, with the first conductivity type being N-type and the second conductivity type being P-type.
- the MOSFET may be a P-type device, with the first conductivity type being P-type and the second conductivity type being N-type.
Landscapes
- Insulated Gate Type Field-Effect Transistor (AREA)
Abstract
A MOSFET including a source region and a drain region are unsymmetrical in structure, with the horizontal junction depth of the drain region being greater than that of the source region, and the vertical junction depth of the drain region being greater than that of the source region; the breakdown voltage of the device can be raised by increasing the horizontal and vertical junction depths of the drain region, and the horizontal dimension of the device can be diminished by reducing the horizontal and vertical junction depths of the source region; a gate dielectric layer is unsymmetrical in structure-and the GIDL effect in the device can be reduced by increasing the thickness of the first gate dielectric section, and the driving current of the device can be increased by reducing the thickness of the second gate dielectric section.
Description
- The present application claims priority to Chinese Patent Application No. 201610566545.8 filed on Jul. 19, 2016, the entirety of which is incorporated by reference herein.
- The present invention relates to the field of semiconductor integrated circuit, more particularly to a metal-oxide semiconductor field-effect transistor (MOSFET); the present invention further relates to a method for manufacturing the MOSFET.
- For MOS devices frequently used in current semiconductor fabrication technology, the existing MOSFET is structured as shown in
FIG. 1 . Taking an N-type MOSFET as an example, the existing MOSFET includes: - P-
type well region 101 formed in the surface of the semiconductor substrate. - A gate dielectric layer, such as a
gate oxide layer 102, and a polysilicon gate sequentially formed on the surface of saidwell region 101. -
Side walls 105 formed on both sides of saidpolysilicon gate 103. - Lightly doped
drain regions 104 and heavily doped source/drain implantedregions 106 are formed in saidwell region 101 on both sides of said polysilicongate 103, wherein said lightly dopeddrain regions 104 are self-aligned with the sides of said polysilicongate 103, and said source/drain implantedregions 106 are self-aligned with the sides of saidside walls 105 on both sides of said polysilicongate 103. The overlap between said lightly dopeddrain region 104 and said source/drain implantedregion 106 on one side of said polysilicongate 103 constitutes the source region, and the overlap between said lightly dopeddrain region 104 and said source/drain implantedregion 106 on the other side of said polysilicongate 103 constitutes the drain region. - As described in
FIG. 1 , said source region and said drain region of the existing MOSFET are totally symmetrical and have identical performance, such as breakdown voltage, parasitic resistance and capacitance. - For the existing structure, the breakdown voltage of the device needs to be raised by increasing the concentration of impurity in the source and drain regions, and the junction depths of the source and drain regions. To avoid source/drain punch through, the channel of the device will have to be increased accordingly with the junction depths of the source and drain regions, so raising the breakdown voltage of the device is in contradiction with reducing the dimensions of the device. For power-related applications which need an array of devices, the increase in the size of individual devices significantly influences the size of the whole chip.
- At the same time, in prior art, the thickness of
gate oxide layer 102 of the device needs to be reduced, in order to reduce the gate-induced drain leakage (GIDL) current, which is induced by the high electric field between gate and drain, around the border between the source and drain junctions andpolysilicon gate 103. However, the thickening ofgate oxide layer 102 will be accompanied by the weakening of the current driving capability of the device, so in the existing structure, reducing GIDL is in contradiction with increasing the current driving capability of the device. - The present invention aims to provide a MOSFET, which increases the breakdown voltage of the device while reducing its dimensions, and reduces the GIDL effect in the device while increasing its current driving capability.
- To solve e.g., the above technological problems, the MOSFET provided in the present invention includes:
- A well region of the second conductivity type formed in the surface of the semiconductor substrate;
- A gate dielectric layer and a polysilicon gate sequentially formed on the surface of the well region;
- A doped source region of the first conductivity type and a doped drain region of the first conductivity type respectively formed in the surface of the well region;
- Wherein, the drain region is self-aligned with a first side of said polysilicon gate, and the source region is self-aligned with a second side of said polysilicon gate.
- The source region and the drain region are unsymmetrical in structure, wherein the horizontal junction depth of the drain region is greater than that of the source region, and the vertical junction depth of the drain region is greater than that of the source region; the breakdown voltage of the device can be raised by increasing the horizontal and vertical junction depths of said drain region, and the horizontal dimension of the device can be diminished by reducing the horizontal and vertical junction depths of the source region.
- The gate dielectric layer is unsymmetrical in structure, wherein the gate dielectric layer includes a first gate dielectric section and a second gate dielectric section which are horizontally connected; the thickness of the first gate dielectric section is greater than that of the second gate dielectric section; horizontally, the drain region extends beyond the first side of the polysilicon gate to the bottom of the polysilicon gate, thereby forming an overlap between the drain region and the polysilicon gate, with the first gate dielectric section located therein; and the GIDL effect in the device can be reduced by increasing the thickness of the first gate dielectric section, and the driving current of the device can be increased by reducing the thickness of the second gate dielectric section.
- As a further improvement, the semiconductor substrate is a silicon substrate.
- As a further improvement, the source region is formed by a heavily doped source/drain implanted region having the first conductivity type, the drain region is formed by an overlap between the heavily doped source/drain implanted region and a lightly doped drain region having the first conductivity type, the source/drain implanted region of the source region and the source/drain implanted region of the drain region are formed by the same process, and the junction depth of the drain region is adjusted through the lightly doped drain region.
- As a further improvement, the gate dielectric layer is a gate oxide layer.
- As a further improvement, the second gate dielectric section is a thermal oxide layer or deposited oxide layer, and the first gate dielectric section adds a local oxide layer to the second gate dielectric section.
- As a further improvement, side walls are formed on the sides of the polysilicon gate.
- As a further improvement, the MOSFET is an N-type device, with the first conductivity type being N-type and the second conductivity type being P-type; alternatively, the MOSFET is a P-type device, with the first conductivity type being P-type and the second conductivity type being N-type.
- To solve the above technological problems, the method for manufacturing a MOSFET provided in the present invention includes:
- Step 1: providing a semiconductor substrate and introducing dopant having the second conductivity type in the surface thereof to form a well region;
- Step 2: forming a first oxide layer on the surface of the semiconductor substrate by thermal oxidation or chemical vapor deposition;
- Step 3: forming a polysilicon gate on the surface of the first oxide layer by chemical vapor deposition and photolithography, wherein the polysilicon gate covers the surface of the well region via the first oxide layer;
- Step 4: forming a first dielectric layer by chemical vapor deposition, wherein the first dielectric layer is made of silicon nitride or silicon oxynitride;
- Step 5: removing the first dielectric layer in the drain-forming region with photolithography and etching processes, while retaining the first dielectric layer in the source-forming region, wherein the drain-forming region is located outside a first side of the polysilicon gate, the source-forming region is located outside a second side of the polysilicon gate, the reserved part of the first dielectric layer further extends from the source-forming region to the top of the polysilicon gate, and the removed part of the first dielectric layer further extends from the drain-forming region to the top of the polysilicon gate.
- Step 6: with the photoresist on the first dielectric layer and the top thereof as a mask, conducting ion implantation of dopants having the first conductivity type to form a lightly doped drain region, wherein the lightly doped drain region is self-aligned with the first side of the polysilicon gate; the junction depth of the drain region is adjusted through ion implantation of the lightly doped drain region; and horizontally, the lightly doped drain region extends from the first side of the polysilicon gate to the bottom thereof, thereby forming an overlap between the drain region and the polysilicon gate;
- Step 7: removing the photoresist on the top of the first dielectric layer, and with the first dielectric layer as a mask, performing local thermal oxidation to form a local thermal oxide layer, wherein the local thermal oxide layer extends from the drain-forming region to the bottom of the polysilicon gate, and then removing the first dielectric layer;
- The overlap between the local thermal oxide layer extending to the bottom of the polysilicon gate and the first oxide layer constitutes a first gate dielectric section, and the part of the first oxide layer located at the bottom of the polysilicon gate and not overlaid with the local thermal oxide layer constitutes a second gate dielectric section;
- The first gate dielectric section and the second gate dielectric section are connected horizontally to form a gate dielectric layer; the first gate dielectric section is located in the overlap between the drain region and the polysilicon gate; the GIDL effect in the device can be reduced by increasing the thickness of the first gate dielectric section, and the driving current of the device can be increased by reducing the thickness of the second gate dielectric section.
- Step 8: performing resource/drain implantation of impurity having the first conductivity type to form heavily doped resource/drain implanted regions on both sides of the polysilicon gate, wherein each the resource/drain implanted region is self-aligned with a corresponding side of the polysilicon gate, the overlap between the resource/drain implanted region on the first side of the polysilicon gate and the lightly doped drain region forms a drain region, and the resource/drain implanted region on the second side of the polysilicon gate forms a source region.
- The source region and the drain region are unsymmetrical in structure, wherein the horizontal junction depth of the drain region is greater than that of the source region, and the vertical junction depth of the drain region is greater than that of the source region; the breakdown voltage of the device can be raised by increasing the horizontal and vertical junction depths of the drain region, and the horizontal dimension of the device can be diminished by reducing the horizontal and vertical junction depths of the source region.
- As a further improvement, the semiconductor substrate is a silicon substrate.
- As a further improvement, prior to performing the source/drain implantation in Step 8, side walls are formed on the sides of the polysilicon gate by deposition and etching processes.
- When performing source/drain implantation, the side walls on the two sides of the polysilicon gate are taken as the boundaries for self-alignment, the source/drain implantation is performed at a tilt angle, the source/drain implanted regions formed thereby extend horizontally to the bottom of the side walls, and the breadth of the horizontal extension of the source/drain implanted regions is greater than the maximum horizontal breadth of the side walls.
- As a further improvement, the angle between the ion beam and the vertical direction is greater than 10 degrees, and the implantation dose exceeds 5E14 cm−2 in source/drain implantation.
- As a further improvement, the angle between the ion beam and the vertical direction is greater than 10 degrees, and the implantation dose exceeds 5E14 cm−2 in ion implantation of dopants to form a lightly doped drain region in
Step 6. - As a further improvement, the thickness of the first dielectric layer is between 50 and 300 angstroms.
- As a further improvement, the thickness of the local thermal oxide layer is between 30 and 300 angstroms.
- As a further improvement, the MOSFET is an N-type device, with the first conductivity type being N-type and the second conductivity type being P-type; alternatively, the MOSFET is a P-type device, with the first conductivity type being P-type and the second conductivity type being N-type.
- In the present invention, the source region and the drain region being configured to be unsymmetrical in structure makes it possible to increase the breakdown voltage of the device by increasing the horizontal and vertical junction depths of the drain region alone; configured as independent of the drain region in the present invention, the source region needs not be able to endure a high voltage, so the junction depth of the source region is configured to be smaller than that of the drain region, which means the horizontal dimension of the device can be diminished by reducing the horizontal and vertical junction depths of the source region; that is to say, the source region in the present invention can adopt a relatively smaller junction depth, thereby reducing the dimensions of the device; therefore, the present invention can increase the breakdown voltage of the device while reducing the dimensions thereof.
- In the present invention, the drain region adopts a relatively greater junction depth, and horizontally extends from the first side of the polysilicon gate to the bottom thereof, thereby forming an overlap between the drain region and the polysilicon gate. The gate dielectric layer is divided into two sections, the location of the first gate dielectric section coincides with the overlap, and the relative position between the two can be adjusted by self-alignment to locate the first gate dielectric section in the overlap between the drain region and the polysilicon gate. In accordance with the present invention, the GIDL effect in the device can be reduced by increasing the thickness of the first gate dielectric section, and the driving current of the device can be increased by reducing the thickness of the second gate dielectric section. Therefore, the present invention can reduce the GIDL effect in the device and at the same time increase its current driving capability.
- The present invention will be described in detail by reference to the accompanying drawings and specific embodiments:
-
FIG. 1 describes the structure of the existing (prior art) MOSFET; -
FIG. 2 describes the structure of the MOSFET in accordance with an embodiment of the present invention; -
FIGS. 3A-3E describe the device structures in each step of the manufacturing process for MOSFET in accordance with an embodiment of the present invention. - As shown in
FIGS. 3A-3E , which describe the device structures in each step of the manufacturing process for MOSFET in accordance with the embodiment of the present invention, the MOSFET in accordance with the embodiment of the present invention includes: - A
well region 1 of the second conductivity type formed in the surface of the semiconductor substrate. Preferably, the semiconductor substrate is a silicon substrate. - A gate dielectric layer and a
polysilicon gate 3 sequentially formed on the surface ofwell region 1. - A doped source region of the first conductivity type and a doped drain region of the first conductivity type respectively formed in the surface of
well region 1. Preferably, the source region is formed by a heavily doped source/drain implantedregion 7 having the first conductivity type, the drain region is formed by an overlap between heavily doped source/drain implantedregion 7 and a lightly dopeddrain region 5 having the first conductivity type, source/drain implantedregion 7 of the source region and source/drain implantedregion 7 of the drain region are formed by the same process, and the junction depth of the drain region is adjusted through lightly dopeddrain region 5. -
Side walls 6 formed on the sides ofpolysilicon gate 3, wherein the drain region is self-aligned with the first side ofpolysilicon gate 3 and the source region is self-aligned with the other side ofpolysilicon gate 3. Preferably, each source/drain implantedregion 7 is self-aligned with theside wall 6 on the corresponding side ofpolysilicon gate 3, and horizontally extends to the bottom ofpolysilicon gate 3 on the corresponding side, with the breadth of the horizontal extension of source/drain implantedregions 7 to the bottom ofpolysilicon gate 3 being greater than the maximum horizontal breadth ofside walls 6. Lightly dopeddrain region 5 is self-aligned with the first side ofpolysilicon gate 3, and horizontally extends from the first side ofpolysilicon gate 3 to the bottom thereof, thereby forming an overlap between the drain region andpolysilicon gate 3; - As shown in
FIG. 2 , in accordance with an embodiment of the present invention, the source region and the drain region are unsymmetrical in structure, wherein the horizontal junction depth of the drain region is greater than that of the source region, and the vertical junction depth of the drain region is greater than that of the source region; the breakdown voltage of the device can be raised by increasing the horizontal and vertical junction depths of the drain region, and the horizontal dimension of the device can be diminished by reducing the horizontal and vertical junction depths of the source region. - The gate dielectric layer is unsymmetrical in structure, wherein the gate dielectric layer includes a first
gate dielectric section 4 and a secondgate dielectric section 2 which are horizontally connected; the thickness of firstgate dielectric section 4 is greater than that of secondgate dielectric section 2; firstgate dielectric section 4 is located in the overlap between the drain region andpolysilicon gate 3; and the GIDL effect in the device can be reduced by increasing the thickness of firstgate dielectric section 4, and the driving current of the device can be increased by reducing the thickness of secondgate dielectric section 2. Preferably, secondgate dielectric section 2 is a thermal oxide layer or deposited oxide layer, and firstgate dielectric section 4 adds a local oxide layer to secondgate dielectric section 2. - In accordance with an embodiment of the present invention, the MOSFET is an N-type device, with the first conductivity type being N-type and the second conductivity type being P-type; alternatively, the MOSFET is a P-type device, with the first conductivity type being P-type and the second conductivity type being N-type.
-
FIGS. 3A-3E describe the device structures in each step of the manufacturing process for MOSFET in accordance with an embodiment of the present invention. A method of manufacturing the MOSFET in accordance with an embodiment, comprising the steps of - Step 1: as shown in 3A, providing a semiconductor substrate and introducing dopant having the second conductivity type in the surface thereof to form well
region 1. Preferably, said semiconductor substrate is a silicon substrate. - Step 2: as shown in 3A, forming
first oxide layer 2 on the surface of said semiconductor substrate by thermal oxidation or chemical vapor deposition. - Step 3: as shown in 3A, forming
polysilicon gate 3 on the surface offirst oxide layer 2 by chemical vapor deposition and photolithography, whereinpolysilicon gate 3 covers the surface ofwell region 1 viafirst oxide layer 2. - Step 4: as shown in 3B, forming a first
dielectric layer 201 by chemical vapor deposition, wherein firstdielectric layer 201 is made of silicon nitride or silicon oxynitride. Preferably, the thickness of firstdielectric layer 201 is between 50 and 300 angstroms. - Step 5: as shown in
FIG. 3C , forming the pattern of aphotoresist 202 with photolithography, removing firstdielectric layer 201 in the drain-forming region with etching process, while retaining firstdielectric layer 201 in the source-forming region, wherein the drain-forming region is located outside the first side ofpolysilicon gate 3, the source-forming region is located outside the second side ofpolysilicon gate 3, the reserved part of firstdielectric layer 201 further extends from the source-forming region to the top ofpolysilicon gate 3, and the removed part of firstdielectric layer 201 further extends from the drain-forming region to the top ofpolysilicon gate 3. - Step 6: as shown in
FIG. 3C , withphotoresist 202 on firstdielectric layer 201 and the top thereof as a mask, conducting ion implantation of dopants having the first conductivity type to form a lightly dopeddrain region 5, wherein lightly dopeddrain region 5 is self-aligned with the first side ofpolysilicon gate 3; the junction depth of the drain region is adjusted through ion implantation of lightly dopeddrain region 5; and horizontally, lightly dopeddrain region 5 extends from the first side ofpolysilicon gate 3 to the bottom thereof, thereby forming an overlap between the drain region andpolysilicon gate 3. Preferably, the angle between the ion beam and the vertical direction is greater than 10 degrees, and the implantation dose exceeds 5E14 cm−2 in source/drain implantation. - Step 7: as shown in
FIG. 3D , removingphotoresist 202 on the top of firstdielectric layer 201, and usingfirst dielectric layer 201 as a mask, performing local thermal oxidation to form a localthermal oxide layer 4, wherein localthermal oxide layer 4 extends from the drain-forming region to the bottom ofpolysilicon gate 3, and then removing firstdielectric layer 201. Preferably, the thickness of localthermal oxide layer 4 is between 30 and 300 angstroms. - The overlap between local
thermal oxide layer 4 extending to the bottom ofpolysilicon gate 3 andfirst oxide layer 2 constitutes firstgate dielectric section 4, andfirst oxide layer 2 located at the bottom ofpolysilicon gate 3 and not overlaid with localthermal oxide layer 4 constitutes secondgate dielectric section 2; - First
gate dielectric section 4 and secondgate dielectric section 2 are horizontally connected to form the gate dielectric layer; firstgate dielectric section 4 is located in the overlap between the drain region andpolysilicon gate 3; the GIDL effect in the device can be reduced by increasing the thickness of firstgate dielectric section 4, and the driving current of the device can be increased by reducing the thickness of secondgate dielectric section 2. - Step 8: as shown in
FIG. 3E , prior to performing source/drain implantation,side walls 6 are formed on the sides ofpolysilicon gate 3 with deposition and etching processes. - As shown in
FIG. 2 , when performing resource/drain implantation of impurity having the first conductivity type, heavily doped resource/drain implantedregions 7 are formed on both sides ofpolysilicon gate 3;side walls 6 on the two sides ofpolysilicon gate 3 are taken as the boundaries for self-alignment, source/drain implantation is performed at a tilt angle, source/drain implantedregions 7 formed thereby extend horizontally to the bottom ofside walls 6, and the breadth of the horizontal extension of source/drain implantedregions 7 is greater than the maximum horizontal breadth ofside walls 6. Preferably, the angle between the ion beam and the vertical direction is greater than 10 degrees, and the implantation dose exceeds 5E14 cm−2 in source/drain implantation. - The overlap between resource/drain implanted
region 7 on the first side ofpolysilicon gate 3 and lightly dopeddrain region 5 forms the drain region, and resource/drain implantedregion 7 on the second side ofpolysilicon gate 3 forms the source region. - The source and drain regions are unsymmetrical in structure, wherein the horizontal junction depth of the drain region is greater than that of the source region, and the vertical junction depth of the drain region is greater than that of the source region; the breakdown voltage of the device can be raised by increasing the horizontal and vertical junction depths of the drain region, and the horizontal dimension of the device can be diminished by reducing the horizontal and vertical junction depths of the source region.
- In accordance with the embodiment of the present invention, the MOSFET is an N-type device, with the first conductivity type being N-type and the second conductivity type being P-type. In alternative embodiments, the MOSFET may be a P-type device, with the first conductivity type being P-type and the second conductivity type being N-type.
- The present invention has been described in great detail by reference to a specific embodiment. But this does not intend to limit the scope of the present invention. Without departing from the spirit of the present invention, a person having ordinary skills in the art may make various modifications and improvements, which shall be considered to fall within the scope of the present invention.
Claims (15)
1. A metal-oxide semiconductor field-effect transistor (MOSFET), wherein:
a well region of the second conductivity type is formed in the surface of the semiconductor substrate;
a gate dielectric layer and a polysilicon gate are sequentially formed on the surface of said well region;
a doped source region of the first conductivity type and a doped drain region of the first conductivity type are respectively formed in the surface of said well region;
the drain region is self-aligned with a first side of said polysilicon gate, and said source region is self-aligned with a second side of said polysilicon gate;
the source region and said drain region are unsymmetrical in structure, wherein the horizontal junction width of said drain region is greater than that of said source region, and the vertical junction depth of said drain region is greater than that of said source region; the breakdown voltage of the device can be raised by increasing the horizontal and vertical junction depths of said drain region, and the horizontal dimension of the device can be diminished by reducing the horizontal and vertical junction depths of said source region;
the gate dielectric layer is unsymmetrical in structure, wherein said gate dielectric layer includes a first gate dielectric section and a second gate dielectric section which are horizontally connected; the thickness of said first gate dielectric section is greater than that of said second gate dielectric section; horizontally, said drain region extends beyond the first side of said polysilicon gate to the bottom of said polysilicon gate, thereby forming an overlap between said drain region and said polysilicon gate, with said first gate dielectric section located therein; and the GIDL effect in the device can be reduced by increasing the thickness of said first gate dielectric section, and the driving current of the device can be increased by reducing the thickness of said second gate dielectric section.
2. The MOSFET of claim 1 , wherein said semiconductor substrate is a silicon substrate.
3. The MOSFET of claim 1 , wherein said source region is formed by a heavily doped source/drain implanted region having the first conductivity type, said drain region is formed by an overlap between the heavily doped source/drain implanted region and a lightly doped drain region having the first conductivity type, the source/drain implanted region of said source region and the source/drain implanted region of said drain region are formed by the same process, and the junction depth of said drain region is adjusted through said lightly doped drain region.
4. The MOSFET of claim 1 , wherein said gate dielectric layer is a gate oxide layer.
5. The MOSFET of claim 4 , wherein said second gate dielectric section is a thermal oxide layer or deposited oxide layer, and said first gate dielectric section adds a local oxide layer to said second gate dielectric section.
6. The MOSFET of claim 1 , wherein side walls are formed on the sides of said polysilicon gate.
7. The MOSFET of claim 1 , wherein the MOSFET is an N-type device, with the first conductivity type being N-type and the second conductivity type being P-type; alternatively, the MOSFET is a P-type device, with the first conductivity type being P-type and the second conductivity type being N-type.
8. A method of manufacturing the MOSFET, comprising the steps of:
step 1: providing a semiconductor substrate and introducing dopant having the second conductivity type in the surface thereof to form a well region;
step 2: forming a first oxide layer on the surface of said semiconductor substrate by thermal oxidation or chemical vapor deposition;
step 3: forming a polysilicon gate on the surface of the first oxide layer by chemical vapor deposition and photolithography, wherein said polysilicon gate covers the surface of said well region via said first oxide layer;
step 4: forming a first dielectric layer by chemical vapor deposition, wherein said first dielectric layer is made of silicon nitride or silicon oxynitride;
step 5: removing said first dielectric layer in the drain-forming region with photolithography and etching processes, while retaining said first dielectric layer in the source-forming region, wherein said drain-forming region is located outside a first side of said polysilicon gate, said source-forming region is located outside a second side of said polysilicon gate, the reserved part of said first dielectric layer further extends from said source-forming region to the top of said polysilicon gate, and the removed part of said first dielectric layer further extends from said drain-forming region to the top of said polysilicon gate;
step 6: with the photoresist on said first dielectric layer and the top thereof as a mask, conducting ion implantation of dopants having the first conductivity type to form a lightly doped drain region, wherein said lightly doped drain region is self-aligned with the first side of said polysilicon gate; the junction depth of the drain region is adjusted through ion implantation of said lightly doped drain region; and horizontally, said lightly doped drain region extends from the first side of said polysilicon gate to the bottom thereof, thereby forming an overlap between said drain region and said polysilicon gate;
step 7: removing the photoresist on the top of said first dielectric layer, and with said first dielectric layer as a mask, performing local thermal oxidation to form a local thermal oxide layer, wherein said local thermal oxide layer extends from said drain-forming region to the bottom of said polysilicon gate, and then removing said first dielectric layer;
said first oxide layer located at the bottom of said polysilicon gate and not overlaid with said local thermal oxide layer constitutes a second gate dielectric section and the overlap between said local thermal oxide layer extending to the bottom of said polysilicon gate and said first oxide layer constitutes a first gate dielectric section;
said first gate dielectric section and said second gate dielectric section are connected horizontally to form a gate dielectric layer; said first gate dielectric section is located in the overlap between said drain region and said polysilicon gate; the GIDL effect in the device can be reduced by increasing the thickness of said first gate dielectric section, and the driving current of the device can be increased by reducing the thickness of said second gate dielectric section;
step 8: performing resource/drain implantation of impurity having the first conductivity type to form heavily doped resource/drain implanted regions on both sides of said polysilicon gate, wherein each said resource/drain implanted region is self-aligned with a corresponding side of said polysilicon gate, the overlap between said resource/drain implanted region on the first side of said polysilicon gate and said lightly doped drain region forms a drain region, and said resource/drain implanted region on the second side of said polysilicon gate forms a source region;
said source region and said drain region are unsymmetrical in structure, wherein the horizontal junction width of said drain region is greater than that of said source region, and the vertical junction depth of said drain region is greater than that of said source region; the breakdown voltage of the device can be raised by increasing the horizontal and vertical junction depths of said drain region, and the horizontal dimension of the device can be diminished by reducing the horizontal and vertical junction depths of said source region.
9. The method of manufacturing a MOSFET of claim 8 , wherein said semiconductor substrate is a silicon substrate.
10. The method of manufacturing the MOSFET of claim 8 , wherein prior to performing said source/drain implantation in Step 8, side walls are formed on the sides of said polysilicon gate by deposition and etching processes;
when performing said source/drain implantation, said side walls on the two sides of said polysilicon gate are taken as the boundaries for self-alignment, said source/drain implantation is performed at a tilt angle, said source/drain implanted regions formed thereby extend horizontally to the bottom of said side walls, and the breadth of the horizontal extension of said source/drain implanted regions is greater than the maximum horizontal breadth of said side walls.
11. The method of manufacturing a MOSFET of claim 10 , wherein the angle between the ion beam and the vertical direction is greater than 10 degrees and the implantation dose exceeds 5E14 cm−2 in said source/drain implantation.
12. The method of manufacturing a MOSFET of claim 8 , wherein the angle between the ion beam and the vertical direction is greater than 10 degrees and the implantation dose exceeds 5E14 cm−2 in said ion implantation of dopants to form a lightly doped drain region in Step 6.
13. The method of manufacturing a MOSFET of claim 8 , wherein the thickness of said first dielectric layer is between 50 and 300 angstroms.
14. The method of manufacturing a MOSFET of claim 8 , wherein the thickness of said local thermal oxide layer is between 30 and 300 angstroms.
15. The method of manufacturing a MOSFET of claim 8 , wherein the MOSFET is an N-type device, with the first conductivity type being N-type and the second conductivity type being P-type; alternatively, the MOSFET is a P-type device, with the first conductivity type being P-type and the second conductivity type being N-type.
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US16/529,990 US10784337B2 (en) | 2016-07-19 | 2019-08-02 | MOSFET and a method for manufacturing the same |
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| CN201610566545.8 | 2016-07-19 | ||
| CN201610566545.8A CN106206735B (en) | 2016-07-19 | 2016-07-19 | MOSFET and manufacturing method thereof |
Related Child Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US16/529,990 Division US10784337B2 (en) | 2016-07-19 | 2019-08-02 | MOSFET and a method for manufacturing the same |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| US20180026093A1 true US20180026093A1 (en) | 2018-01-25 |
Family
ID=57494099
Family Applications (2)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US15/363,288 Abandoned US20180026093A1 (en) | 2016-07-19 | 2016-11-29 | Mosfet and a method for manufacturing the same |
| US16/529,990 Active US10784337B2 (en) | 2016-07-19 | 2019-08-02 | MOSFET and a method for manufacturing the same |
Family Applications After (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US16/529,990 Active US10784337B2 (en) | 2016-07-19 | 2019-08-02 | MOSFET and a method for manufacturing the same |
Country Status (2)
| Country | Link |
|---|---|
| US (2) | US20180026093A1 (en) |
| CN (1) | CN106206735B (en) |
Cited By (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US11018171B2 (en) * | 2017-02-03 | 2021-05-25 | Sony Semiconductor Solutions Corporation | Transistor and manufacturing method |
| CN118335802A (en) * | 2024-06-07 | 2024-07-12 | 杭州积海半导体有限公司 | MOS device and forming method thereof |
Families Citing this family (6)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| CN109429526B (en) * | 2017-06-30 | 2021-10-26 | 华为技术有限公司 | Tunneling field effect transistor and preparation method thereof |
| CN109841522A (en) * | 2017-11-24 | 2019-06-04 | 中芯国际集成电路制造(上海)有限公司 | Semiconductor structure and forming method thereof |
| CN111627992B (en) * | 2020-06-05 | 2023-04-04 | 福建省晋华集成电路有限公司 | Grid structure and manufacturing method thereof |
| CN111627993B (en) * | 2020-06-05 | 2023-01-06 | 福建省晋华集成电路有限公司 | Gate structure and fabrication method thereof |
| CN112216745B (en) * | 2020-12-10 | 2021-03-09 | 北京芯可鉴科技有限公司 | High-voltage asymmetric structure LDMOS device and preparation method thereof |
| TW202429716A (en) * | 2023-01-06 | 2024-07-16 | 聯華電子股份有限公司 | Edmos and fabricating method of the same |
Citations (6)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5801416A (en) * | 1995-03-13 | 1998-09-01 | Samsung Electronics Co., Ltd. | FET having gate insulating film of nonuniform thickness and asymmetrical source and drain structures |
| US20060194380A1 (en) * | 2005-02-25 | 2006-08-31 | Yi-Cheng Chen | Method for fabricating asymmetric semiconductor device |
| US8080845B2 (en) * | 2008-06-25 | 2011-12-20 | Fujitsu Semiconductor Limited | Semiconductor device |
| US20140252499A1 (en) * | 2013-03-08 | 2014-09-11 | Taiwan Semiconductor Manufacturing Company, Ltd. | Metal-Oxide-Semiconductor Field-Effect Transistor with Extended Gate Dielectric Layer |
| US20160027899A1 (en) * | 2014-07-24 | 2016-01-28 | Dongbu Hitek Co., Ltd. | Semiconductor Device and Method of Manufacturing the Same |
| US20160315198A1 (en) * | 2013-12-16 | 2016-10-27 | Japan Advanced Institute Of Science And Technology | Semiconductor device, method for producing same and aliphatic polycarbonate |
Family Cites Families (11)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5741737A (en) * | 1996-06-27 | 1998-04-21 | Cypress Semiconductor Corporation | MOS transistor with ramped gate oxide thickness and method for making same |
| US6110783A (en) * | 1997-06-27 | 2000-08-29 | Sun Microsystems, Inc. | Method for forming a notched gate oxide asymmetric MOS device |
| DE60131094D1 (en) * | 2001-12-20 | 2007-12-06 | St Microelectronics Srl | Method for integrating metal oxide semiconductor field effect transistors |
| US20080164537A1 (en) * | 2007-01-04 | 2008-07-10 | Jun Cai | Integrated complementary low voltage rf-ldmos |
| KR101591517B1 (en) * | 2008-12-11 | 2016-02-04 | 주식회사 동부하이텍 | Semiconductor device and method for manufacturing the same |
| US20110241112A1 (en) * | 2010-03-31 | 2011-10-06 | Zuniga Marco A | LDMOS Device with P-Body for Reduced Capacitance |
| US9159828B2 (en) * | 2011-04-27 | 2015-10-13 | Alpha And Omega Semiconductor Incorporated | Top drain LDMOS |
| DE102011087845B4 (en) * | 2011-12-06 | 2015-07-02 | Infineon Technologies Ag | LATERAL TRANSISTOR COMPONENT AND METHOD FOR THE PRODUCTION THEREOF |
| US8822291B2 (en) * | 2012-01-17 | 2014-09-02 | Globalfoundries Singapore Pte. Ltd. | High voltage device |
| CN104037223B (en) * | 2013-03-04 | 2017-03-29 | 上海华虹宏力半导体制造有限公司 | Radio frequency N-type LDMOS device and its manufacture method |
| KR102177431B1 (en) * | 2014-12-23 | 2020-11-11 | 주식회사 키 파운드리 | Semiconductor device |
-
2016
- 2016-07-19 CN CN201610566545.8A patent/CN106206735B/en active Active
- 2016-11-29 US US15/363,288 patent/US20180026093A1/en not_active Abandoned
-
2019
- 2019-08-02 US US16/529,990 patent/US10784337B2/en active Active
Patent Citations (6)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5801416A (en) * | 1995-03-13 | 1998-09-01 | Samsung Electronics Co., Ltd. | FET having gate insulating film of nonuniform thickness and asymmetrical source and drain structures |
| US20060194380A1 (en) * | 2005-02-25 | 2006-08-31 | Yi-Cheng Chen | Method for fabricating asymmetric semiconductor device |
| US8080845B2 (en) * | 2008-06-25 | 2011-12-20 | Fujitsu Semiconductor Limited | Semiconductor device |
| US20140252499A1 (en) * | 2013-03-08 | 2014-09-11 | Taiwan Semiconductor Manufacturing Company, Ltd. | Metal-Oxide-Semiconductor Field-Effect Transistor with Extended Gate Dielectric Layer |
| US20160315198A1 (en) * | 2013-12-16 | 2016-10-27 | Japan Advanced Institute Of Science And Technology | Semiconductor device, method for producing same and aliphatic polycarbonate |
| US20160027899A1 (en) * | 2014-07-24 | 2016-01-28 | Dongbu Hitek Co., Ltd. | Semiconductor Device and Method of Manufacturing the Same |
Cited By (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US11018171B2 (en) * | 2017-02-03 | 2021-05-25 | Sony Semiconductor Solutions Corporation | Transistor and manufacturing method |
| CN118335802A (en) * | 2024-06-07 | 2024-07-12 | 杭州积海半导体有限公司 | MOS device and forming method thereof |
Also Published As
| Publication number | Publication date |
|---|---|
| US10784337B2 (en) | 2020-09-22 |
| CN106206735B (en) | 2019-12-10 |
| US20190371884A1 (en) | 2019-12-05 |
| CN106206735A (en) | 2016-12-07 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US10784337B2 (en) | MOSFET and a method for manufacturing the same | |
| US7898026B2 (en) | LDMOS with double LDD and trenched drain | |
| US7919811B2 (en) | Semiconductor device and method for manufacturing same | |
| TWI570917B (en) | Trench type power MOS half field effect transistor and manufacturing method thereof | |
| US20090283823A1 (en) | Semiconductor device and method of manufacturing semiconductor device | |
| US9997601B2 (en) | Metal-oxide-semiconductor field-effect transistor with extended gate dielectric layer | |
| US9608057B2 (en) | Semiconductor device and method for manufacturing semiconductor device | |
| US9853099B1 (en) | Double diffused metal oxide semiconductor device and manufacturing method thereof | |
| US9184278B2 (en) | Planar vertical DMOS transistor with a conductive spacer structure as gate | |
| US20160172436A1 (en) | Semiconductor device, termination structure and method of forming the same | |
| US9178054B2 (en) | Planar vertical DMOS transistor with reduced gate charge | |
| US10629728B1 (en) | Semiconductor device and fabrication method thereof | |
| TWI455318B (en) | High voltage semiconductor device and method for manufacturing the same | |
| CN111509044A (en) | Semiconductor structure and method of forming the same | |
| US8450797B2 (en) | Semiconductor device and method of manufacturing the semiconductor device | |
| US9627524B2 (en) | High voltage metal oxide semiconductor device and method for making same | |
| KR20100067567A (en) | Semiconductor device and method for manufacturing the same | |
| JP2009004493A (en) | Semiconductor device and manufacturing method thereof | |
| CN108695386A (en) | High voltage semiconductor device and method for manufacturing the same | |
| US9780171B2 (en) | Fabricating method of lateral-diffused metal oxide semiconductor device | |
| CN110164964A (en) | Semiconductor structure and forming method thereof | |
| CN102339851A (en) | Power semiconductor with groove bottom polysilicon structure and manufacturing method thereof | |
| CN107808827B (en) | Trench type power semiconductor device and method of manufacturing the same | |
| TWI618246B (en) | High-voltage semiconductor device and method for manufacturing the same | |
| TWI523229B (en) | A fabrication method of a trenched power semiconductor structure |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| AS | Assignment |
Owner name: SHANGHAI HUAHONG GRACE SEMICONDUCTOR MANUFACTURING Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:CHEN, YU;REEL/FRAME:040451/0919 Effective date: 20161117 |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: RESPONSE TO NON-FINAL OFFICE ACTION ENTERED AND FORWARDED TO EXAMINER |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: FINAL REJECTION MAILED |
|
| STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |