[go: up one dir, main page]

US20170358687A1 - Formation of bottom junction in vertical fet devices - Google Patents

Formation of bottom junction in vertical fet devices Download PDF

Info

Publication number
US20170358687A1
US20170358687A1 US15/180,422 US201615180422A US2017358687A1 US 20170358687 A1 US20170358687 A1 US 20170358687A1 US 201615180422 A US201615180422 A US 201615180422A US 2017358687 A1 US2017358687 A1 US 2017358687A1
Authority
US
United States
Prior art keywords
fin
substrate
recesses
spacers
portions
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US15/180,422
Other versions
US9842933B1 (en
Inventor
Hiroaki Niimi
Kwan-Yong Lim
Steven John Bentley
Daniel Chanemougame
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
GlobalFoundries US Inc
Original Assignee
GlobalFoundries Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by GlobalFoundries Inc filed Critical GlobalFoundries Inc
Priority to US15/180,422 priority Critical patent/US9842933B1/en
Assigned to GLOBALFOUNDRIES INC. reassignment GLOBALFOUNDRIES INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: LIM, KWAN-YONG, BENTLEY, STEVEN JOHN, CHANEMOUGAME, DANIEL, NIIMI, HIROAKI
Priority to US15/793,545 priority patent/US10141446B2/en
Application granted granted Critical
Publication of US9842933B1 publication Critical patent/US9842933B1/en
Publication of US20170358687A1 publication Critical patent/US20170358687A1/en
Assigned to WILMINGTON TRUST, NATIONAL ASSOCIATION reassignment WILMINGTON TRUST, NATIONAL ASSOCIATION SECURITY AGREEMENT Assignors: GLOBALFOUNDRIES INC.
Assigned to GLOBALFOUNDRIES U.S. INC. reassignment GLOBALFOUNDRIES U.S. INC. ASSIGNMENT OF ASSIGNOR'S INTEREST Assignors: GLOBALFOUNDRIES INC.
Assigned to GLOBALFOUNDRIES U.S. INC. reassignment GLOBALFOUNDRIES U.S. INC. RELEASE OF SECURITY INTEREST Assignors: WILMINGTON TRUST, NATIONAL ASSOCIATION
Active legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Images

Classifications

    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D30/00Field-effect transistors [FET]
    • H10D30/60Insulated-gate field-effect transistors [IGFET]
    • H10D30/69IGFETs having charge trapping gate insulators, e.g. MNOS transistors
    • H10D30/693Vertical IGFETs having charge trapping gate insulators
    • H01L29/78618
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/26Bombardment with radiation
    • H01L21/263Bombardment with radiation with high-energy radiation
    • H01L21/265Bombardment with radiation with high-energy radiation producing ion implantation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/30Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
    • H01L21/302Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to change their surface-physical characteristics or shape, e.g. etching, polishing, cutting
    • H01L21/306Chemical or electrical treatment, e.g. electrolytic etching
    • H01L21/30604Chemical etching
    • H01L27/2454
    • H01L29/42392
    • H01L29/66666
    • H01L29/78642
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B63/00Resistance change memory devices, e.g. resistive RAM [ReRAM] devices
    • H10B63/30Resistance change memory devices, e.g. resistive RAM [ReRAM] devices comprising selection components having three or more electrodes, e.g. transistors
    • H10B63/34Resistance change memory devices, e.g. resistive RAM [ReRAM] devices comprising selection components having three or more electrodes, e.g. transistors of the vertical channel field-effect transistor type
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D30/00Field-effect transistors [FET]
    • H10D30/01Manufacture or treatment
    • H10D30/021Manufacture or treatment of FETs having insulated gates [IGFET]
    • H10D30/025Manufacture or treatment of FETs having insulated gates [IGFET] of vertical IGFETs
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D30/00Field-effect transistors [FET]
    • H10D30/60Insulated-gate field-effect transistors [IGFET]
    • H10D30/63Vertical IGFETs
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D62/00Semiconductor bodies, or regions thereof, of devices having potential barriers
    • H10D62/10Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
    • H10D62/13Semiconductor regions connected to electrodes carrying current to be rectified, amplified or switched, e.g. source or drain regions
    • H10D62/149Source or drain regions of field-effect devices
    • H10D62/151Source or drain regions of field-effect devices of IGFETs 
    • H01L2029/7858
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D30/00Field-effect transistors [FET]
    • H10D30/60Insulated-gate field-effect transistors [IGFET]
    • H10D30/62Fin field-effect transistors [FinFET]
    • H10D30/6219Fin field-effect transistors [FinFET] characterised by the source or drain electrodes
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D30/00Field-effect transistors [FET]
    • H10D30/60Insulated-gate field-effect transistors [IGFET]
    • H10D30/67Thin-film transistors [TFT]
    • H10D30/6728Vertical TFTs

Definitions

  • the present disclosure relates generally to methods for fabricating semiconductor devices, and more particularly, to formation of a bottom junction such as a bottom source or a bottom drain in vertical FET devices.
  • FinFET transistor structures also known as lateral FinFETs, have been developed as an alternative to the planar bulk-silicon (bulk-Si) MOSFET structure for improved scalability.
  • FinFETs utilize a Si fin rather than a planar Si surface as the channel/body.
  • a gate electrode straddles the fin.
  • the fin width is the effective body thickness. In the on state, current flows horizontally through the fin from a source to a drain disposed along gated sidewall surfaces of the fin.
  • a source and a drain are disposed on the top and the bottom boundaries of the fin or body.
  • a gate is disposed on either side or all around the fin or the body. In a vertical FET, current flows from the source to the drain vertically through the fin/channel.
  • a method which includes, for instance, providing an intermediate semiconductor structure having a semiconductor substrate, a fin disposed on the semiconductor substrate, the fin having a top surface, and spaced-apart vertical sides, a mask disposed over the top surface of the fin, and at least one spacer disposed over the vertical sides of the fin, removing portions of the substrate to define spaced-apart recesses each extending below a respective one of the spacers, and growing semiconductor material in the recesses.
  • a semiconductor structure in another embodiment, includes, for example, a semiconductor substrate, a fin disposed on said semiconductor substrate, the fin having a top surface and substantially vertical sides, and spaced-apart epitaxially grown semiconductor material disposed below a respective one of the vertical sides of said fin.
  • FIGS. 1-8 diagrammatically illustrate a method for forming a bottom junction such as a bottom source or a bottom drain in vertical FET devices according to an embodiment of the present disclosure
  • FIGS. 9-13 diagrammatically illustrate a method for forming a bottom junction such as a bottom source or a bottom drain in vertical FET devices according to an embodiment of the present disclosure
  • FIGS. 14-18 diagrammatically illustrate a method for forming a bottom junction and a top junction such as in vertical FET devices according to an embodiment of the present disclosure.
  • FIG. 19 is a flowchart illustrating a method for use in forming a vertical FET according to an embodiment of the present disclosure.
  • FIGS. 1-8 diagrammatically illustrate a method for forming a bottom junction such as a bottom source or a bottom drain in vertical FET devices according to an embodiment of the present disclosure.
  • a beginning intermediate structure 10 includes a substrate 12 and a plurality of fins 14 formed using a patterned hard mask 16 .
  • Substrate 12 and fins 14 can be formed from silicon or any semiconductor material including, but not limited to, silicon (Si), germanium (Ge), a compound semiconductor material, a layered semiconductor material, a silicon-on-insulator (SOI) material, a SiGe-on-insulator (SGOI) material, and/or a germanium-on-insulator (GOI) material, or other suitable semiconductor material or materials.
  • Fins 14 may be formed using conventional lithography and etching techniques. As one skilled in the art will understand, where, as in the present example, a semiconductor material is used, many fins may be formed, such that what is shown in FIG. 1 is repeated a large number of times across the substrate such as a wafer.
  • a first sacrificial layer 20 such as an oxide layer is disposed over intermediate structure 10
  • a second sacrificial layer 30 such as a nitride layer is disposed over the oxide layer.
  • a removal process such as a reactive ion etching (ME) process is performed on first sacrificial layer 20 and second sacrificial layer 30 to form sacrificial spacers 22 and 32 on the sidewalls of fins 14 as shown in FIG. 3 .
  • spacers 22 and 32 extend along the sides of fins 14 and hard mask 16 .
  • a lower portion 24 of spacer 22 extends under spacer 32 .
  • a removal process such as a substrate etch is performed to define recesses 40 in substrate 12 between spacers 22 and 32 , and below the bottom of the fins.
  • a removal process may be an anisotropic etch such as an anisotropic dry etch that vertically etches into substrate 12 to form recesses 40 .
  • a further substrate etch may be performed in substrate 12 to enlarge recesses 40 ( FIG. 4 ).
  • a wet, dry, or wet and dry etch may be an isotropic etch that further etches substrate 12 to enlarge recess 40 ( FIG. 4 ) in all directions such as downward into substrate 12 and under spacers 30 , spacer 32 , and portions of fin 14 to define enlarged recesses 42 .
  • the further substrate etch may be an HCl etch.
  • the shape of enlarged recess 42 may have angled or tapering surfaces 44 and 46 that angle or taper toward each other in the direction toward the middle of the fin.
  • the enlarged recesses may have any suitable shape that extends under the spacer and/or under portions of the fins.
  • various etching steps may be employed to tailor a desired shape of the enlarged recess that extends under the spacer and/or under portions of the fins.
  • a bottom junction 50 such as a source or a drain is disposed in the enlarged recesses.
  • an epitaxial semiconductor material may be grown in the enlarged recesses.
  • spacers 22 and 32 may be removed as shown in FIG. 7 .
  • a dielectric layer 60 such as an interfacial and a high-k layer may be disposed over the fins, the hard mask, and the bottom junction.
  • a metal gate 70 may then be formed over layer 60 .
  • the in-situ doped selective epitaxy is operable to form an N+ or a P+ bottom plate which may merge together by diffusion so that it forms a quasi uniform region.
  • FIGS. 9-13 diagrammatically illustrate a method for forming a bottom junction such as a bottom source or a bottom drain in vertical FET devices according to an embodiment of the present disclosure.
  • this embodiment may result in the bottom junction having a different configuration compared to the configuration of the bottom junction shown in FIG. 6 .
  • a further removal process of the intermediate semiconductor structure of FIG. 6 may include an amorphization implantation process that converts a portion of the crystalline substrate into an amorphous portion 118 . Thereafter, portions 118 of the substrate may be removed, as shown in FIG. 10 , to form enlarged recess 148 .
  • a suitable removal process may be an etch process.
  • a bottom junction 150 such as a source or drain is disposed in the enlarged recesses.
  • an epitaxial semiconductor material may be grown in the enlarged recesses.
  • spacers 122 ( FIG. 11 ) and 132 ( FIG. 11 ) may be removed as shown in FIG. 12 .
  • a dielectric layer 160 such as an interfacial and a high-k layer may be disposed over the fins, the hard mask, and the bottom junction.
  • a metal gate 170 may then be formed over layer 160 .
  • the in-situ doped selective epitaxy is operable to form an N+ or a P+ bottom plate which may merge together by diffusion so that it forms a quasi uniform region.
  • FIGS. 14-18 diagrammatically illustrate a method for forming a bottom junction and a top junction such as in vertical FET devices according to an embodiment of the present disclosure.
  • FIG. 14 illustrates an intermediate semiconductor structure 210 formed similarly as the intermediate semiconductor structure of FIG. 4 as described above.
  • a removal process such as a substrate etch may be performed to define recesses 240 in substrate 212 between spacers 222 and 232 , and below the bottom of the fins.
  • a removal process may be an anisotropic etch such as an anisotropic dry etch that vertically etches into substrate 212 to form recesses 240 .
  • the removal process may etch into the substrate about 30 nanometers.
  • a silicon isotropic etch may result in enlarged recesses 244 .
  • portions of the substrate directly under the spacers may be removed. In this illustrated embodiment, about 4 nanometer strips or portions may be removed per side.
  • Enlarged recesses 244 may include the removal of the substrate under spacer 222 , and may also include removal of the substrate under the fin.
  • a bottom junction 250 such as a source or a drain may be disposed in the enlarged recesses.
  • an epitaxial semiconductor material may be grown in the enlarged recesses.
  • An in-situ doped selective epitaxy is operable to form an N+ or a P+ bottom plate.
  • spacers 222 ( FIG. 16 ) and 232 ( FIG. 17 ) may be removed as shown in FIG. 17 .
  • Total process flow thermal budget may drive dopants into the remaining undoped silicon/substrate pillar under the fin, by diffusion, to complete the bottom plate and may achieve a uniform junction with the channel along all of the fin length.
  • the silicon/substrate pillar under the fin may be relatively narrow about 5 nanometers.
  • This 5 nanometer gap may be easy to fill with dopants by diffusion.
  • dopants may also diffuse up closer to the channel to form the junction with the channel (similarly this principle applies for top plate/drain, for example, as shown in FIG. 18 ).
  • FIG. 18 is a perspective cross-sectional view of a vertical FET 300 according to an embodiment of the present disclosure formed from the intermediate structure of FIG. 17 .
  • vertical FET 300 includes a source 350 and a drain 555 .
  • the bottom junction may be a drain and the upper junction may be a source.
  • the in-situ doped selective epitaxy is operable to form an N+ or a P+ bottom plate which may merge together by diffusion so that it forms a quasi uniform region 350 .
  • FIG. 19 is a flowchart of a method 300 for forming an intermediate semiconductor structure according to an embodiment of the present disclosure.
  • the method includes at 310 providing an intermediate semiconductor structure having a semiconductor substrate, a fin disposed on the semiconductor substrate, the fin having a top surface, and spaced-apart vertical sides, a mask disposed over the top surface of the fin, and at least one spacer disposed over the vertical sides of the fin.
  • portions of the substrate are removed to define spaced-apart recesses each extending below a respective one of the spacers, and at 330 semiconductor material is grown in the recesses.
  • the processing according to the present disclosure may be operable to form of intermediate semiconductor structures having fin pitch as low as 20 nanometers or lower, and fin width as low as 5 nanometers.
  • a fin pitch and fin width may be 20 manometers and 8 nanometers, respectively.
  • the sacrificial layers/spacers may be a 1.5 nanometers oxide deposition and a 3 nanometers nitride deposition.
  • the nitride deposition may be thinner than 3 nanometers.
  • the oxide layer may not be necessary.
  • NFET and PFET areas Conventional patterning may be employed for separately forming NFET and PFET areas.
  • a suitable pattern may protect or cover a PFET area during spacer anisotropic etch. Spacers formed may only be needed in NFET area for silicon/substrate exposure between fins in NFET area.
  • the technique of the present disclosure may result in a total process flow thermal budget that may drive dopants into the remaining undoped silicon/substrate pillar under the fin, by diffusion, to complete the bottom plate and achieve a uniform junction with the channel along all the fin length.
  • the silicon/substrate pillar under the fin may be relatively narrow about 5 nanometers.
  • the 5 nanometer gap may be easily filled with dopants by diffusion.
  • dopants may also diffuse up closer to the channel to form the junction with channel (the same principle may apply for top plate/drain).
  • the present disclosure may result in achieving self-aligned bottom plate doping with best dopants position control for device design, dopants activation (epi) to achieve low access resistance, controlling bottom junction position to optimize device performance and limit variability, avoiding dopants in channel, and provide a little impact on fin profile.
  • the present disclosure for forming vertical FETs is also potentially applicable to vertical FETs in general including nanowires, nanosheets, tunneling FETs, etc.
  • the vertical Fin FET may be applicable 3 nanometers node and beyond.
  • a method or device that “comprises”, “has”, “includes” or “contains” one or more steps or elements possesses those one or more steps or elements, but is not limited to possessing only those one or more steps or elements.
  • a step of a method or an element of a device that “comprises”, “has”, “includes” or “contains” one or more features possesses those one or more features, but is not limited to possessing only those one or more features.
  • a device or structure that is configured in a certain way is configured in at least that way, but may also be configured in ways that are not listed.

Landscapes

  • Physics & Mathematics (AREA)
  • Engineering & Computer Science (AREA)
  • Computer Hardware Design (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • High Energy & Nuclear Physics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Manufacturing & Machinery (AREA)
  • Power Engineering (AREA)
  • General Chemical & Material Sciences (AREA)
  • Chemical & Material Sciences (AREA)
  • Chemical Kinetics & Catalysis (AREA)
  • Health & Medical Sciences (AREA)
  • Toxicology (AREA)
  • Insulated Gate Type Field-Effect Transistor (AREA)
  • Thin Film Transistor (AREA)

Abstract

Formation of a bottom junction in vertical FET devices may include, for instance, providing an intermediate semiconductor structure comprising a semiconductor substrate, a fin disposed on the semiconductor substrate. The fin has a top surface, spaced-apart vertical sides. A mask is disposed over the top surface of the fin, and at least one is disposed over the vertical sides of the fin. Portions of the substrate are removed to define spaced-apart recesses each extending below a respective one of the spacers. Semiconductor material is grown, such as epitaxially grown, in the recesses.

Description

    TECHNICAL FIELD
  • The present disclosure relates generally to methods for fabricating semiconductor devices, and more particularly, to formation of a bottom junction such as a bottom source or a bottom drain in vertical FET devices.
  • BACKGROUND OF THE DISCLOSURE
  • Conventional FinFET transistor structures, also known as lateral FinFETs, have been developed as an alternative to the planar bulk-silicon (bulk-Si) MOSFET structure for improved scalability. FinFETs utilize a Si fin rather than a planar Si surface as the channel/body. A gate electrode straddles the fin. The fin width is the effective body thickness. In the on state, current flows horizontally through the fin from a source to a drain disposed along gated sidewall surfaces of the fin.
  • In vertical FETs, a source and a drain are disposed on the top and the bottom boundaries of the fin or body. A gate is disposed on either side or all around the fin or the body. In a vertical FET, current flows from the source to the drain vertically through the fin/channel.
  • SUMMARY OF THE DISCLOSURE
  • The shortcomings of the prior art are overcome and additional advantages are provided through the provision, in one embodiment, of a method which includes, for instance, providing an intermediate semiconductor structure having a semiconductor substrate, a fin disposed on the semiconductor substrate, the fin having a top surface, and spaced-apart vertical sides, a mask disposed over the top surface of the fin, and at least one spacer disposed over the vertical sides of the fin, removing portions of the substrate to define spaced-apart recesses each extending below a respective one of the spacers, and growing semiconductor material in the recesses.
  • In another embodiment, a semiconductor structure includes, for example, a semiconductor substrate, a fin disposed on said semiconductor substrate, the fin having a top surface and substantially vertical sides, and spaced-apart epitaxially grown semiconductor material disposed below a respective one of the vertical sides of said fin.
  • Additional features and advantages are realized through the techniques of the present disclosure. Other embodiments of the present disclosure are described in detail herein and are considered a part of the claims.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • The subject matter of the present disclosure is particularly pointed out and distinctly claimed in the concluding portion of the specification. The disclosure, however, may best be understood by reference to the following detailed description of various embodiments and the accompanying drawings in which:
  • FIGS. 1-8 diagrammatically illustrate a method for forming a bottom junction such as a bottom source or a bottom drain in vertical FET devices according to an embodiment of the present disclosure;
  • FIGS. 9-13 diagrammatically illustrate a method for forming a bottom junction such as a bottom source or a bottom drain in vertical FET devices according to an embodiment of the present disclosure;
  • FIGS. 14-18 diagrammatically illustrate a method for forming a bottom junction and a top junction such as in vertical FET devices according to an embodiment of the present disclosure; and
  • FIG. 19 is a flowchart illustrating a method for use in forming a vertical FET according to an embodiment of the present disclosure.
  • DETAILED DESCRIPTION OF THE DISCLOSURE
  • The present disclosure and certain features, advantages, and details thereof, are explained more fully below with reference to the non-limiting embodiments illustrated in the accompanying drawings. Descriptions of well-known materials, fabrication tools, processing techniques, etc., are omitted so as to not unnecessarily obscure the disclosure in detail. It should be understood, however, that the detailed description and the specific examples, while indicating embodiments of the present disclosure, are given by way of illustration only, and are not by way of limitation. Various substitutions, modifications, additions and/or arrangements within the spirit and/or scope of the underlying concepts will be apparent to those skilled in the art from this disclosure. Reference is made below to the drawings, which are not drawn to scale for ease of understanding, wherein the same reference numbers used throughout different figures designate the same or similar components.
  • FIGS. 1-8 diagrammatically illustrate a method for forming a bottom junction such as a bottom source or a bottom drain in vertical FET devices according to an embodiment of the present disclosure.
  • Initially, with reference to FIG. 1, a beginning intermediate structure 10 includes a substrate 12 and a plurality of fins 14 formed using a patterned hard mask 16. Substrate 12 and fins 14 can be formed from silicon or any semiconductor material including, but not limited to, silicon (Si), germanium (Ge), a compound semiconductor material, a layered semiconductor material, a silicon-on-insulator (SOI) material, a SiGe-on-insulator (SGOI) material, and/or a germanium-on-insulator (GOI) material, or other suitable semiconductor material or materials. Fins 14 may be formed using conventional lithography and etching techniques. As one skilled in the art will understand, where, as in the present example, a semiconductor material is used, many fins may be formed, such that what is shown in FIG. 1 is repeated a large number of times across the substrate such as a wafer.
  • As shown in FIG. 2, a first sacrificial layer 20 such as an oxide layer is disposed over intermediate structure 10, and a second sacrificial layer 30 such as a nitride layer is disposed over the oxide layer. A removal process such as a reactive ion etching (ME) process is performed on first sacrificial layer 20 and second sacrificial layer 30 to form sacrificial spacers 22 and 32 on the sidewalls of fins 14 as shown in FIG. 3. In this embodiment, spacers 22 and 32 extend along the sides of fins 14 and hard mask 16. A lower portion 24 of spacer 22 extends under spacer 32.
  • With reference to FIG. 4, a removal process such as a substrate etch is performed to define recesses 40 in substrate 12 between spacers 22 and 32, and below the bottom of the fins. For example, a removal process may be an anisotropic etch such as an anisotropic dry etch that vertically etches into substrate 12 to form recesses 40.
  • As shown in FIG. 5, a further substrate etch may be performed in substrate 12 to enlarge recesses 40 (FIG. 4). For example, a wet, dry, or wet and dry etch may be an isotropic etch that further etches substrate 12 to enlarge recess 40 (FIG. 4) in all directions such as downward into substrate 12 and under spacers 30, spacer 32, and portions of fin 14 to define enlarged recesses 42. For example, the further substrate etch may be an HCl etch. The shape of enlarged recess 42 may have angled or tapering surfaces 44 and 46 that angle or taper toward each other in the direction toward the middle of the fin. It will be appreciated that the enlarged recesses may have any suitable shape that extends under the spacer and/or under portions of the fins. For example, various etching steps may be employed to tailor a desired shape of the enlarged recess that extends under the spacer and/or under portions of the fins.
  • In FIG. 6, a bottom junction 50 such as a source or a drain is disposed in the enlarged recesses. For example, an epitaxial semiconductor material may be grown in the enlarged recesses. Thereafter, spacers 22 and 32 may be removed as shown in FIG. 7.
  • As shown in FIG. 8, a dielectric layer 60 such as an interfacial and a high-k layer may be disposed over the fins, the hard mask, and the bottom junction. A metal gate 70 may then be formed over layer 60. The in-situ doped selective epitaxy is operable to form an N+ or a P+ bottom plate which may merge together by diffusion so that it forms a quasi uniform region.
  • FIGS. 9-13 diagrammatically illustrate a method for forming a bottom junction such as a bottom source or a bottom drain in vertical FET devices according to an embodiment of the present disclosure. For example, this embodiment may result in the bottom junction having a different configuration compared to the configuration of the bottom junction shown in FIG. 6.
  • With reference to FIG. 9, a further removal process of the intermediate semiconductor structure of FIG. 6 may include an amorphization implantation process that converts a portion of the crystalline substrate into an amorphous portion 118. Thereafter, portions 118 of the substrate may be removed, as shown in FIG. 10, to form enlarged recess 148. For example, a suitable removal process may be an etch process.
  • In FIG. 11, a bottom junction 150 such as a source or drain is disposed in the enlarged recesses. For example, an epitaxial semiconductor material may be grown in the enlarged recesses. Thereafter, spacers 122 (FIG. 11) and 132 (FIG. 11) may be removed as shown in FIG. 12.
  • As shown in FIG. 13, a dielectric layer 160 such as an interfacial and a high-k layer may be disposed over the fins, the hard mask, and the bottom junction. A metal gate 170 may then be formed over layer 160. The in-situ doped selective epitaxy is operable to form an N+ or a P+ bottom plate which may merge together by diffusion so that it forms a quasi uniform region.
  • FIGS. 14-18 diagrammatically illustrate a method for forming a bottom junction and a top junction such as in vertical FET devices according to an embodiment of the present disclosure.
  • For example, FIG. 14 illustrates an intermediate semiconductor structure 210 formed similarly as the intermediate semiconductor structure of FIG. 4 as described above. A removal process such as a substrate etch may be performed to define recesses 240 in substrate 212 between spacers 222 and 232, and below the bottom of the fins. For example, a removal process may be an anisotropic etch such as an anisotropic dry etch that vertically etches into substrate 212 to form recesses 240. The removal process may etch into the substrate about 30 nanometers.
  • As shown in FIG. 15, a silicon isotropic etch may result in enlarged recesses 244. For example, portions of the substrate directly under the spacers may be removed. In this illustrated embodiment, about 4 nanometer strips or portions may be removed per side. Enlarged recesses 244 may include the removal of the substrate under spacer 222, and may also include removal of the substrate under the fin.
  • In FIG. 16, a bottom junction 250 such as a source or a drain may be disposed in the enlarged recesses. For example, an epitaxial semiconductor material may be grown in the enlarged recesses. An in-situ doped selective epitaxy is operable to form an N+ or a P+ bottom plate. Thereafter, spacers 222 (FIG. 16) and 232 (FIG. 17) may be removed as shown in FIG. 17. Total process flow thermal budget may drive dopants into the remaining undoped silicon/substrate pillar under the fin, by diffusion, to complete the bottom plate and may achieve a uniform junction with the channel along all of the fin length. The silicon/substrate pillar under the fin may be relatively narrow about 5 nanometers. This 5 nanometer gap may be easy to fill with dopants by diffusion. By design and as expected, dopants may also diffuse up closer to the channel to form the junction with the channel (similarly this principle applies for top plate/drain, for example, as shown in FIG. 18).
  • FIG. 18 is a perspective cross-sectional view of a vertical FET 300 according to an embodiment of the present disclosure formed from the intermediate structure of FIG. 17. In this embodiment, vertical FET 300 includes a source 350 and a drain 555. It will be appreciated that the bottom junction may be a drain and the upper junction may be a source. The in-situ doped selective epitaxy is operable to form an N+ or a P+ bottom plate which may merge together by diffusion so that it forms a quasi uniform region 350.
  • FIG. 19 is a flowchart of a method 300 for forming an intermediate semiconductor structure according to an embodiment of the present disclosure. The method includes at 310 providing an intermediate semiconductor structure having a semiconductor substrate, a fin disposed on the semiconductor substrate, the fin having a top surface, and spaced-apart vertical sides, a mask disposed over the top surface of the fin, and at least one spacer disposed over the vertical sides of the fin. At 320, portions of the substrate are removed to define spaced-apart recesses each extending below a respective one of the spacers, and at 330 semiconductor material is grown in the recesses.
  • The processing according to the present disclosure may be operable to form of intermediate semiconductor structures having fin pitch as low as 20 nanometers or lower, and fin width as low as 5 nanometers. For example, a fin pitch and fin width may be 20 manometers and 8 nanometers, respectively. The sacrificial layers/spacers may be a 1.5 nanometers oxide deposition and a 3 nanometers nitride deposition. The nitride deposition may be thinner than 3 nanometers. The oxide layer may not be necessary.
  • Conventional patterning may be employed for separately forming NFET and PFET areas. For example, a suitable pattern may protect or cover a PFET area during spacer anisotropic etch. Spacers formed may only be needed in NFET area for silicon/substrate exposure between fins in NFET area.
  • The technique of the present disclosure may result in a total process flow thermal budget that may drive dopants into the remaining undoped silicon/substrate pillar under the fin, by diffusion, to complete the bottom plate and achieve a uniform junction with the channel along all the fin length. The silicon/substrate pillar under the fin may be relatively narrow about 5 nanometers. The 5 nanometer gap may be easily filled with dopants by diffusion. Also, by design and as is expected, dopants may also diffuse up closer to the channel to form the junction with channel (the same principle may apply for top plate/drain). The present disclosure may result in achieving self-aligned bottom plate doping with best dopants position control for device design, dopants activation (epi) to achieve low access resistance, controlling bottom junction position to optimize device performance and limit variability, avoiding dopants in channel, and provide a little impact on fin profile. The present disclosure for forming vertical FETs, is also potentially applicable to vertical FETs in general including nanowires, nanosheets, tunneling FETs, etc. The vertical Fin FET may be applicable 3 nanometers node and beyond.
  • The terminology used herein is for the purpose of describing particular embodiments only and is not intended to be limiting of the present disclosure. As used herein, the singular forms “a”, “an” and “the” are intended to include the plural forms as well, unless the context clearly indicates otherwise. It will be further understood that the terms “comprise” (and any form of comprise, such as “comprises” and “comprising”), “have” (and any form of have, such as “has” and “having”), “include” (and any form of include, such as “includes” and “including”), and “contain” (and any form contain, such as “contains” and “containing”) are open-ended linking verbs. As a result, a method or device that “comprises”, “has”, “includes” or “contains” one or more steps or elements possesses those one or more steps or elements, but is not limited to possessing only those one or more steps or elements. Likewise, a step of a method or an element of a device that “comprises”, “has”, “includes” or “contains” one or more features possesses those one or more features, but is not limited to possessing only those one or more features. Furthermore, a device or structure that is configured in a certain way is configured in at least that way, but may also be configured in ways that are not listed.
  • The corresponding structures, materials, acts, and equivalents of all means or step plus function elements in the claims below, if any, are intended to include any structure, material, or act for performing the function in combination with other claimed elements as specifically claimed. The description of the present disclosure has been presented for purposes of illustration and description, but is not intended to be exhaustive or limited to the disclosure in the form disclosed. Many modifications and variations will be apparent to those of ordinary skill in the art without departing from the scope and spirit of the disclosure. The embodiment was chosen and described in order to best explain the principles of the present disclosure and the practical application, and to enable others of ordinary skill in the art to understand the disclosure for various embodiments with various modifications as are suited to the particular use contemplated.

Claims (15)

1. A method for use in forming a vertical FinFET device, the method comprising:
providing an intermediate semiconductor structure comprising:
a semiconductor substrate;
a fin disposed on the semiconductor substrate, the fin having a top surface, and spaced-apart vertical sides;
a mask disposed over the top surface of the fin; and
at least one spacer disposed over the vertical sides of the fin;
removing portions of the substrate to define spaced-apart recesses each extending below a respective one of the spacers;
growing semiconductor material in the recesses for a source or a drain for a bottom junction in the vertical FinFET device;
forming a gate structure adjacent to at least the vertical sides of the fin; and
forming, above the top of the fin, the other of the source or the drain for a top junction in the vertical FinFET device.
2. The method of claim 1 wherein the removing comprises removing portions of the substrate beneath the spacers and beneath a portion of the fin to define the spaced-apart recesses, and wherein the growing comprises growing the semiconductor material in the spaced-apart recesses beneath the spacers and beneath the portion of the fin.
3. The method of claim 1 wherein growing comprises epitaxially growing semiconductor material in the recesses.
4. The method of claim 1 wherein the removing comprises first removing vertical portions of the substrate adjacent to and below the spacers, and second removing portions of the substrate perpendicularly under the spacers to define the recesses.
5. The method of claim 1 wherein the recesses comprise tapering surfaces disposed under portions of the fin.
6. The method of claim 1 wherein the at least one spacer comprises a first and a second spacer, and wherein the first spacer extends under the second spacer.
7. The method of claim 1 wherein the removing comprises isotropically removing the portions of the substrate.
8. The method of claim 1 wherein the removing comprises isotropically removing portions of the substrate to define the recesses extending beneath the spacers and beneath at least a portion of the fin.
9. The method of claim 1 wherein the removing comprises anisotropically removing portions of the substrate.
10. The method of claim 1 wherein the removing comprises anisotropically removing portions of the substrate extending below the spacers, and isotropically removing portions of the substrate so that the recesses extend beneath the spacers and beneath the fin.
11. The method of claim 1 wherein the removing comprises isotropically removing portions of the substrate, and anisotropically removing portions of the substrate so that the recesses extend beneath the spacers and beneath the fin.
12. The method of claim 1 further comprising implanting in the semiconductor substrate adjacent to the recesses an implant material resulting in amorpharizing of the substrate adjacent to the recesses, removing the amorphous substrate portions to define enlarged recesses, and wherein the growing comprises growing the semiconductor material in the enlarged recesses.
13. The method of claim 1 further comprising removing the at least one spacer and forming a dielectric layer over the fin prior to forming the gate.
14. The method of claim 13 wherein the vertical FET device is a gate-all around device.
15-20. (canceled)
US15/180,422 2016-06-13 2016-06-13 Formation of bottom junction in vertical FET devices Active US9842933B1 (en)

Priority Applications (2)

Application Number Priority Date Filing Date Title
US15/180,422 US9842933B1 (en) 2016-06-13 2016-06-13 Formation of bottom junction in vertical FET devices
US15/793,545 US10141446B2 (en) 2016-06-13 2017-10-25 Formation of bottom junction in vertical FET devices

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US15/180,422 US9842933B1 (en) 2016-06-13 2016-06-13 Formation of bottom junction in vertical FET devices

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US15/793,545 Division US10141446B2 (en) 2016-06-13 2017-10-25 Formation of bottom junction in vertical FET devices

Publications (2)

Publication Number Publication Date
US9842933B1 US9842933B1 (en) 2017-12-12
US20170358687A1 true US20170358687A1 (en) 2017-12-14

Family

ID=60516287

Family Applications (2)

Application Number Title Priority Date Filing Date
US15/180,422 Active US9842933B1 (en) 2016-06-13 2016-06-13 Formation of bottom junction in vertical FET devices
US15/793,545 Active US10141446B2 (en) 2016-06-13 2017-10-25 Formation of bottom junction in vertical FET devices

Family Applications After (1)

Application Number Title Priority Date Filing Date
US15/793,545 Active US10141446B2 (en) 2016-06-13 2017-10-25 Formation of bottom junction in vertical FET devices

Country Status (1)

Country Link
US (2) US9842933B1 (en)

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20180122800A1 (en) * 2016-10-27 2018-05-03 International Business Machines Corporation Fabrication of vertical fin field effect transistors having top air spacers and a self-aligned top junction
US11227932B2 (en) * 2018-05-16 2022-01-18 Taiwan Semiconductor Manufacturing Company, Ltd. FinFET devices with a fin top hardmask
US20220320083A1 (en) * 2020-08-07 2022-10-06 Samsung Electronics Co., Ltd. Semiconductor device

Families Citing this family (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US10475904B2 (en) * 2018-01-11 2019-11-12 Globalfoundries Inc. Methods of forming merged source/drain regions on integrated circuit products
US11205728B2 (en) 2019-05-23 2021-12-21 International Business Machines Corporation Vertical field effect transistor with reduced parasitic capacitance
US11245027B2 (en) 2020-03-10 2022-02-08 International Business Machines Corporation Bottom source/drain etch with fin-cut-last-VTFET
US20230091229A1 (en) * 2021-09-20 2023-03-23 International Business Machines Corporation Bottom junction and contact area structures for vertical transport field-effect transistors
US12439633B2 (en) 2022-08-31 2025-10-07 International Business Machines Corporation VTFET with controlled fin height

Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7045407B2 (en) * 2003-12-30 2006-05-16 Intel Corporation Amorphous etch stop for the anisotropic etching of substrates
US20110034020A1 (en) * 2009-08-05 2011-02-10 Globalfoundries Inc. Methods for forming semiconductor structures using selectively-formed sidewall spacers
US20150255606A1 (en) * 2014-03-10 2015-09-10 International Business Machines Corporation Structure and method to make strained finfet with improved junction capacitance and low leakage
US20160351591A1 (en) * 2015-06-01 2016-12-01 Semiconductor Manufacturing International (Shanghai) Corporation Semiconductor device, finfet transistor and fabrication method thereof

Family Cites Families (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US9299721B2 (en) 2014-05-19 2016-03-29 Stmicroelectronics, Inc. Method for making semiconductor device with different fin sets
US9530869B2 (en) 2015-03-10 2016-12-27 Globalfoundries Inc. Methods of forming embedded source/drain regions on finFET devices
US9397003B1 (en) 2015-05-27 2016-07-19 Globalfoundries Inc. Method for forming source/drain contacts during CMOS integration using confined epitaxial growth techniques
US9559013B1 (en) * 2015-11-23 2017-01-31 International Business Machines Corporation Stacked nanowire semiconductor device
US9530700B1 (en) * 2016-01-28 2016-12-27 International Business Machines Corporation Method of fabricating vertical field effect transistors with protective fin liner during bottom spacer recess etch
US10141426B2 (en) * 2016-02-08 2018-11-27 International Business Macahines Corporation Vertical transistor device
US9536793B1 (en) 2016-04-22 2017-01-03 Globalfoundries Inc. Self-aligned gate-first VFETs using a gate spacer recess

Patent Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7045407B2 (en) * 2003-12-30 2006-05-16 Intel Corporation Amorphous etch stop for the anisotropic etching of substrates
US20110034020A1 (en) * 2009-08-05 2011-02-10 Globalfoundries Inc. Methods for forming semiconductor structures using selectively-formed sidewall spacers
US20150255606A1 (en) * 2014-03-10 2015-09-10 International Business Machines Corporation Structure and method to make strained finfet with improved junction capacitance and low leakage
US20160351591A1 (en) * 2015-06-01 2016-12-01 Semiconductor Manufacturing International (Shanghai) Corporation Semiconductor device, finfet transistor and fabrication method thereof

Cited By (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20180122800A1 (en) * 2016-10-27 2018-05-03 International Business Machines Corporation Fabrication of vertical fin field effect transistors having top air spacers and a self-aligned top junction
US10535652B2 (en) * 2016-10-27 2020-01-14 International Business Machines Corporation Fabrication of vertical fin field effect transistors having top air spacers and a self-aligned top junction
US11227932B2 (en) * 2018-05-16 2022-01-18 Taiwan Semiconductor Manufacturing Company, Ltd. FinFET devices with a fin top hardmask
US12211921B2 (en) 2018-05-16 2025-01-28 Taiwan Semiconductor Manufacturing Co., Ltd. Method for forming FinFET devices with a fin top hardmask
US20220320083A1 (en) * 2020-08-07 2022-10-06 Samsung Electronics Co., Ltd. Semiconductor device
US11749678B2 (en) * 2020-08-07 2023-09-05 Samsung Electronics Co., Ltd. Semiconductor device

Also Published As

Publication number Publication date
US10141446B2 (en) 2018-11-27
US20180061993A1 (en) 2018-03-01
US9842933B1 (en) 2017-12-12

Similar Documents

Publication Publication Date Title
US10141446B2 (en) Formation of bottom junction in vertical FET devices
US11437517B2 (en) Semiconductor structures and methods with high mobility and high energy bandgap materials
KR101835655B1 (en) FinFET and method of fabricating the same
KR101926231B1 (en) Semiconductor device and manufacturing method thereof
US9691851B1 (en) Semiconductor device and manufacturing method thereof
US9502519B2 (en) Semiconductor device and method for fabricating the same
US9461113B2 (en) Semiconductor arrangements and methods of manufacturing the same
CN103811341B (en) Semiconductor device and manufacturing method thereof
US9837511B2 (en) Method for fabricating semiconductor device
US9502560B2 (en) Semiconductor device and method of manufacturing the same
US9472470B2 (en) Methods of forming FinFET with wide unmerged source drain EPI
US8383474B2 (en) Thin channel device and fabrication method with a reverse embedded stressor
KR20150005584A (en) A Method of Fabricating Tunnel Transistors with Abrupt Junctions
TW201318077A (en) Method for manufacturing source/drain fin field effect transistor (FINFET)
JP2014506726A (en) Stressed channel FET with source / drain buffer
WO2014110852A1 (en) Semiconductor device and manufacturing method thereof
CN103578996B (en) Transistor fabrication process
US9530841B1 (en) Gate-all-around nanowire field-effect transistor device
CN103811339A (en) Semiconductor device and manufacturing method thereof
US9461068B2 (en) Semiconductor arrangements and methods for manufacturing the same
US9847392B1 (en) Semiconductor device and method for fabricating the same
CN103985752A (en) Semiconductor device and manufacturing method thereof

Legal Events

Date Code Title Description
AS Assignment

Owner name: GLOBALFOUNDRIES INC., CAYMAN ISLANDS

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:NIIMI, HIROAKI;LIM, KWAN-YONG;BENTLEY, STEVEN JOHN;AND OTHERS;SIGNING DATES FROM 20160608 TO 20160613;REEL/FRAME:038896/0374

STCF Information on status: patent grant

Free format text: PATENTED CASE

AS Assignment

Owner name: WILMINGTON TRUST, NATIONAL ASSOCIATION, DELAWARE

Free format text: SECURITY AGREEMENT;ASSIGNOR:GLOBALFOUNDRIES INC.;REEL/FRAME:049490/0001

Effective date: 20181127

AS Assignment

Owner name: GLOBALFOUNDRIES U.S. INC., CALIFORNIA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:GLOBALFOUNDRIES INC.;REEL/FRAME:054633/0001

Effective date: 20201022

AS Assignment

Owner name: GLOBALFOUNDRIES INC., CAYMAN ISLANDS

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WILMINGTON TRUST, NATIONAL ASSOCIATION;REEL/FRAME:054636/0001

Effective date: 20201117

AS Assignment

Owner name: GLOBALFOUNDRIES U.S. INC., NEW YORK

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WILMINGTON TRUST, NATIONAL ASSOCIATION;REEL/FRAME:056987/0001

Effective date: 20201117

Owner name: GLOBALFOUNDRIES U.S. INC., NEW YORK

Free format text: RELEASE OF SECURITY INTEREST;ASSIGNOR:WILMINGTON TRUST, NATIONAL ASSOCIATION;REEL/FRAME:056987/0001

Effective date: 20201117

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Year of fee payment: 4

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Year of fee payment: 8