US20170358543A1 - Heat-dissipating semiconductor package for lessening package warpage - Google Patents
Heat-dissipating semiconductor package for lessening package warpage Download PDFInfo
- Publication number
- US20170358543A1 US20170358543A1 US15/355,011 US201615355011A US2017358543A1 US 20170358543 A1 US20170358543 A1 US 20170358543A1 US 201615355011 A US201615355011 A US 201615355011A US 2017358543 A1 US2017358543 A1 US 2017358543A1
- Authority
- US
- United States
- Prior art keywords
- encapsulation body
- heat
- semiconductor package
- dissipating semiconductor
- substrate
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/562—Protection against mechanical damage
-
- H10W42/121—
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/28—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
- H01L23/29—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the material, e.g. carbon
- H01L23/293—Organic, e.g. plastic
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/28—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
- H01L23/31—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
- H01L23/3107—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed
- H01L23/3135—Double encapsulation or coating and encapsulation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/34—Arrangements for cooling, heating, ventilating or temperature compensation ; Temperature sensing arrangements
- H01L23/36—Selection of materials, or shaping, to facilitate cooling or heating, e.g. heatsinks
- H01L23/367—Cooling facilitated by shape of device
- H01L23/3672—Foil-like cooling fins or heat sinks
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/34—Arrangements for cooling, heating, ventilating or temperature compensation ; Temperature sensing arrangements
- H01L23/36—Selection of materials, or shaping, to facilitate cooling or heating, e.g. heatsinks
- H01L23/373—Cooling facilitated by selection of materials for the device or materials for thermal expansion adaptation, e.g. carbon
- H01L23/3736—Metallic materials
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/34—Arrangements for cooling, heating, ventilating or temperature compensation ; Temperature sensing arrangements
- H01L23/36—Selection of materials, or shaping, to facilitate cooling or heating, e.g. heatsinks
- H01L23/373—Cooling facilitated by selection of materials for the device or materials for thermal expansion adaptation, e.g. carbon
- H01L23/3737—Organic materials with or without a thermoconductive filler
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/49811—Additional leads joined to the metallisation on the insulating substrate, e.g. pins, bumps, wires, flat leads
- H01L23/49816—Spherical bumps on the substrate for external connection, e.g. ball grid arrays [BGA]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/49822—Multilayer substrates
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/49827—Via connections through the substrates, e.g. pins going through the substrate, coaxial cables
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/42—Wire connectors; Manufacturing methods related thereto
- H01L24/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L24/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
-
- H10W40/226—
-
- H10W40/251—
-
- H10W40/258—
-
- H10W70/635—
-
- H10W70/685—
-
- H10W74/121—
-
- H10W74/47—
-
- H10W90/701—
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/481—Disposition
- H01L2224/48151—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/48221—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/48225—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
- H01L2224/48227—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation connecting the wire to a bond pad of the item
-
- H10W72/884—
-
- H10W74/117—
-
- H10W74/473—
-
- H10W90/734—
-
- H10W90/754—
Definitions
- the present invention relates to a semiconductor package, and more specifically, to a structure of heat-dissipating semiconductor package for reducing package warpage.
- a conventional semiconductor package 100 includes a substrate 110 , a chip 120 , an encapsulation body 130 , a chip adhesion layer 160 and a plurality of solder balls 170 .
- the substrate 110 has an inner surface 111 .
- the chip 120 is disposed on the inner surface 111 of the substrate 110 and a plurality of solder wires 122 are utilized for electrically connecting the chip 120 and the substrate 110 .
- the encapsulation body 130 is formed on the inner surface 111 of the substrate 110 .
- the chip 120 of the semiconductor package 100 would generate heat.
- the package warpage of the semiconductor package 100 is approximate +20 ⁇ m when the thermal expansion coefficients of all the package devices of the semiconductor package 100 reach equilibrium.
- a conventional heat-dissipating semiconductor package 200 includes not only the aforementioned semiconductor package 100 , but also a heat sink 250 with good heat-dissipating metal material such as copper.
- the heat sink 250 is adhered to the top surface 131 of the encapsulation body 130 through an adhesive layer 251 .
- the thermal expansion coefficient of the heat sink 250 also influences the package warpage of the heat-dissipating semiconductor package 200 .
- the problem of mismatch between the thermal expansion coefficients is more significant.
- the thermal stress between the periphery of the heat sink and the periphery of the encapsulation body is greater, which results in that the package warpage of the semiconductor package is such serious that the solder balls connecting problem is caused.
- the thermal expansion coefficients of all the package devices of the semiconductor package need to be adjusted over and over again.
- the heat-dissipating semiconductor package includes a substrate, a chip, a first encapsulation body, a second encapsulation body and a heat sink.
- the substrate has an inner surface.
- the chip is disposed on the inner surface of the substrate.
- the first encapsulation body is formed on the inner surface of the substrate.
- the first encapsulation body encapsulates the chip and covers a portion of the inner surface of the substrate.
- the first encapsulation body has a top surface and a plurality of sidewalls.
- the second encapsulation body is formed on the first encapsulation body and a periphery area of the inner surface to encapsulate the sidewalls and the top surface of the first encapsulation body and cover the periphery area of the inner surface, wherein a Young's modulus of the second encapsulation body is less than a Young's modulus of the first encapsulation body.
- the heat sink is attached to the second encapsulation body.
- FIG. 1 is a cross sectional view diagram illustrating a conventional semiconductor package.
- FIG. 2 is a schematic diagram illustrating the package warpage of the conventional semiconductor package.
- FIG. 3 is a cross sectional view diagram illustrating a conventional heat-dissipating semiconductor package.
- FIG. 4 is a schematic diagram illustrating the package warpage of the conventional heat-dissipating semiconductor package.
- FIG. 5 is a cross sectional view diagram illustrating a heat-dissipating semiconductor package for reducing package warpage according to an embodiment of the present invention.
- FIG. 6 is a cross sectional view diagram taken along the cross-sectional line 6 - 6 shown in FIG. 5 .
- FIG. 7 is a schematic diagram illustrating package warpage of the heat-dissipating semiconductor package according to the embodiment of the present invention.
- FIG. 8A is another schematic diagram illustrating the package warpage of the conventional heat-dissipating semiconductor package having the heat sink.
- FIG. 8B is another schematic diagram illustrating the package warpage of the heat-dissipating semiconductor package according to an embodiment of the present invention.
- the present invention is described by means of the embodiment(s) below where the attached drawings are simplified for illustration purposes only to illustrate the structures or methods of the present invention by describing the relationships between the components and assembly in the present invention. Therefore, the components shown in the figures are not expressed with the actual numbers, actual shapes, actual dimensions, or the actual ratio. Some of the dimensions or dimension ratios have been enlarged or simplified to provide a better illustration. The actual numbers, actual shapes, or actual dimension ratios can be selectively designed and disposed and the detail component layouts may be more complicated.
- a heat-dissipating semiconductor package 300 for reducing package warpage is illustrated in a cross sectional view diagram of FIG. 5 .
- a heat-dissipating semiconductor package 300 for reducing package warpage includes a substrate 310 , a chip 320 , a first encapsulation body 330 , a second encapsulation body 340 and a heat sink 350 .
- FIG. 6 is a cross sectional view diagram taken along the cross-sectional line 6 - 6 shown in FIG. 5 .
- FIG. 7 is a schematic diagram illustrating package warpage of the heat-dissipating semiconductor package 300 according to the embodiment of the present invention.
- the substrate 310 has an inner surface 311 serving as an installation surface of the chip.
- the substrate 310 is a package carrier board utilized for supporting the chip 320 and having transmission path(s) electrically connected to the chip 320 .
- the substrate 310 includes a plurality of wiring lines 313 disposed on the inner surface 311 , a plurality of through holes 314 utilized for vertical electrical-conduction and a plurality of bonding pads 315 disposed on an outer surface of the substrate 310 .
- a portion of the wiring lines 313 are electrically connected to the corresponding bonding pads 315 via the through holes 314 .
- the heat-dissipating semiconductor package 300 may further include a plurality of solder balls 370 disposed on the outer surface of the substrate 310 .
- the solder balls 370 may be coupled with the bonding pads 315 , and thus the solder balls 370 have a function of providing electrical connection to external.
- the heat-dissipating semiconductor package 300 may be a type of ball grid array (BGA) package.
- the chip 320 is disposed on the inner surface 311 of the substrate 310 .
- the chip 320 may be a semiconductor chip having an integrated circuit and has a plurality of solder pads 321 . Each solder pad 321 corresponds to a solder wire 322 and is electrically connected to the wiring line(s) 313 of the substrate 310 .
- the heat-dissipating semiconductor package 300 may further include a chip adhesion layer 360 disposed between the substrate 310 and the chip 320 for attaching the chip 320 to the substrate 310 .
- the first encapsulation body 330 is formed on the inner surface 311 of the substrate 310 .
- the first encapsulation body 330 encapsulates the chip 320 and covers a portion of the inner surface 311 of the substrate 310 .
- the first encapsulation body 330 may not cover a periphery area 312 of the inner surface 311 of the substrate 310 .
- the first encapsulation body 330 has a top surface 331 and a plurality of sidewalls 332 .
- the first encapsulation body 330 is an epoxy molding compound (EMC) formed on the substrate 310 through a molding formation process.
- EMC epoxy molding compound
- the wiring lines 313 of the substrate 310 further extend to the periphery area 312 .
- the wiring lines 313 extend over the covered area of the first encapsulation body 330 on the substrate 310 .
- the second encapsulation body 340 is added to the package to improve the resistance of the package to warpage.
- the second encapsulation body 340 is formed on the top surface 331 of the first encapsulation body 330 to encapsulate the sidewalls 332 of the first encapsulation body 330 .
- the second encapsulation body 340 may further extend over the first encapsulation body 330 to cover the periphery area 312 of the substrate 310 to encapsulate the first encapsulation body 330 completely. Accordingly, the first encapsulation body 330 is not exposed from the outside of the heat-dissipating semiconductor package 300 .
- the Young's modulus of the second encapsulation body 340 is less than the Young's modulus of the first encapsulation body 330 .
- the material of the second encapsulation body 340 may provide a function of adhesion.
- the value of the Young's modulus of the first encapsulation body 330 is three or more times the value of the Young's modulus of the second encapsulation body 340 .
- the second encapsulation body 340 serves as a warpage buffer layer between the top surface 331 of the first encapsulation body 330 and the heat sink 350 .
- the thickness of the warpage buffer layer ranges from 0.05 mm to 0.2 mm. Thus the warpage of the heat sink 350 may not directly affect the first encapsulation body 330 .
- the thickness of the heat sink 350 may range from 0.05 mm to 0.3 mm.
- the second encapsulation body 340 may be a flexible buffer disposed between the heat sink 350 and the first encapsulation body 330 and therefore the second encapsulation body 340 is used to improve the resistance to the influence of thermal stress caused by the difference between the thermal expansion coefficients of the heat sink 350 and the first encapsulation body 330 .
- the second encapsulation body 340 can absorb and accommodate the deformation of the heat sink 350 to further reduce the package warpage.
- the thickness of the portion of the second encapsulation body 340 corresponding to and adjacent to the sidewalls 332 of the first encapsulation body 330 may range from 0.2 mm to 1.0 mm.
- the second encapsulation body 340 can encapsulate the top surface 331 and the sidewalls 332 of the first encapsulation body 330 tightly.
- the second encapsulation body 340 surrounds the periphery of the first encapsulation body 330 , and the inner surface 311 of the substrate 310 does not have any region exposed outside the second encapsulation body 340 .
- the second encapsulation body 340 may serve as a carrier board disposed between the first encapsulation body 330 and the heat sink 350 .
- the thickness of the second encapsulation body 340 may not be limited.
- the second encapsulation body 340 is utilized for adhering to the metal and covering the conventional encapsulation body.
- the material of the second encapsulation body 340 may include the adhesion glue material having low Young's modulus that may range from 0.01 GPa to 5 GPa.
- the material of the second encapsulation body 340 may, for example, be epoxy resin, silicon resin or polyimide resin.
- the material of the second encapsulation body 340 may further include high thermal conductive material as additives utilized for improving thermal conductive ability, such as metal particles including aluminum, gold, or copper, metal alloy particles, or ceramic particles.
- the second encapsulation body 340 may be adhered to the heat sink 350 directly to physically couple to the heat sink.
- the second encapsulation body 340 may serve as a thermal stress intermediate layer between the heat sink 350 and the first encapsulation body 330 , such that the heat sink 350 and the first encapsulation body 330 does not physically touch each other directly. In this way, the effect of mismatch between the thermal expansion coefficients of two materials with high Young's modulus may be reduced.
- the heat sink 350 is adhered to the second encapsulation body 340 and does not physically touch the first encapsulation body 330 directly.
- the material of the heat sink 350 may include copper or other metal. Thus, the heat sink 350 may be used to dissipate heat through heat conduction.
- the second encapsulation body 340 may absorb and accommodate the thermal stress between the first encapsulation body 330 and the heat sink 350 effectively.
- the second encapsulation body 340 may have a greater tolerance of elastic deflection.
- the interference of the thermal stress of the heat sink 350 and the heat-dissipating semiconductor package 300 may be decreased.
- the interference of the shape of the heat-dissipating semiconductor package 300 caused by the thermal expansion and contraction of the heat sink 350 is also decreased to further achieve the effect of reducing the package warpage of the heat-dissipating semiconductor package 300 .
- the package warpage of the heat-dissipating semiconductor package 300 is ⁇ 55 ⁇ m.
- the package warpage can be decreased from ⁇ 89 ⁇ m to ⁇ 55 ⁇ m according to the present invention.
- FIG. 8A is another schematic diagram illustrating the package warpage of the conventional heat-dissipating semiconductor package having the heat sink.
- FIG. 8B is another schematic diagram illustrating the package warpage of the heat-dissipating semiconductor package according to an embodiment of the present invention. Specifically, referring to FIG. 8A and FIG. 3 , in the condition that the thermal expansion coefficients of the package devices of the conventional heat-dissipating semiconductor package 200 are changed and the heat sink 250 is installed, a balanced package warpage may occur, and the package warpage is +63 ⁇ m. Referring to FIG. 8B and FIG.
- the variation of the package warpage of the heat-dissipating semiconductor package 200 is evident.
- the variation of the package warpage is not evident, which varies from ⁇ 55 ⁇ m to ⁇ 52 ⁇ m. So, it is considered that the influence on the package warpage of the heat-dissipating semiconductor package 300 caused by the thermal expansion coefficients of the package devices is not evident.
- the present invention can achieve the objective to reduce the effect to the package warpage caused by the mismatch of the thermal expansion coefficients of the package devices, so as to utilize the metal heat sink for increasing the efficiency of heat dissipation without resulting in serious package warpage. That is to say, the heat-dissipating semiconductor package of the present invention has the greater elasticity and tolerance range to the influence caused by the thickness or the thermal expansion coefficients of the substrate, the encapsulation bodies and the heat sink.
- the thermal expansion coefficients of the package materials can have a greater tolerance range, the package warpage of the heat-dissipating semiconductor package can be controlled better, and the problem of bad electrical-connection of the solder balls can be further improved.
Landscapes
- Engineering & Computer Science (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Chemical & Material Sciences (AREA)
- Materials Engineering (AREA)
- Cooling Or The Like Of Semiconductors Or Solid State Devices (AREA)
- Structures Or Materials For Encapsulating Or Coating Semiconductor Devices Or Solid State Devices (AREA)
Abstract
Description
- The present invention relates to a semiconductor package, and more specifically, to a structure of heat-dissipating semiconductor package for reducing package warpage.
- In the field of the semiconductor package, in order to protect the semiconductor chips, the insulating material, such as the molding encapsulation body, would be formed around the chips for encapsulating the chips. Referring to
FIG. 1 , aconventional semiconductor package 100 includes asubstrate 110, achip 120, anencapsulation body 130, achip adhesion layer 160 and a plurality ofsolder balls 170. Thesubstrate 110 has aninner surface 111. Thechip 120 is disposed on theinner surface 111 of thesubstrate 110 and a plurality ofsolder wires 122 are utilized for electrically connecting thechip 120 and thesubstrate 110. Theencapsulation body 130 is formed on theinner surface 111 of thesubstrate 110. When thesemiconductor package 100 works in the operation of high frequency and high efficiency, thechip 120 of thesemiconductor package 100 would generate heat. Referring toFIG. 2 , in the condition that the size of thesubstrate 110 is 12 cm×12 cm, the package warpage of thesemiconductor package 100 is approximate +20 μm when the thermal expansion coefficients of all the package devices of thesemiconductor package 100 reach equilibrium. - In order to improve the efficiency of heat dissipation, installing a heat sink at the semiconductor package is proposed. Referring to
FIG. 3 , a conventional heat-dissipatingsemiconductor package 200 includes not only theaforementioned semiconductor package 100, but also aheat sink 250 with good heat-dissipating metal material such as copper. Theheat sink 250 is adhered to thetop surface 131 of theencapsulation body 130 through anadhesive layer 251. Besides the influence of the thermal expansion coefficients of the primary package devices, the thermal expansion coefficient of theheat sink 250 also influences the package warpage of the heat-dissipatingsemiconductor package 200. This is because the mismatch between the thermal expansion coefficient of theheat sink 250 and the thermal expansion coefficients of the other package devices of the heat-dissipatingsemiconductor package 200 is more significant, and therefore the thermal stress is generated between theheat sink 250 and theencapsulation body 130, such that serious package warpage would occur at the heat-dissipatingsemiconductor package 200. Referring toFIG. 4 , when the thermal expansion coefficients of the primary package devices (such as thesemiconductor package 100 shown inFIG. 1 ) of the heat-dissipatingsemiconductor package 200 reach equilibrium, the package warpage of the heat-dissipatingsemiconductor package 200 further installed with theheat sink 250 would be changed to −89 μm. - Therefore, after installing the heat sink at the semiconductor package, the problem of mismatch between the thermal expansion coefficients is more significant. Further, when the size of the heat sink is bigger, the thermal stress between the periphery of the heat sink and the periphery of the encapsulation body is greater, which results in that the package warpage of the semiconductor package is such serious that the solder balls connecting problem is caused. Thus, when installing any kind of heat sink at the semiconductor package, the thermal expansion coefficients of all the package devices of the semiconductor package need to be adjusted over and over again.
- One of the objectives of the present invention discloses a heat-dissipating semiconductor package for reducing package warpage. The heat-dissipating semiconductor package includes a substrate, a chip, a first encapsulation body, a second encapsulation body and a heat sink. The substrate has an inner surface. The chip is disposed on the inner surface of the substrate. The first encapsulation body is formed on the inner surface of the substrate. The first encapsulation body encapsulates the chip and covers a portion of the inner surface of the substrate. The first encapsulation body has a top surface and a plurality of sidewalls. The second encapsulation body is formed on the first encapsulation body and a periphery area of the inner surface to encapsulate the sidewalls and the top surface of the first encapsulation body and cover the periphery area of the inner surface, wherein a Young's modulus of the second encapsulation body is less than a Young's modulus of the first encapsulation body. The heat sink is attached to the second encapsulation body.
- These and other objectives of the present invention will no doubt become obvious to those of ordinary skill in the art after reading the following detailed description of the preferred embodiment that is illustrated in the various figures and drawings.
-
FIG. 1 is a cross sectional view diagram illustrating a conventional semiconductor package. -
FIG. 2 is a schematic diagram illustrating the package warpage of the conventional semiconductor package. -
FIG. 3 is a cross sectional view diagram illustrating a conventional heat-dissipating semiconductor package. -
FIG. 4 is a schematic diagram illustrating the package warpage of the conventional heat-dissipating semiconductor package. -
FIG. 5 is a cross sectional view diagram illustrating a heat-dissipating semiconductor package for reducing package warpage according to an embodiment of the present invention. -
FIG. 6 is a cross sectional view diagram taken along the cross-sectional line 6-6 shown inFIG. 5 . -
FIG. 7 is a schematic diagram illustrating package warpage of the heat-dissipating semiconductor package according to the embodiment of the present invention. -
FIG. 8A is another schematic diagram illustrating the package warpage of the conventional heat-dissipating semiconductor package having the heat sink. -
FIG. 8B is another schematic diagram illustrating the package warpage of the heat-dissipating semiconductor package according to an embodiment of the present invention. - With reference to the attached drawings, the present invention is described by means of the embodiment(s) below where the attached drawings are simplified for illustration purposes only to illustrate the structures or methods of the present invention by describing the relationships between the components and assembly in the present invention. Therefore, the components shown in the figures are not expressed with the actual numbers, actual shapes, actual dimensions, or the actual ratio. Some of the dimensions or dimension ratios have been enlarged or simplified to provide a better illustration. The actual numbers, actual shapes, or actual dimension ratios can be selectively designed and disposed and the detail component layouts may be more complicated.
- According to an embodiment of the present invention, a heat-dissipating
semiconductor package 300 for reducing package warpage is illustrated in a cross sectional view diagram ofFIG. 5 . A heat-dissipatingsemiconductor package 300 for reducing package warpage includes asubstrate 310, achip 320, afirst encapsulation body 330, asecond encapsulation body 340 and aheat sink 350.FIG. 6 is a cross sectional view diagram taken along the cross-sectional line 6-6 shown inFIG. 5 .FIG. 7 is a schematic diagram illustrating package warpage of the heat-dissipatingsemiconductor package 300 according to the embodiment of the present invention. - Referring to
FIG. 5 , thesubstrate 310 has aninner surface 311 serving as an installation surface of the chip. Thesubstrate 310 is a package carrier board utilized for supporting thechip 320 and having transmission path(s) electrically connected to thechip 320. Thesubstrate 310 includes a plurality ofwiring lines 313 disposed on theinner surface 311, a plurality of throughholes 314 utilized for vertical electrical-conduction and a plurality ofbonding pads 315 disposed on an outer surface of thesubstrate 310. A portion of thewiring lines 313 are electrically connected to thecorresponding bonding pads 315 via the throughholes 314. The heat-dissipatingsemiconductor package 300 may further include a plurality ofsolder balls 370 disposed on the outer surface of thesubstrate 310. Thesolder balls 370 may be coupled with thebonding pads 315, and thus thesolder balls 370 have a function of providing electrical connection to external. The heat-dissipatingsemiconductor package 300 may be a type of ball grid array (BGA) package. - The
chip 320 is disposed on theinner surface 311 of thesubstrate 310. Thechip 320 may be a semiconductor chip having an integrated circuit and has a plurality ofsolder pads 321. Eachsolder pad 321 corresponds to asolder wire 322 and is electrically connected to the wiring line(s) 313 of thesubstrate 310. The heat-dissipatingsemiconductor package 300 may further include achip adhesion layer 360 disposed between thesubstrate 310 and thechip 320 for attaching thechip 320 to thesubstrate 310. - The
first encapsulation body 330 is formed on theinner surface 311 of thesubstrate 310. Thefirst encapsulation body 330 encapsulates thechip 320 and covers a portion of theinner surface 311 of thesubstrate 310. Thefirst encapsulation body 330 may not cover aperiphery area 312 of theinner surface 311 of thesubstrate 310. Thefirst encapsulation body 330 has atop surface 331 and a plurality ofsidewalls 332. Thefirst encapsulation body 330 is an epoxy molding compound (EMC) formed on thesubstrate 310 through a molding formation process. The wiring lines 313 of thesubstrate 310 further extend to theperiphery area 312. The wiring lines 313 extend over the covered area of thefirst encapsulation body 330 on thesubstrate 310. Thesecond encapsulation body 340 is added to the package to improve the resistance of the package to warpage. - The
second encapsulation body 340 is formed on thetop surface 331 of thefirst encapsulation body 330 to encapsulate thesidewalls 332 of thefirst encapsulation body 330. Thesecond encapsulation body 340 may further extend over thefirst encapsulation body 330 to cover theperiphery area 312 of thesubstrate 310 to encapsulate thefirst encapsulation body 330 completely. Accordingly, thefirst encapsulation body 330 is not exposed from the outside of the heat-dissipatingsemiconductor package 300. The Young's modulus of thesecond encapsulation body 340 is less than the Young's modulus of thefirst encapsulation body 330. The material of thesecond encapsulation body 340 may provide a function of adhesion. In an exemplary embodiment, the value of the Young's modulus of thefirst encapsulation body 330 is three or more times the value of the Young's modulus of thesecond encapsulation body 340. - The
second encapsulation body 340 serves as a warpage buffer layer between thetop surface 331 of thefirst encapsulation body 330 and theheat sink 350. The thickness of the warpage buffer layer ranges from 0.05 mm to 0.2 mm. Thus the warpage of theheat sink 350 may not directly affect thefirst encapsulation body 330. The thickness of theheat sink 350 may range from 0.05 mm to 0.3 mm. Thesecond encapsulation body 340 may be a flexible buffer disposed between theheat sink 350 and thefirst encapsulation body 330 and therefore thesecond encapsulation body 340 is used to improve the resistance to the influence of thermal stress caused by the difference between the thermal expansion coefficients of theheat sink 350 and thefirst encapsulation body 330. Thesecond encapsulation body 340 can absorb and accommodate the deformation of theheat sink 350 to further reduce the package warpage. The thickness of the portion of thesecond encapsulation body 340 corresponding to and adjacent to thesidewalls 332 of thefirst encapsulation body 330 may range from 0.2 mm to 1.0 mm. Thus, thesecond encapsulation body 340 can encapsulate thetop surface 331 and thesidewalls 332 of thefirst encapsulation body 330 tightly. Referring toFIG. 6 , thesecond encapsulation body 340 surrounds the periphery of thefirst encapsulation body 330, and theinner surface 311 of thesubstrate 310 does not have any region exposed outside thesecond encapsulation body 340. Thesecond encapsulation body 340 may serve as a carrier board disposed between thefirst encapsulation body 330 and theheat sink 350. Thus, the thickness of thesecond encapsulation body 340 may not be limited. - An elastic material would generate a normal strain when the elastic material suffers a normal stress. When the elastic deformation of the elastic material does not exceed the elastic limit of the elastic material, the ratio of the normal stress to the normal strain is defined as the Young's modulus of this material. The formula of the Young's modulus is written as E=σ/ε. In the formula of the Young's modulus, “E” represents the Young's modulus, “σ” represents the normal stress, and “ε” represents the normal strain. In this embodiment, the
second encapsulation body 340 is utilized for adhering to the metal and covering the conventional encapsulation body. The material of thesecond encapsulation body 340 may include the adhesion glue material having low Young's modulus that may range from 0.01 GPa to 5 GPa. The material of thesecond encapsulation body 340 may, for example, be epoxy resin, silicon resin or polyimide resin. In some embodiments, the material of thesecond encapsulation body 340 may further include high thermal conductive material as additives utilized for improving thermal conductive ability, such as metal particles including aluminum, gold, or copper, metal alloy particles, or ceramic particles. - The
second encapsulation body 340 may be adhered to theheat sink 350 directly to physically couple to the heat sink. Thesecond encapsulation body 340 may serve as a thermal stress intermediate layer between theheat sink 350 and thefirst encapsulation body 330, such that theheat sink 350 and thefirst encapsulation body 330 does not physically touch each other directly. In this way, the effect of mismatch between the thermal expansion coefficients of two materials with high Young's modulus may be reduced. Theheat sink 350 is adhered to thesecond encapsulation body 340 and does not physically touch thefirst encapsulation body 330 directly. The material of theheat sink 350 may include copper or other metal. Thus, theheat sink 350 may be used to dissipate heat through heat conduction. In this embodiment, even if the size of theheat sink 350 is bigger, such as 15 cm×15 cm, the influence of the thermal stress on thefirst encapsulation body 330 is not evident. Because of the spacing provided by thesecond encapsulation body 340, the thermal expansion and contraction of theheat sink 350 does not have influence on thefirst encapsulation body 330. Since the Young's modulus of thefirst encapsulation body 330 is three times or more than three times the value of the Young's modulus of thefirst encapsulation body 340, thesecond encapsulation body 340 may absorb and accommodate the thermal stress between thefirst encapsulation body 330 and theheat sink 350 effectively. Thesecond encapsulation body 340 may have a greater tolerance of elastic deflection. Thus, the interference of the thermal stress of theheat sink 350 and the heat-dissipatingsemiconductor package 300 may be decreased. And, the interference of the shape of the heat-dissipatingsemiconductor package 300 caused by the thermal expansion and contraction of theheat sink 350 is also decreased to further achieve the effect of reducing the package warpage of the heat-dissipatingsemiconductor package 300. Referring toFIG. 7 , as an exemplary embodiment, when both the sizes of thesubstrate 310 and theheat sink 350 are 15 cm×15 cm, the package warpage of the heat-dissipatingsemiconductor package 300 is −55 μm. Compared with the heat-dissipatingsemiconductor package 200 inFIG. 3 , in the condition that the thermal expansion coefficients of the corresponding materials are the same, the package warpage can be decreased from −89 μm to −55 μm according to the present invention. -
FIG. 8A is another schematic diagram illustrating the package warpage of the conventional heat-dissipating semiconductor package having the heat sink.FIG. 8B is another schematic diagram illustrating the package warpage of the heat-dissipating semiconductor package according to an embodiment of the present invention. Specifically, referring toFIG. 8A andFIG. 3 , in the condition that the thermal expansion coefficients of the package devices of the conventional heat-dissipatingsemiconductor package 200 are changed and theheat sink 250 is installed, a balanced package warpage may occur, and the package warpage is +63 μm. Referring toFIG. 8B andFIG. 5 , in the condition that the thermal expansion coefficients of the package devices of the heat-dissipatingsemiconductor package 300 of the present invention are changed to the same as the aforementioned thermal expansion coefficients and theheat sink 350 is installed, another package warpage would occur, and the package warpage is −52 μm. Therefore, according to the comparison ofFIG. 3 ,FIG. 4 andFIG. 8A , in regard to the thermal expansion coefficients of the package materials, the conventional heat-dissipatingsemiconductor package 200 installed with theheat sink 250 has a sensitivity of the package warpage, and the variation of the package warpage is from −89 μm to +63 μm. Therefore, along with varying and adjusting the thermal expansion coefficients of the package materials, the variation of the package warpage of the heat-dissipatingsemiconductor package 200 is evident. According to the comparison ofFIG. 5 ,FIG. 7 andFIG. 8B , in the condition that the thermal expansion coefficients of the package devices of the heat-dissipatingsemiconductor package 300 of the present invention are adjusted to the same as the aforementioned thermal expansion coefficients, the variation of the package warpage is not evident, which varies from −55 μm to −52 μm. So, it is considered that the influence on the package warpage of the heat-dissipatingsemiconductor package 300 caused by the thermal expansion coefficients of the package devices is not evident. - In conclusion, the present invention can achieve the objective to reduce the effect to the package warpage caused by the mismatch of the thermal expansion coefficients of the package devices, so as to utilize the metal heat sink for increasing the efficiency of heat dissipation without resulting in serious package warpage. That is to say, the heat-dissipating semiconductor package of the present invention has the greater elasticity and tolerance range to the influence caused by the thickness or the thermal expansion coefficients of the substrate, the encapsulation bodies and the heat sink. The thermal expansion coefficients of the package materials can have a greater tolerance range, the package warpage of the heat-dissipating semiconductor package can be controlled better, and the problem of bad electrical-connection of the solder balls can be further improved.
- The above description of embodiments of the present invention is intended to be illustrative but not limiting. Other embodiments of this invention will be obvious to those skilled in the art in view of the above disclosure which will still be covered by and will be within the scope of the present invention even with any modifications, equivalent variations, and adaptations. Those skilled in the art will readily observe that numerous modifications and alterations of the device and method may be made while retaining the teachings of the invention. Accordingly, the above disclosure should be construed as limited only by the metes and bounds of the appended claims.
Claims (20)
Applications Claiming Priority (3)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| TW105118191A | 2016-06-08 | ||
| TW105118191A TWI584428B (en) | 2016-06-08 | 2016-06-08 | Heat-dissipating semiconductor package for lessening package warpage |
| TW105118191 | 2016-06-08 |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| US9842811B1 US9842811B1 (en) | 2017-12-12 |
| US20170358543A1 true US20170358543A1 (en) | 2017-12-14 |
Family
ID=59367715
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US15/355,011 Expired - Fee Related US9842811B1 (en) | 2016-06-08 | 2016-11-17 | Heat-dissipating semiconductor package for lessening package warpage |
Country Status (2)
| Country | Link |
|---|---|
| US (1) | US9842811B1 (en) |
| TW (1) | TWI584428B (en) |
Cited By (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| CN109390242A (en) * | 2018-09-27 | 2019-02-26 | 苏州钱正科技咨询有限公司 | A kind of New Type Power Devices encapsulating structure and preparation method thereof |
| US11873215B2 (en) | 2018-10-12 | 2024-01-16 | Stmicroelectronics S.R.L. | Mems device having a rugged package and fabrication process thereof |
Families Citing this family (12)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| WO2017034515A1 (en) * | 2015-08-21 | 2017-03-02 | Hewlett-Packard Development Company, L.P. | Circuit package |
| JP6897056B2 (en) * | 2016-10-20 | 2021-06-30 | 富士電機株式会社 | Semiconductor device and semiconductor device manufacturing method |
| US10457001B2 (en) * | 2017-04-13 | 2019-10-29 | Infineon Technologies Ag | Method for forming a matrix composite layer and workpiece with a matrix composite layer |
| TWI636533B (en) * | 2017-09-15 | 2018-09-21 | Industrial Technology Research Institute | Semiconductor package structure |
| US10861761B2 (en) * | 2017-09-29 | 2020-12-08 | Taiwan Semiconductor Manufacturing Company Ltd. | Semiconductor packaged wafer and method for forming the same |
| CN110112163A (en) * | 2019-05-17 | 2019-08-09 | 积高电子(无锡)有限公司 | A kind of image sensor package structure and packaging method |
| US20210028084A1 (en) * | 2019-07-22 | 2021-01-28 | Intel Corporation | Variable-thickness integrated heat spreader (ihs) |
| JP7454129B2 (en) * | 2020-03-18 | 2024-03-22 | 富士電機株式会社 | semiconductor equipment |
| TWI735398B (en) * | 2020-12-21 | 2021-08-01 | 矽品精密工業股份有限公司 | Electronic package and manufacturing method thereof |
| JP7484700B2 (en) * | 2020-12-23 | 2024-05-16 | 富士通株式会社 | Semiconductor device and method for manufacturing the same |
| US12368127B2 (en) * | 2021-10-29 | 2025-07-22 | Taiwan Semiconductor Manufacturing Company Limited | Semiconductor chip package having underfill material surrounding a fan-out package and contacting a stress buffer structure sidewall |
| TWI813406B (en) * | 2022-08-02 | 2023-08-21 | 啟碁科技股份有限公司 | Package structure and method for fabricating the same |
Citations (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20130249074A1 (en) * | 2010-01-20 | 2013-09-26 | Samsung Electronics Co., Ltd. | Stacked semiconductor package |
-
2016
- 2016-06-08 TW TW105118191A patent/TWI584428B/en not_active IP Right Cessation
- 2016-11-17 US US15/355,011 patent/US9842811B1/en not_active Expired - Fee Related
Patent Citations (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20130249074A1 (en) * | 2010-01-20 | 2013-09-26 | Samsung Electronics Co., Ltd. | Stacked semiconductor package |
Cited By (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| CN109390242A (en) * | 2018-09-27 | 2019-02-26 | 苏州钱正科技咨询有限公司 | A kind of New Type Power Devices encapsulating structure and preparation method thereof |
| US11873215B2 (en) | 2018-10-12 | 2024-01-16 | Stmicroelectronics S.R.L. | Mems device having a rugged package and fabrication process thereof |
Also Published As
| Publication number | Publication date |
|---|---|
| US9842811B1 (en) | 2017-12-12 |
| TWI584428B (en) | 2017-05-21 |
| TW201743417A (en) | 2017-12-16 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US9842811B1 (en) | Heat-dissipating semiconductor package for lessening package warpage | |
| US6865084B2 (en) | Thermally enhanced semiconductor package with EMI shielding | |
| US10204848B2 (en) | Semiconductor chip package having heat dissipating structure | |
| US6448639B1 (en) | Substrate having specific pad distribution | |
| US6404049B1 (en) | Semiconductor device, manufacturing method thereof and mounting board | |
| US6650006B2 (en) | Semiconductor package with stacked chips | |
| JP5081578B2 (en) | Resin-sealed semiconductor device | |
| US7202561B2 (en) | Semiconductor package with heat dissipating structure and method of manufacturing the same | |
| US6130477A (en) | Thin enhanced TAB BGA package having improved heat dissipation | |
| US20080277777A1 (en) | Heat dissipation semiconductor package | |
| US20060249852A1 (en) | Flip-chip semiconductor device | |
| US7002246B2 (en) | Chip package structure with dual heat sinks | |
| CN102468249A (en) | Power encapsulation module and method for manufacturing the power encapsulation module | |
| US20190385956A1 (en) | Semiconductor chip | |
| KR100825784B1 (en) | Semiconductor package and method for manufacturing the same to suppress bending and wire breakage | |
| CN103354228A (en) | Semiconductor packaging part and manufacturing method thereof | |
| TWI536515B (en) | Semiconductor package component with heat dissipation structure and packaging method thereof | |
| US20050139994A1 (en) | Semiconductor package | |
| TW201446089A (en) | Semiconductor package and its manufacturing method | |
| US7235889B2 (en) | Integrated heatspreader for use in wire bonded ball grid array semiconductor packages | |
| TWI449149B (en) | Package structure with metal components | |
| CN101110397A (en) | Chip package structure | |
| JPH11289031A (en) | Semiconductor device and manufacturing method thereof | |
| JPH06104309A (en) | Semiconductor device | |
| US20070040269A1 (en) | Thermally enhanced cavity down ball grid array package |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| AS | Assignment |
Owner name: POWERTECH TECHNOLOGY INC., TAIWAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:CHOU, CHIA-JEN;REEL/FRAME:040364/0493 Effective date: 20161117 |
|
| STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
| FEPP | Fee payment procedure |
Free format text: MAINTENANCE FEE REMINDER MAILED (ORIGINAL EVENT CODE: REM.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
| LAPS | Lapse for failure to pay maintenance fees |
Free format text: PATENT EXPIRED FOR FAILURE TO PAY MAINTENANCE FEES (ORIGINAL EVENT CODE: EXP.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
| STCH | Information on status: patent discontinuation |
Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362 |
|
| FP | Lapsed due to failure to pay maintenance fee |
Effective date: 20211212 |