US20170309607A1 - Method for embedding silicon die into a stacked package - Google Patents
Method for embedding silicon die into a stacked package Download PDFInfo
- Publication number
- US20170309607A1 US20170309607A1 US15/648,026 US201715648026A US2017309607A1 US 20170309607 A1 US20170309607 A1 US 20170309607A1 US 201715648026 A US201715648026 A US 201715648026A US 2017309607 A1 US2017309607 A1 US 2017309607A1
- Authority
- US
- United States
- Prior art keywords
- die
- substrate
- recess
- dies
- microelectronic device
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
Images
Classifications
-
- H10W90/00—
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L25/00—Assemblies consisting of a plurality of semiconductor or other solid state devices
- H01L25/18—Assemblies consisting of a plurality of semiconductor or other solid state devices the devices being of the types provided for in two or more different main groups of the same subclass of H10B, H10D, H10F, H10H, H10K or H10N
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/12—Mountings, e.g. non-detachable insulating substrates
- H01L23/14—Mountings, e.g. non-detachable insulating substrates characterised by the material or its electrical properties
- H01L23/142—Metallic substrates having insulating layers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L25/00—Assemblies consisting of a plurality of semiconductor or other solid state devices
- H01L25/03—Assemblies consisting of a plurality of semiconductor or other solid state devices all the devices being of a type provided for in a single subclass of subclasses H10B, H10D, H10F, H10H, H10K or H10N, e.g. assemblies of rectifier diodes
- H01L25/04—Assemblies consisting of a plurality of semiconductor or other solid state devices all the devices being of a type provided for in a single subclass of subclasses H10B, H10D, H10F, H10H, H10K or H10N, e.g. assemblies of rectifier diodes the devices not having separate containers
- H01L25/065—Assemblies consisting of a plurality of semiconductor or other solid state devices all the devices being of a type provided for in a single subclass of subclasses H10B, H10D, H10F, H10H, H10K or H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H10D89/00
- H01L25/0657—Stacked arrangements of devices
-
- H10W70/6875—
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/481—Disposition
- H01L2224/48151—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/48221—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/48225—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
- H01L2224/4824—Connecting between the body and an opposite side of the item with respect to the body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same main group of the same subclass of class H10, e.g. assemblies of rectifier diodes
- H01L2225/04—All the devices being of a type provided for in the same main group of the same subclass of class H10, e.g. assemblies of rectifier diodes the devices not having separate containers
- H01L2225/065—All the devices being of a type provided for in the same main group of the same subclass of class H10
- H01L2225/06503—Stacked arrangements of devices
- H01L2225/0651—Wire or wire-like electrical connections from device to substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same main group of the same subclass of class H10, e.g. assemblies of rectifier diodes
- H01L2225/04—All the devices being of a type provided for in the same main group of the same subclass of class H10, e.g. assemblies of rectifier diodes the devices not having separate containers
- H01L2225/065—All the devices being of a type provided for in the same main group of the same subclass of class H10
- H01L2225/06503—Stacked arrangements of devices
- H01L2225/06541—Conductive via connections through the device, e.g. vertical interconnects, through silicon via [TSV]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same main group of the same subclass of class H10, e.g. assemblies of rectifier diodes
- H01L2225/04—All the devices being of a type provided for in the same main group of the same subclass of class H10, e.g. assemblies of rectifier diodes the devices not having separate containers
- H01L2225/065—All the devices being of a type provided for in the same main group of the same subclass of class H10
- H01L2225/06503—Stacked arrangements of devices
- H01L2225/06555—Geometry of the stack, e.g. form of the devices, geometry to facilitate stacking
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same main group of the same subclass of class H10, e.g. assemblies of rectifier diodes
- H01L2225/04—All the devices being of a type provided for in the same main group of the same subclass of class H10, e.g. assemblies of rectifier diodes the devices not having separate containers
- H01L2225/065—All the devices being of a type provided for in the same main group of the same subclass of class H10
- H01L2225/06503—Stacked arrangements of devices
- H01L2225/06575—Auxiliary carrier between devices, the carrier having no electrical connection structure
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/12—Mountings, e.g. non-detachable insulating substrates
- H01L23/13—Mountings, e.g. non-detachable insulating substrates characterised by the shape
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/28—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
- H01L23/31—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
- H01L23/3107—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed
- H01L23/3121—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed a substrate forming part of the encapsulation
- H01L23/3128—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed a substrate forming part of the encapsulation the substrate having spherical bumps for external connection
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/102—Material of the semiconductor or solid state bodies
- H01L2924/1025—Semiconducting materials
- H01L2924/10251—Elemental semiconductors, i.e. Group IV
- H01L2924/10253—Silicon [Si]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/153—Connection portion
- H01L2924/1531—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface
- H01L2924/15311—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface being a ball array, e.g. BGA
-
- H10W70/68—
-
- H10W74/117—
-
- H10W90/20—
-
- H10W90/231—
-
- H10W90/297—
-
- H10W90/754—
Definitions
- the present disclosure is related to microelectronic devices with logic components and associated methods of manufacturing.
- Microelectronic dies are typically manufactured on semiconductor wafers or other types of workpieces using sophisticated equipment and processes.
- the individual dies generally include a plurality of bond-pads coupled to integrated circuits.
- the bond-pads provide external contacts through which data signals, supply voltage, and other electrical signals are transmitted to and from the integrated circuits.
- Demand for these components requires ever higher performance and smaller packaging.
- the same demand for small, powerful devices limits the effectiveness of this technique beyond a certain height threshold depending on the device and its use.
- Another adverse effect of taller die packages is the increased latency caused by the necessarily longer wirebonds between the upper die(s) and the lead frame or interposer substrate.
- FIG. 1 depicts a device 100 with an interposer substrate 104 , a first die 106 a attached to the interposer substrate 104 , and a second die 106 b stacked on the first die 106 a .
- the dies 106 a - b are electrically connected to the substrate 104 by wirebonds 108 that extend between bond pads 112 on the substrate 104 and bond pads 113 on the dies 106 a - b .
- the device 100 also has a logic component 114 on top of the second die 106 b that is electrically connected to the substrate 104 by additional wirebonds 116 .
- a logic component 114 on top of the second die 106 b that is electrically connected to the substrate 104 by additional wirebonds 116 .
- the distance increases between the substrate 104 and both the upper die (e.g., die 106 b ) and the logic component 114 .
- This increases both the length of the wirebonds 108 and 116 , which also increases the latency in the electrical signals and the height of the die stack. Both the height of the device 100 and the length of the wirebonds 108 and 116 affect the performance and viability of devices.
- FIG. 2 illustrates another existing device 200 with a substrate 202 and multiple dies 204 stacked on the substrate 202 .
- the dies 204 have through silicon vias (“TSVs”) 206 that interconnect the dies 204 to each other and to the substrate 202 , and a logic component 208 is attached to the bottom of the substrate 202 and electrically coupled to the dies 204 and substrate 202 by interlayer wiring 210 .
- TSVs through silicon vias
- the TSVs mitigate latency problems in large die stacks, but TSVs are more expensive than wirebonds.
- there is a need for cost-effective structural arrangements that can reduce both the latency and overall size of microelectronic device packages.
- FIG. 1 is a partially schematic cross-sectional view of a microelectronic device in accordance with the prior art.
- FIG. 2 is a partially schematic cross-sectional view of a microelectronic device in accordance with the prior art.
- FIG. 3 is a partially schematic cross-sectional view of a microelectronic device in accordance with an embodiment of the new technology.
- FIG. 4 is a partially schematic cross-sectional view of a microelectronic device in accordance with another embodiment of the new technology.
- FIG. 5 is a partially schematic cross-sectional view of a microelectronic device in accordance with a further embodiment of the new technology.
- FIG. 6 is a schematic diagram of a system that includes one or more microelectronic device packages in accordance with embodiments of the new technology.
- microelectronic device packages include microelectronic circuitry or components, thin-film recording heads, data storage elements, micro fluidic devices, and other components manufactured on microelectronic substrates.
- Micromachines and micromechanical devices are included within this definition because they are manufactured using technology similar to that used in the fabrication of integrated circuits.
- the term “microfeature substrate” or “die” is used throughout to include semiconductor substrates and other types of substrates upon which and/or in which semiconductor devices, other types of microelectronic devices, micromechanical devices, data storage elements, read/write components, and other features are fabricated.
- Suitable materials for dies can include semiconductor pieces (e.g., doped silicon wafers or gallium arsenide wafers), non-conductive pieces (e.g., various ceramic substrates), or conductive pieces.
- Microfeature dies can also include one or more layers (e.g., conductive, semiconductive, and/or dielectric) that are situated upon and/or within one another. These layers can include or form a wide variety of electrical components, mechanical components, and/or systems of such components (e.g., integrated circuits, memory devices, processors, imagers, micromechanical systems, etc.).
- the term “surface” can encompass planar and nonplanar surfaces of a semiconductor substrate with or without patterned and non-patterned features.
- the microelectronic device comprises an interposer substrate with first bond pads on a first side of the interposer substrate, wherein the interposer substrate is formed with a recess extending from the first side to the second side.
- the microelectronic device also includes a die stack comprising a plurality of dies in a stack, wherein a base die is attached to the first side of the interposer substrate such that at least a portion of a surface of the base die is exposed by the recess.
- a logic component is attached to the surface of the base die exposed through the recess such that the logic component is positioned at least substantially between the first side of the interposer substrate and the second side of the interposer substrate.
- FIG. 3 is a partially schematic cross-sectional view of a microelectronic device 300 with multiple dies 318 and a logic component 316 in a stacked arrangement according to one embodiment of the new technology.
- the microelectronic device 300 can have an interposer substrate 302 including a first side 312 a , a second side 312 b , ball pads 304 , first bond pads 306 at the first side 312 a , and second bond pads 314 at the second side 312 b .
- the interposer substrate 302 can also include printed circuitry 308 that electrically connects the ball pads 304 to corresponding first bond pads 306 , and wiring 310 that electrically connects the ball pads 304 to corresponding second bond pads 314 .
- the wiring 310 is formed using processes for manufacturing printed circuit boards.
- the ball pads 304 provide electrical communication between the microelectronic device 300 and other electrical contacts of a larger printed circuit board to which the microelectronic device 300 isattached.
- the interposer substrate 302 shown in FIG. 3 further includes a recess 324 , such as a slot or other opening through the interposer substrate 302 , which can be located between the first bond pads 306 .
- the dies 318 can include a base die 318 a attached to the second side 312 b of the interposer substrate 302 using an adhesive tape, adhesive paste or another suitable attachment mechanism. Additional dies 318 can be stacked on the base die 318 a .
- the dies 318 can be made of silicon or any other suitable material, and can be a memory device (e.g., DRAM) or other electronic and/or mechanical component (e.g., a NAND stack). Although FIG. 3 shows three dies 318 , a person of ordinary skill in the art will appreciate that the number of dies 318 depends on the application and requirements of the device.
- the dies 318 can be separated by spacers 320 positioned between adjacent dies 318 so that wirebonds 322 can be attached to die bond pads 317 on individual dies 318 .
- the spacers 320 can be blank silicon chips, tape, or other suitable items. In another application, a spacer is placed between only selected dies, or in other applications all of the dies 318 can be attached directly to one another without being separated by spacers.
- the type, layout, and spacing of the spacers 320 can be determined according to the requirements of a given application. For example, the height of the stack of dies 318 and spacers 320 can affect the time it takes electrical signals to pass along the wirebonds 322 (i.e., the latency).
- shorter wirebonds provide a faster response and lower latency than longer wirebonds.
- the length of the wirebonds 322 for the upper dies in tall die stacks is an important factor in providing the desired latency and concomitant performance.
- the logic component 316 can be located in the recess 324 through the interposer substrate 302 .
- the logic component 316 is attached to the base die 318 a which is adjacent the second side 312 b of the interposer substrate 302 .
- This embodiment of the microelectronic device 300 reduces the stack height and latency compared to the device shown in FIG. 1 because the placement of the logic component 316 in recess the 324 does not increase the height of the device 300 .
- the wirebonds 328 for the logic component 316 can pass through the recess 324 to electrically connect the logic component 316 to the first bonds pads 306 .
- the recess 324 can be formed in any shape, size, and location that can contain the logic component 316 and the wirebonds 328 .
- the embodiment of the microelectronic device 300 shown in FIG. 3 provides a compact arrangement that can fit into small enclosures and use short wirebonds 328 for the logic component 316 .
- the microelectronic device comprises an interposer substrate having a first side and a second side, and a recess open at the second side.
- the recess can be a through hole passing completely through the interposer substrate, or the recess can be a blind hole extending a distance into the interposer substrate without penetrating the opposing side of the substrate.
- the microelectronic device also includes a plurality of second terminals at the second side.
- One or more individual dies are attached to the first side of the interposer substrate, and the dies include integrated circuitry and bond sites electrically connected to the first terminals of the interposer substrate.
- a logic component can be positioned in the recess of the interposer substrate, located between the first side and second side of the interposer substrate, and electrically connected to the second terminals at the second side.
- Several embodiments of methods for assembling a microelectronic device package comprises forming an interposer substrate with a recess, and attaching a die structure to a one side of the interposer substrate.
- the recess can be a blind hole or a through hole.
- the method continues by attaching a logic component to the microelectronic device package such that at least a portion of the logic component is positioned between the one side of the interposer substrate and an opposite side of the interposer substrate, and such that at least a portion of the logic component is accessible through the recess on the opposite side.
- the method also includes electrically connecting the die structure and the logic component to bond pads on the interposer substrate.
- FIG. 4 is a partially schematic cross-sectional view of an embodiment of another microelectronic device 400 , and like reference numbers refer to like components in FIGS. 3 and 4 .
- the microelectronic device 400 includes the interposer substrate 302 , a die stack 410 having one or more dies 412 and a logic component 414 , and through-silicon-vias (TSVs) 416 .
- One of the dies is a base die 412 a attached to the second side 312 b of the interposer substrate 302 .
- the TSVs 416 electrically couple the dies 412 to each other and/or the interposer substrate 302 to transmit the electrical signals and voltages to/from the dies 412 .
- the logic component 414 is attached to the base die 412 a .
- the logic component 414 is positioned in the recess 324 and electrically connected to the second bond pads 306 by wirebonds 328 .
- This configuration enables a shorter overall package compared to conventional designs because the logic component 414 is located in the recess 324 instead of on top of the die stack 410 .
- the short wirebonds 328 to the logic component 414 have a low latency.
- the device 400 according to this embodiment achieves good performance from a small device.
- FIG. 5 is a partially schematic cross-sectional view of a microelectronic device 500 in accordance with a further embodiment of the new technology.
- the device 500 includes an interposer substrate 502 having a first side 506 a , a second side 506 b , and a recess defined by a blind hole 504 extending from the first side 506 a of the interposer substrate 502 to an intermediate depth within the interposer substrate 502 .
- the blind hole 504 does not extend completely through to the second side 506 b of the substrate 502 .
- the depth of the blind hole 504 depends upon the design constraints and preferences of a given application, and can extend through the substrate 502 a greater or lesser distance than what is shown in FIG. 5 .
- the microelectronic device 500 further includes a logic component 520 positioned in the blind hole 504 and attached to the interposer substrate 502 .
- the dimensions of the blind hole 504 can vary both in depth and width to accommodate logic components of varying sizes.
- the blind hole 504 can be sized according to the size of the logic component 520 such that the logic component 520 is substantially flush with the first side 506 a of the substrate 502 , but in other examples a portion of the logic component can extend below the first side 506 a of the substrate 502 by a distance that is less than the distance a solder ball 508 or other connector projects away from a ball pad 509 .
- the logic component 520 is electrically connected to bond pads 507 a by wirebonds 522 .
- the microelectronic device can also include one or more dies 530 stacked on the second side 506 b of the substrate and connected to bond pads 507 b by wire bonds 532 .
- the dies 530 can include any number, type, and configuration of dies depending on the application of the device 500 . This configuration provides a short, compact microelectronic device designbecause the logic component 520 is positioned, at least in part, between the first side 506 a and the second side 506 b of the interposer substrate 502 . Also, the length of the wirebonds is reduced, which correspondingly reduces the latency of the device 500 .
- a representative system 600 is shown schematically in FIG. 6 .
- the system 600 can include a processor 601 , a memory 602 , input/output devices 603 , and/or other subsystems or components 604 .
- the resulting system 600 can perform a wide variety of computing, processing, storage, sensor, and/or other functions.
- the representative system 600 can include, without limitation, computers and/or other data processors, for example, desktop computers, laptop computers, Internet appliances, and hand-held devices (e.g., palm-top computers, wearable computers, cellular or mobile phones, multi-processor systems, processor-based or programmable consumer electronics, network computers, mini computers).
- the representative system 600 can also include servers and associated server subsystems, display devices, and/or memory devices.
- Components of the system 600 may be housed in a single unit or distributed over multiple, interconnected units, e.g., through a communications network.
- Components can accordingly include local and/or remote memory storage devices and any of a wide variety of computer-readable media, including magnetic or optically readable or removable computer disks.
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Semiconductor Integrated Circuits (AREA)
Abstract
Description
- This application is a divisional of U.S. application Ser. No. 12/400,632 filed Mar. 9, 2009, which is incorporated herein by reference in its entirety.
- The present disclosure is related to microelectronic devices with logic components and associated methods of manufacturing.
- Microelectronic dies are typically manufactured on semiconductor wafers or other types of workpieces using sophisticated equipment and processes. The individual dies generally include a plurality of bond-pads coupled to integrated circuits. The bond-pads provide external contacts through which data signals, supply voltage, and other electrical signals are transmitted to and from the integrated circuits. Demand for these components requires ever higher performance and smaller packaging. To meet this demand, it has become common practice to stack dies to achieve more memory or computing power in the same unit of space or footprint. This technique reduces the footprint of the devices but increases the height of the package. The same demand for small, powerful devices limits the effectiveness of this technique beyond a certain height threshold depending on the device and its use. Another adverse effect of taller die packages is the increased latency caused by the necessarily longer wirebonds between the upper die(s) and the lead frame or interposer substrate.
- Most current packaged devices have a logic component that adds functionality not found in earlier microelectronic packages. However, adding a logic component to a stack of dies adds another die that further increases the height of the die stack.
FIG. 1 depicts adevice 100 with aninterposer substrate 104, afirst die 106 a attached to theinterposer substrate 104, and asecond die 106 b stacked on thefirst die 106 a. The dies 106 a-b are electrically connected to thesubstrate 104 bywirebonds 108 that extend betweenbond pads 112 on thesubstrate 104 andbond pads 113 on the dies 106 a-b. Thedevice 100 also has alogic component 114 on top of thesecond die 106 b that is electrically connected to thesubstrate 104 byadditional wirebonds 116. As more dies and other layers are stacked onto each other the distance increases between thesubstrate 104 and both the upper die (e.g.,die 106 b) and thelogic component 114. This increases both the length of the 108 and 116, which also increases the latency in the electrical signals and the height of the die stack. Both the height of thewirebonds device 100 and the length of the 108 and 116 affect the performance and viability of devices.wirebonds -
FIG. 2 illustrates anotherexisting device 200 with asubstrate 202 andmultiple dies 204 stacked on thesubstrate 202. Thedies 204 have through silicon vias (“TSVs”) 206 that interconnect thedies 204 to each other and to thesubstrate 202, and alogic component 208 is attached to the bottom of thesubstrate 202 and electrically coupled to thedies 204 andsubstrate 202 byinterlayer wiring 210. The TSVs mitigate latency problems in large die stacks, but TSVs are more expensive than wirebonds. In light of the existing 100 and 200, there is a need for cost-effective structural arrangements that can reduce both the latency and overall size of microelectronic device packages.devices -
FIG. 1 is a partially schematic cross-sectional view of a microelectronic device in accordance with the prior art. -
FIG. 2 is a partially schematic cross-sectional view of a microelectronic device in accordance with the prior art. -
FIG. 3 is a partially schematic cross-sectional view of a microelectronic device in accordance with an embodiment of the new technology. -
FIG. 4 is a partially schematic cross-sectional view of a microelectronic device in accordance with another embodiment of the new technology. -
FIG. 5 is a partially schematic cross-sectional view of a microelectronic device in accordance with a further embodiment of the new technology. -
FIG. 6 is a schematic diagram of a system that includes one or more microelectronic device packages in accordance with embodiments of the new technology. - Specific details of several embodiments of the new technology are described below with reference to microelectronic device configurations with logic components and associated methods of manufacturing. Typical microelectronic device packages include microelectronic circuitry or components, thin-film recording heads, data storage elements, micro fluidic devices, and other components manufactured on microelectronic substrates. Micromachines and micromechanical devices are included within this definition because they are manufactured using technology similar to that used in the fabrication of integrated circuits. The term “microfeature substrate” or “die” is used throughout to include semiconductor substrates and other types of substrates upon which and/or in which semiconductor devices, other types of microelectronic devices, micromechanical devices, data storage elements, read/write components, and other features are fabricated. Suitable materials for dies can include semiconductor pieces (e.g., doped silicon wafers or gallium arsenide wafers), non-conductive pieces (e.g., various ceramic substrates), or conductive pieces. Microfeature dies can also include one or more layers (e.g., conductive, semiconductive, and/or dielectric) that are situated upon and/or within one another. These layers can include or form a wide variety of electrical components, mechanical components, and/or systems of such components (e.g., integrated circuits, memory devices, processors, imagers, micromechanical systems, etc.). The term “surface” can encompass planar and nonplanar surfaces of a semiconductor substrate with or without patterned and non-patterned features. A person skilled in the relevant art will also understand that the new technology may have additional embodiments, and that the new technology may be practiced without several of the details of the embodiments described below with references to
FIGS. 3-6 . - In several embodiments of the new technology, the microelectronic device comprises an interposer substrate with first bond pads on a first side of the interposer substrate, wherein the interposer substrate is formed with a recess extending from the first side to the second side. The microelectronic device also includes a die stack comprising a plurality of dies in a stack, wherein a base die is attached to the first side of the interposer substrate such that at least a portion of a surface of the base die is exposed by the recess. A logic component is attached to the surface of the base die exposed through the recess such that the logic component is positioned at least substantially between the first side of the interposer substrate and the second side of the interposer substrate.
-
FIG. 3 is a partially schematic cross-sectional view of amicroelectronic device 300 withmultiple dies 318 and alogic component 316 in a stacked arrangement according to one embodiment of the new technology. As shown inFIG. 3 , themicroelectronic device 300 can have aninterposer substrate 302 including afirst side 312 a, asecond side 312 b,ball pads 304,first bond pads 306 at thefirst side 312 a, andsecond bond pads 314 at thesecond side 312 b. Theinterposer substrate 302 can also include printedcircuitry 308 that electrically connects theball pads 304 to correspondingfirst bond pads 306, and wiring 310 that electrically connects theball pads 304 to correspondingsecond bond pads 314. Thewiring 310 is formed using processes for manufacturing printed circuit boards. Theball pads 304 provide electrical communication between themicroelectronic device 300 and other electrical contacts of a larger printed circuit board to which themicroelectronic device 300 isattached. Theinterposer substrate 302 shown inFIG. 3 further includes arecess 324, such as a slot or other opening through theinterposer substrate 302, which can be located between thefirst bond pads 306. - The
dies 318 can include abase die 318 a attached to thesecond side 312 b of theinterposer substrate 302 using an adhesive tape, adhesive paste or another suitable attachment mechanism.Additional dies 318 can be stacked on the base die 318 a. Thedies 318 can be made of silicon or any other suitable material, and can be a memory device (e.g., DRAM) or other electronic and/or mechanical component (e.g., a NAND stack). AlthoughFIG. 3 shows threedies 318, a person of ordinary skill in the art will appreciate that the number ofdies 318 depends on the application and requirements of the device. Thedies 318 can be separated byspacers 320 positioned betweenadjacent dies 318 so thatwirebonds 322 can be attached todie bond pads 317 onindividual dies 318. Thespacers 320 can be blank silicon chips, tape, or other suitable items. In another application, a spacer is placed between only selected dies, or in other applications all of thedies 318 can be attached directly to one another without being separated by spacers. The type, layout, and spacing of thespacers 320 can be determined according to the requirements of a given application. For example, the height of the stack ofdies 318 andspacers 320 can affect the time it takes electrical signals to pass along the wirebonds 322 (i.e., the latency). In general, and all other things being equal, shorter wirebonds provide a faster response and lower latency than longer wirebonds. Thus, the length of thewirebonds 322 for the upper dies in tall die stacks is an important factor in providing the desired latency and concomitant performance. - The
logic component 316 can be located in therecess 324 through theinterposer substrate 302. In this embodiment, thelogic component 316 is attached to thebase die 318 a which is adjacent thesecond side 312 b of theinterposer substrate 302. This embodiment of themicroelectronic device 300 reduces the stack height and latency compared to the device shown inFIG. 1 because the placement of thelogic component 316 in recess the 324 does not increase the height of thedevice 300. Additionally, thewirebonds 328 for thelogic component 316 can pass through therecess 324 to electrically connect thelogic component 316 to thefirst bonds pads 306. Therecess 324 can be formed in any shape, size, and location that can contain thelogic component 316 and the wirebonds 328. As a result, the embodiment of themicroelectronic device 300 shown inFIG. 3 provides a compact arrangement that can fit into small enclosures and useshort wirebonds 328 for thelogic component 316. - In several other embodiments of the new technology, the microelectronic device comprises an interposer substrate having a first side and a second side, and a recess open at the second side. The recess can be a through hole passing completely through the interposer substrate, or the recess can be a blind hole extending a distance into the interposer substrate without penetrating the opposing side of the substrate. The microelectronic device also includes a plurality of second terminals at the second side. One or more individual dies are attached to the first side of the interposer substrate, and the dies include integrated circuitry and bond sites electrically connected to the first terminals of the interposer substrate. A logic component can be positioned in the recess of the interposer substrate, located between the first side and second side of the interposer substrate, and electrically connected to the second terminals at the second side.
- Several embodiments of methods for assembling a microelectronic device package comprises forming an interposer substrate with a recess, and attaching a die structure to a one side of the interposer substrate. The recess can be a blind hole or a through hole. The method continues by attaching a logic component to the microelectronic device package such that at least a portion of the logic component is positioned between the one side of the interposer substrate and an opposite side of the interposer substrate, and such that at least a portion of the logic component is accessible through the recess on the opposite side. The method also includes electrically connecting the die structure and the logic component to bond pads on the interposer substrate.
-
FIG. 4 is a partially schematic cross-sectional view of an embodiment of anothermicroelectronic device 400, and like reference numbers refer to like components inFIGS. 3 and 4 . In this embodiment, themicroelectronic device 400 includes theinterposer substrate 302, adie stack 410 having one or more dies 412 and alogic component 414, and through-silicon-vias (TSVs) 416. One of the dies is a base die 412 a attached to thesecond side 312 b of theinterposer substrate 302. TheTSVs 416 electrically couple the dies 412 to each other and/or theinterposer substrate 302 to transmit the electrical signals and voltages to/from the dies 412. - The
logic component 414 is attached to the base die 412 a. Thelogic component 414 is positioned in therecess 324 and electrically connected to thesecond bond pads 306 by wirebonds 328. This configuration enables a shorter overall package compared to conventional designs because thelogic component 414 is located in therecess 324 instead of on top of thedie stack 410. In addition, theshort wirebonds 328 to thelogic component 414 have a low latency. Thus, thedevice 400 according to this embodiment achieves good performance from a small device. -
FIG. 5 is a partially schematic cross-sectional view of amicroelectronic device 500 in accordance with a further embodiment of the new technology. Thedevice 500 includes aninterposer substrate 502 having afirst side 506 a, asecond side 506 b, and a recess defined by ablind hole 504 extending from thefirst side 506 a of theinterposer substrate 502 to an intermediate depth within theinterposer substrate 502. Theblind hole 504 does not extend completely through to thesecond side 506 b of thesubstrate 502. The depth of theblind hole 504 depends upon the design constraints and preferences of a given application, and can extend through the substrate 502 a greater or lesser distance than what is shown inFIG. 5 . It is understood by a person of ordinary skill in the art that previous embodiments discussed above with reference toFIGS. 3 and 4 , which include an opening passing completely through a substrate, can alternatively include a blind hole similar to theblind hole 504 discussed with reference toFIG. 5 . Accordingly, the various configurations and features previously discussed can be implemented with a blind hole or a through hole without departing from the scope of the present disclosure. - The
microelectronic device 500 further includes alogic component 520 positioned in theblind hole 504 and attached to theinterposer substrate 502. The dimensions of theblind hole 504 can vary both in depth and width to accommodate logic components of varying sizes. For example, theblind hole 504 can be sized according to the size of thelogic component 520 such that thelogic component 520 is substantially flush with thefirst side 506 a of thesubstrate 502, but in other examples a portion of the logic component can extend below thefirst side 506 a of thesubstrate 502 by a distance that is less than the distance asolder ball 508 or other connector projects away from aball pad 509. Thelogic component 520 is electrically connected to bondpads 507 a bywirebonds 522. - The microelectronic device can also include one or more dies 530 stacked on the
second side 506 b of the substrate and connected to bondpads 507 b bywire bonds 532. As described above, the dies 530 can include any number, type, and configuration of dies depending on the application of thedevice 500. This configuration provides a short, compact microelectronic device designbecause thelogic component 520 is positioned, at least in part, between thefirst side 506 a and thesecond side 506 b of theinterposer substrate 502. Also, the length of the wirebonds is reduced, which correspondingly reduces the latency of thedevice 500. - Individual microelectronic device packages may be incorporated into myriad larger and/or more complex systems. A
representative system 600 is shown schematically inFIG. 6 . Thesystem 600 can include aprocessor 601, amemory 602, input/output devices 603, and/or other subsystems orcomponents 604. The resultingsystem 600 can perform a wide variety of computing, processing, storage, sensor, and/or other functions. Accordingly, therepresentative system 600 can include, without limitation, computers and/or other data processors, for example, desktop computers, laptop computers, Internet appliances, and hand-held devices (e.g., palm-top computers, wearable computers, cellular or mobile phones, multi-processor systems, processor-based or programmable consumer electronics, network computers, mini computers). Therepresentative system 600 can also include servers and associated server subsystems, display devices, and/or memory devices. Components of thesystem 600 may be housed in a single unit or distributed over multiple, interconnected units, e.g., through a communications network. Components can accordingly include local and/or remote memory storage devices and any of a wide variety of computer-readable media, including magnetic or optically readable or removable computer disks. - From the foregoing, it will be appreciated that specific embodiments of the invention have been described herein for purposes of illustration, but well-known structures and functions have not been shown or described in detail to avoid unnecessarily obscuring the description of the embodiments of the invention. Where the context permits, singular or plural terms may also include the plural or singular term, respectively. Unless the word “or” is associated with an express clause indicating that the word should be limited to mean only a single item exclusive from the other items in reference to a list of two or more items, then the use of “or” in such a list shall be interpreted as including (a) any single item in the list, (b) all of the items in the list, or (c) any combination of the items in the list.
- From the foregoing, it will be appreciated that specific embodiments described above are for purposes of illustration and that various modifications may be made without deviating from the invention. Aspects of the disclosure described in the context of particular embodiments may be combined or eliminated in other embodiments. Further, while advantages associated with certain embodiments of the disclosure may have been described in the context of those embodiments, other embodiments may also exhibit such advantages, but not all embodiments need necessarily exhibit such advantages to fall within the scope of the disclosure. Accordingly, the present invention is not limited to the embodiments described above, which were provided for ease of understanding, but rather the invention includes any and all other embodiments defined by the claims.
Claims (20)
Priority Applications (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US15/648,026 US20170309607A1 (en) | 2009-03-09 | 2017-07-12 | Method for embedding silicon die into a stacked package |
| US17/200,508 US20210202461A1 (en) | 2009-03-09 | 2021-03-12 | Method for embedding silicon die into a stacked package |
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US12/400,632 US9735136B2 (en) | 2009-03-09 | 2009-03-09 | Method for embedding silicon die into a stacked package |
| US15/648,026 US20170309607A1 (en) | 2009-03-09 | 2017-07-12 | Method for embedding silicon die into a stacked package |
Related Parent Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US12/400,632 Division US9735136B2 (en) | 2009-03-09 | 2009-03-09 | Method for embedding silicon die into a stacked package |
Related Child Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US17/200,508 Continuation US20210202461A1 (en) | 2009-03-09 | 2021-03-12 | Method for embedding silicon die into a stacked package |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| US20170309607A1 true US20170309607A1 (en) | 2017-10-26 |
Family
ID=42677489
Family Applications (3)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US12/400,632 Active 2031-10-28 US9735136B2 (en) | 2009-03-09 | 2009-03-09 | Method for embedding silicon die into a stacked package |
| US15/648,026 Abandoned US20170309607A1 (en) | 2009-03-09 | 2017-07-12 | Method for embedding silicon die into a stacked package |
| US17/200,508 Abandoned US20210202461A1 (en) | 2009-03-09 | 2021-03-12 | Method for embedding silicon die into a stacked package |
Family Applications Before (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US12/400,632 Active 2031-10-28 US9735136B2 (en) | 2009-03-09 | 2009-03-09 | Method for embedding silicon die into a stacked package |
Family Applications After (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US17/200,508 Abandoned US20210202461A1 (en) | 2009-03-09 | 2021-03-12 | Method for embedding silicon die into a stacked package |
Country Status (1)
| Country | Link |
|---|---|
| US (3) | US9735136B2 (en) |
Cited By (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20180190776A1 (en) * | 2016-12-30 | 2018-07-05 | Sireesha Gogineni | Semiconductor chip package with cavity |
Families Citing this family (6)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| KR102191669B1 (en) * | 2013-08-05 | 2020-12-16 | 삼성전자주식회사 | Multi-chip package |
| CN107077173A (en) * | 2014-09-19 | 2017-08-18 | 珍奈公司 | Wearable computing system |
| KR102505206B1 (en) | 2015-12-15 | 2023-03-03 | 삼성전자주식회사 | Semiconductor package |
| KR102729072B1 (en) | 2019-08-28 | 2024-11-13 | 삼성전자주식회사 | Semiconductor package |
| CN112261781A (en) * | 2020-10-20 | 2021-01-22 | Oppo广东移动通信有限公司 | Encapsulation module and terminal |
| US20260005855A1 (en) * | 2024-06-28 | 2026-01-01 | Microchip Technology Incorporated | CHIPLET SiP - SECURING SUPPLY CHAIN INTEGRITY WITH SECURE-IP IN INTERPOSER/BRIDGE |
Citations (4)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US6639309B2 (en) * | 2002-03-28 | 2003-10-28 | Sandisk Corporation | Memory package with a controller on one side of a printed circuit board and memory on another side of the circuit board |
| US20070158811A1 (en) * | 2006-01-11 | 2007-07-12 | James Douglas Wehrly | Low profile managed memory component |
| US20080054435A1 (en) * | 2006-08-30 | 2008-03-06 | United Test And Assembly Center, Ltd. | Stacked Die Packages |
| US20080265434A1 (en) * | 2004-06-30 | 2008-10-30 | Nec Electronics Corporation | Semiconductor device having a sealing resin and method of manufacturing the same |
Family Cites Families (8)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US6005778A (en) * | 1995-06-15 | 1999-12-21 | Honeywell Inc. | Chip stacking and capacitor mounting arrangement including spacers |
| JP2001077301A (en) * | 1999-08-24 | 2001-03-23 | Amkor Technology Korea Inc | Semiconductor package and manufacturing method thereof |
| SG100635A1 (en) | 2001-03-09 | 2003-12-26 | Micron Technology Inc | Die support structure |
| TW577160B (en) * | 2002-02-04 | 2004-02-21 | Casio Computer Co Ltd | Semiconductor device and manufacturing method thereof |
| US6833619B1 (en) * | 2003-04-28 | 2004-12-21 | Amkor Technology, Inc. | Thin profile semiconductor package which reduces warpage and damage during laser markings |
| JP4581768B2 (en) * | 2005-03-16 | 2010-11-17 | ソニー株式会社 | Manufacturing method of semiconductor device |
| KR100871381B1 (en) * | 2007-06-20 | 2008-12-02 | 주식회사 하이닉스반도체 | Through Silicon Via Chip Stack Package |
| KR100905785B1 (en) * | 2007-07-27 | 2009-07-02 | 주식회사 하이닉스반도체 | Semiconductor package, laminated wafer level package having same, and method of manufacturing laminated wafer level package |
-
2009
- 2009-03-09 US US12/400,632 patent/US9735136B2/en active Active
-
2017
- 2017-07-12 US US15/648,026 patent/US20170309607A1/en not_active Abandoned
-
2021
- 2021-03-12 US US17/200,508 patent/US20210202461A1/en not_active Abandoned
Patent Citations (4)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US6639309B2 (en) * | 2002-03-28 | 2003-10-28 | Sandisk Corporation | Memory package with a controller on one side of a printed circuit board and memory on another side of the circuit board |
| US20080265434A1 (en) * | 2004-06-30 | 2008-10-30 | Nec Electronics Corporation | Semiconductor device having a sealing resin and method of manufacturing the same |
| US20070158811A1 (en) * | 2006-01-11 | 2007-07-12 | James Douglas Wehrly | Low profile managed memory component |
| US20080054435A1 (en) * | 2006-08-30 | 2008-03-06 | United Test And Assembly Center, Ltd. | Stacked Die Packages |
Cited By (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20180190776A1 (en) * | 2016-12-30 | 2018-07-05 | Sireesha Gogineni | Semiconductor chip package with cavity |
Also Published As
| Publication number | Publication date |
|---|---|
| US20210202461A1 (en) | 2021-07-01 |
| US20100224976A1 (en) | 2010-09-09 |
| US9735136B2 (en) | 2017-08-15 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US20210202461A1 (en) | Method for embedding silicon die into a stacked package | |
| US9240377B2 (en) | X-line routing for dense multi-chip-package interconnects | |
| US9640515B2 (en) | Multiple die stacking for two or more die | |
| US10083934B2 (en) | Multi-chip package with interconnects extending through logic chip | |
| US10622289B2 (en) | Stacked chip-on-board module with edge connector | |
| EP2130224B1 (en) | Apparatus for packaging semiconductor devices | |
| US9583452B2 (en) | Systems and methods for high-speed, low-profile memory packages and pinout designs | |
| US10068847B2 (en) | Package substrate and method of fabricating the same | |
| US20100052111A1 (en) | Stacked-chip device | |
| US20080122113A1 (en) | Semiconductor device assemblies and systems including at least one conductive pathway extending around a side of at least one semiconductor device and methods for forming the same | |
| CN107785277B (en) | Electronic packaging structure and its manufacturing method | |
| KR20140057979A (en) | Semiconductor package and method of manufacturing the semiconductor package | |
| KR20140057982A (en) | Semiconductor package and method of manufacturing the semiconductor package | |
| SG186536A1 (en) | Integrated circuit packaging system with verticalinterconnects and method of manufacture thereof | |
| TWI655737B (en) | Semiconductor package including a plurality of stacked chips | |
| US8466558B2 (en) | Semiconductor package and semiconductor system including the same | |
| US20160118371A1 (en) | Semiconductor package | |
| US7755083B2 (en) | Package module with alignment structure and electronic device with the same | |
| US20180047662A1 (en) | Interposer substrate and method of manufacturing the same | |
| CN222462894U (en) | Flip chip packaging structure and electronic equipment |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| AS | Assignment |
Owner name: MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL Free format text: SUPPLEMENT NO. 6 TO PATENT SECURITY AGREEMENT;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:044653/0333 3 Effective date: 20171023 Owner name: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGEN Free format text: SUPPLEMENT NO. 6 TO PATENT SECURITY AGREEMENT;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:044348/0253 3 Effective date: 20171023 Owner name: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT, MINNESOTA Free format text: SUPPLEMENT NO. 6 TO PATENT SECURITY AGREEMENT;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:044348/0253 Effective date: 20171023 Owner name: MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT, MARYLAND Free format text: SUPPLEMENT NO. 6 TO PATENT SECURITY AGREEMENT;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:044653/0333 Effective date: 20171023 Owner name: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGEN Free format text: SUPPLEMENT NO. 6 TO PATENT SECURITY AGREEMENT;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:044348/0253 Effective date: 20171023 Owner name: MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL Free format text: SUPPLEMENT NO. 6 TO PATENT SECURITY AGREEMENT;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:044653/0333 Effective date: 20171023 |
|
| AS | Assignment |
Owner name: MICRON TECHNOLOGY, INC., IDAHO Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:SILVESTRI, PAUL;GREENWOOD, JONATHON G.;REEL/FRAME:045413/0046 0046 Effective date: 20090309 |
|
| AS | Assignment |
Owner name: JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT, ILLINOIS Free format text: SECURITY INTEREST;ASSIGNORS:MICRON TECHNOLOGY, INC.;MICRON SEMICONDUCTOR PRODUCTS, INC.;REEL/FRAME:047540/0001 Effective date: 20180703 Owner name: JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT, IL Free format text: SECURITY INTEREST;ASSIGNORS:MICRON TECHNOLOGY, INC.;MICRON SEMICONDUCTOR PRODUCTS, INC.;REEL/FRAME:047540/0001 Effective date: 20180703 |
|
| AS | Assignment |
Owner name: MICRON TECHNOLOGY, INC., IDAHO Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:U.S. BANK NATIONAL ASSOCIATION, AS AGENT;REEL/FRAME:046597/0333 Effective date: 20180629 |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: NON FINAL ACTION MAILED |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: RESPONSE TO NON-FINAL OFFICE ACTION ENTERED AND FORWARDED TO EXAMINER |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: NON FINAL ACTION MAILED |
|
| AS | Assignment |
Owner name: MICRON TECHNOLOGY, INC., CALIFORNIA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT;REEL/FRAME:050709/0838 Effective date: 20190731 |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: RESPONSE TO NON-FINAL OFFICE ACTION ENTERED AND FORWARDED TO EXAMINER |
|
| AS | Assignment |
Owner name: MICRON TECHNOLOGY, INC., IDAHO Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT;REEL/FRAME:051028/0001 Effective date: 20190731 Owner name: MICRON SEMICONDUCTOR PRODUCTS, INC., IDAHO Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT;REEL/FRAME:051028/0001 Effective date: 20190731 |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: FINAL REJECTION MAILED |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: DOCKETED NEW CASE - READY FOR EXAMINATION |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: NON FINAL ACTION MAILED |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: RESPONSE TO NON-FINAL OFFICE ACTION ENTERED AND FORWARDED TO EXAMINER |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: FINAL REJECTION MAILED |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: RESPONSE AFTER FINAL ACTION FORWARDED TO EXAMINER |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: ADVISORY ACTION MAILED |
|
| STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |