US20170243949A1 - Liquid crystal display panel, array substrate and manufacturing method for thin-film transistor - Google Patents
Liquid crystal display panel, array substrate and manufacturing method for thin-film transistor Download PDFInfo
- Publication number
- US20170243949A1 US20170243949A1 US15/591,420 US201715591420A US2017243949A1 US 20170243949 A1 US20170243949 A1 US 20170243949A1 US 201715591420 A US201715591420 A US 201715591420A US 2017243949 A1 US2017243949 A1 US 2017243949A1
- Authority
- US
- United States
- Prior art keywords
- metal layer
- layer
- electrode
- thin film
- film transistor
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
Images
Classifications
-
- H01L29/4908—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/67—Thin-film transistors [TFT]
- H10D30/6729—Thin-film transistors [TFT] characterised by the electrodes
- H10D30/6737—Thin-film transistors [TFT] characterised by the electrodes characterised by the electrode materials
- H10D30/6739—Conductor-insulator-semiconductor electrodes
-
- G—PHYSICS
- G02—OPTICS
- G02F—OPTICAL DEVICES OR ARRANGEMENTS FOR THE CONTROL OF LIGHT BY MODIFICATION OF THE OPTICAL PROPERTIES OF THE MEDIA OF THE ELEMENTS INVOLVED THEREIN; NON-LINEAR OPTICS; FREQUENCY-CHANGING OF LIGHT; OPTICAL LOGIC ELEMENTS; OPTICAL ANALOGUE/DIGITAL CONVERTERS
- G02F1/00—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics
- G02F1/01—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour
- G02F1/13—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour based on liquid crystals, e.g. single liquid crystal display cells
- G02F1/133—Constructional arrangements; Operation of liquid crystal cells; Circuit arrangements
- G02F1/1333—Constructional arrangements; Manufacturing methods
- G02F1/1343—Electrodes
- G02F1/13439—Electrodes characterised by their electrical, optical, physical properties; materials therefor; method of making
-
- G—PHYSICS
- G02—OPTICS
- G02F—OPTICAL DEVICES OR ARRANGEMENTS FOR THE CONTROL OF LIGHT BY MODIFICATION OF THE OPTICAL PROPERTIES OF THE MEDIA OF THE ELEMENTS INVOLVED THEREIN; NON-LINEAR OPTICS; FREQUENCY-CHANGING OF LIGHT; OPTICAL LOGIC ELEMENTS; OPTICAL ANALOGUE/DIGITAL CONVERTERS
- G02F1/00—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics
- G02F1/01—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour
- G02F1/13—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour based on liquid crystals, e.g. single liquid crystal display cells
- G02F1/133—Constructional arrangements; Operation of liquid crystal cells; Circuit arrangements
- G02F1/136—Liquid crystal cells structurally associated with a semi-conducting layer or substrate, e.g. cells forming part of an integrated circuit
- G02F1/1362—Active matrix addressed cells
- G02F1/1368—Active matrix addressed cells in which the switching element is a three-electrode device
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/28—Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
- H01L21/28008—Making conductor-insulator-semiconductor electrodes
-
- H01L27/1244—
-
- H01L27/1262—
-
- H01L29/78678—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/01—Manufacture or treatment
- H10D30/021—Manufacture or treatment of FETs having insulated gates [IGFET]
- H10D30/031—Manufacture or treatment of FETs having insulated gates [IGFET] of thin-film transistors [TFT]
- H10D30/0312—Manufacture or treatment of FETs having insulated gates [IGFET] of thin-film transistors [TFT] characterised by the gate electrodes
- H10D30/0316—Manufacture or treatment of FETs having insulated gates [IGFET] of thin-film transistors [TFT] characterised by the gate electrodes of lateral bottom-gate TFTs comprising only a single gate
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/01—Manufacture or treatment
- H10D30/021—Manufacture or treatment of FETs having insulated gates [IGFET]
- H10D30/031—Manufacture or treatment of FETs having insulated gates [IGFET] of thin-film transistors [TFT]
- H10D30/0321—Manufacture or treatment of FETs having insulated gates [IGFET] of thin-film transistors [TFT] comprising silicon, e.g. amorphous silicon or polysilicon
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/67—Thin-film transistors [TFT]
- H10D30/6729—Thin-film transistors [TFT] characterised by the electrodes
- H10D30/673—Thin-film transistors [TFT] characterised by the electrodes characterised by the shapes, relative sizes or dispositions of the gate electrodes
- H10D30/6732—Bottom-gate only TFTs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/67—Thin-film transistors [TFT]
- H10D30/674—Thin-film transistors [TFT] characterised by the active materials
- H10D30/6741—Group IV materials, e.g. germanium or silicon carbide
- H10D30/6743—Silicon
- H10D30/6745—Polycrystalline or microcrystalline silicon
-
- H10D64/013—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D86/00—Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D86/00—Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates
- H10D86/01—Manufacture or treatment
- H10D86/021—Manufacture or treatment of multiple TFTs
- H10D86/0212—Manufacture or treatment of multiple TFTs comprising manufacture, treatment or coating of substrates
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D86/00—Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates
- H10D86/40—Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates characterised by multiple TFTs
- H10D86/441—Interconnections, e.g. scanning lines
- H10D86/443—Interconnections, e.g. scanning lines adapted for preventing breakage, peeling or short circuiting
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D86/00—Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates
- H10D86/40—Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates characterised by multiple TFTs
- H10D86/60—Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates characterised by multiple TFTs wherein the TFTs are in active matrices
-
- H10P14/42—
-
- G—PHYSICS
- G02—OPTICS
- G02F—OPTICAL DEVICES OR ARRANGEMENTS FOR THE CONTROL OF LIGHT BY MODIFICATION OF THE OPTICAL PROPERTIES OF THE MEDIA OF THE ELEMENTS INVOLVED THEREIN; NON-LINEAR OPTICS; FREQUENCY-CHANGING OF LIGHT; OPTICAL LOGIC ELEMENTS; OPTICAL ANALOGUE/DIGITAL CONVERTERS
- G02F2201/00—Constructional arrangements not provided for in groups G02F1/00 - G02F7/00
- G02F2201/12—Constructional arrangements not provided for in groups G02F1/00 - G02F7/00 electrode
- G02F2201/123—Constructional arrangements not provided for in groups G02F1/00 - G02F7/00 electrode pixel
-
- H01L2021/775—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D86/00—Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates
- H10D86/01—Manufacture or treatment
- H10D86/021—Manufacture or treatment of multiple TFTs
Definitions
- the present invention relates to liquid crystal display technology field, and more particularly to a liquid crystal display panel, an array substrate and a manufacturing method for a thin-film transistor of the both.
- a Thin-Film-Transistor is connected with a pixel electrode, and a gate electrode of the TFT is connected with a gate line of a liquid crystal display panel in order to turn on the TFT, when the gate electrode receives a gate driving signal.
- a source electrode of the TFT is connected with a data line of the liquid crystal display panel in order to transfer a received grayscale voltage to the pixel electrode to perform an image display.
- the panel supplier generally utilizes aluminum (Al) and molybdenum (Mo) metal to manufacture the TFT.
- Al aluminum
- Mo molybdenum
- a molybdenum metal layer is disposed on an aluminum metal layer.
- the aluminum metal layer is designed to be thicker.
- the melting point of the aluminum layer is lower (660° C.), and a high temperature environment required in the manufacturing process makes atoms of the aluminum metal layer to be extruded with each other so that the aluminum metal layer may easily generate a hillock because of deformation caused by the extruding.
- the hillock is serious, short-circuiting will be generated among the gate electrode, a source electrode and a drain electrode of the TFT, affecting image display quality of the liquid crystal display panel.
- embodiments of the present invention provides a liquid crystal display panel, an array substrate and a manufacturing method for a thin film transistor, which can inhibit the hillock generated by the deformation of the aluminum metal layer in a high temperature environment in order to ensure the display quality of an image.
- a technology solution adopted by the present invention is to provide: a manufacturing method for a thin film transistor, comprising step of: providing a substrate; forming a first metal layer on the substrate, wherein the first metal layer includes an aluminum metal layer, an aluminum oxide layer and a molybdenum metal layer stacked sequentially; patterning the first metal layer in order to form a gate electrode of a thin film transistor; sequentially forming a gate insulation layer, a semiconductor layer and an ohmic contact layer on the gate electrode; forming a second metal layer on the ohmic contact layer; and patterning the second metal layer in order to form a source electrode and a drain electrode of the thin film transistor.
- the step of forming a first metal layer on the substrate comprises step of: utilizing a plasma to bombard an aluminum target for sputtering aluminum onto the substrate; injecting oxygen such that when aluminum is sputtering onto the substrate, simultaneously, the aluminum perform an oxidation reaction with the oxygen in order to form the aluminum oxide layer; and forming the molybdenum metal layer on the aluminum oxide layer.
- the second metal layer also includes an aluminum metal layer, an aluminum oxide layer and a molybdenum metal layer stacked sequentially.
- the method further comprises: forming a passivation layer on the source electrode and the drain electrode; forming a contact hole on the passivation layer in order to reveal the source electrode or the drain electrode; and forming a pixel electrode on the passivation layer, and the pixel electrode is electrically connected with one of the source electrode and the drain electrode through the contact hole.
- a dry etching method is utilized to form the contact hole.
- the substrate includes a base plate and an oxide layer formed on the base plate.
- an array substrate comprising: a substrate; a thin-film-transistor array having multiple thin film transistors; and a pixel electrode; wherein, a gate electrode of the thin film transistor includes an aluminum metal layer, an aluminum oxide layer and a molybdenum metal layer stacked sequentially, the pixel electrode is electrically connected with one of a source electrode and a drain electrode of the thin film transistor through a contact hole.
- the source electrode and the drain electrode include an aluminum metal layer, an aluminum oxide layer and a molybdenum metal layer stacked sequentially.
- the thin film transistor further includes a gate insulation layer formed on the gate electrode, a semiconductor layer formed on the gate insulation layer and an ohmic contact layer formed on the semiconductor layer, a source electrode and a drain electrode formed on the ohmic contact layer.
- a further technology solution adopted by the present invention is to provide: a liquid crystal display panel, comprising: an array substrate, including: a substrate; a thin-film-transistor array having multiple thin film transistors; and a pixel electrode; wherein, a gate electrode of the thin film transistor includes an aluminum metal layer, an aluminum oxide layer and a molybdenum metal layer stacked sequentially, the pixel electrode is electrically connected with one of a source electrode and a drain electrode of the thin film transistor through a contact hole.
- the source electrode and the drain electrode include an aluminum metal layer, an aluminum oxide layer and a molybdenum metal layer stacked sequentially.
- the thin film transistor further includes a gate insulation layer formed on the gate electrode, a semiconductor layer formed on the gate insulation layer and an ohmic contact layer formed on the semiconductor layer, a source electrode and a drain electrode formed on the ohmic contact layer.
- an array substrate and a manufacturing method for a thin film transistor through adding the aluminum oxide layer in manufacturing the aluminum metal layer and the molybdenum metal layer of the gate electrode, because the melting point and hardness of aluminum oxide is far higher than aluminum, the hillock generated by the deformation of the aluminum metal layer in a high temperature environment can be inhibited so that the short circuit generated among the gate electrode, the source electrode and the drain electrode of the thin film transistor can be avoided in order to ensure the display quality of an image.
- FIG. 1 is a flowchart of a manufacturing method for a thin film transistor according to an embodiment of the present invention
- FIG. 2 is a schematic diagram of forming a gate electrode of the thin film transistor according to an embodiment of the present invention
- FIG. 3 is a schematic diagram of forming a source electrode and a drain electrode of the thin film transistor according to an embodiment of the present invention.
- FIG. 4 is a flowchart of a manufacturing method for the thin film transistor according to another embodiment of the present invention.
- FIG. 1 is a flowchart of a manufacturing method for a thin film transistor (TFT) according to an embodiment of the present invention. As shown in FIG. 1 , the manufacturing method for the TFT includes following steps:
- Step S 11 providing a substrate.
- the substrate 11 is used for forming an array substrate of a liquid crystal display panel.
- the substrate 11 can be a glass substrate, a plastic substrate or a flexible substrate.
- the substrate 11 can also include a base plate and an oxide layer formed on the base plate.
- the oxide layer includes a SiNx layer, a SiOx layer or a combination of the SiNx layer and the SiOx layer.
- the oxide layer is used for prevent impurities in the base plate from diffusing upward so as to affect the quality of a low-temperature polysilicon (LTPS) thin film formed subsequently.
- the SiNx layer and the SiOx layer can be formed by the chemical vapor deposition (CVD) method or the plasma enhanced chemical vapor deposition (PECVD) method, and can also be formed by the sputtering method, the vacuum deposition method or the low pressure chemical vapor deposition method, and so on, but the present invention is not limited.
- Step S 12 forming a first metal layer on the substrate, and the first metal layer includes an aluminum metal layer, an aluminum oxide layer and a molybdenum metal layer stacked sequentially.
- Step S 13 patterning the first metal layer in order to form a gate electrode of the thin film transistor.
- etching the first metal layer 12 to form multiple gate electrodes of the liquid crystal display panel wherein utilizing an etching solution containing phosphoric acid, nitric acid, acetic acid and deionized water to perform etching the first metal layer 12 .
- an etching solution containing phosphoric acid, nitric acid, acetic acid and deionized water to perform etching the first metal layer 12 .
- a dry etching method can also be utilized.
- Step S 14 sequentially forming a gate insulation layer, a semiconductor layer and an ohmic contact layer on the gate electrode.
- Step S 15 forming a second metal layer on the ohmic contact layer.
- Step S 16 patterning the second metal layer in order to form a source electrode and a drain electrode.
- the present embodiment forms the gate insulation layer 125 , the semiconductor layer 126 , the ohmic contact layer 127 , the source electrode 128 and the drain electrode 129 shown in FIG. 3 on the gate electrode 124 as shown in FIG. 2
- Step S 16 a same or a different patterning method for the first metal layer 12 can be utilized.
- the manufacturing method for the thin film transistor of the present invention through adding the aluminum oxide layer 122 in manufacturing the aluminum metal layer 121 and the molybdenum metal layer 123 of the gate electrode 124 , because the melting point and hardness of aluminum oxide is far higher than aluminum, the hillock generated by the deformation of the aluminum metal layer 121 in a high temperature environment can be inhibited so that the short circuit generated among the gate electrode 124 , the source electrode 128 and the drain electrode 129 of the thin film transistor can be avoided in order to ensure the display quality of an image.
- the manufacturing method of the thin film transistor further includes following steps:
- each gate electrode 124 of a TFT array is correspondingly and electrically connected with a gate line formed on the substrate 11 (an array substrate).
- Each source electrode 128 is correspondingly and electrically connected with a data line formed in the substrate 11 (an array substrate).
- the gate lines and the data lines are perpendicularly intersected in order to form a pixel display region where the pixel electrode 132 is located.
- the contact hole 131 can be formed on the passivation layer 130 in order to reveal the source electrode 128 such that the pixel electrode 132 is electrically connected with the source electrode 128 through the contact hole 131 .
- the drain electrode 129 is correspondingly and electrically connected with the data line formed on the array substrate.
- FIG. 4 is a flowchart of a manufacturing method for a thin film transistor according to another embodiment of the present invention.
- a material which is the same as the gate electrode 124 is used to manufacture the source electrode 128 and the drain electrode 129 of the thin film transistor. That is, the second metal layer used for manufacturing the source electrode 128 and the drain electrode 129 also include the aluminum metal layer 121 , the aluminum oxide layer 122 and the molybdenum metal layer 123 stacked sequentially.
- the manufacturing method of the thin film transistor of the present embodiment comprises the following steps:
- Step S 41 providing a substrate.
- Step S 42 forming a first metal layer on the substrate, wherein the first metal layer includes an aluminum metal layer, an aluminum oxide layer and a molybdenum metal layer stacked sequentially.
- Step S 43 patterning the first metal layer in order to form a gate electrode of the thin film transistor.
- Step S 44 sequentially forming a gate insulation layer, a semiconductor layer and an ohmic contact layer on the gate electrode.
- Step S 45 forming a second metal layer on the ohmic contact layer, wherein the second metal layer also includes an aluminum metal layer, an aluminum oxide layer and a molybdenum metal layer stacked sequentially.
- Step S 46 patterning the second metal layer in order to form a source electrode and a drain electrode.
- the embodiment of the present invention further provides an array substrate and a liquid crystal display panel utilizing the thin film transistor manufactured by the above manufacturing method. Accordingly, the same beneficial effects are provided.
- an array substrate and a manufacturing method for a thin film transistor through adding the aluminum oxide layer in manufacturing the aluminum metal layer and the molybdenum metal layer of the gate electrode, because the melting point and hardness of aluminum oxide is far higher than aluminum, the hillock generated by the deformation of the aluminum metal layer in a high temperature environment can be inhibited so that the short circuit generated among the gate electrode, the source electrode and the drain electrode of the thin film transistor can be avoided in order to ensure the display quality of an image.
Landscapes
- Physics & Mathematics (AREA)
- Nonlinear Science (AREA)
- General Physics & Mathematics (AREA)
- Engineering & Computer Science (AREA)
- Mathematical Physics (AREA)
- Chemical & Material Sciences (AREA)
- Crystallography & Structural Chemistry (AREA)
- Optics & Photonics (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Thin Film Transistor (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- Computer Hardware Design (AREA)
- Power Engineering (AREA)
- Manufacturing & Machinery (AREA)
- Liquid Crystal (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
Abstract
An LCD panel, an array substrate and a manufacturing method for TFT are disclosed. The method includes: providing a substrate; forming a first metal layer on the substrate, in which the first metal layer includes an aluminum metal layer, an aluminum oxide layer and a molybdenum metal layer stacked sequentially; patterning the first metal layer to form a gate electrode of a TFT; sequentially forming a gate insulation layer, a semiconductor layer and an ohmic contact layer on the gate electrode; forming a second metal layer on the ohmic contact layer; and patterning the second metal layer to form a source electrode and a drain electrode of the TFT. Hillock generated by the aluminum metal layer in a high temperature environment can be inhibited so as to avoid short-circuiting generated among the gate, the source and the drain electrodes of the TFT to ensure the display quality of an image.
Description
- This is a divisional application of co-pending patent application Ser. No. 14/893,521, filed on Nov. 23, 2015, which is a national stage of PCT Application Number PCT/CN2015/075765, filed on Apr. 2, 2015, claiming foreign priority of Chinese Patent Application Number 201510136465.4, filed on Mar. 26, 2015.
- 1. Field of the Invention
- The present invention relates to liquid crystal display technology field, and more particularly to a liquid crystal display panel, an array substrate and a manufacturing method for a thin-film transistor of the both.
- 2. Description of Related Art
- A Thin-Film-Transistor (TFT) is connected with a pixel electrode, and a gate electrode of the TFT is connected with a gate line of a liquid crystal display panel in order to turn on the TFT, when the gate electrode receives a gate driving signal. A source electrode of the TFT is connected with a data line of the liquid crystal display panel in order to transfer a received grayscale voltage to the pixel electrode to perform an image display. Currently, the panel supplier generally utilizes aluminum (Al) and molybdenum (Mo) metal to manufacture the TFT. Generally, a molybdenum metal layer is disposed on an aluminum metal layer. Besides, in order to decrease a resistance of the TFT, the aluminum metal layer is designed to be thicker. However, the melting point of the aluminum layer is lower (660° C.), and a high temperature environment required in the manufacturing process makes atoms of the aluminum metal layer to be extruded with each other so that the aluminum metal layer may easily generate a hillock because of deformation caused by the extruding. When the hillock is serious, short-circuiting will be generated among the gate electrode, a source electrode and a drain electrode of the TFT, affecting image display quality of the liquid crystal display panel.
- Accordingly, embodiments of the present invention provides a liquid crystal display panel, an array substrate and a manufacturing method for a thin film transistor, which can inhibit the hillock generated by the deformation of the aluminum metal layer in a high temperature environment in order to ensure the display quality of an image.
- A technology solution adopted by the present invention is to provide: a manufacturing method for a thin film transistor, comprising step of: providing a substrate; forming a first metal layer on the substrate, wherein the first metal layer includes an aluminum metal layer, an aluminum oxide layer and a molybdenum metal layer stacked sequentially; patterning the first metal layer in order to form a gate electrode of a thin film transistor; sequentially forming a gate insulation layer, a semiconductor layer and an ohmic contact layer on the gate electrode; forming a second metal layer on the ohmic contact layer; and patterning the second metal layer in order to form a source electrode and a drain electrode of the thin film transistor.
- In the method, the step of forming a first metal layer on the substrate comprises step of: utilizing a plasma to bombard an aluminum target for sputtering aluminum onto the substrate; injecting oxygen such that when aluminum is sputtering onto the substrate, simultaneously, the aluminum perform an oxidation reaction with the oxygen in order to form the aluminum oxide layer; and forming the molybdenum metal layer on the aluminum oxide layer.
- In the method, the second metal layer also includes an aluminum metal layer, an aluminum oxide layer and a molybdenum metal layer stacked sequentially.
- In the method, the method further comprises: forming a passivation layer on the source electrode and the drain electrode; forming a contact hole on the passivation layer in order to reveal the source electrode or the drain electrode; and forming a pixel electrode on the passivation layer, and the pixel electrode is electrically connected with one of the source electrode and the drain electrode through the contact hole.
- In the method, a dry etching method is utilized to form the contact hole.
- In the method, the substrate includes a base plate and an oxide layer formed on the base plate.
- Another technology solution adopted by the present invention is to provide: an array substrate, comprising: a substrate; a thin-film-transistor array having multiple thin film transistors; and a pixel electrode; wherein, a gate electrode of the thin film transistor includes an aluminum metal layer, an aluminum oxide layer and a molybdenum metal layer stacked sequentially, the pixel electrode is electrically connected with one of a source electrode and a drain electrode of the thin film transistor through a contact hole.
- In the array substrate, the source electrode and the drain electrode include an aluminum metal layer, an aluminum oxide layer and a molybdenum metal layer stacked sequentially.
- In the array substrate, the thin film transistor further includes a gate insulation layer formed on the gate electrode, a semiconductor layer formed on the gate insulation layer and an ohmic contact layer formed on the semiconductor layer, a source electrode and a drain electrode formed on the ohmic contact layer.
- A further technology solution adopted by the present invention is to provide: a liquid crystal display panel, comprising: an array substrate, including: a substrate; a thin-film-transistor array having multiple thin film transistors; and a pixel electrode; wherein, a gate electrode of the thin film transistor includes an aluminum metal layer, an aluminum oxide layer and a molybdenum metal layer stacked sequentially, the pixel electrode is electrically connected with one of a source electrode and a drain electrode of the thin film transistor through a contact hole.
- In the liquid crystal display panel, the source electrode and the drain electrode include an aluminum metal layer, an aluminum oxide layer and a molybdenum metal layer stacked sequentially.
- In the liquid crystal display panel, the thin film transistor further includes a gate insulation layer formed on the gate electrode, a semiconductor layer formed on the gate insulation layer and an ohmic contact layer formed on the semiconductor layer, a source electrode and a drain electrode formed on the ohmic contact layer.
- In a liquid crystal display panel, an array substrate and a manufacturing method for a thin film transistor according to the embodiments of the present invention, through adding the aluminum oxide layer in manufacturing the aluminum metal layer and the molybdenum metal layer of the gate electrode, because the melting point and hardness of aluminum oxide is far higher than aluminum, the hillock generated by the deformation of the aluminum metal layer in a high temperature environment can be inhibited so that the short circuit generated among the gate electrode, the source electrode and the drain electrode of the thin film transistor can be avoided in order to ensure the display quality of an image.
-
FIG. 1 is a flowchart of a manufacturing method for a thin film transistor according to an embodiment of the present invention; -
FIG. 2 is a schematic diagram of forming a gate electrode of the thin film transistor according to an embodiment of the present invention; -
FIG. 3 is a schematic diagram of forming a source electrode and a drain electrode of the thin film transistor according to an embodiment of the present invention; and -
FIG. 4 is a flowchart of a manufacturing method for the thin film transistor according to another embodiment of the present invention. - The following content combines with the drawings and the embodiment for describing the present invention in detail. It is obvious that the following embodiments are only some embodiments of the present invention. For the person of ordinary skill in the art without creative effort, the other embodiments obtained thereby are still covered by the present invention.
-
FIG. 1 is a flowchart of a manufacturing method for a thin film transistor (TFT) according to an embodiment of the present invention. As shown inFIG. 1 , the manufacturing method for the TFT includes following steps: - Step S11: providing a substrate.
- As shown in
FIG. 2 , thesubstrate 11 is used for forming an array substrate of a liquid crystal display panel. Thesubstrate 11 can be a glass substrate, a plastic substrate or a flexible substrate. - Of course, the
substrate 11 can also include a base plate and an oxide layer formed on the base plate. The oxide layer includes a SiNx layer, a SiOx layer or a combination of the SiNx layer and the SiOx layer. The oxide layer is used for prevent impurities in the base plate from diffusing upward so as to affect the quality of a low-temperature polysilicon (LTPS) thin film formed subsequently. The SiNx layer and the SiOx layer can be formed by the chemical vapor deposition (CVD) method or the plasma enhanced chemical vapor deposition (PECVD) method, and can also be formed by the sputtering method, the vacuum deposition method or the low pressure chemical vapor deposition method, and so on, but the present invention is not limited. - Step S12: forming a first metal layer on the substrate, and the first metal layer includes an aluminum metal layer, an aluminum oxide layer and a molybdenum metal layer stacked sequentially.
- As shown in
FIG. 2 , the way of forming a first metal layer on the substrate can be: firstly, utilizing a plasma to bombard an aluminum target for sputtering aluminum onto the substrate 11 (or the above described oxide layer) in order to form thealuminum metal layer 121; then, when the step of sputtering aluminum onto thesubstrate 11 is almost completed, injecting an appropriate amount of oxygen such that when aluminum is sputtering onto the substrate, simultaneously, the aluminum perform an oxidation reaction with the oxygen in order to form thealuminum oxide layer 122 on a surface of thealuminum metal layer 121; finally, forming themolybdenum metal layer 123 on a surface of thealuminum oxide layer 122. The embodiment of the present invention can utilize a magnetron sputtering method to form thealuminum metal layer 121 and themolybdenum metal layer 123 on the substrate 11 (or the above described oxide layer). - Step S13: patterning the first metal layer in order to form a gate electrode of the thin film transistor.
- Specifically, etching the
first metal layer 12 to form multiple gate electrodes of the liquid crystal display panel, wherein utilizing an etching solution containing phosphoric acid, nitric acid, acetic acid and deionized water to perform etching thefirst metal layer 12. Of course, a dry etching method can also be utilized. - Step S14: sequentially forming a gate insulation layer, a semiconductor layer and an ohmic contact layer on the gate electrode.
- Step S15: forming a second metal layer on the ohmic contact layer.
- Step S16: patterning the second metal layer in order to form a source electrode and a drain electrode.
- The present embodiment forms the
gate insulation layer 125, thesemiconductor layer 126, theohmic contact layer 127, thesource electrode 128 and thedrain electrode 129 shown inFIG. 3 on thegate electrode 124 as shown inFIG. 2 - In Step S16, a same or a different patterning method for the
first metal layer 12 can be utilized. - In the manufacturing method for the thin film transistor of the present invention, through adding the
aluminum oxide layer 122 in manufacturing thealuminum metal layer 121 and themolybdenum metal layer 123 of thegate electrode 124, because the melting point and hardness of aluminum oxide is far higher than aluminum, the hillock generated by the deformation of thealuminum metal layer 121 in a high temperature environment can be inhibited so that the short circuit generated among thegate electrode 124, thesource electrode 128 and thedrain electrode 129 of the thin film transistor can be avoided in order to ensure the display quality of an image. - Subsequently, combined with the embodiment shown in
FIG. 3 , the manufacturing method of the thin film transistor further includes following steps: - Forming a
passivation layer 130 on thesource electrode 128 and thedrain electrode 129. - Forming a
contact hole 131 on thepassivation layer 130 in order to reveal thedrain electrode 129, wherein, preferably, a dry etching method is utilized to form thecontact hole 131. - Forming a
pixel electrode 132 on thepassivation layer 130, and thepixel electrode 132 is electrically connected with thedrain electrode 129 through thecontact hole 131. Besides, eachgate electrode 124 of a TFT array is correspondingly and electrically connected with a gate line formed on the substrate 11 (an array substrate). Eachsource electrode 128 is correspondingly and electrically connected with a data line formed in the substrate 11 (an array substrate). The gate lines and the data lines are perpendicularly intersected in order to form a pixel display region where thepixel electrode 132 is located. - In another embodiment, the
contact hole 131 can be formed on thepassivation layer 130 in order to reveal thesource electrode 128 such that thepixel electrode 132 is electrically connected with thesource electrode 128 through thecontact hole 131. At this time, thedrain electrode 129 is correspondingly and electrically connected with the data line formed on the array substrate. -
FIG. 4 is a flowchart of a manufacturing method for a thin film transistor according to another embodiment of the present invention. The difference between the above embodiment and the present embodiment is: in the present embodiment, a material which is the same as thegate electrode 124 is used to manufacture thesource electrode 128 and thedrain electrode 129 of the thin film transistor. That is, the second metal layer used for manufacturing thesource electrode 128 and thedrain electrode 129 also include thealuminum metal layer 121, thealuminum oxide layer 122 and themolybdenum metal layer 123 stacked sequentially. - As shown in
FIG. 4 , the manufacturing method of the thin film transistor of the present embodiment comprises the following steps: - Step S41: providing a substrate.
- Step S42: forming a first metal layer on the substrate, wherein the first metal layer includes an aluminum metal layer, an aluminum oxide layer and a molybdenum metal layer stacked sequentially.
- Step S43: patterning the first metal layer in order to form a gate electrode of the thin film transistor.
- Step S44: sequentially forming a gate insulation layer, a semiconductor layer and an ohmic contact layer on the gate electrode.
- Step S45: forming a second metal layer on the ohmic contact layer, wherein the second metal layer also includes an aluminum metal layer, an aluminum oxide layer and a molybdenum metal layer stacked sequentially.
- Step S46: patterning the second metal layer in order to form a source electrode and a drain electrode.
- The embodiment of the present invention further provides an array substrate and a liquid crystal display panel utilizing the thin film transistor manufactured by the above manufacturing method. Accordingly, the same beneficial effects are provided.
- In summary, in a liquid crystal display panel, an array substrate and a manufacturing method for a thin film transistor according to the embodiment of the present invention, through adding the aluminum oxide layer in manufacturing the aluminum metal layer and the molybdenum metal layer of the gate electrode, because the melting point and hardness of aluminum oxide is far higher than aluminum, the hillock generated by the deformation of the aluminum metal layer in a high temperature environment can be inhibited so that the short circuit generated among the gate electrode, the source electrode and the drain electrode of the thin film transistor can be avoided in order to ensure the display quality of an image.
- The above embodiments of the present invention are not used to limit the claims of this invention. Any use of the content in the specification or in the drawings of the present invention which produces equivalent structures or equivalent processes, or directly or indirectly used in other related technical fields is still covered by the claims in the present invention.
Claims (6)
1. An array substrate, comprising:
a substrate;
a thin-film-transistor array having multiple thin film transistors; and
a pixel electrode;
wherein a gate electrode of the thin film transistor includes an aluminum metal layer, an aluminum oxide layer and a molybdenum metal layer stacked sequentially;
and the pixel electrode is electrically connected with one of a source electrode and a drain electrode of the thin film transistor through a contact hole.
2. The array substrate according to claim 1 , wherein the source electrode and the drain electrode includes an aluminum metal layer, an aluminum oxide layer and a molybdenum metal layer stacked sequentially.
3. The array substrate according to claim 1 , wherein the thin film transistor further includes a gate insulation layer formed on the gate electrode, a semiconductor layer formed on the gate insulation layer and an ohmic contact layer formed on the semiconductor layer, a source electrode and a drain electrode formed on the ohmic contact layer.
4. A liquid crystal display panel, comprising:
an array substrate, comprising:
a substrate;
a thin-film-transistor array having multiple thin film transistors; and
a pixel electrode;
wherein a gate electrode of the thin film transistor includes an aluminum metal layer, an aluminum oxide layer and a molybdenum metal layer stacked sequentially;
and the pixel electrode is electrically connected with one of a source electrode and a drain electrode of the thin film transistor through a contact hole.
5. The liquid crystal display panel according to claim 4 , wherein the source electrode and the drain electrode include an aluminum metal layer, an aluminum oxide layer and a molybdenum metal layer stacked sequentially.
6. The liquid crystal display panel according to claim 4 , wherein the thin film transistor further includes a gate insulation layer formed on the gate electrode, a semiconductor layer formed on the gate insulation layer and an ohmic contact layer formed on the semiconductor layer, a source electrode and a drain electrode formed on the ohmic contact layer.
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US15/591,420 US20170243949A1 (en) | 2015-03-26 | 2017-05-10 | Liquid crystal display panel, array substrate and manufacturing method for thin-film transistor |
Applications Claiming Priority (4)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| CN201510136465.4 | 2015-03-26 | ||
| CN201510136465.4A CN104766802B (en) | 2015-03-26 | 2015-03-26 | Liquid crystal display panel, array substrate and manufacturing method of thin film transistor |
| US14/893,521 US9698175B2 (en) | 2015-03-26 | 2015-04-02 | Liquid crystal display panel, array substrate and manufacturing method for thin-film transistor |
| US15/591,420 US20170243949A1 (en) | 2015-03-26 | 2017-05-10 | Liquid crystal display panel, array substrate and manufacturing method for thin-film transistor |
Related Parent Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US14/893,521 Division US9698175B2 (en) | 2015-03-26 | 2015-04-02 | Liquid crystal display panel, array substrate and manufacturing method for thin-film transistor |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| US20170243949A1 true US20170243949A1 (en) | 2017-08-24 |
Family
ID=53648559
Family Applications (2)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US14/893,521 Expired - Fee Related US9698175B2 (en) | 2015-03-26 | 2015-04-02 | Liquid crystal display panel, array substrate and manufacturing method for thin-film transistor |
| US15/591,420 Abandoned US20170243949A1 (en) | 2015-03-26 | 2017-05-10 | Liquid crystal display panel, array substrate and manufacturing method for thin-film transistor |
Family Applications Before (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US14/893,521 Expired - Fee Related US9698175B2 (en) | 2015-03-26 | 2015-04-02 | Liquid crystal display panel, array substrate and manufacturing method for thin-film transistor |
Country Status (3)
| Country | Link |
|---|---|
| US (2) | US9698175B2 (en) |
| CN (1) | CN104766802B (en) |
| WO (1) | WO2016149958A1 (en) |
Cited By (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US11961848B2 (en) | 2019-05-31 | 2024-04-16 | Hefei Xinsheng Optoelectronics Technology Co., Ltd. | Display substrate and manufacturing method therefor, and display device |
Families Citing this family (4)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| CN104766802B (en) * | 2015-03-26 | 2019-05-03 | 深圳市华星光电技术有限公司 | Liquid crystal display panel, array substrate and manufacturing method of thin film transistor |
| CN109786232A (en) * | 2018-12-20 | 2019-05-21 | 深圳市华星光电技术有限公司 | The manufacturing method of grid and thin film transistor (TFT) |
| CN109979946B (en) * | 2019-03-15 | 2021-06-11 | 惠科股份有限公司 | Array substrate, manufacturing method thereof and display panel |
| CN111584503A (en) * | 2020-05-11 | 2020-08-25 | Tcl华星光电技术有限公司 | Array substrate and manufacturing method thereof |
Citations (7)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US4790920A (en) * | 1985-12-20 | 1988-12-13 | Intel Corporation | Method for depositing an al2 O3 cap layer on an integrated circuit substrate |
| US5561440A (en) * | 1990-08-08 | 1996-10-01 | Hitachi, Ltd. | Liquid crystal display device and driving method therefor |
| US20010012569A1 (en) * | 1998-01-23 | 2001-08-09 | Kozo Arao | Method for forming a zinc oxide layer and method for producing a photovoltaic device |
| US20040183091A1 (en) * | 2000-12-20 | 2004-09-23 | Satoshi Hibino | Magnetic tunneling junction element having thin composite oxide film |
| US20090215222A1 (en) * | 2008-02-22 | 2009-08-27 | Hitachi, Ltd. | Manufacturing method of semiconductor device |
| US20160181290A1 (en) * | 2014-06-10 | 2016-06-23 | Boe Technology Group Co., Ltd. | Thin film transistor and fabricating method thereof, and display device |
| US20160343744A1 (en) * | 2015-03-26 | 2016-11-24 | Shenzhen China Star Optoelectronics Technology Co., Ltd. | Liquid Crystal Display Panel, Array Substrate And Manufacturing Method For Thin-Film Transistor |
Family Cites Families (20)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP3916334B2 (en) * | 1999-01-13 | 2007-05-16 | シャープ株式会社 | Thin film transistor |
| KR100599954B1 (en) * | 1999-08-16 | 2006-07-12 | 비오이 하이디스 테크놀로지 주식회사 | Liquid Crystal Display and Manufacturing Method Thereof |
| JP2001284600A (en) * | 2000-04-04 | 2001-10-12 | Matsushita Electric Ind Co Ltd | Thin film transistor and method of manufacturing the same |
| US20050260804A1 (en) * | 2004-05-24 | 2005-11-24 | Tae-Wook Kang | Semiconductor device and method of fabricating the same |
| RU2012104635A (en) * | 2009-07-10 | 2013-08-20 | Сумитомо Кемикал Компани, Лимитед | CONNECTION OF SUBSTITUTED BENZOCHALCHENOGENICENE, THIN FILM INCLUDING SUCH CONNECTION, AND ORGANIC SEMICONDUCTOR DEVICE INCLUDING SUCH THIN FILM |
| CN102023435B (en) * | 2009-09-23 | 2013-01-02 | 北京京东方光电科技有限公司 | Liquid crystal display and manufacturing method thereof |
| KR101716471B1 (en) * | 2010-06-07 | 2017-03-28 | 삼성디스플레이 주식회사 | Organic light emitting display apparatus and method of manufacturing thereof |
| JP5668917B2 (en) * | 2010-11-05 | 2015-02-12 | ソニー株式会社 | Thin film transistor and manufacturing method thereof |
| US20140061616A1 (en) * | 2010-12-28 | 2014-03-06 | Idemitsu Kosan Co., Ltd. | Organic semiconductor material, coating liquid containing the material, and organic thin film transistor |
| JP5728990B2 (en) * | 2011-02-10 | 2015-06-03 | 住友化学株式会社 | Dichalcogenobenzodipyrrole compound, method for producing the compound, thin film containing the compound, and organic semiconductor device containing the thin film |
| US20130187116A1 (en) * | 2012-01-19 | 2013-07-25 | Globalfoundries Singapore Pte Ltd | RRAM Device With Free-Forming Conductive Filament(s), and Methods of Making Same |
| JP5338939B2 (en) * | 2012-04-06 | 2013-11-13 | Dic株式会社 | Phthalocyanine nano-sized structure and electronic device using the nano-sized structure |
| KR101919423B1 (en) * | 2012-08-01 | 2018-11-19 | 삼성전자주식회사 | Graphene semiconductor, and electronic device comprising the same |
| WO2014080933A1 (en) * | 2012-11-21 | 2014-05-30 | 株式会社コベルコ科研 | Electrode used in display device or input device, and sputtering target for use in electrode formation |
| WO2014093938A1 (en) * | 2012-12-13 | 2014-06-19 | California Institute Of Technology | Fabrication of three-dimensional high surface area electrodes |
| KR102136790B1 (en) * | 2013-11-15 | 2020-07-23 | 삼성디스플레이 주식회사 | Flexible display device and the fabrication method thereof |
| KR102247048B1 (en) * | 2013-12-04 | 2021-05-03 | 삼성디스플레이 주식회사 | Display substrate and method of manufacturing the same |
| US20150311067A1 (en) * | 2014-04-24 | 2015-10-29 | Applied Materials, Inc. | Millisecond annealing in ammonia ambient for precise placement of nitrogen in thin film stacks |
| US9293523B2 (en) * | 2014-06-24 | 2016-03-22 | Applied Materials, Inc. | Method of forming III-V channel |
| KR102223139B1 (en) * | 2014-09-02 | 2021-03-05 | 삼성디스플레이 주식회사 | Thin film transistor substrate and display panel having the same |
-
2015
- 2015-03-26 CN CN201510136465.4A patent/CN104766802B/en active Active
- 2015-04-02 US US14/893,521 patent/US9698175B2/en not_active Expired - Fee Related
- 2015-04-02 WO PCT/CN2015/075765 patent/WO2016149958A1/en not_active Ceased
-
2017
- 2017-05-10 US US15/591,420 patent/US20170243949A1/en not_active Abandoned
Patent Citations (7)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US4790920A (en) * | 1985-12-20 | 1988-12-13 | Intel Corporation | Method for depositing an al2 O3 cap layer on an integrated circuit substrate |
| US5561440A (en) * | 1990-08-08 | 1996-10-01 | Hitachi, Ltd. | Liquid crystal display device and driving method therefor |
| US20010012569A1 (en) * | 1998-01-23 | 2001-08-09 | Kozo Arao | Method for forming a zinc oxide layer and method for producing a photovoltaic device |
| US20040183091A1 (en) * | 2000-12-20 | 2004-09-23 | Satoshi Hibino | Magnetic tunneling junction element having thin composite oxide film |
| US20090215222A1 (en) * | 2008-02-22 | 2009-08-27 | Hitachi, Ltd. | Manufacturing method of semiconductor device |
| US20160181290A1 (en) * | 2014-06-10 | 2016-06-23 | Boe Technology Group Co., Ltd. | Thin film transistor and fabricating method thereof, and display device |
| US20160343744A1 (en) * | 2015-03-26 | 2016-11-24 | Shenzhen China Star Optoelectronics Technology Co., Ltd. | Liquid Crystal Display Panel, Array Substrate And Manufacturing Method For Thin-Film Transistor |
Cited By (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US11961848B2 (en) | 2019-05-31 | 2024-04-16 | Hefei Xinsheng Optoelectronics Technology Co., Ltd. | Display substrate and manufacturing method therefor, and display device |
Also Published As
| Publication number | Publication date |
|---|---|
| CN104766802A (en) | 2015-07-08 |
| CN104766802B (en) | 2019-05-03 |
| US20160343744A1 (en) | 2016-11-24 |
| WO2016149958A1 (en) | 2016-09-29 |
| US9698175B2 (en) | 2017-07-04 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US10373989B2 (en) | Thin-film transistor array substrate and manufacturing method thereof | |
| US9112040B2 (en) | Amorphous oxide thin film transistor, method for manufacturing the same, and display panel | |
| CN102955312B (en) | Array substrate and manufacture method thereof and display device | |
| US9891488B2 (en) | Array substrate and manufacture method thereof | |
| US20170243949A1 (en) | Liquid crystal display panel, array substrate and manufacturing method for thin-film transistor | |
| US20140117359A1 (en) | Array substrate and method for manufacturing the same and display device | |
| CN103022149B (en) | Thin film transistor, array base plate, manufacturing method and display device | |
| US20080050852A1 (en) | Manufacturing of flexible display device panel | |
| US9337346B2 (en) | Array substrate and method of fabricating the same | |
| EP3285303A1 (en) | Thin film transistor and array substrate, and fabrication method thereof and display device thereof | |
| JP6806682B2 (en) | Active layers, thin film transistors, array substrates and display devices, and methods for manufacturing them. | |
| CN104752345B (en) | Thin-film transistor array base-plate and preparation method thereof | |
| US20210399024A1 (en) | Array substrate and manufacturing method thereof | |
| US9142653B2 (en) | Method for manufacturing thin-film transistor array substrate | |
| US9748397B2 (en) | Thin film transistor substrate and display device comprising the same | |
| US9705008B2 (en) | Manufacturing method and structure of oxide semiconductor TFT substrate | |
| JP2017083821A (en) | Display device | |
| CN101592829A (en) | Thin film transistor in liquid crystal display device and manufacturing method thereof | |
| US20160181290A1 (en) | Thin film transistor and fabricating method thereof, and display device | |
| US20170160613A1 (en) | Tft substrates, tft transistors and the manufacturing methods thereof | |
| US20140252343A1 (en) | Thin-film transistor active device and method for manufacturing same | |
| US20120129303A1 (en) | Methods for manufacturing passivation layer and thin film transistor array substrate | |
| JP2009289890A (en) | Semiconductor device and method of manufacturing the same | |
| US9171939B2 (en) | Method for manufacturing thin-film transistor and thin-film transistor manufactured with same | |
| US20160141426A1 (en) | Thin film transistor substrate and display panel having the thin film transistor substrate |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| AS | Assignment |
Owner name: SHENZHEN CHINA STAR OPTOELECTRONICS TECHNOLOGY CO. Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:GAO, DONGZI;REEL/FRAME:042438/0993 Effective date: 20170504 |
|
| STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |