US20170148801A1 - Antifuse-type one time programming memory cell and array structure with same - Google Patents
Antifuse-type one time programming memory cell and array structure with same Download PDFInfo
- Publication number
- US20170148801A1 US20170148801A1 US15/423,845 US201715423845A US2017148801A1 US 20170148801 A1 US20170148801 A1 US 20170148801A1 US 201715423845 A US201715423845 A US 201715423845A US 2017148801 A1 US2017148801 A1 US 2017148801A1
- Authority
- US
- United States
- Prior art keywords
- antifuse
- select transistor
- drain
- transistor
- memory cell
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
Images
Classifications
-
- H01L27/11206—
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C17/00—Read-only memories programmable only once; Semi-permanent stores, e.g. manually-replaceable information cards
- G11C17/14—Read-only memories programmable only once; Semi-permanent stores, e.g. manually-replaceable information cards in which contents are determined by selectively establishing, breaking or modifying connecting links by permanently altering the state of coupling elements, e.g. PROM
- G11C17/16—Read-only memories programmable only once; Semi-permanent stores, e.g. manually-replaceable information cards in which contents are determined by selectively establishing, breaking or modifying connecting links by permanently altering the state of coupling elements, e.g. PROM using electrically-fusible links
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/525—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body with adaptable interconnections
- H01L23/5252—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body with adaptable interconnections comprising anti-fuses, i.e. connections having their state changed from non-conductive to conductive
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/528—Layout of the interconnection structure
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B20/00—Read-only memory [ROM] devices
- H10B20/20—Programmable ROM [PROM] devices comprising field-effect components
- H10B20/25—One-time programmable ROM [OTPROM] devices, e.g. using electrically-fusible links
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/17—Semiconductor regions connected to electrodes not carrying current to be rectified, amplified or switched, e.g. channel regions
- H10D62/393—Body regions of DMOS transistors or IGBTs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D89/00—Aspects of integrated devices not covered by groups H10D84/00 - H10D88/00
- H10D89/10—Integrated device layouts
-
- H10W20/42—
-
- H10W20/43—
-
- H10W20/4451—
-
- H10W20/491—
Definitions
- the present invention relates to a non-volatile memory cell, and more particularly to an antifuse-type one time programming memory cell and an array structure with this memory cell.
- a non-volatile memory is able to continuously retain data after the supplied power is interrupted.
- the user may program the non-volatile memory in order to record data into the non-volatile memory.
- the non-volatile memories may be classified into a multi-time programming memory (also referred as a MTP memory), a one time programming memory (also referred as an OTP memory) and a mask read only memory (also referred as a Mask ROM).
- MTP memory multi-time programming memory
- OTP memory one time programming memory
- Mask ROM mask read only memory
- the MTP memory may be programmed many times, and the stored data of the MTP memory may be modified many times.
- the OTP memory may be programmed once. After the OTP memory is programmed, the stored data fails to be modified. Moreover, after the Mask ROM leaves the factory, all stored data have been recorded therein. The user is only able to read the stored data from the Mask ROM, but is unable to program the Mask ROM.
- the OTP memories may be classified into two types, i.e. a fuse-type OTP memory and an antifuse-type OTP memory. Before a memory cell of the fuse-type OTP memory is programmed, the memory cell has a low-resistance storage state. After the memory cell of the fuse-type OTP memory is programmed, the memory cell has a high-resistance storage state.
- the memory cell of the antifuse-type OTP memory has the high-resistance storage state before programmed, and the memory cell of the antifuse-type OTP memory has the low-resistance storage state after programmed.
- the process of manufacturing the OTP memory is compatible with the CMOS semiconductor manufacturing process. Since the CMOS semiconductor manufacturing process is continuously in progress, there is a need of providing an improved structure of an OTP memory in order to achieve more reliable performance of the OTP memory.
- the present invention provides a novel antifuse-type one time programming memory cell and an array structure thereof.
- the antifuse-type one time programming memory cell provides two conduction channels during the program cycle or the read cycle.
- An embodiment of the present invention provides an antifuse-type one time programming memory cell.
- the antifuse-type one time programming memory cell includes a well region, a first doped region, a second doped region, a third doped region, a fourth doped region, a gate oxide layer, a first gate, a second gate, a third gate, and a first metal layer.
- the first doped region, the second doped region, the third doped region and the fourth doped region are formed in a surface of the well region.
- the gate oxide layer covers the surface of the well region.
- the first gate is formed on the gate oxide layer and spanned over the first doped region and the second doped region. The first gate is connected with a word line.
- the second gate is formed on the gate oxide layer and spanned over the third doped region and the fourth doped region.
- the second gate is connected with the word line.
- the third gate is formed on the gate oxide layer and spanned over the second doped region and the third doped region.
- the third gate is connected with an antifuse control line.
- the first metal layer is connected with the first doped region through a first via and connected with the fourth doped region through a second via, wherein the first metal layer is a bit line.
- the antifuse-type one time programming memory cell includes a first select transistor, an antifuse transistor, and a second select transistor.
- a first drain/source terminal of the first select transistor is connected with a bit line.
- a gate terminal of the first select transistor is connected with a word line.
- a first drain/source terminal of the antifuse transistor is connected with a second drain/source terminal of the first select transistor.
- a gate terminal of the antifuse transistor is connected with an antifuse control line.
- a first drain/source terminal of the second select transistor is connected with a second drain/source terminal of the antifuse transistor.
- a gate terminal of the second select transistor is connected with the word line.
- a second drain/source terminal of the second select transistor is connected with the bit line.
- the array structure is connected with a first bit line, a first word line, a second word line, a first antifuse control line and a second antifuse control line.
- the array structure includes a first memory cell and a second memory cell.
- the first memory cell includes a first doped region, a second doped region, a third doped region, a fourth doped region, a gate oxide layer, a first gate, a second gate, a third gate and a first metal layer.
- the first doped region, the second doped region, the third doped region and a fourth doped region are formed in a surface of a well region.
- the gate oxide layer covers the surface of the well region.
- the first gate is formed on the gate oxide layer and spanned over the first doped region and the second doped region.
- the first gate is connected with the first word line.
- the second gate is formed on the gate oxide layer and spanned over the third doped region and the fourth doped region.
- the second gate is connected with the first word line.
- the third gate is formed on the gate oxide layer and spanned over the second doped region and the third doped region.
- the third gate is connected with the first antifuse control line.
- the first metal layer is connected with the first doped region through a first via and connected with the fourth doped region through a second via, wherein the first metal layer is the first bit line.
- the second memory cell includes the fourth doped region, a fifth doped region, a sixth doped region, a seventh doped region, a fourth gate, a fifth gate, a sixth gate and the first metal layer.
- the fourth doped region, the fifth doped region, the sixth doped region and the seventh doped region are formed in the surface of the well region.
- the fourth gate is formed on the gate oxide layer and spanned over the fourth doped region and the fifth doped region.
- the fourth gate is connected with the second word line.
- the fifth gate is formed on the gate oxide layer and spanned over the sixth doped region and the seventh doped region.
- the fifth gate is connected with the second word line.
- the sixth gate is formed on the gate oxide layer and spanned over the fifth doped region and the sixth doped region.
- the sixth gate is connected with the second antifuse control line.
- the first metal layer connected with the seventh doped region through a third via.
- the array structure is connected with a first bit line, a first word line, a second word line, a first antifuse control line and a second antifuse control line.
- the array structure includes a first memory cell and a second memory cell.
- the first memory cell includes a first select transistor, a first antifuse transistor and a second select transistor.
- a first drain/source terminal of the first select transistor is connected with the first bit line.
- a gate terminal of the first select transistor is connected with the first word line.
- a first drain/source terminal of the first antifuse transistor is connected with a second drain/source terminal of the first select transistor.
- a gate terminal of the first antifuse transistor is connected with the first antifuse control line.
- a first drain/source terminal of the second select transistor is connected with a second drain/source terminal of the first antifuse transistor.
- a gate terminal of the second select transistor is connected with the first word line.
- a second drain/source terminal of the second select transistor is connected with the first bit line.
- the second memory cell includes a third select transistor, a second antifuse transistor and a fourth select transistor.
- a first drain/source terminal of the third select transistor is connected with the first bit line.
- a gate terminal of the third select transistor is connected with the second word line.
- a first drain/source terminal of the second antifuse transistor is connected with a second drain/source terminal of the third select transistor.
- a gate terminal of the second antifuse transistor is connected with the second antifuse control line.
- a first drain/source terminal of the fourth select transistor is connected with a second drain/source terminal of the second antifuse transistor.
- a gate terminal of the fourth select transistor is connected with the second word line.
- a second drain/source terminal of the fourth select transistor is connected with the first bit line.
- FIG. 1A is a schematic top view of an antifuse-type one time programming memory cell according to a first embodiment of the present invention
- FIG. 1B is a schematic cross-sectional view of the antifuse-type one time programming memory cell of FIG. 1A and taken along a line AA′;
- FIG. 1C is a schematic equivalent circuit diagram of the antifuse-type one time programming memory cell according to the first embodiment of the present invention.
- FIGS. 2A-2D schematically illustrate associated voltage signals for programming and reading the OTP memory cell according to the first embodiment of the present invention
- FIG. 3 is a schematic cross-section view of an antifuse-type one time programming memory cell according to a second embodiment of the present invention.
- FIG. 4A is a schematic top view illustrating an array structure of OTP memory cells according to an embodiment of the present invention.
- FIG. 4B is a schematic cross-sectional view illustrating the array structure of OTP memory cells of FIG. 4A and taken along the line CC′;
- FIG. 4C is a schematic equivalent circuit diagram of the array structure of FIG. 4A .
- FIG. 1A is a schematic top view of an antifuse-type one time programming memory cell according to a first embodiment of the present invention.
- FIG. 1B is a schematic cross-sectional view of the antifuse-type one time programming memory cell of FIG. 1A and taken along a line AA′.
- FIG. 10 is a schematic equivalent circuit diagram of the antifuse-type one time programming memory cell according to the first embodiment of the present invention.
- the antifuse-type one time programming memory cell is also referred as an OTP memory cell.
- the OTP memory cell is constructed in a P-well region PW.
- a first doped region 110 , a second doped region 120 , a third doped region 130 and a fourth doped region 140 are formed under a top surface of the P-well region PW.
- a gate oxide layer 150 covers the top surface of the P-well region PW.
- the first doped region 110 , the second doped region 120 , the third doped region 130 and the fourth doped region 140 are N-type doped regions.
- a first gate 115 is formed on the gate oxide layer 150 and spanned over the first doped region 110 and the second doped region 120 . Moreover, the first gate 115 is connected with a word line WL of the memory cell c 1 .
- a second gate 135 is formed on the gate oxide layer 150 and spanned over the third doped region 130 and the fourth doped region 140 . The second gate 135 is also connected with the word line WL of the memory cell c 1 .
- a third gate 125 is formed on the gate oxide layer 150 and spanned over the second doped region 120 and the third doped region 130 . The third gate 125 is connected with an antifuse control line AF of the memory cell c 1 .
- the three gates 115 , 125 and 135 are polysilicon gates.
- a first metal layer 160 is disposed over the three gates 115 , 125 and 135 . Moreover, the first metal layer 160 is connected with the first doped region 110 and the fourth doped region 140 through two vias. The first metal layer 160 is used as a bit line BL of the memory cell c 1 . Moreover, the first gate 115 and the second gate 135 are connected with each other through a second metal layer 170 .
- the first doped region 110 , the second doped region 120 and the first gate 115 are collaboratively formed as a first select transistor Ts 1 .
- the third doped region 130 , the fourth doped region 140 and the second gate 135 are collaboratively formed as a second select transistor Ts 2 .
- the second doped region 120 , the third doped region 130 and the third gate 125 are collaboratively formed as an antifuse transistor Taf.
- a first drain/source terminal of the first select transistor Ts 1 is connected with the bit line BL.
- a gate terminal of the first select transistor Ts 1 is connected with the word line WL.
- a first drain/source terminal of the antifuse transistor Taf is connected with a second drain/source terminal of the first select transistor Ts 1 .
- a gate terminal of the antifuse transistor Taf is connected with the antifuse control line AF.
- a first drain/source terminal of the second select transistor Ts 2 is connected with a second drain/source terminal of the antifuse transistor Taf.
- the gate terminal of the second select transistor Ts 2 is connected with the word line WL.
- a second drain/source terminal of the second select transistor Ts 2 is connected with the bit line BL.
- FIGS. 2A-2D schematically illustrate associated voltage signals for programming and reading the OTP memory cell according to the first embodiment of the present invention.
- a ground voltage (0V) is provided to the bit line BL
- a select voltage Vdd is provided to the word line WL
- a first program voltage Vp 1 is provided to the antifuse control line AF.
- the magnitude of the select voltage Vdd is in the range between 0.75V and 3.6V
- the first program voltage Vp 1 is in the range between 4V and 11V.
- a bias voltage Vp 1 is applied to the gate oxide layer of the antifuse transistor Taf. Since the first program voltage Vp 1 is beyond the withstanding voltage range of the gate oxide layer, the gate oxide layer of the antifuse transistor Taf is ruptured.
- the ruptured gate oxide layer may be considered as a resistor with a low resistance value of several tens of ohms.
- the OTP memory cell c 1 generates two program currents Ip 1 and Ip 2 .
- a first program current Ip 1 flows to the bit line BL through the first select transistor Ts 1
- a second program Ip 2 flow to the bit line BL through the second select transistor Ts 2 .
- a low-resistance resistor is connected between the antifuse control line AF and the two drain/source terminal of the antifuse transistor Taf. Under this circumstance, the OTP memory cell c 1 is in the first storing state.
- a select voltage Vdd is provided to the word line WL and the bit line BL, and the first program voltage Vp 1 is provided to the antifuse control line AF.
- the magnitude of the select voltage Vdd is in the range between 0.75V and 3.6V, and the first program voltage Vp 1 is in the range between 4V and 11V.
- a bias voltage Vp 1 is applied to the gate oxide layer of the antifuse transistor Taf.
- the gate oxide layer of the antifuse transistor Taf is not ruptured under the bias condition described above.
- the gate oxide layer that is not ruptured may be considered as a resistor with a high resistance value of several mega ohms.
- the OTP memory cell c 1 does not generate the two program currents Ip 1 and Ip 2 .
- a high-resistance resistor is connected between the antifuse control line AF and the two drain/source terminal of the antifuse transistor Taf. Under this circumstance, the OTP memory cell c 1 is in the second storing state.
- the ground voltage (0V) is provided to the bit line BL
- the select voltage Vdd is provided to the word line WL
- a read voltage Vread is provided to the antifuse control line AF.
- the magnitude of the select voltage Vdd is in the range between 0.75V and 3.6V
- the read voltage Vread is in the range between 0.75V and 3.6V.
- the OTP memory cell c 1 is in the first storing state.
- the antifuse transistor Taf When the first select transistor Ts 1 and the second select transistor Ts 2 are turned on in response to the select voltage Vdd, the antifuse transistor Taf generates a first read current Ir 1 and a second read current Ir 2 in response to the read voltage Vread.
- the first read current Ir 1 flows to the bit line BL through the first select transistor Ts 1
- the second read current Ir 2 flows to the bit line BL through the second select transistor Ts 2 .
- the total current flowing through the bit line BL is equal to Ir 1 +Ir 2 , and the magnitude of the total current is several microamperes.
- the OTP memory cell c 1 is in the second storing state.
- the antifuse transistor Taf When the first select transistor Ts 1 and the second select transistor Ts 2 are turned on in response to the select voltage Vdd, the antifuse transistor Taf generates a first read current Ir 1 and a second read current Ir 2 in response to the read voltage Vread.
- the magnitudes of the first read current Ir 1 and the second read current Ir 2 are nearly zero. Under this circumstance, the total current flowing through the bit line BL is nearly zero (e.g., much lower than one microampere).
- the OTP cell c 1 is judged to have the first storing state or the second storing state according to the magnitude of the current flowing through the bit line BL.
- the OTP cell c 1 provides two conduction channels during the program cycle or the read cycle. Consequently, the probability of successfully programming the OTP cell c 1 and the probability of reading the OTP cell c 1 are both enhanced.
- the gate oxide layer of the antifuse transistor Taf is etched. Consequently, the gate oxide layer of the antifuse transistor Taf is thinner than the gate oxide layer of each of the two select transistors. Under this circumstance, the probability of successfully programming the OTP cell c 1 is further increased.
- the first gate 115 and the second gate 135 are connected with each other through the second metal layer 170 .
- the first gate 115 and the second gate 135 are connected with each other through a polysilicon layer during the process of forming the first gate 115 and the second gate 135 .
- FIG. 3 is a schematic cross-section view of an antifuse-type one time programming memory cell according to a second embodiment of the present invention.
- the OTP memory cell c 2 of this embodiment comprises a merged doped region 122 .
- a lightly doped drain (LDD) structure is formed in the doped region. As shown in FIG. 3 , a LDD structure 112 is formed in the first doped region 110 .
- the second doped region and the third doped region are close to each other. Consequently, the LDD structure of the second doped region and the LDD structure of the third doped region are overlapped with each other to form the merged doped region 122 .
- To make the LDD structure of the second doped region and the LDD region of the third region overlapped may be achieved by changing original LDD implant (e.g. core LDD implant) to LDD implant with deeper depth (e.g. I/O LDD implant).
- FIG. 4A is a schematic top view illustrating an array structure of OTP memory cells according to an embodiment of the present invention.
- FIG. 4B is a schematic cross-sectional view illustrating the array structure of OTP memory cells of FIG. 4A and taken along the line CC′.
- FIG. 4C is a schematic equivalent circuit diagram of the array structure of FIG. 4A .
- the array structure comprises OTP memory cells c 11 ⁇ c 33 in a 3 ⁇ 3 array.
- the OTP memory cells c 11 ⁇ c 33 can be the OTP memory cells of the first embodiment or the OTP memory cells of the second embodiment.
- the OTP memory cells c 11 , c 12 and c 13 in the first row are connected with a first bit line BL 1
- the OTP memory cells c 21 , c 22 and c 23 in the second row are connected with a second bit line BL 2
- the OTP memory cells c 31 , c 32 and c 33 in the third row are connected with a third bit line BL 3 .
- the three OTP memory cells c 11 , c 12 and c 13 are constructed in a P-well region PW.
- Ten doped regions 501 ⁇ 510 are formed under a top surface of the P-well region PW.
- a gate oxide layer 550 covers the top surface of the P-well region PW.
- the ten doped regions 501 ⁇ 510 are N-type doped regions.
- the structure of the OTP memory cell c 11 will be illustrated as follows.
- a first gate is formed on the gate oxide layer 550 and spanned over the first doped region 501 and the second doped region 502 .
- the first gate is connected with a first word line WL 1 of the memory cell c 11 .
- a second gate is formed on the gate oxide layer 550 and spanned over the third doped region 503 and the fourth doped region 504 .
- the second gate is also connected with the first word line WL 1 of the memory cell c 11 .
- a third gate is formed on the gate oxide layer 550 and spanned over the second doped region 502 and the third doped region 503 .
- the third gate is connected with a first antifuse control line AF 1 of the memory cell c 11 .
- the structure of the OTP memory cell c 12 will be illustrated as follows.
- a first gate is formed on the gate oxide layer 550 and spanned over the fourth doped region 504 and the fifth doped region 505 .
- the first gate is connected with a second word line WL 2 of the memory cell c 12 .
- a second gate is formed on the gate oxide layer 550 and spanned over the sixth doped region 506 and the seventh doped region 507 .
- the second gate is also connected with the second word line WL 2 of the memory cell c 12 .
- a third gate is formed on the gate oxide layer 550 and spanned over the fifth doped region 505 and the sixth doped region 506 .
- the third gate is connected with a second antifuse control line AF 2 of the memory cell c 12 .
- the fourth doped region 504 is shared by the OTP memory cell c 11 and the OTP memory cell c 12 . Since the fourth doped region 504 is shared by the OTP memory cell c 11 and the OTP memory cell c 12 , it is not necessary to form a shallow trench isolation structure to isolate the OTP memory cell c 11 from the OTP memory cell c 12 .
- the structure of the OTP memory cell c 13 will be illustrated as follows.
- a first gate is formed on the gate oxide layer 550 and spanned over the seventh doped region 507 and the eighth doped region 508 .
- the first gate is connected with a third word line WL 3 of the memory cell c 13 .
- a second gate is formed on the gate oxide layer 550 and spanned over the ninth doped region 509 and the tenth doped region 510 .
- the second gate is also connected with the third word line WL 3 of the memory cell c 13 .
- a third gate is formed on the gate oxide layer 550 and spanned over the eighth doped region 508 and the ninth doped region 509 .
- the third gate is connected with a third antifuse control line AF 3 of the memory cell c 13 .
- the seventh doped region 507 is shared by the OTP memory cell c 12 and the OTP memory cell c 13 . Since the seventh doped region 507 is shared by the OTP memory cell c 12 and the OTP memory cell c 13 , it is not necessary to form a shallow trench isolation structure to isolate the OTP memory cell c 12 from the OTP memory cell c 13 .
- the structures of the OTP memory cells c 21 ⁇ c 23 and the structures of the OTP memory cells c 31 ⁇ c 33 are similar to the structures of the OTP memory cells c 11 ⁇ c 13 , and are not redundantly described herein.
- the OTP memory cell c 11 comprises a first select transistor Ts 1 , a second select transistor Ts 2 and an antifuse transistor Taf.
- a first drain/source terminal of the first select transistor Ts 1 is connected with the first bit line BL 1 .
- a gate terminal of the first select transistor Ts 1 is connected with the first word line WL 1 .
- a first drain/source terminal of the antifuse transistor Taf is connected with a second drain/source terminal of the first select transistor Ts 1 .
- a gate terminal of the antifuse transistor Taf is connected with a first antifuse control line AF 1 .
- a first drain/source terminal of the second select transistor Ts 2 is connected with a second drain/source terminal of the antifuse transistor Taf.
- the gate terminal of the second select transistor Ts 2 is connected with the first word line WL 1 .
- a second drain/source terminal of the second select transistor Ts 2 is connected with the first bit line BL 1 .
- the structures of the other OTP memory cells are similar to the structure of the OTP memory cell c 11 .
- the OTP memory cell c 12 is connected with the second word line WL 2 , the second antifuse control line AF 2 and the first bit line BL 1 .
- the OTP memory cell c 13 is connected with the third word line WL 3 , the third antifuse control line AF 3 and the first bit line BL 1 .
- the OTP memory cell c 21 is connected with the first word line WL 1 , the first antifuse control line AF 1 and the second bit line BL 2 .
- the OTP memory cell c 22 is connected with the second word line WL 2 , the second antifuse control line AF 2 and the second bit line BL 2 .
- the OTP memory cell c 23 is connected with the third word line WL 3 , the third antifuse control line AF 3 and the second bit line BL 2 .
- the OTP memory cell c 31 is connected with the first word line WL 1 , the first antifuse control line AF 1 and the third bit line BL 3 .
- the OTP memory cell c 32 is connected with the second word line WL 2 , the second antifuse control line AF 2 and the third bit line BL 3 .
- the OTP memory cell c 33 is connected with the third word line WL 3 , the third antifuse control line AF 3 and the third bit line BL 3 .
- the present invention provides an antifuse-type one time programming memory cell and an array structure thereof.
- the OTP memory cell comprises two select transistors and one antifuse transistor.
- the OTP cell provides two conduction channels during the program cycle or the read cycle. Consequently, the probability of successfully programming the OTP cell and the probability of reading the OTP cell are both enhanced.
Landscapes
- Physics & Mathematics (AREA)
- Engineering & Computer Science (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Semiconductor Memories (AREA)
- Read Only Memory (AREA)
- Geometry (AREA)
- General Engineering & Computer Science (AREA)
Abstract
An antifuse-type one time programming memory cell, comprising: a first select transistor, wherein a first drain/source terminal of the first select transistor is connected with a bit line, and a gate terminal of the first select transistor is connected with a word line; an antifuse transistor, wherein a first drain/source terminal of the antifuse transistor is connected with a second drain/source terminal of the first select transistor, and a gate terminal of the antifuse transistor is connected with an antifuse control line; and a second select transistor, wherein a first drain/source terminal of the second select transistor is connected with a second drain/source terminal of the antifuse transistor, a gate terminal of the second select transistor is connected with the word line, and a second drain/source terminal of the second select transistor is connected with the bit line.
Description
- This is a divisional application of co-pending U.S. application Ser. No. 14/980,875, filed Dec. 28, 2015, which claims the benefit of U.S. provisional application Ser. No. 62/206,828, filed Aug. 18, 2015, the subject matter of which is incorporated herein by reference.
- The present invention relates to a non-volatile memory cell, and more particularly to an antifuse-type one time programming memory cell and an array structure with this memory cell.
- As is well known, a non-volatile memory is able to continuously retain data after the supplied power is interrupted. Generally, after the non-volatile memory leaves the factory, the user may program the non-volatile memory in order to record data into the non-volatile memory.
- According to the number of times the non-volatile memory is programmed, the non-volatile memories may be classified into a multi-time programming memory (also referred as a MTP memory), a one time programming memory (also referred as an OTP memory) and a mask read only memory (also referred as a Mask ROM).
- Generally, the MTP memory may be programmed many times, and the stored data of the MTP memory may be modified many times. On the contrary, the OTP memory may be programmed once. After the OTP memory is programmed, the stored data fails to be modified. Moreover, after the Mask ROM leaves the factory, all stored data have been recorded therein. The user is only able to read the stored data from the Mask ROM, but is unable to program the Mask ROM.
- Moreover, depending on the characteristics, the OTP memories may be classified into two types, i.e. a fuse-type OTP memory and an antifuse-type OTP memory. Before a memory cell of the fuse-type OTP memory is programmed, the memory cell has a low-resistance storage state. After the memory cell of the fuse-type OTP memory is programmed, the memory cell has a high-resistance storage state.
- On the other hand, the memory cell of the antifuse-type OTP memory has the high-resistance storage state before programmed, and the memory cell of the antifuse-type OTP memory has the low-resistance storage state after programmed.
- With increasing advance of the semiconductor manufacturing process, the process of manufacturing the OTP memory is compatible with the CMOS semiconductor manufacturing process. Since the CMOS semiconductor manufacturing process is continuously in progress, there is a need of providing an improved structure of an OTP memory in order to achieve more reliable performance of the OTP memory.
- The present invention provides a novel antifuse-type one time programming memory cell and an array structure thereof. The antifuse-type one time programming memory cell provides two conduction channels during the program cycle or the read cycle.
- An embodiment of the present invention provides an antifuse-type one time programming memory cell. The antifuse-type one time programming memory cell includes a well region, a first doped region, a second doped region, a third doped region, a fourth doped region, a gate oxide layer, a first gate, a second gate, a third gate, and a first metal layer. The first doped region, the second doped region, the third doped region and the fourth doped region are formed in a surface of the well region. The gate oxide layer covers the surface of the well region. The first gate is formed on the gate oxide layer and spanned over the first doped region and the second doped region. The first gate is connected with a word line. The second gate is formed on the gate oxide layer and spanned over the third doped region and the fourth doped region. The second gate is connected with the word line. The third gate is formed on the gate oxide layer and spanned over the second doped region and the third doped region. The third gate is connected with an antifuse control line. The first metal layer is connected with the first doped region through a first via and connected with the fourth doped region through a second via, wherein the first metal layer is a bit line.
- Another embodiment of the present invention provides an antifuse-type one time programming memory cell. The antifuse-type one time programming memory cell includes a first select transistor, an antifuse transistor, and a second select transistor. A first drain/source terminal of the first select transistor is connected with a bit line. A gate terminal of the first select transistor is connected with a word line. A first drain/source terminal of the antifuse transistor is connected with a second drain/source terminal of the first select transistor. A gate terminal of the antifuse transistor is connected with an antifuse control line. A first drain/source terminal of the second select transistor is connected with a second drain/source terminal of the antifuse transistor. A gate terminal of the second select transistor is connected with the word line. A second drain/source terminal of the second select transistor is connected with the bit line.
- Another embodiment of the present invention provides an array structure. The array structure is connected with a first bit line, a first word line, a second word line, a first antifuse control line and a second antifuse control line. The array structure includes a first memory cell and a second memory cell. The first memory cell includes a first doped region, a second doped region, a third doped region, a fourth doped region, a gate oxide layer, a first gate, a second gate, a third gate and a first metal layer. The first doped region, the second doped region, the third doped region and a fourth doped region are formed in a surface of a well region. The gate oxide layer covers the surface of the well region. The first gate is formed on the gate oxide layer and spanned over the first doped region and the second doped region. The first gate is connected with the first word line. The second gate is formed on the gate oxide layer and spanned over the third doped region and the fourth doped region. The second gate is connected with the first word line. The third gate is formed on the gate oxide layer and spanned over the second doped region and the third doped region. The third gate is connected with the first antifuse control line. The first metal layer is connected with the first doped region through a first via and connected with the fourth doped region through a second via, wherein the first metal layer is the first bit line. The second memory cell includes the fourth doped region, a fifth doped region, a sixth doped region, a seventh doped region, a fourth gate, a fifth gate, a sixth gate and the first metal layer. The fourth doped region, the fifth doped region, the sixth doped region and the seventh doped region are formed in the surface of the well region. The fourth gate is formed on the gate oxide layer and spanned over the fourth doped region and the fifth doped region. The fourth gate is connected with the second word line. The fifth gate is formed on the gate oxide layer and spanned over the sixth doped region and the seventh doped region. The fifth gate is connected with the second word line. The sixth gate is formed on the gate oxide layer and spanned over the fifth doped region and the sixth doped region. The sixth gate is connected with the second antifuse control line. The first metal layer connected with the seventh doped region through a third via.
- Another embodiment of the present invention provides an array structure. The array structure is connected with a first bit line, a first word line, a second word line, a first antifuse control line and a second antifuse control line. The array structure includes a first memory cell and a second memory cell. The first memory cell includes a first select transistor, a first antifuse transistor and a second select transistor. A first drain/source terminal of the first select transistor is connected with the first bit line. A gate terminal of the first select transistor is connected with the first word line. A first drain/source terminal of the first antifuse transistor is connected with a second drain/source terminal of the first select transistor. A gate terminal of the first antifuse transistor is connected with the first antifuse control line. A first drain/source terminal of the second select transistor is connected with a second drain/source terminal of the first antifuse transistor. A gate terminal of the second select transistor is connected with the first word line. A second drain/source terminal of the second select transistor is connected with the first bit line. The second memory cell includes a third select transistor, a second antifuse transistor and a fourth select transistor. A first drain/source terminal of the third select transistor is connected with the first bit line. A gate terminal of the third select transistor is connected with the second word line. A first drain/source terminal of the second antifuse transistor is connected with a second drain/source terminal of the third select transistor. A gate terminal of the second antifuse transistor is connected with the second antifuse control line. A first drain/source terminal of the fourth select transistor is connected with a second drain/source terminal of the second antifuse transistor. A gate terminal of the fourth select transistor is connected with the second word line. A second drain/source terminal of the fourth select transistor is connected with the first bit line.
- Numerous objects, features and advantages of the present invention will be readily apparent upon a reading of the following detailed description of embodiments of the present invention when taken in conjunction with the accompanying drawings. However, the drawings employed herein are for the purpose of descriptions and should not be regarded as limiting.
- The above objects and advantages of the present invention will become more readily apparent to those ordinarily skilled in the art after reviewing the following detailed description and accompanying drawings, in which:
-
FIG. 1A is a schematic top view of an antifuse-type one time programming memory cell according to a first embodiment of the present invention; -
FIG. 1B is a schematic cross-sectional view of the antifuse-type one time programming memory cell ofFIG. 1A and taken along a line AA′; -
FIG. 1C is a schematic equivalent circuit diagram of the antifuse-type one time programming memory cell according to the first embodiment of the present invention; -
FIGS. 2A-2D schematically illustrate associated voltage signals for programming and reading the OTP memory cell according to the first embodiment of the present invention; -
FIG. 3 is a schematic cross-section view of an antifuse-type one time programming memory cell according to a second embodiment of the present invention; -
FIG. 4A is a schematic top view illustrating an array structure of OTP memory cells according to an embodiment of the present invention; -
FIG. 4B is a schematic cross-sectional view illustrating the array structure of OTP memory cells ofFIG. 4A and taken along the line CC′; and -
FIG. 4C is a schematic equivalent circuit diagram of the array structure ofFIG. 4A . -
FIG. 1A is a schematic top view of an antifuse-type one time programming memory cell according to a first embodiment of the present invention.FIG. 1B is a schematic cross-sectional view of the antifuse-type one time programming memory cell ofFIG. 1A and taken along a line AA′.FIG. 10 is a schematic equivalent circuit diagram of the antifuse-type one time programming memory cell according to the first embodiment of the present invention. For brevity, the antifuse-type one time programming memory cell is also referred as an OTP memory cell. - As shown in
FIGS. 1A and 1B , the OTP memory cell is constructed in a P-well region PW. A firstdoped region 110, a seconddoped region 120, a thirddoped region 130 and a fourthdoped region 140 are formed under a top surface of the P-well region PW. Moreover, agate oxide layer 150 covers the top surface of the P-well region PW. In this embodiment, the firstdoped region 110, the seconddoped region 120, the thirddoped region 130 and the fourthdoped region 140 are N-type doped regions. - A
first gate 115 is formed on thegate oxide layer 150 and spanned over the firstdoped region 110 and the seconddoped region 120. Moreover, thefirst gate 115 is connected with a word line WL of the memory cell c1. Asecond gate 135 is formed on thegate oxide layer 150 and spanned over the thirddoped region 130 and the fourthdoped region 140. Thesecond gate 135 is also connected with the word line WL of the memory cell c1. Athird gate 125 is formed on thegate oxide layer 150 and spanned over the seconddoped region 120 and the thirddoped region 130. Thethird gate 125 is connected with an antifuse control line AF of the memory cell c1. In this embodiment, the three 115, 125 and 135 are polysilicon gates.gates - A
first metal layer 160 is disposed over the three 115, 125 and 135. Moreover, thegates first metal layer 160 is connected with the firstdoped region 110 and the fourthdoped region 140 through two vias. Thefirst metal layer 160 is used as a bit line BL of the memory cell c1. Moreover, thefirst gate 115 and thesecond gate 135 are connected with each other through asecond metal layer 170. - Please refer to
FIG. 10 . The firstdoped region 110, the seconddoped region 120 and thefirst gate 115 are collaboratively formed as a first select transistor Ts1. The thirddoped region 130, the fourthdoped region 140 and thesecond gate 135 are collaboratively formed as a second select transistor Ts2. The seconddoped region 120, the thirddoped region 130 and thethird gate 125 are collaboratively formed as an antifuse transistor Taf. - A first drain/source terminal of the first select transistor Ts1 is connected with the bit line BL. A gate terminal of the first select transistor Ts1 is connected with the word line WL. A first drain/source terminal of the antifuse transistor Taf is connected with a second drain/source terminal of the first select transistor Ts1. A gate terminal of the antifuse transistor Taf is connected with the antifuse control line AF. A first drain/source terminal of the second select transistor Ts2 is connected with a second drain/source terminal of the antifuse transistor Taf. The gate terminal of the second select transistor Ts2 is connected with the word line WL. A second drain/source terminal of the second select transistor Ts2 is connected with the bit line BL.
-
FIGS. 2A-2D schematically illustrate associated voltage signals for programming and reading the OTP memory cell according to the first embodiment of the present invention. - Please refer to
FIG. 2A . For programming the OTP cell to a first storing state, a ground voltage (0V) is provided to the bit line BL, a select voltage Vdd is provided to the word line WL, and a first program voltage Vp1 is provided to the antifuse control line AF. In an embodiment, the magnitude of the select voltage Vdd is in the range between 0.75V and 3.6V, and the first program voltage Vp1 is in the range between 4V and 11V. - When the first select transistor Ts1 and the second select transistor Ts2 are turned on in response to the select voltage Vdd applied to the word line WL and the ground voltage applied to the bit line BL, a bias voltage Vp1 is applied to the gate oxide layer of the antifuse transistor Taf. Since the first program voltage Vp1 is beyond the withstanding voltage range of the gate oxide layer, the gate oxide layer of the antifuse transistor Taf is ruptured. The ruptured gate oxide layer may be considered as a resistor with a low resistance value of several tens of ohms. Moreover, the OTP memory cell c1 generates two program currents Ip1 and Ip2. In particular, a first program current Ip1 flows to the bit line BL through the first select transistor Ts1, and a second program Ip2 flow to the bit line BL through the second select transistor Ts2. In other words, a low-resistance resistor is connected between the antifuse control line AF and the two drain/source terminal of the antifuse transistor Taf. Under this circumstance, the OTP memory cell c1 is in the first storing state.
- Please refer to
FIG. 2B . For programming the OTP cell to a second storing state, a select voltage Vdd is provided to the word line WL and the bit line BL, and the first program voltage Vp1 is provided to the antifuse control line AF. In an embodiment, the magnitude of the select voltage Vdd is in the range between 0.75V and 3.6V, and the first program voltage Vp1 is in the range between 4V and 11V. - When the first select transistor Ts1 and the second select transistor Ts2 are turned off in response to the select voltage Vdd applied to the word line WL and the bit line BL, a bias voltage Vp1 is applied to the gate oxide layer of the antifuse transistor Taf. The gate oxide layer of the antifuse transistor Taf is not ruptured under the bias condition described above. The gate oxide layer that is not ruptured may be considered as a resistor with a high resistance value of several mega ohms. Moreover, the OTP memory cell c1 does not generate the two program currents Ip1 and Ip2. In other words, a high-resistance resistor is connected between the antifuse control line AF and the two drain/source terminal of the antifuse transistor Taf. Under this circumstance, the OTP memory cell c1 is in the second storing state.
- During the read cycle, the ground voltage (0V) is provided to the bit line BL, the select voltage Vdd is provided to the word line WL, and a read voltage Vread is provided to the antifuse control line AF. According to the magnitude of a read current flowing through the bit line BL, the OTP memory cell c1 is verified to have the first storing state or the second state. In an embodiment, the magnitude of the select voltage Vdd is in the range between 0.75V and 3.6V, and the read voltage Vread is in the range between 0.75V and 3.6V.
- Please refer to
FIG. 2C . In this situation, the OTP memory cell c1 is in the first storing state. When the first select transistor Ts1 and the second select transistor Ts2 are turned on in response to the select voltage Vdd, the antifuse transistor Taf generates a first read current Ir1 and a second read current Ir2 in response to the read voltage Vread. The first read current Ir1 flows to the bit line BL through the first select transistor Ts1, and the second read current Ir2 flows to the bit line BL through the second select transistor Ts2. Under this circumstance, the total current flowing through the bit line BL is equal to Ir1+Ir2, and the magnitude of the total current is several microamperes. - Please refer to
FIG. 2D . In this situation, the OTP memory cell c1 is in the second storing state. When the first select transistor Ts1 and the second select transistor Ts2 are turned on in response to the select voltage Vdd, the antifuse transistor Taf generates a first read current Ir1 and a second read current Ir2 in response to the read voltage Vread. The magnitudes of the first read current Ir1 and the second read current Ir2 are nearly zero. Under this circumstance, the total current flowing through the bit line BL is nearly zero (e.g., much lower than one microampere). - In other words, during the read cycle, the OTP cell c1 is judged to have the first storing state or the second storing state according to the magnitude of the current flowing through the bit line BL.
- In this embodiment, the OTP cell c1 provides two conduction channels during the program cycle or the read cycle. Consequently, the probability of successfully programming the OTP cell c1 and the probability of reading the OTP cell c1 are both enhanced.
- It is noted that numerous modifications and alterations may be made while retaining the teachings of the invention. For example, during the process of manufacturing the OTP cell c1, the gate oxide layer of the antifuse transistor Taf is etched. Consequently, the gate oxide layer of the antifuse transistor Taf is thinner than the gate oxide layer of each of the two select transistors. Under this circumstance, the probability of successfully programming the OTP cell c1 is further increased.
- In the OTP cell c1 of
FIG. 1A , thefirst gate 115 and thesecond gate 135 are connected with each other through thesecond metal layer 170. Alternatively, in another embodiment, thefirst gate 115 and thesecond gate 135 are connected with each other through a polysilicon layer during the process of forming thefirst gate 115 and thesecond gate 135. -
FIG. 3 is a schematic cross-section view of an antifuse-type one time programming memory cell according to a second embodiment of the present invention. In comparison with the first embodiment, the OTP memory cell c2 of this embodiment comprises a mergeddoped region 122. - During a CMOS semiconductor manufacturing process, a lightly doped drain (LDD) structure is formed in the doped region. As shown in
FIG. 3 , aLDD structure 112 is formed in the firstdoped region 110. - In the OTP memory cell c2 of this embodiment, the second doped region and the third doped region are close to each other. Consequently, the LDD structure of the second doped region and the LDD structure of the third doped region are overlapped with each other to form the merged
doped region 122. To make the LDD structure of the second doped region and the LDD region of the third region overlapped may be achieved by changing original LDD implant (e.g. core LDD implant) to LDD implant with deeper depth (e.g. I/O LDD implant). - The procedures of programming and reading the OTP memory cell c2 are similar to those of the first embodiment, and are not redundantly described herein.
-
FIG. 4A is a schematic top view illustrating an array structure of OTP memory cells according to an embodiment of the present invention.FIG. 4B is a schematic cross-sectional view illustrating the array structure of OTP memory cells ofFIG. 4A and taken along the line CC′.FIG. 4C is a schematic equivalent circuit diagram of the array structure ofFIG. 4A . - As shown in
FIGS. 4A and 4B , the array structure comprises OTP memory cells c11˜c33 in a 3×3 array. The OTP memory cells c11˜c33 can be the OTP memory cells of the first embodiment or the OTP memory cells of the second embodiment. In this embodiment, the OTP memory cells c11, c12 and c13 in the first row are connected with a first bit line BL1, the OTP memory cells c21, c22 and c23 in the second row are connected with a second bit line BL2, and the OTP memory cells c31, c32 and c33 in the third row are connected with a third bit line BL3. - The three OTP memory cells c11, c12 and c13 are constructed in a P-well region PW. Ten doped regions 501˜510 are formed under a top surface of the P-well region PW. Moreover, a
gate oxide layer 550 covers the top surface of the P-well region PW. In this embodiment, the ten doped regions 501˜510 are N-type doped regions. - The structure of the OTP memory cell c11 will be illustrated as follows. A first gate is formed on the
gate oxide layer 550 and spanned over the first doped region 501 and the seconddoped region 502. Moreover, the first gate is connected with a first word line WL1 of the memory cell c11. A second gate is formed on thegate oxide layer 550 and spanned over the thirddoped region 503 and the fourthdoped region 504. The second gate is also connected with the first word line WL1 of the memory cell c11. A third gate is formed on thegate oxide layer 550 and spanned over the seconddoped region 502 and the thirddoped region 503. The third gate is connected with a first antifuse control line AF1 of the memory cell c11. - The structure of the OTP memory cell c12 will be illustrated as follows. A first gate is formed on the
gate oxide layer 550 and spanned over the fourthdoped region 504 and the fifthdoped region 505. Moreover, the first gate is connected with a second word line WL2 of the memory cell c12. A second gate is formed on thegate oxide layer 550 and spanned over the sixthdoped region 506 and the seventhdoped region 507. The second gate is also connected with the second word line WL2 of the memory cell c12. A third gate is formed on thegate oxide layer 550 and spanned over the fifthdoped region 505 and the sixthdoped region 506. The third gate is connected with a second antifuse control line AF2 of the memory cell c12. - That is, the fourth
doped region 504 is shared by the OTP memory cell c11 and the OTP memory cell c12. Since the fourthdoped region 504 is shared by the OTP memory cell c11 and the OTP memory cell c12, it is not necessary to form a shallow trench isolation structure to isolate the OTP memory cell c11 from the OTP memory cell c12. - The structure of the OTP memory cell c13 will be illustrated as follows. A first gate is formed on the
gate oxide layer 550 and spanned over the seventhdoped region 507 and the eighthdoped region 508. Moreover, the first gate is connected with a third word line WL3 of the memory cell c13. A second gate is formed on thegate oxide layer 550 and spanned over the ninthdoped region 509 and the tenthdoped region 510. The second gate is also connected with the third word line WL3 of the memory cell c13. A third gate is formed on thegate oxide layer 550 and spanned over the eighthdoped region 508 and the ninthdoped region 509. The third gate is connected with a third antifuse control line AF3 of the memory cell c13. - Similarly, the seventh
doped region 507 is shared by the OTP memory cell c12 and the OTP memory cell c13. Since the seventhdoped region 507 is shared by the OTP memory cell c12 and the OTP memory cell c13, it is not necessary to form a shallow trench isolation structure to isolate the OTP memory cell c12 from the OTP memory cell c13. - The structures of the OTP memory cells c21˜c23 and the structures of the OTP memory cells c31˜c33 are similar to the structures of the OTP memory cells c11˜c13, and are not redundantly described herein.
- Please refer to
FIG. 4C . The OTP memory cell c11 comprises a first select transistor Ts1, a second select transistor Ts2 and an antifuse transistor Taf. A first drain/source terminal of the first select transistor Ts1 is connected with the first bit line BL1. A gate terminal of the first select transistor Ts1 is connected with the first word line WL1. A first drain/source terminal of the antifuse transistor Taf is connected with a second drain/source terminal of the first select transistor Ts1. A gate terminal of the antifuse transistor Taf is connected with a first antifuse control line AF1. A first drain/source terminal of the second select transistor Ts2 is connected with a second drain/source terminal of the antifuse transistor Taf. The gate terminal of the second select transistor Ts2 is connected with the first word line WL1. A second drain/source terminal of the second select transistor Ts2 is connected with the first bit line BL1. - The structures of the other OTP memory cells are similar to the structure of the OTP memory cell c11. The OTP memory cell c12 is connected with the second word line WL2, the second antifuse control line AF2 and the first bit line BL1. The OTP memory cell c13 is connected with the third word line WL3, the third antifuse control line AF3 and the first bit line BL1. The OTP memory cell c21 is connected with the first word line WL1, the first antifuse control line AF1 and the second bit line BL2. The OTP memory cell c22 is connected with the second word line WL2, the second antifuse control line AF2 and the second bit line BL2. The OTP memory cell c23 is connected with the third word line WL3, the third antifuse control line AF3 and the second bit line BL2. The OTP memory cell c31 is connected with the first word line WL1, the first antifuse control line AF1 and the third bit line BL3. The OTP memory cell c32 is connected with the second word line WL2, the second antifuse control line AF2 and the third bit line BL3. The OTP memory cell c33 is connected with the third word line WL3, the third antifuse control line AF3 and the third bit line BL3.
- From the above descriptions, the present invention provides an antifuse-type one time programming memory cell and an array structure thereof. The OTP memory cell comprises two select transistors and one antifuse transistor. Moreover, the OTP cell provides two conduction channels during the program cycle or the read cycle. Consequently, the probability of successfully programming the OTP cell and the probability of reading the OTP cell are both enhanced.
- While the invention has been described in terms of what is presently considered to be the most practical and preferred embodiments, it is to be understood that the invention needs not be limited to the disclosed embodiment. On the contrary, it is intended to cover various modifications and similar arrangements included within the spirit and scope of the appended claims which are to be accorded with the broadest interpretation so as to encompass all such modifications and similar structures.
Claims (3)
1. An antifuse-type one time programming memory cell, comprising:
a first select transistor, wherein a first drain/source terminal of the first select transistor is connected with a bit line, and a gate terminal of the first select transistor is connected with a word line;
an antifuse transistor, wherein a first drain/source terminal of the antifuse transistor is connected with a second drain/source terminal of the first select transistor, and a gate terminal of the antifuse transistor is connected with an antifuse control line; and
a second select transistor, wherein a first drain/source terminal of the second select transistor is connected with a second drain/source terminal of the antifuse transistor, a gate terminal of the second select transistor is connected with the word line, and a second drain/source terminal of the second select transistor is connected with the bit line.
2. An array structure connected with a first bit line, a first word line, a second word line, a first antifuse control line and a second antifuse control line, the array structure comprising:
a first memory cell comprising:
a first select transistor, wherein a first drain/source terminal of the first select transistor is connected with the first bit line, and a gate terminal of the first select transistor is connected with the first word line;
a first antifuse transistor, wherein a first drain/source terminal of the first antifuse transistor is connected with a second drain/source terminal of the first select transistor, and a gate terminal of the first antifuse transistor is connected with the first antifuse control line; and
a second select transistor, wherein a first drain/source terminal of the second select transistor is connected with a second drain/source terminal of the first antifuse transistor, a gate terminal of the second select transistor is connected with the first word line, and a second drain/source terminal of the second select transistor is connected with the first bit line; and
a second memory cell comprising:
a third select transistor, wherein a first drain/source terminal of the third select transistor is connected with the first bit line, and a gate terminal of the third select transistor is connected with the second word line;
a second antifuse transistor, wherein a first drain/source terminal of the second antifuse transistor is connected with a second drain/source terminal of the third select transistor, and a gate terminal of the second antifuse transistor is connected with the second antifuse control line; and
a fourth select transistor, wherein a first drain/source terminal of the fourth select transistor is connected with a second drain/source terminal of the second antifuse transistor, a gate terminal of the fourth select transistor is connected with the second word line, and a second drain/source terminal of the fourth select transistor is connected with the first bit line.
3. The array structure as claimed in claim 2 , further comprising:
a third memory cell comprising:
a fifth select transistor, wherein a first drain/source terminal of the fifth select transistor is connected with a second bit line, and a gate terminal of the fifth select transistor is connected with the first word line;
a third antifuse transistor, wherein a first drain/source terminal of the third antifuse transistor is connected with a second drain/source terminal of the fifth select transistor, and a gate terminal of the third antifuse transistor is connected with the first antifuse control line; and
a sixth select transistor, wherein a first drain/source terminal of the sixth select transistor is connected with a second drain/source terminal of the third antifuse transistor, a gate terminal of the sixth select transistor is connected with the first word line, and a second drain/source terminal of the sixth select transistor is connected with the second bit line; and
a fourth memory cell comprising:
a seventh select transistor, wherein a first drain/source terminal of the seventh select transistor is connected with the second bit line, and a gate terminal of the seventh select transistor is connected with the second word line;
a fourth antifuse transistor, wherein a first drain/source terminal of the fourth antifuse transistor is connected with a second drain/source terminal of the seventh select transistor, and a gate terminal of the fourth antifuse transistor is connected with the second antifuse control line; and
an eighth select transistor, wherein a first drain/source terminal of the eighth select transistor is connected with a second drain/source terminal of the fourth antifuse transistor, a gate terminal of the eighth select transistor is connected with the second word line, and a second drain/source terminal of the eighth select transistor is connected with the second bit line.
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US15/423,845 US20170148801A1 (en) | 2015-08-18 | 2017-02-03 | Antifuse-type one time programming memory cell and array structure with same |
Applications Claiming Priority (3)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US201562206828P | 2015-08-18 | 2015-08-18 | |
| US14/980,875 US9634015B2 (en) | 2015-08-18 | 2015-12-28 | Antifuse-type one time programming memory cell and array structure with same |
| US15/423,845 US20170148801A1 (en) | 2015-08-18 | 2017-02-03 | Antifuse-type one time programming memory cell and array structure with same |
Related Parent Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US14/980,875 Division US9634015B2 (en) | 2015-08-18 | 2015-12-28 | Antifuse-type one time programming memory cell and array structure with same |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| US20170148801A1 true US20170148801A1 (en) | 2017-05-25 |
Family
ID=55754202
Family Applications (2)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US14/980,875 Active US9634015B2 (en) | 2015-08-18 | 2015-12-28 | Antifuse-type one time programming memory cell and array structure with same |
| US15/423,845 Abandoned US20170148801A1 (en) | 2015-08-18 | 2017-02-03 | Antifuse-type one time programming memory cell and array structure with same |
Family Applications Before (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US14/980,875 Active US9634015B2 (en) | 2015-08-18 | 2015-12-28 | Antifuse-type one time programming memory cell and array structure with same |
Country Status (3)
| Country | Link |
|---|---|
| US (2) | US9634015B2 (en) |
| EP (1) | EP3133605B1 (en) |
| JP (1) | JP6126710B2 (en) |
Cited By (4)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US10685968B2 (en) * | 2016-01-08 | 2020-06-16 | Samsung Electronics Co., Ltd. | Anti-fuse one-time programmable (OTP) device |
| US10714201B2 (en) * | 2018-10-17 | 2020-07-14 | Ememory Technology Inc. | Memory system capable of pre-screening internal transistors |
| TWI713040B (en) * | 2018-08-20 | 2020-12-11 | 台灣積體電路製造股份有限公司 | Memory stuucture, memory device and method of generating layout diagram of memory device |
| DE102020105581A1 (en) | 2020-02-27 | 2021-09-02 | Taiwan Semiconductor Manufacturing Co., Ltd. | ONE-TIME PROGRAMMABLE MEMORY |
Families Citing this family (16)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US9799662B2 (en) * | 2015-08-18 | 2017-10-24 | Ememory Technology Inc. | Antifuse-type one time programming memory cell and array structure with same |
| US10109364B2 (en) * | 2015-10-21 | 2018-10-23 | Avago Technologies General Ip (Singapore) Pte. Ltd. | Non-volatile memory cell having multiple signal pathways to provide access to an antifuse of the memory cell |
| US10032522B2 (en) * | 2016-06-10 | 2018-07-24 | Synopsys, Inc. | Three-transistor OTP memory cell |
| KR102682003B1 (en) * | 2017-01-17 | 2024-07-08 | 삼성전자주식회사 | Semiconductor memory device |
| US10276253B2 (en) | 2017-08-04 | 2019-04-30 | Micron Technology, Inc. | Apparatuses and methods including anti-fuses and for reading and programming of same |
| US11152380B2 (en) * | 2019-08-06 | 2021-10-19 | Globalfoundries Singapore Pte. Ltd. | Memory device and a method for forming the memory device |
| US11663455B2 (en) * | 2020-02-12 | 2023-05-30 | Ememory Technology Inc. | Resistive random-access memory cell and associated cell array structure |
| CN113496988B (en) * | 2020-04-08 | 2023-12-12 | 长鑫存储技术有限公司 | Antifuse unit and antifuse array |
| CN114429991A (en) * | 2020-10-29 | 2022-05-03 | 中国科学院微电子研究所 | Anti-fuse transistor and manufacturing method thereof, memory cell and array thereof, and chip |
| KR20220064258A (en) | 2020-11-11 | 2022-05-18 | 에스케이하이닉스 주식회사 | Electronic device conducting programming operation |
| US12069873B2 (en) * | 2020-12-18 | 2024-08-20 | Ememory Technology Inc. | Resistive memory cell and associated cell array structure |
| US12380957B2 (en) * | 2021-04-30 | 2025-08-05 | Taiwan Semiconductor Manufacturing Company, Ltd. | Memory device, layout, and method |
| US11735266B2 (en) * | 2021-08-13 | 2023-08-22 | Ememory Technology Inc. | Antifuse-type one time programming memory cell and cell array structure with same |
| US12477724B2 (en) * | 2022-05-12 | 2025-11-18 | Ememory Technology Inc. | Antifuse-type one time programming memory cell with gate-all-around transistor |
| KR20250142456A (en) * | 2022-07-08 | 2025-09-30 | 창신 메모리 테크놀로지즈 아이엔씨 | Semiconductor structure, memory and operation method thereof |
| US12414293B2 (en) | 2023-03-20 | 2025-09-09 | Ememory Technology Inc. | Antifuse-type one time programming memory with forksheet transistors |
Citations (3)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20080074915A1 (en) * | 2006-09-27 | 2008-03-27 | Esin Terzioglu | One-time-programmable memory |
| US20100202183A1 (en) * | 2009-02-06 | 2010-08-12 | Sidense Corp. | High reliability otp memory |
| US20150076581A1 (en) * | 2013-09-13 | 2015-03-19 | Chrong-Jung Lin | Memory array and non-volatile memory device of the same |
Family Cites Families (19)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| EP0089457A3 (en) * | 1982-03-23 | 1986-01-22 | Texas Instruments Incorporated | Avalanche fuse element as programmable memory |
| EP0757835A1 (en) * | 1994-04-29 | 1997-02-12 | Atmel Corporation | High-speed, non-volatile electrically programmable and erasable cell and method |
| TW457687B (en) | 2000-10-18 | 2001-10-01 | Taiwan Semiconductor Mfg | Programmable antifuse cell |
| US6798693B2 (en) * | 2001-09-18 | 2004-09-28 | Kilopass Technologies, Inc. | Semiconductor memory cell and memory array using a breakdown phenomena in an ultra-thin dielectric |
| US6700151B2 (en) | 2001-10-17 | 2004-03-02 | Kilopass Technologies, Inc. | Reprogrammable non-volatile memory using a breakdown phenomena in an ultra-thin dielectric |
| US6777757B2 (en) * | 2002-04-26 | 2004-08-17 | Kilopass Technologies, Inc. | High density semiconductor memory cell and memory array using a single transistor |
| US6822903B2 (en) | 2003-03-31 | 2004-11-23 | Matrix Semiconductor, Inc. | Apparatus and method for disturb-free programming of passive element memory cells |
| KR100500579B1 (en) | 2003-06-28 | 2005-07-12 | 한국과학기술원 | 3-Transistor OTP ROM using CMOS Gate Oxide Antifuse |
| US6839267B1 (en) | 2003-07-11 | 2005-01-04 | Infineon Technologies Ag | Structure and method of multiplexing bitline signals within a memory array |
| US7638855B2 (en) | 2005-05-06 | 2009-12-29 | Macronix International Co., Ltd. | Anti-fuse one-time-programmable nonvolatile memory |
| US7206214B2 (en) * | 2005-08-05 | 2007-04-17 | Freescale Semiconductor, Inc. | One time programmable memory and method of operation |
| US7280425B2 (en) | 2005-09-30 | 2007-10-09 | Intel Corporation | Dual gate oxide one time programmable (OTP) antifuse cell |
| US7606055B2 (en) | 2006-05-18 | 2009-10-20 | Micron Technology, Inc. | Memory architecture and cell design employing two access transistors |
| US7804714B1 (en) | 2007-02-21 | 2010-09-28 | National Semiconductor Corporation | System and method for providing an EPROM with different gate oxide thicknesses |
| US8942034B2 (en) * | 2013-02-05 | 2015-01-27 | Qualcomm Incorporated | System and method of programming a memory cell |
| US9502133B2 (en) * | 2013-10-11 | 2016-11-22 | Sharp Kabushiki Kaisha | Semiconductor device |
| KR20150087540A (en) | 2014-01-22 | 2015-07-30 | 에스케이하이닉스 주식회사 | Antifuse array architecture |
| KR102227554B1 (en) * | 2014-11-18 | 2021-03-16 | 에스케이하이닉스 주식회사 | Antifuse OTP cell arry and method of opertating the same thereof |
| KR20160074925A (en) * | 2014-12-19 | 2016-06-29 | 에스케이하이닉스 주식회사 | Fuse cell circuit, fuse cell array and memory device including the same |
-
2015
- 2015-12-28 US US14/980,875 patent/US9634015B2/en active Active
-
2016
- 2016-01-25 JP JP2016011490A patent/JP6126710B2/en active Active
- 2016-04-14 EP EP16165350.6A patent/EP3133605B1/en active Active
-
2017
- 2017-02-03 US US15/423,845 patent/US20170148801A1/en not_active Abandoned
Patent Citations (3)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20080074915A1 (en) * | 2006-09-27 | 2008-03-27 | Esin Terzioglu | One-time-programmable memory |
| US20100202183A1 (en) * | 2009-02-06 | 2010-08-12 | Sidense Corp. | High reliability otp memory |
| US20150076581A1 (en) * | 2013-09-13 | 2015-03-19 | Chrong-Jung Lin | Memory array and non-volatile memory device of the same |
Cited By (8)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US10685968B2 (en) * | 2016-01-08 | 2020-06-16 | Samsung Electronics Co., Ltd. | Anti-fuse one-time programmable (OTP) device |
| TWI713040B (en) * | 2018-08-20 | 2020-12-11 | 台灣積體電路製造股份有限公司 | Memory stuucture, memory device and method of generating layout diagram of memory device |
| US11380693B2 (en) * | 2018-08-20 | 2022-07-05 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor device including anti-fuse cell structure |
| US10714201B2 (en) * | 2018-10-17 | 2020-07-14 | Ememory Technology Inc. | Memory system capable of pre-screening internal transistors |
| DE102020105581A1 (en) | 2020-02-27 | 2021-09-02 | Taiwan Semiconductor Manufacturing Co., Ltd. | ONE-TIME PROGRAMMABLE MEMORY |
| US12027220B2 (en) | 2020-02-27 | 2024-07-02 | Taiwan Semiconductor Manufacturing Company, Ltd. | One-time-programmable memory |
| DE102020105581B4 (en) | 2020-02-27 | 2024-07-11 | Taiwan Semiconductor Manufacturing Co., Ltd. | ONE-TIME PROGRAMMABLE MEMORY |
| US12518841B2 (en) | 2020-02-27 | 2026-01-06 | Taiwan Semiconductor Manufacturing Company, Ltd. | One-time-programmable memory |
Also Published As
| Publication number | Publication date |
|---|---|
| US9634015B2 (en) | 2017-04-25 |
| JP2017041623A (en) | 2017-02-23 |
| EP3133605A1 (en) | 2017-02-22 |
| JP6126710B2 (en) | 2017-05-10 |
| US20170053925A1 (en) | 2017-02-23 |
| EP3133605B1 (en) | 2023-11-08 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US9634015B2 (en) | Antifuse-type one time programming memory cell and array structure with same | |
| US9799410B2 (en) | Method for programming antifuse-type one time programmable memory cell | |
| TWI578325B (en) | Anti-fuse type once programmed memory cell and its associated array structure | |
| US9799662B2 (en) | Antifuse-type one time programming memory cell and array structure with same | |
| US9431111B2 (en) | One time programming memory cell, array structure and operating method thereof | |
| US9224497B2 (en) | One time programmable memory cell capable of reducing leakage current and preventing slow bit response | |
| EP3139408B1 (en) | Antifuse otp memory cell with select transistor having two gate oxide thicknesses | |
| US20170117284A1 (en) | One-time programmable memory cell capable of reducing leakage current and preventing slow bit response, and method for programming a memory array comprising the same | |
| US20100232203A1 (en) | Electrical anti-fuse and related applications | |
| US9502426B1 (en) | One time programming non-volatile memory cell | |
| US11521980B2 (en) | Read-only memory cell and associated memory cell array | |
| US12477724B2 (en) | Antifuse-type one time programming memory cell with gate-all-around transistor | |
| TW202503743A (en) | Antifuse-type memory with fin field-effect transistor |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| AS | Assignment |
Owner name: EMEMORY TECHNOLOGY INC., TAIWAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:WONG, WEI-ZHE;WU, MENG-YI;HO, PING-LUNG;SIGNING DATES FROM 20151202 TO 20151203;REEL/FRAME:041166/0473 |
|
| STCV | Information on status: appeal procedure |
Free format text: NOTICE OF APPEAL FILED |
|
| STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |