US20170084741A1 - Enhanced channel strain to reduce contact resistance in nmos fet devices - Google Patents
Enhanced channel strain to reduce contact resistance in nmos fet devices Download PDFInfo
- Publication number
- US20170084741A1 US20170084741A1 US14/859,165 US201514859165A US2017084741A1 US 20170084741 A1 US20170084741 A1 US 20170084741A1 US 201514859165 A US201514859165 A US 201514859165A US 2017084741 A1 US2017084741 A1 US 2017084741A1
- Authority
- US
- United States
- Prior art keywords
- fin
- phosphorus
- fin structure
- strain material
- region
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- H01L29/7842—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/80—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of at least one component covered by groups H10D12/00 or H10D30/00, e.g. integration of IGFETs
- H10D84/82—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of at least one component covered by groups H10D12/00 or H10D30/00, e.g. integration of IGFETs of only field-effect components
- H10D84/83—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of at least one component covered by groups H10D12/00 or H10D30/00, e.g. integration of IGFETs of only field-effect components of only insulated-gate FETs [IGFET]
- H10D84/85—Complementary IGFETs, e.g. CMOS
- H10D84/853—Complementary IGFETs, e.g. CMOS comprising FinFETs
-
- H01L29/6656—
-
- H01L29/66795—
-
- H01L29/785—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/01—Manufacture or treatment
- H10D30/021—Manufacture or treatment of FETs having insulated gates [IGFET]
- H10D30/024—Manufacture or treatment of FETs having insulated gates [IGFET] of fin field-effect transistors [FinFET]
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/01—Manufacture or treatment
- H10D30/021—Manufacture or treatment of FETs having insulated gates [IGFET]
- H10D30/024—Manufacture or treatment of FETs having insulated gates [IGFET] of fin field-effect transistors [FinFET]
- H10D30/0241—Manufacture or treatment of FETs having insulated gates [IGFET] of fin field-effect transistors [FinFET] doping of vertical sidewalls, e.g. using tilted or multi-angled implants
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/01—Manufacture or treatment
- H10D30/021—Manufacture or treatment of FETs having insulated gates [IGFET]
- H10D30/024—Manufacture or treatment of FETs having insulated gates [IGFET] of fin field-effect transistors [FinFET]
- H10D30/0243—Manufacture or treatment of FETs having insulated gates [IGFET] of fin field-effect transistors [FinFET] using dummy structures having essentially the same shapes as the semiconductor bodies, e.g. to provide stability
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/62—Fin field-effect transistors [FinFET]
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/62—Fin field-effect transistors [FinFET]
- H10D30/6211—Fin field-effect transistors [FinFET] having fin-shaped semiconductor bodies integral with the bulk semiconductor substrates
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/62—Fin field-effect transistors [FinFET]
- H10D30/6215—Fin field-effect transistors [FinFET] having multiple independently-addressable gate electrodes
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/791—Arrangements for exerting mechanical stress on the crystal lattice of the channel regions
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/791—Arrangements for exerting mechanical stress on the crystal lattice of the channel regions
- H10D30/795—Arrangements for exerting mechanical stress on the crystal lattice of the channel regions being in lateral device isolation regions, e.g. STI
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/791—Arrangements for exerting mechanical stress on the crystal lattice of the channel regions
- H10D30/797—Arrangements for exerting mechanical stress on the crystal lattice of the channel regions being in source or drain regions, e.g. SiGe source or drain
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/01—Manufacture or treatment
- H10D64/017—Manufacture or treatment using dummy gates in processes wherein at least parts of the final gates are self-aligned to the dummy gates, i.e. replacement gate processes
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/01—Manufacture or treatment
- H10D64/021—Manufacture or treatment using multiple gate spacer layers, e.g. bilayered sidewall spacers
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/60—Electrodes characterised by their materials
- H10D64/66—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes
- H10D64/665—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes the conductor comprising a layer of elemental metal contacting the insulator, e.g. tungsten or molybdenum
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/60—Electrodes characterised by their materials
- H10D64/66—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes
- H10D64/667—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes the conductor comprising a layer of alloy material, compound material or organic material contacting the insulator, e.g. TiN workfunction layers
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/60—Electrodes characterised by their materials
- H10D64/66—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes
- H10D64/667—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes the conductor comprising a layer of alloy material, compound material or organic material contacting the insulator, e.g. TiN workfunction layers
- H10D64/668—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes the conductor comprising a layer of alloy material, compound material or organic material contacting the insulator, e.g. TiN workfunction layers the layer being a silicide, e.g. TiSi2
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/0123—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs
- H10D84/0126—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs
- H10D84/013—Manufacturing their source or drain regions, e.g. silicided source or drain regions
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/0123—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs
- H10D84/0126—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs
- H10D84/0158—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs the components including FinFETs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/0123—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs
- H10D84/0126—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs
- H10D84/0165—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs the components including complementary IGFETs, e.g. CMOS devices
- H10D84/017—Manufacturing their source or drain regions, e.g. silicided source or drain regions
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/0123—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs
- H10D84/0126—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs
- H10D84/0165—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs the components including complementary IGFETs, e.g. CMOS devices
- H10D84/0188—Manufacturing their isolation regions
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/0123—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs
- H10D84/0126—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs
- H10D84/0165—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs the components including complementary IGFETs, e.g. CMOS devices
- H10D84/0193—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs the components including complementary IGFETs, e.g. CMOS devices the components including FinFETs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/02—Manufacture or treatment characterised by using material-based technologies
- H10D84/03—Manufacture or treatment characterised by using material-based technologies using Group IV technology, e.g. silicon technology or silicon-carbide [SiC] technology
- H10D84/038—Manufacture or treatment characterised by using material-based technologies using Group IV technology, e.g. silicon technology or silicon-carbide [SiC] technology using silicon technology, e.g. SiGe
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D86/00—Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates
- H10D86/01—Manufacture or treatment
- H10D86/011—Manufacture or treatment comprising FinFETs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D86/00—Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates
- H10D86/201—Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates the substrates comprising an insulating layer on a semiconductor body, e.g. SOI
- H10D86/215—Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates the substrates comprising an insulating layer on a semiconductor body, e.g. SOI comprising FinFETs
-
- H10P14/24—
-
- H10P14/3408—
-
- H10P14/3411—
-
- H10P30/204—
-
- H10P30/21—
-
- H10P30/222—
-
- H10P30/225—
-
- H10P30/226—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/62—Fin field-effect transistors [FinFET]
- H10D30/6219—Fin field-effect transistors [FinFET] characterised by the source or drain electrodes
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/80—Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials
- H10D62/82—Heterojunctions
- H10D62/822—Heterojunctions comprising only Group IV materials heterojunctions, e.g. Si/Ge heterojunctions
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/0123—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs
- H10D84/0126—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs
- H10D84/0128—Manufacturing their channels
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/0123—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs
- H10D84/0126—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs
- H10D84/0165—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs the components including complementary IGFETs, e.g. CMOS devices
- H10D84/0167—Manufacturing their channels
Definitions
- the disclosure relates to a semiconductor integrated circuit, more particularly to a semiconductor device having fin field effect transistor (Fin FET) structures and its manufacturing process.
- Fin FET fin field effect transistor
- Fin FET devices are a type of multi-gate structure that typically include semiconductor fins with high aspect ratios and in which channel and source/drain regions of semiconductor transistor devices are formed.
- a gate is formed over and along the sides of the fin structure (e.g., wrapping) utilizing the advantage of the increased surface area of the channel and source/drain regions to produce faster, more reliable and better-controlled semiconductor transistor devices.
- strained materials in the source/drain regions of the Fin FET device utilize, for example, phosphorous doped silicon-containing epitaxial layering.
- FIG. 1 is an exemplary perspective view of a Fin Field-Effect Transistor (Fin FET) device in accordance with some embodiments of the present disclosure.
- FIG. 2 is an exemplary cross sectional view of the Fin FET device having fin structures along a gate electrode in accordance with some embodiments of the present disclosure.
- FIGS. 3-19 illustrate examples of cross-sectional views of intermediate stages in the sequential fabrication process of a Fin FET structure in accordance with some embodiments of the present disclosure.
- first and second features are formed in direct contact
- additional features may be formed between the first and second features, such that the first and second features may not be in direct contact
- present disclosure may repeat reference numerals and/or letters in the various examples. This repetition is for the purpose of simplicity and clarity and does not in itself dictate a relationship between the various embodiments and/or configurations discussed.
- spatially relative terms such as “beneath,” “below,” “lower,” “above,” “upper” and the like, may be used herein for ease of description to describe one element or feature's relationship to another element(s) or feature(s) as illustrated in the figures.
- the spatially relative terms are intended to encompass different orientations of the device in use or operation in addition to the orientation depicted in the figures.
- the apparatus may be otherwise oriented (rotated 90 degrees or at other orientations) and the spatially relative descriptors used herein may likewise be interpreted accordingly.
- the term “made of” may mean either “comprising” or “consisting of.”
- FIG. 1 is an exemplary perspective view of a Fin Field-Effect Transistor (Fin FET) device 100 having a fin structure according to one embodiment of the present disclosure
- FIG. 2 is an exemplary cross sectional view of the Fin FET device 100 having a fin structure along a gate electrode according to one embodiment of the present disclosure.
- some layers/features are omitted for simplification.
- the Fin FET device 100 depicted in FIGS. 1 and 2 includes, among other features, a substrate 110 , a fin structure 120 , a gate dielectric layer 130 and a gate electrode 140 .
- the substrate 110 is a silicon substrate.
- the substrate 110 may comprise another elementary semiconductor, such as germanium; a compound semiconductor including IV-IV compound semiconductors such as SiC and SiGe, III-V compound semiconductors such as GaAs, GaP, GaN, InP, InAs, InSb, GaAsP, AlGaN, AlInAs, AlGaAs, GaInAs, GaInP, and/or GaInAsP; or combinations thereof.
- the substrate 110 is a silicon layer of an SOI (silicon-on insulator) substrate.
- SOI silicon-on insulator
- the fin structure 120 may protrude from the silicon layer of the SOI substrate or may protrude from the insulator layer of the SOI substrate. In the latter case, the silicon layer of the SOI substrate is used to form the fin structure 120 .
- Amorphous substrates, such as amorphous Si or amorphous SiC, or insulating material, such as silicon oxide may also be used as the substrate 110 .
- the substrate 110 may include various regions that have been suitably doped with impurities (e.g., p-type or n-type conductivity).
- the fin structure 120 is disposed over the substrate 110 .
- the fin structure 120 may be made of the same material as the substrate 110 and may continuously extend from the substrate 110 .
- the fin structure 120 is made of silicon (Si).
- the silicon layer of the fin structure 120 may be intrinsic, or appropriately doped with an n-type impurity or a p-type impurity.
- one fin structure 120 is disposed over the substrate 110
- three fin structures 120 are disposed over the substrate 110
- the number of the fin structures is not limited to one or three. The numbers may be two or four or more.
- one or more dummy fin structures may be disposed in contact with both sides of the fin structures 120 to improve pattern fidelity in patterning processes.
- the width W of the fin structure 120 is in a range from about 5 nm to about 40 nm in some embodiments, and is in a range from about 7 nm to about 12 nm in certain embodiments.
- the height H of the fin structure 120 is in a range from about 100 nm to about 100 nm in some embodiments, and is in a range from about 50 nm to about 100 nm in other embodiments.
- isolation region 150 spaces between the fin structures 120 and/or a space between one fin structure and another element formed over the substrate 110 are filled by an isolation insulating layer (e.g., isolation region 150 ) including one or more layers of insulating materials.
- the insulating materials for the isolation region 150 may include one or more layers of silicon oxide, silicon nitride, silicon oxynitride (SiON), SiOCN, fluoride-doped silicate glass (FSG), or a low-K dielectric material.
- the lower part of the fin structure 120 under the gate electrode 140 is referred to as a well region 120 A, and the upper part of the fin structure 120 is referred to as a channel region 120 B, as shown in FIG. 2 .
- the well region 120 A is embedded in the isolation region 150
- the channel region 120 B protrudes from the isolation region 150 .
- a lower part of the channel region 120 B may also be embedded in the isolation region 150 to a depth of about 1 nm to about 5 nm.
- the channel region 120 B protruding from the isolation region 150 is covered by a gate dielectric layer 130 , and the gate dielectric layer 130 is further covered by a gate electrode 140 .
- Part of the channel region 120 B not covered by the gate electrode 140 functions as a source and/or drain of the Fin FET device 100 (see, FIG. 1 ).
- the gate dielectric layer 130 includes a single layer or alternatively a multi-layer structure, having one or more dielectric materials, such as a single layer of silicon oxide, silicon nitride, or high-k dielectric material, other suitable dielectric material, and/or combinations thereof, or a multilayer of two or more of these materials.
- dielectric materials such as a single layer of silicon oxide, silicon nitride, or high-k dielectric material, other suitable dielectric material, and/or combinations thereof, or a multilayer of two or more of these materials.
- high-k dielectric material include HfO 2 , HfSiO, HfSiON, HfTaO, HfTiO, HfZrO, zirconium oxide, aluminum oxide, titanium oxide, hafnium dioxide-alumina (HfO 2 —Al 2 O 3 ) alloy, other suitable high-k dielectric materials, and/or combinations thereof.
- the gate electrode 140 includes one or more layers of any suitable material, such as polysilicon, aluminum, copper, titanium, tantalum, tungsten, cobalt, molybdenum, tantalum nitride, nickel silicide, cobalt silicide, TiN, WN, TiAl, TiAlN, TaCN, TaC, TaSiN, metal alloys, other suitable materials, and/or combinations thereof.
- the gate structure may be formed using a gate-last or replacement gate methodology.
- one or more work function adjustment layers 160 is interposed between the gate dielectric layer 130 and the gate electrode 140 .
- the work function adjustment layer 160 may include a single layer or alternatively a multi-layer structure, such as various combinations of a metal layer with a selected work function to enhance the device performance (work function metal layer), liner layer, wetting layer, adhesion layer, metal alloy or metal silicide.
- the work function adjustment layers 160 are made of one or more conductive materials such as a single layer of Ti, Ag, Al, TiAlN, TaC, TaCN, TaSiN, Mn, Zr, TiN, TaN, Ru, Mo, Al, WN, Cu, W, Re, Ir, Co, Ni, other suitable metal materials, or a multilayer of two or more of these materials.
- the work function adjustment layer 160 may include a first metal material for the n-channel Fin FET and a second metal material for the p-channel Fin FET.
- the first metal material for the n-channel Fin FET may include metals having a work function substantially aligned with a work function of the substrate conduction band, or at least substantially aligned with a work function of the conduction band of the channel region 120 B.
- the second metal material for the p-channel Fin FET may include metals having a work function substantially aligned with a work function of the substrate valence band, or at least substantially aligned with a work function of the valence band of the channel region 120 B.
- the work function adjustment layer 160 may alternatively include a polysilicon layer.
- the work function adjustment layer 160 may be formed by ALD, PVD, CVD, e-beam evaporation, or other suitable process. Further, the work function adjustment layer 160 may be formed separately for the n-channel Fin FET and the p-channel Fin FET which may use different metal layers.
- Source and drain regions 125 are also formed in the upper part of the fin structure 120 not covered by the gate electrode 140 , by appropriately doping impurities in the source and drain regions 125 .
- An alloy of Si or Ge and a metal such as Co, Ni, W, Ti or Ta may be formed on the source and drain regions 125 .
- strained materials in the source and drain regions 125 utilize, for example, phosphorous doped silicon-containing epitaxial layering.
- an ion implantation is generally implemented for forming the source and drain regions 125 .
- an N-type source/drain process includes a room-temperature phosphorus ion implantation that is provided to form the phosphorus doped silicon-containing epitaxial layering.
- NMOS Fin FET structures e.g., n-type source/drain regions
- channel mobility is adversely impacted by parasitic capacitance that is formed after the ion implantation.
- the phosphorus ion implantation is performed with a relatively high concentration of single-atom phosphorus (e.g., above 1 ⁇ 10 21 atoms/cm 3 ).
- the higher concentration can yield higher doping, since some phosphorus atoms can cluster locally (e.g., form Si 3 P 4 compound) and act as stressors, the ion implantation induces lower dopant activation.
- another approach includes a high temperature anneal to activate the dopants and possibly cure damage resulting from the ion implantation.
- the increase in temperature for the thermal anneal causes an undesirable strain loss in the channel region 120 B.
- the present disclosure provides for the reduction of contact capacitance and increase in channel mobility for NMOS Fin FET structures by providing relatively heavy and shallow doping on a top surface of the phosphorus doped silicon-containing epitaxial layer.
- a phosphorus dimer (P 2 + ) ion implantation is utilized after the epitaxial growth operation in order to effectively incorporate a higher chemical phosphorus concentration and to cause a higher amorphous level than the conventional phosphorus ion implantation under a same implantation energy.
- the phosphorus dimer ion implantation may be, or may be a part of, a cryo-implantation with temperatures below about ⁇ 20° C. to induce a higher amorphous level (or lower activation energy).
- FIGS. 3-19 illustrate examples of cross-sectional views of intermediate stages in the sequential fabrication of a Fin FET device 300 in accordance with some embodiments of the present disclosure. Not all of the depicted components may be required, however, and one or more implementations may include additional components not shown in the figure. Variations in the arrangement and type of the components may be made without departing from the scope of the claims as set forth herein. Additional processes, operations, material, components, different components, or fewer components may be provided. Further, the order of the operations may be changed.
- FIG. 3 is a cross-sectional view of the Fin FET device 300 having a substrate 110 at one of various stages of the sequential fabrication process according to an embodiment of the present disclosure.
- the substrate 110 includes a crystalline silicon substrate (e.g., wafer).
- a p-type substrate or n-type substrate may be used and the substrate 110 may include various doped regions, depending on design requirements.
- the doped regions may be doped with p-type or n-type dopants.
- the doped regions may be doped with p-type dopants, such as boron or BF 2 ; n-type dopants, such as phosphorus or arsenic; and/or combinations thereof.
- the doped regions may be configured for an n-type Fin FET, or alternatively configured for a p-type Fin FET.
- the substrate 110 is made of some other suitable elemental semiconductor, such as diamond or germanium; a suitable compound semiconductor, such as gallium arsenide, silicon carbide, indium arsenide, or indium phosphide; or a suitable alloy semiconductor, such as silicon germanium carbide, gallium arsenic phosphide, or gallium indium phosphide.
- the substrate may include an epitaxial layer.
- the substrate may have an epitaxial layer overlying a bulk semiconductor. Further, the substrate may be strained for performance enhancement.
- the epitaxial layer may include a semiconductor material different from that of the bulk semiconductor, such as a layer of silicon germanium overlying bulk silicon or a layer of silicon overlying bulk silicon germanium.
- strained substrates may be formed by selective epitaxial growth (SEG).
- the substrate may include a SOI structure.
- the substrate may include a buried dielectric layer, such as a buried oxide (BOX) layer, such as that formed by separation by implantation of oxygen (SIMOX) technology, wafer bonding, SEG, or other appropriate operation.
- a pad layer 304 a and a mask layer 304 b are formed on the semiconductor substrate 110 .
- the pad layer 304 a may be a thin film having silicon oxide formed, for example, using a thermal oxidation operation.
- the pad layer 304 a may act as an adhesion layer between the semiconductor substrate 110 and the mask layer 304 b .
- the pad layer 304 a may also act as an etch stop layer for etching the mask layer 304 b .
- the mask layer 304 b is formed of silicon nitride, for example, using low-pressure chemical vapor deposition (LPCVD) or plasma enhanced chemical vapor deposition (PECVD).
- LPCVD low-pressure chemical vapor deposition
- PECVD plasma enhanced chemical vapor deposition
- a photoresist layer 306 is formed on the mask layer 304 b and is then patterned by a photolithography patterning operation, forming openings in the photoresist layer 306 .
- the photoresist layer may be removed after patterning of the mask layer 304 b and pad layer 304 a and before the trench etching.
- the photolithography patterning operation may include photoresist coating (e.g., spin-on coating), soft baking, mask aligning, exposing, post-exposure baking, developing a photoresist, rinsing, drying (e.g., hard baking), other suitable operations, or combinations thereof.
- the photolithography patterning operation is implemented or replaced by other proper methods such as maskless photolithography, electron-beam writing, direct-writing, and/or ion-beam writing.
- the photolithography patterning operation yields the photoresist layer that is used as a mask during a trench etching operation.
- FIG. 4 is a cross-sectional view of the Fin FET device 300 at one of various stages of the sequential fabrication process according to an embodiment of the present disclosure.
- the mask layer 304 b and pad layer 304 a are etched to expose underlying semiconductor substrate 110 .
- the exposed semiconductor substrate 110 is then trench-etched to form trenches 310 by using the patterned mask layer 304 b and pad layer 304 a as a mask.
- the substrate 110 may be etched by various methods, including a dry etch, a wet etch, or a combination of dry etch and wet etch.
- the dry etching operation may implement fluorine-containing gas (e.g., CF 4 , SF 6 , CH 2 F 2 , CHF 3 , and/or C 4 F 8 ), chlorine-containing gas (e.g., Cl 2 , CHCl 3 , CCl 4 , and/or BCl 3 ), bromine-containing gas (e.g., HBr and/or CHBr 3 ), oxygen-containing gas, iodine-containing gas, other suitable gases and/or plasmas, or combinations thereof.
- fluorine-containing gas e.g., CF 4 , SF 6 , CH 2 F 2 , CHF 3 , and/or C 4 F 8
- chlorine-containing gas e.g., Cl 2 , CHCl 3 , CCl 4 , and/or BCl 3
- a wet cleaning operation may be performed to remove a native oxide of the semiconductor substrate 110 .
- the cleaning may be performed using dilute hydrofluoric (DHF) acid.
- DHF dilute hydrofluoric
- Portions of the semiconductor substrate 110 between trenches 310 form semiconductor fins 120 .
- the fins 120 may be arranged in columns (viewed from on top of the Fin FET device 300 ) parallel to each other, and closely spaced with respect to each other.
- Each of the fins 120 has a width W and a depth D, and are spaced apart from an adjacent fin by a width S of the trench 310 .
- the width W of the semiconductor fin 120 may be in a range from about 3 nm to about 30 nm in some embodiments.
- FIG. 5 is a cross-sectional view of the Fin FET device 300 at one of various stages of the sequential fabrication process according to an embodiment of the present disclosure.
- Trenches 310 are filled with one or more layers of a dielectric material 314 .
- the dielectric material 314 may include silicon oxide.
- the dielectric material 314 is made of, for example, silicon dioxide formed by LPCVD (low pressure chemical vapor deposition), plasma-CVD or flowable CVD. In the flowable CVD, flowable dielectric materials instead of silicon oxide are deposited. Flowable dielectric materials, as their name suggests, can “flow” during deposition to fill gaps or spaces with a high aspect ratio.
- flowable dielectric precursors particularly flowable silicon oxide precursors
- examples of flowable dielectric precursors include a silicate, a siloxane, a methyl silsesquioxane (MSQ), a hydrogen silsesquioxane (HSQ), an MSQ/HSQ, a perhydrosilazane (TCPS), a perhydro-polysilazane (PSZ), a tetraethyl orthosilicate (TEOS), or a silyl-amine, such as trisilylamine (TSA).
- MSQ methyl silsesquioxane
- HSQ hydrogen silsesquioxane
- MSQ/HSQ an MSQ/HSQ
- TCPS perhydrosilazane
- PSZ perhydro-polysilazane
- TEOS tetraethyl orthosilicate
- TSA trisilylamine
- the flowable film After the flowable film is deposited, it is cured and then annealed to remove un-desired element(s) to form silicon oxide. When the un-desired element(s) is removed, the flowable film densifies and shrinks. In some embodiments, multiple anneal operations are conducted. The flowable film is then cured and annealed.
- dielectric material 314 may also be used to form the dielectric material 314 .
- the dielectric material 314 is formed using a high-density-plasma (HDP) CVD operation, using silane (SiH 4 ) and oxygen (O 2 ) as reacting precursors.
- HDP high-density-plasma
- the dielectric material 314 may be formed using a sub-atmospheric CVD (SACVD) operation or high aspect-ratio process (HARP), in which process gases may include tetraethylorthosilicate (TEOS) and/or ozone (O3).
- SACVD sub-atmospheric CVD
- HTP high aspect-ratio process
- the dielectric material 314 may be formed using a spin-on-dielectric (SOD) operation, such as hydrogen silsesquioxane (HSQ) or methyl silsesquioxane (MSQ).
- the filled recess region (or the trenches 310 ) may have a multi-layer structure such as a thermal oxide liner layer filled with silicon nitride or silicon oxide.
- FIG. 6 is a cross-sectional view of the Fin FET device 300 at one of various stages of the sequential fabrication process according to an embodiment of the present disclosure.
- a chemical mechanical polish (CMP) and/or an etch-back operation are then performed, followed by the removal of the mask layer 304 b and pad layer 304 a .
- An annealing operation may be performed after the trenches 310 are filled with the dielectric material 314 .
- the annealing operation includes rapid thermal annealing (RTA), laser annealing operations, or other suitable annealing operations.
- RTA rapid thermal annealing
- laser annealing operations or other suitable annealing operations.
- the mask layer 304 b is formed of silicon nitride such that the mask layer 304 b is removed using a wet etching operation using H 3 PO 4 .
- the pad layer 304 a may be removed using dilute HF acid, if the pad layer 304 a is formed of silicon oxide.
- the remaining portions of the dielectric material 314 in the trenches 310 are hereinafter referred to as isolation regions 150 .
- the removal of the mask layer 304 b and the pad layer 304 a is performed after the recessing of the isolation regions 150 , which recessing operation is shown in FIG. 7 .
- FIG. 7 is a cross-sectional view of the Fin FET device 300 at one of various stages of the sequential fabrication process according to an embodiment of the present disclosure.
- An etching operation may be performed to etch isolation regions 150 to expose upper portions 322 of the semiconductor fins 120 from the isolation regions 150 .
- the etching operation may include a dry etching operation, wet etching operation, or combination dry and wet etching operations to remove portions of the isolation regions 150 . It is understood that the etching operation may be performed as one etching operation or multiple etching operations.
- the remaining isolation regions 150 include top surfaces 317 . Further, the upper portions 322 of the semiconductor fins 120 protruding over the top surfaces 317 of the remaining isolation regions 150 thus are used to form an active area, such as a channel region, of the Fin FET device 300 .
- the upper portions 322 of the semiconductor fins 120 may include top surfaces 323 and sidewalls 324 .
- Height H of the upper portions 322 of the semiconductor fins 120 from the top surface 317 of the isolation regions 150 may be in a range from about 6 nm to about 300 nm. In some embodiments, the height H is greater than 300 nm or smaller than 6 nm.
- the upper portion 322 of the semiconductor fin 120 between adjacent isolation regions 150 is hereinafter referred to as the channel region to illustrate each upper portion of the semiconductor fin 120 , in which the top surfaces 317 of the isolation regions 150 are lower than the top surface 323 of the semiconductor fin 120 .
- FIG. 8 is a perspective view of the n-type Fin FET device 802 and the p-type Fin FET device 804 at one of various stages of the sequential fabrication process according to an embodiment of the subject technology.
- a gate stack 320 is formed over the top surface 323 and sidewalls 324 of the semiconductor fin 120 , extending to the top surfaces 317 of the first isolation region 150 a and the second isolation region 150 b .
- the gate stack 320 includes a gate dielectric layer 130 and a gate electrode layer 140 over the gate dielectric layer 130 .
- the gate dielectric layer 130 is formed to cover the top surface 323 and sidewalls 324 of at least a portion of the channel region of the semiconductor fins 120 .
- the gate dielectric layer 130 includes one or more layers of silicon oxide, silicon nitride, silicon oxy-nitride, or high-k dielectrics.
- High-k dielectrics may include metal oxides. Examples of metal oxides used for high-k dielectrics include oxides of Li, Be, Mg, Ca, Sr, Sc, Y, Zr, Hf, Al, La, Ce, Pr, Nd, Sm, Eu, Gd, Tb, Dy, Ho, Er, Tm, Yb, Lu, and/or mixtures thereof.
- the gate dielectric layer 130 may be formed using a suitable operation such as atomic layer deposition (ALD), chemical vapor deposition (CVD), physical vapor deposition (PVD), thermal oxidation, UV-ozone oxidation, or combinations thereof.
- the gate dielectric layer 130 may further include an interfacial layer (not shown) to reduce damage between the gate dielectric layer 130 and the fin 120 .
- the interfacial layer may include silicon oxide.
- the gate electrode layer 140 is then formed on the gate dielectric layer 130 .
- the gate electrode layer 140 covers the upper portion 322 of more than one semiconductor fin 120 , so that the resulting n-type Fin FET device 802 includes more than one fin structure.
- each of the upper portions 322 of the semiconductor fins 120 may be used to form a separate n-type Fin FET device 802 .
- the gate electrode layer 140 may include a single layer or a multilayer structure.
- the gate electrode layer 140 may include poly-silicon. Further, the gate electrode layer 140 may be doped poly-silicon with the uniform or non-uniform doping.
- the gate electrode layer 140 may include a metal such as Al, Cu, W, Ti, Ta, TiN, TiAl, TiAlN, TaN, NiSi, CoSi, other conductive materials with a work function compatible with the substrate material, or combinations thereof.
- the gate electrode layer 140 may be formed using a suitable operation such as ALD, CVD, PVD, plating, or combinations thereof.
- a hard mask layer 332 which has been used to pattern a poly silicon layer, is formed on the gate stack 320 .
- FIGS. 9-19 a semiconductor device having one or more p-type Fin FET structures (e.g., p-type Fin FET device 904 ) and one or more n-type Fin FET structures (e.g., n-type Fin FET device 902 ) is illustrated.
- the Fin FET device 300 is depicted as one of the n-type Fin FET structures but can be configured as another type of Fin FET structure depending on implementation.
- the subject matter in FIGS. 9-19 will be discussed in reference to the n-type Fin FET device 902 with additional reference made to the p-type Fin FET device 904 for certain features of the sequential fabrication.
- FIG. 9 is a perspective view of the n-type Fin FET device 902 and the p-type Fin FET device 904 at one of various stages of the sequential fabrication process according to an embodiment of the subject technology.
- one gate structure is provided for two fin structures.
- the n-type Fin FET device 902 is covered by sidewall spacer material 328 made of a dielectric layer along the vertical side of the gate stack 320 .
- the dielectric layer includes one or more layers of silicon oxide, silicon nitride, silicon oxy-nitride, or other suitable material.
- the dielectric layer may include a single layer or multilayer structure.
- a blanket layer of the dielectric layer may be formed by CVD, PVD, ALD, or other suitable technique. Then, an anisotropic etching and/or etch-back operation is performed on the dielectric layer to form a pair of sidewall spacer material 328 on two sides of the gate stack 320 . During the formation of the gate stack 320 , various cleaning/etching operations, which etch the STI regions 150 and 150 b , are performed.
- FIG. 10 is a perspective view of the n-type Fin FET device 902 and the p-type Fin FET device 904 at one of various stages of the sequential fabrication process according to an embodiment of the subject technology.
- the portion of the semiconductor fin 120 not covered by the gate stack 320 ( FIG. 8 ) and sidewall spacer material 328 ( FIG. 9 ) formed thereover are recessed to form a recessed portion 326 of the semiconductor fin 120 having a top surface 319 below the top surfaces 317 of the first and second isolation regions 150 a , 150 b .
- a biased etching operation is performed to recess top surface 319 of the upper portion 322 that are unprotected or exposed to form the recessed portion 326 of the semiconductor fin 120 .
- the etching operation may be performed using HBr and/or Cl 2 as etch gases.
- FIG. 11 is a perspective view of the n-type Fin FET device 902 and the p-type Fin FET device 904 at one of various stages of the sequential fabrication process according to an embodiment of the present disclosure.
- the structures depicted in FIG. 11 are produced by selectively growing a strained material (e.g., strained material 330 a , 330 b ) over the recessed portion 326 of the semiconductor fin 120 and extending over the top surfaces 317 of the first and second isolation regions 150 a , 150 b . Since the lattice constant of the strained material 330 a , 330 b is different from the channel region of the semiconductor fin 120 , the channel region of the semiconductor fin 120 is strained or stressed to enable carrier mobility of the device and enhance the device performance.
- the strained material 330 a , 330 b is formed separately with respect to each fin in FIG. 11 , the strained material 330 a , 330 b may be connected to form a common strain material structure.
- strained material 330 a such as silicon carbon (SiC) and/or silicon phosphide (SiP), is epitaxially grown by a LPCVD operation to form the source and drain regions of the n-type Fin FET device 902 .
- strained material 330 b such as silicon germanium (SiGe), is epitaxially grown by a LPCVD operation to form the source and drain regions of the p-type Fin FET device 904 .
- the p-type Fin FET device 904 and the n-type Fin FET device 902 are separately formed.
- an n-type epitaxial region or p-type epitaxial region can be defined using photolithography and etching operations.
- the n-type Fin FET 902 is covered by, for example, a silicon nitride (SiN) layer such that the n-type Fin FET 902 is protected during the recess and source/drain formation in the p-type Fin FET 904 .
- SiN silicon nitride
- the p-type Fin FET 904 After the strained material 330 b is formed for the p-type Fin FET 904 , the p-type Fin FET is covered by a SiN layer, and then similar operations including recess formation and strain material formation are performed on the n-type Fin FET 902 .
- FIG. 12A is a perspective view of the n-type Fin FET device 902 and the p-type Fin FET device 904 at one of various stages of the sequential fabrication process according to an embodiment of the present disclosure.
- FIG. 12B illustrates a cross-sectional view of the n-type Fin FET device 902 along B-B′ according to an embodiment of the present disclosure.
- FIG. 12C illustrates a plot of an example of doping concentrations over a range of depths according to an embodiment of the present disclosure.
- a phosphorus dimer ion implantation 1204 is performed as shown in FIG. 12A .
- the present disclosure provides for the reduction of contact capacitance and increase in channel mobility for the n-type Fin FET device 902 by providing relatively heavy and shallow doping on a top surface of a phosphorus doped epitaxial layer (e.g., the n-type epitaxial region of the n-type Fin FET device 902 ).
- the phosphorus dimer (P 2 + ) ion implantation 1204 is utilized to effectively introduce a higher chemical phosphorus concentration and to increase a higher amorphous level than the conventional phosphorus ion implantation using P + .
- the implantation of phosphorus dimer ions is performed on the top surface of the strained material 330 a to provide a high phosphorus concentration to reduce contact resistance with a contact from an upper layer and to increase the tensile strain along the channel region thereby increasing the effective electron mobility of the n-type channel.
- the higher tensile strain can cause a decrease in the bulk lattice parameter in the channel region, such as from about 0.543 nm to about 0.537 nm based on a 10% to 15% increase in phosphorus concentration at the top surface of the strain material 330 a.
- the phosphorus dimer ion implantation 1204 implants the dopant species using implant energy in a range from about 0.1 KeV to about 500 KeV.
- the implant dosage is in a range from about 1 ⁇ 10 15 atoms/cm 3 to about 4 ⁇ 10 15 atoms/cm 3 .
- the acceleration voltage is in a range from about 10 KeV to about 100 KeV.
- the acceleration voltage is in a range from about 1 KeV to about 10 KeV.
- the tilt angle of the ion beam relative to a vertical axis 1206 may vary in a range from about 0 degrees to about 45 degrees.
- the ions can be implanted from two directions (e.g., 0 degrees and 180 degrees by rotating the wafer) or four directions.
- the phosphorus dimer ion implantation 1204 of the first doping agent includes cooling at least the first fin structure and the first strain material to a temperature below about ⁇ 20° C.; hence, a cryo-implantation.
- the temperature in the cryo-implantation can be in a range from about ⁇ 10° C. to about ⁇ 100° C.
- the n-type Fin FET device 902 including the n-type epitaxial region (or n-type strain material) can be cooled from a room temperature to a temperature of ⁇ 20° C. in some embodiments, or below ⁇ 20° C. in other embodiments.
- the phosphorus dimer ion implantation 1204 at these cold temperatures induces more activated phosphorus dopants on the surface due to the relatively high amorphous degree (or lower activation energy needed for activation).
- the phosphorus dimer ion implantation 1204 performed as a cryo-implantation can cause more lateral straggle to occur compared to room-temperature implantation. This is because the colder temperatures cause the implanted phosphorus atoms to move further laterally relative to the point of initial penetration of the top surface of the strain material 330 a .
- the term “lateral variance” refers to the lateral movement of ions along an axis about orthogonal to the surface of initial penetration.
- implanted ions (impurities) in the first region 1210 have a first lateral variance and impurities in the second region 1212 have a second lateral variance where the first lateral variance is greater than the second lateral variance due to the phosphorus dimer ion implantation 1204 performed as the cryo-implantation operation.
- the increase in lateral variance causes a reduction in contact resistance of due to the relatively short channel length of the n-type Fin FET device 902 .
- the photoresist layer 1202 may be removed.
- a thermal anneal operation is then performed (see FIG. 13 ).
- cluster ions of phosphorus are used instead of phosphorus dimer ions.
- devices A is implanted with phosphorus dimer dopants at room temperature; whereas device B is implanted with phosphorus dimer dopants at cryo temperatures (e.g., at about ⁇ 20° C.). Both devices are implanted with the same dosage (between about 1 ⁇ 10 15 atoms/cm 3 and about 4 ⁇ 10 15 atoms/cm 3 ) and same anneal temperature (between about 950 and about 1250° C.).
- device B Compared to device A, device B exhibits a lower total resistance (0.98 relative to the resistance value of device A) and about 3% higher in gate-to-drain capacitance performance, and about 2% higher in gate-to-gate capacitance performance.
- the implantation at cryo temperatures yields a higher performing device with respect to total resistance and capacitance performance to provide for the increase in channel mobility for the NMOS Fin FET structure.
- the n-type epitaxial region may have a first region 1210 (including the top surface) having a first thickness (T 1 ) in a range from about 0.1 nanometers (nm) to about 8 nm.
- the first region 1210 may receive the higher concentration of phosphorus due to the phosphorus dimer ion implantation 1204 compared to a second region 1212 disposed below the first region 1210 .
- the second region 1212 has a second thickness (T 2 ) in a range from about 25 nm to about 60 nm, and contains a doping concentration based on the epitaxially grown silicon phosphide during the epitaxial growth operation or a single atom phosphorus implantation that may be optionally performed.
- FIG. 12C illustrates a plot of an example of a SIMS (Secondary Ion Mass Spectroscopy) profile of doping concentrations over a range of depths.
- the peak phosphorus dimer doping density (labeled as “SiP+P2 I/I+ ⁇ SSA”) in the present embodiment is greater than about 1 ⁇ 10 22 atoms/cm 3 (e.g., region 1252 ), and is located at less than a few nm from the top surface of the implanted silicon region (e.g., the first region 1210 of FIG. 12B ) such that the doping concentration is increased near the surface.
- the peak single-atom phosphorus doping density (labeled as “SiP dep”) and the peak single-atom phosphorus doping density with micro-sub second anneal (labeled as “SiP+ ⁇ SSA”) are magnitudes smaller than the peak phosphorus dimer doping density.
- FIG. 12C shows that by using P 2 + ion implantation, a higher amount of impurities can be introduced at a portion closer to the surface of the source/drain epitaxial regions.
- FIG. 13 is a perspective view of the n-type Fin FET device 902 and the p-type Fin FET device 904 at one of various stages of the sequential fabrication process according to an embodiment of the present disclosure.
- a thermal anneal operation 1302 with temperatures in a range from about 950° C. to about 1250° C. may be performed to activate the implanted phosphorus.
- the increase in phosphorus concentration increases the tensile strain applied on the channel region of the n-type Fin FET device 902 .
- the increase in tensile strain enhances channel electron mobility.
- the application of the thermal anneal operation 1302 may include heating the semiconductor device, particularly the n-type Fin FET device 902 , to a temperature in a range from 900° C. to 1000° C. in some embodiments, or to a temperature in a range from about 1000° C. to about 1300° C. in other embodiments. In some embodiments, the thermal anneal operation 1302 is applied for a duration in a range from about 1 second to about 10 seconds. In some aspects, the thermal anneal operation 1302 is applied uniformly across the n-type Fin FET device 902 and the p-type Fin FET device 904 .
- the thermal anneal operation 1302 may include an anneal operation selected from a group including RTA, flash anneal, sub-second anneal (SSA), micro-sub second anneal ( ⁇ SSA), laser anneal, etc.
- RTA is performed at a temperature in a range from about 950° C. to about 1250° C. for about 7 to about 10 seconds, in some embodiments.
- the anneal operations are performed at a temperature in a range from about 1050 to about 1150° C. for about 1 to about 6 seconds, in other embodiments.
- ⁇ SSA is performed at a temperature in a range from about 950 to about 1150° C. for about 10 to about 500 micro seconds.
- FIG. 14 is a perspective view of the n-type Fin FET device 902 and the p-type Fin FET device 904 at one of various stages of the sequential fabrication process according to an embodiment of the present disclosure.
- the source/drain regions e.g., the strain material 330 a , the strain material 330 b
- an operation of depositing a contact etch stop layer 1402 (CESL) is performed.
- the CESL 1402 may be applied as a layer uniformly over the n-type Fin FET device 902 and the p-type Fin FET device 904 .
- FIG. 15 is a perspective view of the n-type Fin FET device 902 and the p-type Fin FET device 904 at one of various stages of fabrication according to an embodiment of the present disclosure.
- the CESL operation (see, FIG. 14 ) is followed by an operation of depositing an interlayer dielectric (ILD) layer 1502 .
- the ILD layer 1502 is deposited by a suitable technique, such as CVD.
- the ILD layer 1502 is applied as a layer uniformly over the n-type Fin FET device 902 and the p-type Fin FET device 904 .
- the ILD layer 1502 includes a dielectric material, such as one or more layers of silicon oxide, silicon nitride, a low-k dielectric material or a combination thereof.
- FIG. 16 is a perspective view of the n-type Fin FET device 902 and the p-type Fin FET device 904 at one of various stages of the sequential fabrication process according to an embodiment of the present disclosure.
- the ILD layer 1502 and the hard mask are subsequently planarized by a CMP operation, resulting in the structure shown in FIG. 16 .
- the source/drain electrodes is formed by patterning the ILD layer 1502 , such as a photolithographic operation to form openings exposing the strain material 330 a and 330 b .
- a suitable conductive material such as copper, tungsten, nickel, titanium, or the like, is deposited in the openings.
- a metal silicide is formed at the conductive material and source/drain interface to improve conductivity at the interface.
- a damascene and/or dual damascene operation is used to form copper-based multilayer interconnection structures.
- tungsten is used to form tungsten plugs in the openings.
- an STI first/gate last method is implemented. Many of the operations in this embodiment are the same or similar to the operations of a STI first/gate first method. The methods are the same through the operation of removing a portion of the STI regions.
- HK/MG high-k metal gate
- an operation of depositing a dummy gate dielectric overlying the exposed end portions of the fins, an operation of depositing a dummy gate, and an operation of patterning the dummy gate are performed.
- the next operations are the same or similar to the STI first/gate first method until after the operation of CMP of the ILD layer 1502 .
- FIG. 17 is a cross-sectional view of the n-type Fin FET device 902 and the p-type Fin FET device 904 at one of various stages of the sequential fabrication process according to an embodiment of the present disclosure.
- an operation of removing the dummy gate and an operation of removing the dummy gate dielectric are also performed.
- the dummy gate and dummy gate dielectric are removed using suitable etching operations.
- FIG. 18 is a cross-sectional view of the n-type Fin FET device 902 and the p-type Fin FET device 904 at one of various stages of the sequential fabrication process according to an embodiment of the present disclosure. Subsequently, an operation of depositing a high k metal gate 1802 (HK/MG) on a high k gate dielectric 1804 occurs.
- HK/MG high k metal gate
- the high k gate dielectric 1804 may include one or more layers of HfO 2 , HfSiO, HfSiON, HfTaO, HfTiO, HfZrO, zirconium oxide, aluminum oxide, hafnium dioxide-alumina (HfO 2 —Al 2 O 3 ) alloy, other suitable high-k dielectric materials, or combinations thereof.
- the high k metal gate 1802 material may include one or more layers of Ti, TiN, titanium-aluminum alloy, Al, AlN, Ta, TaN, TaC, TaCN, TaSi, and the like.
- FIG. 19 is a cross-sectional view of the n-type Fin FET device 902 and the p-type Fin FET device 904 at one of various stages of the sequential fabrication process according to an embodiment of the present disclosure.
- the source/drain electrodes are patterned in a similar manner to the STI first/gate first method.
- a method for fabricating the Fin FET device 300 utilizes an EPI first/gate first method or EPI first/gate last method.
- EPI first methods an epitaxial layer is formed on the substrate 110 , and then the epitaxial layer is subsequently patterned to form fins (e.g., the semiconductor fins 120 ).
- fins e.g., the semiconductor fins 120 .
- Many of the operations in the EPI first embodiments are the same or similar to the operations of the STI first methods.
- Subsequent processing according to embodiments of the present disclosure may also form various contacts/vias/lines and multilayer interconnect features (e.g., metal layers and interlayer dielectrics) on the semiconductor substrate 110 , configured to connect the various features or structures of the Fin FET device 300 .
- a multilayer interconnection includes vertical interconnects, such as conventional vias or contacts, and horizontal interconnects, such as metal lines.
- the Fin FET device 300 serves only as one example.
- the Fin FET device 300 may be used in various applications such as digital circuit, imaging sensor devices, a hetero-semiconductor device, dynamic random access memory (DRAM) cell, a single electron transistor (SET), and/or other microelectronic devices (collectively referred to herein as microelectronic devices).
- DRAM dynamic random access memory
- SET single electron transistor
- microelectronic devices collectively referred to herein as microelectronic devices.
- aspects of the present disclosure are also applicable and/or readily adaptable to other type of transistor, including single-gate transistors, double-gate transistors, and other multiple-gate transistors, and may be employed in many different applications, including sensor cells, memory cells, logic cells, and others.
- the present disclosure provides for the reduction of contact capacitance and increase in channel mobility for NMOS Fin FET structures by providing relatively heavy and shallow doping on a top surface of the phosphorus doped silicon-containing epitaxial layering.
- a phosphorus dimer (P 2 + ) ion implantation is utilized after the epitaxial layering operation in order to effectively incorporate a higher chemical phosphorus concentration and amorphous level than the conventional phosphorus ion implantation under a same implantation dosage.
- the phosphorus dimer ion implantation may be, or may be a part of, a cryo-implantation with temperatures below ⁇ 20° C. to induce a higher amorphous level (or lower activation energy).
- a method of fabricating a Fin FET device includes providing a substrate having a first fin structure and a second fin structure.
- the method includes forming an isolation layer on the substrate, in which the isolation layer is formed adjacent to the first fin structure and the second fin structure.
- the method includes forming a first gate structure on at least a portion of the first fin structure and the isolation layer.
- the method includes forming a second gate structure on at least a portion of the second fin structure and the isolation layer.
- the method includes forming a first strain material by an epitaxial growth operation, in which the first strain material provides stress to a channel region of the first fin structure.
- the method includes forming a second strain material by the epitaxial growth operation, in which the second strain material provides stress to a channel region of the second fin structure.
- the method also includes implanting a first doping agent to at least a first region of the first strain material, in which the first region has a first doping concentration of the first doping agent.
- the first doping concentration is greater than a second doping concentration of a second doping agent in a second region of the first strain material.
- the method also includes applying a thermal anneal operation to at least the first fin structure and the first strain material, in which the channel region of the first fin structure has greater channel mobility than the channel region of the second fin structure, by at least the thermal anneal operation.
- a method of fabricating a Fin FET device includes providing a substrate having a fin structure.
- the method includes forming an isolation layer on the substrate, in which the isolation layer is formed adjacent to the fin structure.
- the method includes forming a gate structure on at least a portion of the fin structure and the isolation layer.
- the method includes forming a strain material by an epitaxial growth operation, in which the strain material provides stress to a channel region of the fin structure.
- the method includes implanting a first doping agent to at least a first region of the strain material, in which the first region has a first doping concentration of the first doping agent, and the first doping concentration being greater than a second doping concentration of a second doping agent in a second region of the strain material.
- the method also includes applying a thermal anneal operation to at least the fin structure and the strain material, in which the channel region of the fin structure has greater channel mobility than the channel region of a second fin structure on the substrate, by at least the thermal anneal operation.
- a semiconductor device in still another embodiment, includes a substrate, a first fin structure and a second fin structure.
- the semiconductor device includes an isolation layer formed on the substrate, in which the isolation layer is formed adjacent to the first fin structure and the second fin structure.
- the semiconductor device includes a first gate structure formed on at least a portion of the first fin structure and the isolation layer.
- the semiconductor device includes a second gate structure formed on at least a portion of the second fin structure and the isolation layer.
- the semiconductor device includes a first epitaxial layer including a first strained material that provides stress to a channel region of the first fin structure.
- the semiconductor device includes a second epitaxial layer including a second strained material that provides stress to a channel region of the second fin structure, in which the second epitaxial layer has a first region and a second region.
- the first region has a first doping concentration of a first doping agent and the second region has a second doping concentration of a second doping agent. In this embodiment, the first doping concentration is greater than the second
Landscapes
- Physics & Mathematics (AREA)
- Engineering & Computer Science (AREA)
- High Energy & Nuclear Physics (AREA)
- Computer Hardware Design (AREA)
- Power Engineering (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Toxicology (AREA)
- Health & Medical Sciences (AREA)
- Chemical & Material Sciences (AREA)
- Crystallography & Structural Chemistry (AREA)
- Insulated Gate Type Field-Effect Transistor (AREA)
- Spectroscopy & Molecular Physics (AREA)
- Composite Materials (AREA)
- Materials Engineering (AREA)
- Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
Abstract
Description
- The disclosure relates to a semiconductor integrated circuit, more particularly to a semiconductor device having fin field effect transistor (Fin FET) structures and its manufacturing process.
- As the semiconductor industry has progressed into nanometer technology process nodes in pursuit of higher device density, higher performance, and lower costs, challenges from both fabrication and design issues have resulted in the development of three-dimensional designs, such as a Fin FET. Fin FET devices are a type of multi-gate structure that typically include semiconductor fins with high aspect ratios and in which channel and source/drain regions of semiconductor transistor devices are formed. A gate is formed over and along the sides of the fin structure (e.g., wrapping) utilizing the advantage of the increased surface area of the channel and source/drain regions to produce faster, more reliable and better-controlled semiconductor transistor devices. In some devices, strained materials in the source/drain regions of the Fin FET device utilize, for example, phosphorous doped silicon-containing epitaxial layering.
- Aspects of the present disclosure are best understood from the following detailed description when read with the accompanying figures. It is to be understood that the following disclosure provides many different embodiments, or examples, for implementing different features of the present disclosure. Specific examples of components and arrangements are described below to simplify the present disclosure. These are, of course, merely examples and are not intended to be limiting. It is noted that, in accordance with the standard practice in the industry, various features are not drawn to scale. In fact, the dimensions of the various features may be arbitrarily increased or reduced for clarity of discussion.
-
FIG. 1 is an exemplary perspective view of a Fin Field-Effect Transistor (Fin FET) device in accordance with some embodiments of the present disclosure. -
FIG. 2 is an exemplary cross sectional view of the Fin FET device having fin structures along a gate electrode in accordance with some embodiments of the present disclosure. -
FIGS. 3-19 illustrate examples of cross-sectional views of intermediate stages in the sequential fabrication process of a Fin FET structure in accordance with some embodiments of the present disclosure. - The following disclosure provides many different embodiments, or examples, for implementing different features of the provided subject matter. Specific examples of components and arrangements are described below to simplify the present disclosure. These are, of course, merely examples and are not intended to be limiting. For example, the formation of a first feature over or on a second feature in the description that follows may include embodiments in which the first and second features are formed in direct contact, and may also include embodiments in which additional features may be formed between the first and second features, such that the first and second features may not be in direct contact. In addition, the present disclosure may repeat reference numerals and/or letters in the various examples. This repetition is for the purpose of simplicity and clarity and does not in itself dictate a relationship between the various embodiments and/or configurations discussed.
- Further, spatially relative terms, such as “beneath,” “below,” “lower,” “above,” “upper” and the like, may be used herein for ease of description to describe one element or feature's relationship to another element(s) or feature(s) as illustrated in the figures. The spatially relative terms are intended to encompass different orientations of the device in use or operation in addition to the orientation depicted in the figures. The apparatus may be otherwise oriented (rotated 90 degrees or at other orientations) and the spatially relative descriptors used herein may likewise be interpreted accordingly. In addition, the term “made of” may mean either “comprising” or “consisting of.”
-
FIG. 1 is an exemplary perspective view of a Fin Field-Effect Transistor (Fin FET)device 100 having a fin structure according to one embodiment of the present disclosure, andFIG. 2 is an exemplary cross sectional view of theFin FET device 100 having a fin structure along a gate electrode according to one embodiment of the present disclosure. In these figures, some layers/features are omitted for simplification. - The Fin
FET device 100 depicted inFIGS. 1 and 2 includes, among other features, asubstrate 110, afin structure 120, a gatedielectric layer 130 and agate electrode 140. In this embodiment, thesubstrate 110 is a silicon substrate. Alternatively, thesubstrate 110 may comprise another elementary semiconductor, such as germanium; a compound semiconductor including IV-IV compound semiconductors such as SiC and SiGe, III-V compound semiconductors such as GaAs, GaP, GaN, InP, InAs, InSb, GaAsP, AlGaN, AlInAs, AlGaAs, GaInAs, GaInP, and/or GaInAsP; or combinations thereof. In one embodiment, thesubstrate 110 is a silicon layer of an SOI (silicon-on insulator) substrate. When an SOI substrate is used, thefin structure 120 may protrude from the silicon layer of the SOI substrate or may protrude from the insulator layer of the SOI substrate. In the latter case, the silicon layer of the SOI substrate is used to form thefin structure 120. Amorphous substrates, such as amorphous Si or amorphous SiC, or insulating material, such as silicon oxide may also be used as thesubstrate 110. Thesubstrate 110 may include various regions that have been suitably doped with impurities (e.g., p-type or n-type conductivity). - The
fin structure 120 is disposed over thesubstrate 110. Thefin structure 120 may be made of the same material as thesubstrate 110 and may continuously extend from thesubstrate 110. In this embodiment, thefin structure 120 is made of silicon (Si). The silicon layer of thefin structure 120 may be intrinsic, or appropriately doped with an n-type impurity or a p-type impurity. - In
FIG. 1 , onefin structure 120 is disposed over thesubstrate 110, while inFIG. 2 , threefin structures 120 are disposed over thesubstrate 110. However, the number of the fin structures is not limited to one or three. The numbers may be two or four or more. In addition, one or more dummy fin structures may be disposed in contact with both sides of thefin structures 120 to improve pattern fidelity in patterning processes. The width W of thefin structure 120 is in a range from about 5 nm to about 40 nm in some embodiments, and is in a range from about 7 nm to about 12 nm in certain embodiments. The height H of thefin structure 120 is in a range from about 100 nm to about 100 nm in some embodiments, and is in a range from about 50 nm to about 100 nm in other embodiments. - In
FIG. 2 , spaces between thefin structures 120 and/or a space between one fin structure and another element formed over thesubstrate 110 are filled by an isolation insulating layer (e.g., isolation region 150) including one or more layers of insulating materials. The insulating materials for theisolation region 150 may include one or more layers of silicon oxide, silicon nitride, silicon oxynitride (SiON), SiOCN, fluoride-doped silicate glass (FSG), or a low-K dielectric material. - The lower part of the
fin structure 120 under thegate electrode 140 is referred to as awell region 120A, and the upper part of thefin structure 120 is referred to as achannel region 120B, as shown inFIG. 2 . Under thegate electrode 140, thewell region 120A is embedded in theisolation region 150, and thechannel region 120B protrudes from theisolation region 150. A lower part of thechannel region 120B may also be embedded in theisolation region 150 to a depth of about 1 nm to about 5 nm. - The
channel region 120B protruding from theisolation region 150 is covered by agate dielectric layer 130, and thegate dielectric layer 130 is further covered by agate electrode 140. Part of thechannel region 120B not covered by thegate electrode 140 functions as a source and/or drain of the Fin FET device 100 (see,FIG. 1 ). - In certain embodiments, the
gate dielectric layer 130 includes a single layer or alternatively a multi-layer structure, having one or more dielectric materials, such as a single layer of silicon oxide, silicon nitride, or high-k dielectric material, other suitable dielectric material, and/or combinations thereof, or a multilayer of two or more of these materials. Examples of high-k dielectric material include HfO2, HfSiO, HfSiON, HfTaO, HfTiO, HfZrO, zirconium oxide, aluminum oxide, titanium oxide, hafnium dioxide-alumina (HfO2—Al2O3) alloy, other suitable high-k dielectric materials, and/or combinations thereof. - The
gate electrode 140 includes one or more layers of any suitable material, such as polysilicon, aluminum, copper, titanium, tantalum, tungsten, cobalt, molybdenum, tantalum nitride, nickel silicide, cobalt silicide, TiN, WN, TiAl, TiAlN, TaCN, TaC, TaSiN, metal alloys, other suitable materials, and/or combinations thereof. The gate structure may be formed using a gate-last or replacement gate methodology. - In certain embodiments of the present disclosure, one or more work function adjustment layers 160 is interposed between the
gate dielectric layer 130 and thegate electrode 140. The workfunction adjustment layer 160 may include a single layer or alternatively a multi-layer structure, such as various combinations of a metal layer with a selected work function to enhance the device performance (work function metal layer), liner layer, wetting layer, adhesion layer, metal alloy or metal silicide. The work function adjustment layers 160 are made of one or more conductive materials such as a single layer of Ti, Ag, Al, TiAlN, TaC, TaCN, TaSiN, Mn, Zr, TiN, TaN, Ru, Mo, Al, WN, Cu, W, Re, Ir, Co, Ni, other suitable metal materials, or a multilayer of two or more of these materials. In some embodiments, the workfunction adjustment layer 160 may include a first metal material for the n-channel Fin FET and a second metal material for the p-channel Fin FET. For example, the first metal material for the n-channel Fin FET may include metals having a work function substantially aligned with a work function of the substrate conduction band, or at least substantially aligned with a work function of the conduction band of thechannel region 120B. Similarly, for example, the second metal material for the p-channel Fin FET may include metals having a work function substantially aligned with a work function of the substrate valence band, or at least substantially aligned with a work function of the valence band of thechannel region 120B. In some embodiments, the workfunction adjustment layer 160 may alternatively include a polysilicon layer. The workfunction adjustment layer 160 may be formed by ALD, PVD, CVD, e-beam evaporation, or other suitable process. Further, the workfunction adjustment layer 160 may be formed separately for the n-channel Fin FET and the p-channel Fin FET which may use different metal layers. - Source and
drain regions 125 are also formed in the upper part of thefin structure 120 not covered by thegate electrode 140, by appropriately doping impurities in the source and drainregions 125. An alloy of Si or Ge and a metal such as Co, Ni, W, Ti or Ta may be formed on the source and drainregions 125. In some aspects, strained materials in the source and drainregions 125 utilize, for example, phosphorous doped silicon-containing epitaxial layering. - An ion implantation is generally implemented for forming the source and drain
regions 125. For example, an N-type source/drain process includes a room-temperature phosphorus ion implantation that is provided to form the phosphorus doped silicon-containing epitaxial layering. In NMOS Fin FET structures (e.g., n-type source/drain regions), channel mobility is adversely impacted by parasitic capacitance that is formed after the ion implantation. In one approach to reduce the parasitic capacitance, the phosphorus ion implantation is performed with a relatively high concentration of single-atom phosphorus (e.g., above 1×1021 atoms/cm3). Although the higher concentration can yield higher doping, since some phosphorus atoms can cluster locally (e.g., form Si3P4 compound) and act as stressors, the ion implantation induces lower dopant activation. To overcome the lower activation, another approach includes a high temperature anneal to activate the dopants and possibly cure damage resulting from the ion implantation. However, the increase in temperature for the thermal anneal causes an undesirable strain loss in thechannel region 120B. - The present disclosure provides for the reduction of contact capacitance and increase in channel mobility for NMOS Fin FET structures by providing relatively heavy and shallow doping on a top surface of the phosphorus doped silicon-containing epitaxial layer. In particular, a phosphorus dimer (P2 +) ion implantation is utilized after the epitaxial growth operation in order to effectively incorporate a higher chemical phosphorus concentration and to cause a higher amorphous level than the conventional phosphorus ion implantation under a same implantation energy. The phosphorus dimer ion implantation may be, or may be a part of, a cryo-implantation with temperatures below about −20° C. to induce a higher amorphous level (or lower activation energy).
-
FIGS. 3-19 illustrate examples of cross-sectional views of intermediate stages in the sequential fabrication of aFin FET device 300 in accordance with some embodiments of the present disclosure. Not all of the depicted components may be required, however, and one or more implementations may include additional components not shown in the figure. Variations in the arrangement and type of the components may be made without departing from the scope of the claims as set forth herein. Additional processes, operations, material, components, different components, or fewer components may be provided. Further, the order of the operations may be changed. -
FIG. 3 is a cross-sectional view of theFin FET device 300 having asubstrate 110 at one of various stages of the sequential fabrication process according to an embodiment of the present disclosure. In this embodiment, thesubstrate 110 includes a crystalline silicon substrate (e.g., wafer). A p-type substrate or n-type substrate may be used and thesubstrate 110 may include various doped regions, depending on design requirements. In some embodiments, the doped regions may be doped with p-type or n-type dopants. For example, the doped regions may be doped with p-type dopants, such as boron or BF2; n-type dopants, such as phosphorus or arsenic; and/or combinations thereof. The doped regions may be configured for an n-type Fin FET, or alternatively configured for a p-type Fin FET. - In some alternative embodiments, the
substrate 110 is made of some other suitable elemental semiconductor, such as diamond or germanium; a suitable compound semiconductor, such as gallium arsenide, silicon carbide, indium arsenide, or indium phosphide; or a suitable alloy semiconductor, such as silicon germanium carbide, gallium arsenic phosphide, or gallium indium phosphide. Also alternatively, the substrate may include an epitaxial layer. For example, the substrate may have an epitaxial layer overlying a bulk semiconductor. Further, the substrate may be strained for performance enhancement. For example, the epitaxial layer may include a semiconductor material different from that of the bulk semiconductor, such as a layer of silicon germanium overlying bulk silicon or a layer of silicon overlying bulk silicon germanium. Such strained substrates may be formed by selective epitaxial growth (SEG). Furthermore, the substrate may include a SOI structure. Also alternatively, the substrate may include a buried dielectric layer, such as a buried oxide (BOX) layer, such as that formed by separation by implantation of oxygen (SIMOX) technology, wafer bonding, SEG, or other appropriate operation. - In one embodiment, a
pad layer 304 a and amask layer 304 b are formed on thesemiconductor substrate 110. Thepad layer 304 a may be a thin film having silicon oxide formed, for example, using a thermal oxidation operation. Thepad layer 304 a may act as an adhesion layer between thesemiconductor substrate 110 and themask layer 304 b. Thepad layer 304 a may also act as an etch stop layer for etching themask layer 304 b. In at least one embodiment, themask layer 304 b is formed of silicon nitride, for example, using low-pressure chemical vapor deposition (LPCVD) or plasma enhanced chemical vapor deposition (PECVD). Themask layer 304 b is used as a hard mask during subsequent patterning operations. Aphotoresist layer 306 is formed on themask layer 304 b and is then patterned by a photolithography patterning operation, forming openings in thephotoresist layer 306. The photoresist layer may be removed after patterning of themask layer 304 b andpad layer 304 a and before the trench etching. - The photolithography patterning operation may include photoresist coating (e.g., spin-on coating), soft baking, mask aligning, exposing, post-exposure baking, developing a photoresist, rinsing, drying (e.g., hard baking), other suitable operations, or combinations thereof. Alternatively, the photolithography patterning operation is implemented or replaced by other proper methods such as maskless photolithography, electron-beam writing, direct-writing, and/or ion-beam writing. The photolithography patterning operation yields the photoresist layer that is used as a mask during a trench etching operation.
-
FIG. 4 is a cross-sectional view of theFin FET device 300 at one of various stages of the sequential fabrication process according to an embodiment of the present disclosure. Themask layer 304 b andpad layer 304 a are etched to exposeunderlying semiconductor substrate 110. The exposedsemiconductor substrate 110 is then trench-etched to formtrenches 310 by using the patternedmask layer 304 b andpad layer 304 a as a mask. - In the trench etching operation, the
substrate 110 may be etched by various methods, including a dry etch, a wet etch, or a combination of dry etch and wet etch. The dry etching operation may implement fluorine-containing gas (e.g., CF4, SF6, CH2F2, CHF3, and/or C4F8), chlorine-containing gas (e.g., Cl2, CHCl3, CCl4, and/or BCl3), bromine-containing gas (e.g., HBr and/or CHBr3), oxygen-containing gas, iodine-containing gas, other suitable gases and/or plasmas, or combinations thereof. - Next, a wet cleaning operation may be performed to remove a native oxide of the
semiconductor substrate 110. The cleaning may be performed using dilute hydrofluoric (DHF) acid. Portions of thesemiconductor substrate 110 betweentrenches 310form semiconductor fins 120. Thefins 120 may be arranged in columns (viewed from on top of the Fin FET device 300) parallel to each other, and closely spaced with respect to each other. Each of thefins 120 has a width W and a depth D, and are spaced apart from an adjacent fin by a width S of thetrench 310. For example, the width W of thesemiconductor fin 120 may be in a range from about 3 nm to about 30 nm in some embodiments. -
FIG. 5 is a cross-sectional view of theFin FET device 300 at one of various stages of the sequential fabrication process according to an embodiment of the present disclosure.Trenches 310 are filled with one or more layers of adielectric material 314. Thedielectric material 314 may include silicon oxide. In one or more implementations, thedielectric material 314 is made of, for example, silicon dioxide formed by LPCVD (low pressure chemical vapor deposition), plasma-CVD or flowable CVD. In the flowable CVD, flowable dielectric materials instead of silicon oxide are deposited. Flowable dielectric materials, as their name suggests, can “flow” during deposition to fill gaps or spaces with a high aspect ratio. Usually, various chemistries are added to silicon-containing precursors to allow the deposited film to flow. In some embodiments, nitrogen hydride bonds are added. Examples of flowable dielectric precursors, particularly flowable silicon oxide precursors, include a silicate, a siloxane, a methyl silsesquioxane (MSQ), a hydrogen silsesquioxane (HSQ), an MSQ/HSQ, a perhydrosilazane (TCPS), a perhydro-polysilazane (PSZ), a tetraethyl orthosilicate (TEOS), or a silyl-amine, such as trisilylamine (TSA). These flowable silicon oxide materials are formed in a multiple-operation process. After the flowable film is deposited, it is cured and then annealed to remove un-desired element(s) to form silicon oxide. When the un-desired element(s) is removed, the flowable film densifies and shrinks. In some embodiments, multiple anneal operations are conducted. The flowable film is then cured and annealed. - In some embodiments, other dielectric materials, such as silicon nitride, silicon oxynitride, fluoride-doped silicate glass (FSG), or a low-K dielectric material, may also be used to form the
dielectric material 314. In an embodiment, thedielectric material 314 is formed using a high-density-plasma (HDP) CVD operation, using silane (SiH4) and oxygen (O2) as reacting precursors. In other embodiments, thedielectric material 314 may be formed using a sub-atmospheric CVD (SACVD) operation or high aspect-ratio process (HARP), in which process gases may include tetraethylorthosilicate (TEOS) and/or ozone (O3). In yet other embodiments, thedielectric material 314 may be formed using a spin-on-dielectric (SOD) operation, such as hydrogen silsesquioxane (HSQ) or methyl silsesquioxane (MSQ). In some embodiments, the filled recess region (or the trenches 310) may have a multi-layer structure such as a thermal oxide liner layer filled with silicon nitride or silicon oxide. -
FIG. 6 is a cross-sectional view of theFin FET device 300 at one of various stages of the sequential fabrication process according to an embodiment of the present disclosure. After the deposition of thedielectric material 314, a chemical mechanical polish (CMP) and/or an etch-back operation are then performed, followed by the removal of themask layer 304 b andpad layer 304 a. An annealing operation may be performed after thetrenches 310 are filled with thedielectric material 314. The annealing operation includes rapid thermal annealing (RTA), laser annealing operations, or other suitable annealing operations. - In at least one embodiment, the
mask layer 304 b is formed of silicon nitride such that themask layer 304 b is removed using a wet etching operation using H3PO4. Thepad layer 304 a may be removed using dilute HF acid, if thepad layer 304 a is formed of silicon oxide. The remaining portions of thedielectric material 314 in thetrenches 310 are hereinafter referred to asisolation regions 150. In some embodiments, the removal of themask layer 304 b and thepad layer 304 a is performed after the recessing of theisolation regions 150, which recessing operation is shown inFIG. 7 . -
FIG. 7 is a cross-sectional view of theFin FET device 300 at one of various stages of the sequential fabrication process according to an embodiment of the present disclosure. An etching operation may be performed to etchisolation regions 150 to exposeupper portions 322 of thesemiconductor fins 120 from theisolation regions 150. The etching operation may include a dry etching operation, wet etching operation, or combination dry and wet etching operations to remove portions of theisolation regions 150. It is understood that the etching operation may be performed as one etching operation or multiple etching operations. - The remaining
isolation regions 150 include top surfaces 317. Further, theupper portions 322 of thesemiconductor fins 120 protruding over thetop surfaces 317 of the remainingisolation regions 150 thus are used to form an active area, such as a channel region, of theFin FET device 300. Theupper portions 322 of thesemiconductor fins 120 may includetop surfaces 323 andsidewalls 324. Height H of theupper portions 322 of thesemiconductor fins 120 from thetop surface 317 of theisolation regions 150 may be in a range from about 6 nm to about 300 nm. In some embodiments, the height H is greater than 300 nm or smaller than 6 nm. For simplicity, theupper portion 322 of thesemiconductor fin 120 betweenadjacent isolation regions 150 is hereinafter referred to as the channel region to illustrate each upper portion of thesemiconductor fin 120, in which thetop surfaces 317 of theisolation regions 150 are lower than thetop surface 323 of thesemiconductor fin 120. -
FIG. 8 is a perspective view of the n-type Fin FET device 802 and the p-type Fin FET device 804 at one of various stages of the sequential fabrication process according to an embodiment of the subject technology. Agate stack 320 is formed over thetop surface 323 andsidewalls 324 of thesemiconductor fin 120, extending to thetop surfaces 317 of thefirst isolation region 150 a and thesecond isolation region 150 b. Thegate stack 320 includes agate dielectric layer 130 and agate electrode layer 140 over thegate dielectric layer 130. - The
gate dielectric layer 130 is formed to cover thetop surface 323 andsidewalls 324 of at least a portion of the channel region of thesemiconductor fins 120. In some embodiments, thegate dielectric layer 130 includes one or more layers of silicon oxide, silicon nitride, silicon oxy-nitride, or high-k dielectrics. High-k dielectrics may include metal oxides. Examples of metal oxides used for high-k dielectrics include oxides of Li, Be, Mg, Ca, Sr, Sc, Y, Zr, Hf, Al, La, Ce, Pr, Nd, Sm, Eu, Gd, Tb, Dy, Ho, Er, Tm, Yb, Lu, and/or mixtures thereof. Thegate dielectric layer 130 may be formed using a suitable operation such as atomic layer deposition (ALD), chemical vapor deposition (CVD), physical vapor deposition (PVD), thermal oxidation, UV-ozone oxidation, or combinations thereof. Thegate dielectric layer 130 may further include an interfacial layer (not shown) to reduce damage between thegate dielectric layer 130 and thefin 120. The interfacial layer may include silicon oxide. - The
gate electrode layer 140 is then formed on thegate dielectric layer 130. In at least one embodiment, thegate electrode layer 140 covers theupper portion 322 of more than onesemiconductor fin 120, so that the resulting n-type Fin FET device 802 includes more than one fin structure. In some alternative embodiments, each of theupper portions 322 of thesemiconductor fins 120 may be used to form a separate n-type Fin FET device 802. Thegate electrode layer 140 may include a single layer or a multilayer structure. Thegate electrode layer 140 may include poly-silicon. Further, thegate electrode layer 140 may be doped poly-silicon with the uniform or non-uniform doping. In some alternative embodiments, thegate electrode layer 140 may include a metal such as Al, Cu, W, Ti, Ta, TiN, TiAl, TiAlN, TaN, NiSi, CoSi, other conductive materials with a work function compatible with the substrate material, or combinations thereof. Thegate electrode layer 140 may be formed using a suitable operation such as ALD, CVD, PVD, plating, or combinations thereof. In some embodiments, a hard mask layer 332, which has been used to pattern a poly silicon layer, is formed on thegate stack 320. - In
FIGS. 9-19 , a semiconductor device having one or more p-type Fin FET structures (e.g., p-type Fin FET device 904) and one or more n-type Fin FET structures (e.g., n-type Fin FET device 902) is illustrated. In the present disclosure, theFin FET device 300 is depicted as one of the n-type Fin FET structures but can be configured as another type of Fin FET structure depending on implementation. For purposes of simplification, the subject matter inFIGS. 9-19 will be discussed in reference to the n-typeFin FET device 902 with additional reference made to the p-typeFin FET device 904 for certain features of the sequential fabrication. -
FIG. 9 is a perspective view of the n-typeFin FET device 902 and the p-typeFin FET device 904 at one of various stages of the sequential fabrication process according to an embodiment of the subject technology. InFIG. 9 , one gate structure is provided for two fin structures. InFIG. 9 , the n-typeFin FET device 902 is covered bysidewall spacer material 328 made of a dielectric layer along the vertical side of thegate stack 320. In some embodiments, the dielectric layer includes one or more layers of silicon oxide, silicon nitride, silicon oxy-nitride, or other suitable material. The dielectric layer may include a single layer or multilayer structure. A blanket layer of the dielectric layer may be formed by CVD, PVD, ALD, or other suitable technique. Then, an anisotropic etching and/or etch-back operation is performed on the dielectric layer to form a pair ofsidewall spacer material 328 on two sides of thegate stack 320. During the formation of thegate stack 320, various cleaning/etching operations, which etch the 150 and 150 b, are performed.STI regions -
FIG. 10 is a perspective view of the n-typeFin FET device 902 and the p-typeFin FET device 904 at one of various stages of the sequential fabrication process according to an embodiment of the subject technology. The portion of thesemiconductor fin 120 not covered by the gate stack 320 (FIG. 8 ) and sidewall spacer material 328 (FIG. 9 ) formed thereover are recessed to form a recessedportion 326 of thesemiconductor fin 120 having atop surface 319 below thetop surfaces 317 of the first and 150 a, 150 b. In one embodiment, using thesecond isolation regions sidewall spacer material 328 as hard masks, a biased etching operation is performed to recesstop surface 319 of theupper portion 322 that are unprotected or exposed to form the recessedportion 326 of thesemiconductor fin 120. In an embodiment, the etching operation may be performed using HBr and/or Cl2 as etch gases. -
FIG. 11 is a perspective view of the n-typeFin FET device 902 and the p-typeFin FET device 904 at one of various stages of the sequential fabrication process according to an embodiment of the present disclosure. The structures depicted inFIG. 11 are produced by selectively growing a strained material (e.g., 330 a, 330 b) over the recessedstrained material portion 326 of thesemiconductor fin 120 and extending over thetop surfaces 317 of the first and 150 a, 150 b. Since the lattice constant of thesecond isolation regions 330 a, 330 b is different from the channel region of thestrained material semiconductor fin 120, the channel region of thesemiconductor fin 120 is strained or stressed to enable carrier mobility of the device and enhance the device performance. Although the 330 a, 330 b is formed separately with respect to each fin instrained material FIG. 11 , the 330 a, 330 b may be connected to form a common strain material structure.strained material - In at least one embodiment,
strained material 330 a, such as silicon carbon (SiC) and/or silicon phosphide (SiP), is epitaxially grown by a LPCVD operation to form the source and drain regions of the n-typeFin FET device 902. In at least another embodiment,strained material 330 b, such as silicon germanium (SiGe), is epitaxially grown by a LPCVD operation to form the source and drain regions of the p-typeFin FET device 904. - The p-type
Fin FET device 904 and the n-typeFin FET device 902 are separately formed. In this regard, an n-type epitaxial region or p-type epitaxial region can be defined using photolithography and etching operations. InFIGS. 10 and 11 , the n-type Fin FET 902 is covered by, for example, a silicon nitride (SiN) layer such that the n-type Fin FET 902 is protected during the recess and source/drain formation in the p-type Fin FET 904. After thestrained material 330 b is formed for the p-type Fin FET 904, the p-type Fin FET is covered by a SiN layer, and then similar operations including recess formation and strain material formation are performed on the n-type Fin FET 902. -
FIG. 12A is a perspective view of the n-typeFin FET device 902 and the p-typeFin FET device 904 at one of various stages of the sequential fabrication process according to an embodiment of the present disclosure.FIG. 12B illustrates a cross-sectional view of the n-typeFin FET device 902 along B-B′ according to an embodiment of the present disclosure.FIG. 12C illustrates a plot of an example of doping concentrations over a range of depths according to an embodiment of the present disclosure. - While the p-type
Fin FET device 904 is covered by aphotoresist layer 1202, a phosphorusdimer ion implantation 1204 is performed as shown inFIG. 12A . As discussed above, the present disclosure provides for the reduction of contact capacitance and increase in channel mobility for the n-typeFin FET device 902 by providing relatively heavy and shallow doping on a top surface of a phosphorus doped epitaxial layer (e.g., the n-type epitaxial region of the n-type Fin FET device 902). In particular, the phosphorus dimer (P2 +)ion implantation 1204 is utilized to effectively introduce a higher chemical phosphorus concentration and to increase a higher amorphous level than the conventional phosphorus ion implantation using P+. - The implantation of phosphorus dimer ions is performed on the top surface of the
strained material 330 a to provide a high phosphorus concentration to reduce contact resistance with a contact from an upper layer and to increase the tensile strain along the channel region thereby increasing the effective electron mobility of the n-type channel. In this regard, the higher tensile strain can cause a decrease in the bulk lattice parameter in the channel region, such as from about 0.543 nm to about 0.537 nm based on a 10% to 15% increase in phosphorus concentration at the top surface of thestrain material 330 a. - In some aspects, the phosphorus
dimer ion implantation 1204 implants the dopant species using implant energy in a range from about 0.1 KeV to about 500 KeV. In some embodiments, the implant dosage is in a range from about 1×1015 atoms/cm3 to about 4×1015 atoms/cm3. In other embodiments, the acceleration voltage is in a range from about 10 KeV to about 100 KeV. In certain embodiments, the acceleration voltage is in a range from about 1 KeV to about 10 KeV. The tilt angle of the ion beam relative to avertical axis 1206 may vary in a range from about 0 degrees to about 45 degrees. In addition, the ions can be implanted from two directions (e.g., 0 degrees and 180 degrees by rotating the wafer) or four directions. - In some embodiments, the phosphorus
dimer ion implantation 1204 of the first doping agent includes cooling at least the first fin structure and the first strain material to a temperature below about −20° C.; hence, a cryo-implantation. The temperature in the cryo-implantation can be in a range from about −10° C. to about −100° C. For example, the n-typeFin FET device 902 including the n-type epitaxial region (or n-type strain material) can be cooled from a room temperature to a temperature of −20° C. in some embodiments, or below −20° C. in other embodiments. - The phosphorus
dimer ion implantation 1204 at these cold temperatures induces more activated phosphorus dopants on the surface due to the relatively high amorphous degree (or lower activation energy needed for activation). As a result, the phosphorusdimer ion implantation 1204 performed as a cryo-implantation can cause more lateral straggle to occur compared to room-temperature implantation. This is because the colder temperatures cause the implanted phosphorus atoms to move further laterally relative to the point of initial penetration of the top surface of thestrain material 330 a. As used herein, the term “lateral variance” refers to the lateral movement of ions along an axis about orthogonal to the surface of initial penetration. - In one or more implementations, implanted ions (impurities) in the
first region 1210 have a first lateral variance and impurities in thesecond region 1212 have a second lateral variance where the first lateral variance is greater than the second lateral variance due to the phosphorusdimer ion implantation 1204 performed as the cryo-implantation operation. As such, the increase in lateral variance causes a reduction in contact resistance of due to the relatively short channel length of the n-typeFin FET device 902. Following the phosphorus dimer ion implantation, thephotoresist layer 1202, for example, may be removed. In addition, a thermal anneal operation is then performed (seeFIG. 13 ). In some embodiments, cluster ions of phosphorus are used instead of phosphorus dimer ions. - As shown below in Table 1, two different examples of phosphorus dimer implantation and anneal are described. For example, devices A is implanted with phosphorus dimer dopants at room temperature; whereas device B is implanted with phosphorus dimer dopants at cryo temperatures (e.g., at about −20° C.). Both devices are implanted with the same dosage (between about 1×1015 atoms/cm3 and about 4×1015 atoms/cm3) and same anneal temperature (between about 950 and about 1250° C.). Compared to device A, device B exhibits a lower total resistance (0.98 relative to the resistance value of device A) and about 3% higher in gate-to-drain capacitance performance, and about 2% higher in gate-to-gate capacitance performance. The implantation at cryo temperatures yields a higher performing device with respect to total resistance and capacitance performance to provide for the increase in channel mobility for the NMOS Fin FET structure.
-
TABLE 1 S/D Phosphorus Dimer Implantation and Thermal Optimization A B N + S/D Implantation Temperature Room Temp −20° C. Relative Total Resistance 1 0.98 Relative Parasitic Resistance 1 0.99 Relative Channel Resistance 1 0.99 Relative Gate-Drain Capacitance 1 1.03 Relative Gate-to-Gate Capacitance 1 1.02 - As shown in
FIG. 12B , the n-type epitaxial region may have a first region 1210 (including the top surface) having a first thickness (T1) in a range from about 0.1 nanometers (nm) to about 8 nm. Thefirst region 1210 may receive the higher concentration of phosphorus due to the phosphorusdimer ion implantation 1204 compared to asecond region 1212 disposed below thefirst region 1210. In some embodiments, thesecond region 1212 has a second thickness (T2) in a range from about 25 nm to about 60 nm, and contains a doping concentration based on the epitaxially grown silicon phosphide during the epitaxial growth operation or a single atom phosphorus implantation that may be optionally performed. -
FIG. 12C illustrates a plot of an example of a SIMS (Secondary Ion Mass Spectroscopy) profile of doping concentrations over a range of depths. As shown inFIG. 12C , the peak phosphorus dimer doping density (labeled as “SiP+P2 I/I+μSSA”) in the present embodiment is greater than about 1×1022 atoms/cm3 (e.g., region 1252), and is located at less than a few nm from the top surface of the implanted silicon region (e.g., thefirst region 1210 ofFIG. 12B ) such that the doping concentration is increased near the surface. In contrast, the peak single-atom phosphorus doping density (labeled as “SiP dep”) and the peak single-atom phosphorus doping density with micro-sub second anneal (labeled as “SiP+μSSA”) are magnitudes smaller than the peak phosphorus dimer doping density.FIG. 12C shows that by using P2 + ion implantation, a higher amount of impurities can be introduced at a portion closer to the surface of the source/drain epitaxial regions. -
FIG. 13 is a perspective view of the n-typeFin FET device 902 and the p-typeFin FET device 904 at one of various stages of the sequential fabrication process according to an embodiment of the present disclosure. After the phosphorusdimer ion implantation 1204, athermal anneal operation 1302 with temperatures in a range from about 950° C. to about 1250° C. may be performed to activate the implanted phosphorus. As discussed above, the increase in phosphorus concentration (via the phosphorus dimer ion implantation) increases the tensile strain applied on the channel region of the n-typeFin FET device 902. In this regard, the increase in tensile strain enhances channel electron mobility. - The application of the
thermal anneal operation 1302 may include heating the semiconductor device, particularly the n-typeFin FET device 902, to a temperature in a range from 900° C. to 1000° C. in some embodiments, or to a temperature in a range from about 1000° C. to about 1300° C. in other embodiments. In some embodiments, thethermal anneal operation 1302 is applied for a duration in a range from about 1 second to about 10 seconds. In some aspects, thethermal anneal operation 1302 is applied uniformly across the n-typeFin FET device 902 and the p-typeFin FET device 904. Thethermal anneal operation 1302 may include an anneal operation selected from a group including RTA, flash anneal, sub-second anneal (SSA), micro-sub second anneal (μSSA), laser anneal, etc. In some embodiments, RTA is performed at a temperature in a range from about 950° C. to about 1250° C. for about 7 to about 10 seconds, in some embodiments. Alternatively, the anneal operations are performed at a temperature in a range from about 1050 to about 1150° C. for about 1 to about 6 seconds, in other embodiments. In other embodiments, μSSA is performed at a temperature in a range from about 950 to about 1150° C. for about 10 to about 500 micro seconds. -
FIG. 14 is a perspective view of the n-typeFin FET device 902 and the p-typeFin FET device 904 at one of various stages of the sequential fabrication process according to an embodiment of the present disclosure. After forming the source/drain regions (e.g., thestrain material 330 a, thestrain material 330 b), an operation of depositing a contact etch stop layer 1402 (CESL) is performed. In this example, theCESL 1402 may be applied as a layer uniformly over the n-typeFin FET device 902 and the p-typeFin FET device 904. -
FIG. 15 is a perspective view of the n-typeFin FET device 902 and the p-typeFin FET device 904 at one of various stages of fabrication according to an embodiment of the present disclosure. The CESL operation (see,FIG. 14 ) is followed by an operation of depositing an interlayer dielectric (ILD)layer 1502. TheILD layer 1502 is deposited by a suitable technique, such as CVD. In this embodiment, theILD layer 1502 is applied as a layer uniformly over the n-typeFin FET device 902 and the p-typeFin FET device 904. TheILD layer 1502 includes a dielectric material, such as one or more layers of silicon oxide, silicon nitride, a low-k dielectric material or a combination thereof. -
FIG. 16 is a perspective view of the n-typeFin FET device 902 and the p-typeFin FET device 904 at one of various stages of the sequential fabrication process according to an embodiment of the present disclosure. TheILD layer 1502 and the hard mask are subsequently planarized by a CMP operation, resulting in the structure shown inFIG. 16 . - In embodiments of the disclosure, the source/drain electrodes (contacts) is formed by patterning the
ILD layer 1502, such as a photolithographic operation to form openings exposing the 330 a and 330 b. A suitable conductive material, such as copper, tungsten, nickel, titanium, or the like, is deposited in the openings. In some embodiments, a metal silicide is formed at the conductive material and source/drain interface to improve conductivity at the interface. In one example, a damascene and/or dual damascene operation is used to form copper-based multilayer interconnection structures. In another embodiment, tungsten is used to form tungsten plugs in the openings.strain material - In this embodiment, an STI first/gate last method is implemented. Many of the operations in this embodiment are the same or similar to the operations of a STI first/gate first method. The methods are the same through the operation of removing a portion of the STI regions.
- In order to use a high-k metal gate (HK/MG), an operation of depositing a dummy gate dielectric overlying the exposed end portions of the fins, an operation of depositing a dummy gate, and an operation of patterning the dummy gate are performed. After patterning the dummy gate, the next operations are the same or similar to the STI first/gate first method until after the operation of CMP of the
ILD layer 1502. -
FIG. 17 is a cross-sectional view of the n-typeFin FET device 902 and the p-typeFin FET device 904 at one of various stages of the sequential fabrication process according to an embodiment of the present disclosure. After CMP of theILD layer 1502, an operation of removing the dummy gate and an operation of removing the dummy gate dielectric are also performed. The dummy gate and dummy gate dielectric are removed using suitable etching operations. -
FIG. 18 is a cross-sectional view of the n-typeFin FET device 902 and the p-typeFin FET device 904 at one of various stages of the sequential fabrication process according to an embodiment of the present disclosure. Subsequently, an operation of depositing a high k metal gate 1802 (HK/MG) on a highk gate dielectric 1804 occurs. According to embodiments of the disclosure, the high k gate dielectric 1804 may include one or more layers of HfO2, HfSiO, HfSiON, HfTaO, HfTiO, HfZrO, zirconium oxide, aluminum oxide, hafnium dioxide-alumina (HfO2—Al2O3) alloy, other suitable high-k dielectric materials, or combinations thereof. The highk metal gate 1802 material may include one or more layers of Ti, TiN, titanium-aluminum alloy, Al, AlN, Ta, TaN, TaC, TaCN, TaSi, and the like. -
FIG. 19 is a cross-sectional view of the n-typeFin FET device 902 and the p-typeFin FET device 904 at one of various stages of the sequential fabrication process according to an embodiment of the present disclosure. After formation of the HK/MG electrode structure, the source/drain electrodes are patterned in a similar manner to the STI first/gate first method. - In other embodiments, a method for fabricating the
Fin FET device 300 utilizes an EPI first/gate first method or EPI first/gate last method. In the EPI first methods, an epitaxial layer is formed on thesubstrate 110, and then the epitaxial layer is subsequently patterned to form fins (e.g., the semiconductor fins 120). Many of the operations in the EPI first embodiments are the same or similar to the operations of the STI first methods. - Subsequent processing according to embodiments of the present disclosure may also form various contacts/vias/lines and multilayer interconnect features (e.g., metal layers and interlayer dielectrics) on the
semiconductor substrate 110, configured to connect the various features or structures of theFin FET device 300. For example, a multilayer interconnection includes vertical interconnects, such as conventional vias or contacts, and horizontal interconnects, such as metal lines. - The
Fin FET device 300 serves only as one example. TheFin FET device 300 may be used in various applications such as digital circuit, imaging sensor devices, a hetero-semiconductor device, dynamic random access memory (DRAM) cell, a single electron transistor (SET), and/or other microelectronic devices (collectively referred to herein as microelectronic devices). Of course, aspects of the present disclosure are also applicable and/or readily adaptable to other type of transistor, including single-gate transistors, double-gate transistors, and other multiple-gate transistors, and may be employed in many different applications, including sensor cells, memory cells, logic cells, and others. - The present disclosure provides for the reduction of contact capacitance and increase in channel mobility for NMOS Fin FET structures by providing relatively heavy and shallow doping on a top surface of the phosphorus doped silicon-containing epitaxial layering. In particular, a phosphorus dimer (P2 +) ion implantation is utilized after the epitaxial layering operation in order to effectively incorporate a higher chemical phosphorus concentration and amorphous level than the conventional phosphorus ion implantation under a same implantation dosage. The phosphorus dimer ion implantation may be, or may be a part of, a cryo-implantation with temperatures below −20° C. to induce a higher amorphous level (or lower activation energy).
- In an embodiment, a method of fabricating a Fin FET device includes providing a substrate having a first fin structure and a second fin structure. The method includes forming an isolation layer on the substrate, in which the isolation layer is formed adjacent to the first fin structure and the second fin structure. The method includes forming a first gate structure on at least a portion of the first fin structure and the isolation layer. The method includes forming a second gate structure on at least a portion of the second fin structure and the isolation layer. The method includes forming a first strain material by an epitaxial growth operation, in which the first strain material provides stress to a channel region of the first fin structure. The method includes forming a second strain material by the epitaxial growth operation, in which the second strain material provides stress to a channel region of the second fin structure. The method also includes implanting a first doping agent to at least a first region of the first strain material, in which the first region has a first doping concentration of the first doping agent. In this embodiment, the first doping concentration is greater than a second doping concentration of a second doping agent in a second region of the first strain material. The method also includes applying a thermal anneal operation to at least the first fin structure and the first strain material, in which the channel region of the first fin structure has greater channel mobility than the channel region of the second fin structure, by at least the thermal anneal operation.
- In another embodiment, a method of fabricating a Fin FET device includes providing a substrate having a fin structure. The method includes forming an isolation layer on the substrate, in which the isolation layer is formed adjacent to the fin structure. The method includes forming a gate structure on at least a portion of the fin structure and the isolation layer. The method includes forming a strain material by an epitaxial growth operation, in which the strain material provides stress to a channel region of the fin structure. The method includes implanting a first doping agent to at least a first region of the strain material, in which the first region has a first doping concentration of the first doping agent, and the first doping concentration being greater than a second doping concentration of a second doping agent in a second region of the strain material. The method also includes applying a thermal anneal operation to at least the fin structure and the strain material, in which the channel region of the fin structure has greater channel mobility than the channel region of a second fin structure on the substrate, by at least the thermal anneal operation.
- In still another embodiment, a semiconductor device includes a substrate, a first fin structure and a second fin structure. The semiconductor device includes an isolation layer formed on the substrate, in which the isolation layer is formed adjacent to the first fin structure and the second fin structure. The semiconductor device includes a first gate structure formed on at least a portion of the first fin structure and the isolation layer. The semiconductor device includes a second gate structure formed on at least a portion of the second fin structure and the isolation layer. The semiconductor device includes a first epitaxial layer including a first strained material that provides stress to a channel region of the first fin structure. The semiconductor device includes a second epitaxial layer including a second strained material that provides stress to a channel region of the second fin structure, in which the second epitaxial layer has a first region and a second region. The first region has a first doping concentration of a first doping agent and the second region has a second doping concentration of a second doping agent. In this embodiment, the first doping concentration is greater than the second doping concentration.
- The foregoing outlines features of several embodiments so that those skilled in the art may better understand the aspects of the present disclosure. Those skilled in the art should appreciate that they may readily use the present disclosure as a basis for designing or modifying other operations and structures for carrying out the same purposes and/or achieving the same advantages of the embodiments introduced herein. Those skilled in the art should also realize that such equivalent constructions do not depart from the spirit and scope of the present disclosure, and that they may make various changes, substitutions, and alterations herein without departing from the spirit and scope of the present disclosure.
Claims (21)
Priority Applications (8)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US14/859,165 US9607838B1 (en) | 2015-09-18 | 2015-09-18 | Enhanced channel strain to reduce contact resistance in NMOS FET devices |
| TW105129953A TWI702657B (en) | 2015-09-18 | 2016-09-14 | Finfet device and method for manufacturing the same |
| CN201610824116.6A CN107026086A (en) | 2015-09-18 | 2016-09-14 | Enhanced channel strain is to reduce the contact resistance of NMOS FET devices |
| US15/446,295 US10056383B2 (en) | 2015-09-18 | 2017-03-01 | Enhanced channel strain to reduce contact resistance in NMOS FET devices |
| US16/105,925 US10515966B2 (en) | 2015-09-18 | 2018-08-20 | Enhanced channel strain to reduce contact resistance in NMOS FET devices |
| US16/725,553 US10916546B2 (en) | 2015-09-18 | 2019-12-23 | Enhanced channel strain to reduce contact resistance in NMOS FET devices |
| US17/170,601 US11574907B2 (en) | 2015-09-18 | 2021-02-08 | Enhanced channel strain to reduce contact resistance in NMOS FET devices |
| US18/106,350 US12021082B2 (en) | 2015-09-18 | 2023-02-06 | Enhanced channel strain to reduce contact resistance in NMOS FET devices |
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US14/859,165 US9607838B1 (en) | 2015-09-18 | 2015-09-18 | Enhanced channel strain to reduce contact resistance in NMOS FET devices |
Related Child Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US15/446,295 Division US10056383B2 (en) | 2015-09-18 | 2017-03-01 | Enhanced channel strain to reduce contact resistance in NMOS FET devices |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| US20170084741A1 true US20170084741A1 (en) | 2017-03-23 |
| US9607838B1 US9607838B1 (en) | 2017-03-28 |
Family
ID=58283303
Family Applications (6)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US14/859,165 Active US9607838B1 (en) | 2015-09-18 | 2015-09-18 | Enhanced channel strain to reduce contact resistance in NMOS FET devices |
| US15/446,295 Active US10056383B2 (en) | 2015-09-18 | 2017-03-01 | Enhanced channel strain to reduce contact resistance in NMOS FET devices |
| US16/105,925 Active US10515966B2 (en) | 2015-09-18 | 2018-08-20 | Enhanced channel strain to reduce contact resistance in NMOS FET devices |
| US16/725,553 Active US10916546B2 (en) | 2015-09-18 | 2019-12-23 | Enhanced channel strain to reduce contact resistance in NMOS FET devices |
| US17/170,601 Active 2036-02-27 US11574907B2 (en) | 2015-09-18 | 2021-02-08 | Enhanced channel strain to reduce contact resistance in NMOS FET devices |
| US18/106,350 Active US12021082B2 (en) | 2015-09-18 | 2023-02-06 | Enhanced channel strain to reduce contact resistance in NMOS FET devices |
Family Applications After (5)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US15/446,295 Active US10056383B2 (en) | 2015-09-18 | 2017-03-01 | Enhanced channel strain to reduce contact resistance in NMOS FET devices |
| US16/105,925 Active US10515966B2 (en) | 2015-09-18 | 2018-08-20 | Enhanced channel strain to reduce contact resistance in NMOS FET devices |
| US16/725,553 Active US10916546B2 (en) | 2015-09-18 | 2019-12-23 | Enhanced channel strain to reduce contact resistance in NMOS FET devices |
| US17/170,601 Active 2036-02-27 US11574907B2 (en) | 2015-09-18 | 2021-02-08 | Enhanced channel strain to reduce contact resistance in NMOS FET devices |
| US18/106,350 Active US12021082B2 (en) | 2015-09-18 | 2023-02-06 | Enhanced channel strain to reduce contact resistance in NMOS FET devices |
Country Status (3)
| Country | Link |
|---|---|
| US (6) | US9607838B1 (en) |
| CN (1) | CN107026086A (en) |
| TW (1) | TWI702657B (en) |
Cited By (16)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US9793372B1 (en) * | 2016-05-25 | 2017-10-17 | Globalfoundries Inc. | Integrated circuit including a dummy gate structure and method for the formation thereof |
| US20170338326A1 (en) * | 2016-03-24 | 2017-11-23 | Taiwan Semiconductor Manufacturing Company, Ltd. | Two-Step Dummy Gate Formation |
| US20180068866A1 (en) * | 2016-09-05 | 2018-03-08 | Semiconductor Manufacturing International (Shanghai) Corporation | Semiconductor device and fabrication method thereof |
| US20180342622A1 (en) * | 2016-02-05 | 2018-11-29 | Institute of Microelectronics, Chinese Academy of Sciences | Multi-gate finfet including negative capacitor, method of manufacturing the same, and electronic device |
| CN108962994A (en) * | 2017-05-18 | 2018-12-07 | 台湾积体电路制造股份有限公司 | It is used to form the injection of the source/drain regions of different crystal pipe |
| WO2019005099A1 (en) * | 2017-06-30 | 2019-01-03 | Intel Corporation | Metal to source/drain contact area using thin nucleation layer and sacrificial epitaxial film |
| CN109216460A (en) * | 2017-06-29 | 2019-01-15 | 三星电子株式会社 | Semiconductor devices with fin structure |
| US20190131435A1 (en) * | 2017-10-30 | 2019-05-02 | International Business Machines Corporation | Approach to high-k dielectric feature uniformity |
| CN112582420A (en) * | 2019-09-28 | 2021-03-30 | 台湾积体电路制造股份有限公司 | Integrated circuit device and method of forming semiconductor device |
| CN113270370A (en) * | 2020-05-29 | 2021-08-17 | 台湾积体电路制造股份有限公司 | Dual doped source/drain regions and methods of forming the same |
| US20220037507A1 (en) * | 2020-08-03 | 2022-02-03 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device and manufacturing method thereof |
| TWI778048B (en) * | 2017-04-20 | 2022-09-21 | 美商微材料有限責任公司 | Methods of forming semiconductor structures |
| US20220319909A1 (en) * | 2021-04-01 | 2022-10-06 | Nanya Technology Corporation | Method for manufacturing a semiconductor memory device |
| CN116190443A (en) * | 2022-09-23 | 2023-05-30 | 北京超弦存储器研究院 | Method for manufacturing semiconductor device and semiconductor device |
| US11937415B2 (en) | 2019-09-28 | 2024-03-19 | Taiwan Semiconductor Manufacturing Co., Ltd. | Fin-based well straps for improving memory macro performance |
| US12446268B2 (en) | 2019-10-18 | 2025-10-14 | Taiwan Semiconductor Manufacturing Co., Ltd. | Source and drain epitaxial layers |
Families Citing this family (20)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US9607838B1 (en) * | 2015-09-18 | 2017-03-28 | Taiwan Semiconductor Manufacturing Co., Ltd. | Enhanced channel strain to reduce contact resistance in NMOS FET devices |
| US10020304B2 (en) * | 2015-11-16 | 2018-07-10 | Taiwan Semiconductor Manufacturing Co., Ltd. | Fin field effect transistor, semiconductor device and fabricating method thereof |
| US11088033B2 (en) | 2016-09-08 | 2021-08-10 | International Business Machines Corporation | Low resistance source-drain contacts using high temperature silicides |
| US10038079B1 (en) * | 2017-04-07 | 2018-07-31 | Taiwan Semicondutor Manufacturing Co., Ltd | Semiconductor device and manufacturing method thereof |
| US10297505B2 (en) * | 2017-04-26 | 2019-05-21 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor device and fabrication method therefor |
| US10103067B1 (en) * | 2017-06-08 | 2018-10-16 | Globalfoundries Inc. | Semiconductor device comprising trench isolation |
| US10586738B2 (en) | 2017-10-26 | 2020-03-10 | Samsung Electronics Co., Ltd. | Method of providing source and drain doping for CMOS architecture including FinFET and semiconductor devices so formed |
| CN109727914B (en) * | 2017-10-30 | 2020-11-03 | 中芯国际集成电路制造(上海)有限公司 | Semiconductor structure and method of forming the same |
| US10340384B2 (en) * | 2017-11-30 | 2019-07-02 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method of manufacturing fin field-effect transistor device |
| US10756204B2 (en) * | 2017-11-30 | 2020-08-25 | Intel Corporation | Fin trim isolation with single gate spacing for advanced integrated circuit structure fabrication |
| DE112017008046T5 (en) | 2017-12-28 | 2020-06-18 | Intel Corporation | PMOS AND NMOS CONTACTS IN A COMMON TRENCH |
| US10854615B2 (en) | 2018-03-30 | 2020-12-01 | Taiwan Semiconductor Manufacturing Co., Ltd. | FinFET having non-merging epitaxially grown source/drains |
| CN110556291B (en) * | 2018-05-30 | 2021-12-14 | 中芯国际集成电路制造(上海)有限公司 | Epitaxial layer and preparation method of N-type fin field effect transistor |
| US10854603B2 (en) * | 2018-06-29 | 2020-12-01 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor device and method |
| US10930507B2 (en) * | 2018-10-31 | 2021-02-23 | Taiwan Semiconductor Manufacturing Company, Ltd. | Reduce well dopant loss in FinFETs through co-implantation |
| US10833198B2 (en) | 2019-03-14 | 2020-11-10 | International Business Machines Corporation | Confined source drain epitaxy to reduce shorts in CMOS integrated circuits |
| US12062582B2 (en) | 2020-01-15 | 2024-08-13 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method of manufacturing semiconductor devices |
| US11888064B2 (en) | 2020-06-01 | 2024-01-30 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device and method |
| US11532520B2 (en) | 2020-08-14 | 2022-12-20 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device and method |
| US11664424B2 (en) | 2020-09-30 | 2023-05-30 | Taiwan Semiconductor Manufacturing Company, Ltd. | Device with epitaxial source/drain region |
Family Cites Families (33)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP2845303B2 (en) * | 1991-08-23 | 1999-01-13 | 株式会社 半導体エネルギー研究所 | Semiconductor device and manufacturing method thereof |
| US5793090A (en) * | 1997-01-10 | 1998-08-11 | Advanced Micro Devices, Inc. | Integrated circuit having multiple LDD and/or source/drain implant steps to enhance circuit performance |
| US20040258930A1 (en) * | 2003-06-23 | 2004-12-23 | Sharp Laboratories Of America Inc. | Grain-free polycrystalline silicon and a method for producing same |
| US20080160683A1 (en) * | 2006-12-29 | 2008-07-03 | Vanderpool Aaron O | Source/drain extensions in nmos devices |
| US7625790B2 (en) * | 2007-07-26 | 2009-12-01 | International Business Machines Corporation | FinFET with sublithographic fin width |
| US8877576B2 (en) * | 2007-08-23 | 2014-11-04 | Infineon Technologies Ag | Integrated circuit including a first channel and a second channel |
| US8497528B2 (en) * | 2010-05-06 | 2013-07-30 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method for fabricating a strained structure |
| US9245805B2 (en) * | 2009-09-24 | 2016-01-26 | Taiwan Semiconductor Manufacturing Company, Ltd. | Germanium FinFETs with metal gates and stressors |
| US8598003B2 (en) * | 2009-12-21 | 2013-12-03 | Intel Corporation | Semiconductor device having doped epitaxial region and its methods of fabrication |
| US8367498B2 (en) * | 2010-10-18 | 2013-02-05 | Taiwan Semiconductor Manufacturing Company, Ltd. | Fin-like field effect transistor (FinFET) device and method of manufacturing same |
| US8551829B2 (en) * | 2010-11-10 | 2013-10-08 | United Microelectronics Corp. | Method for manufacturing multi-gate transistor device |
| WO2012073583A1 (en) * | 2010-12-03 | 2012-06-07 | Kabushiki Kaisha Toshiba | Method of forming an inpurity implantation layer |
| US8901537B2 (en) * | 2010-12-21 | 2014-12-02 | Intel Corporation | Transistors with high concentration of boron doped germanium |
| US8487378B2 (en) | 2011-01-21 | 2013-07-16 | Taiwan Semiconductor Manufacturing Company, Ltd. | Non-uniform channel junction-less transistor |
| US8887106B2 (en) | 2011-12-28 | 2014-11-11 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method of generating a bias-adjusted layout design of a conductive feature and method of generating a simulation model of a predefined fabrication process |
| KR101876793B1 (en) * | 2012-02-27 | 2018-07-11 | 삼성전자주식회사 | Field Effect Transistor and Method of fabricating the same |
| US8729634B2 (en) | 2012-06-15 | 2014-05-20 | Taiwan Semiconductor Manufacturing Company, Ltd. | FinFET with high mobility and strain channel |
| US8796695B2 (en) * | 2012-06-22 | 2014-08-05 | United Microelectronics Corp. | Multi-gate field-effect transistor and process thereof |
| US9159810B2 (en) * | 2012-08-22 | 2015-10-13 | Advanced Ion Beam Technology, Inc. | Doping a non-planar semiconductor device |
| US8809171B2 (en) * | 2012-12-28 | 2014-08-19 | Taiwan Semiconductor Manufacturing Company, Ltd. | Methods for forming FinFETs having multiple threshold voltages |
| US8826213B1 (en) | 2013-03-11 | 2014-09-02 | Taiwan Semiconductor Manufacturing Company, Ltd. | Parasitic capacitance extraction for FinFETs |
| US8943455B2 (en) | 2013-03-12 | 2015-01-27 | Taiwan Semiconductor Manufacturing Company, Ltd. | Methods for layout verification for polysilicon cell edge structures in FinFET standard cells |
| US8952420B1 (en) * | 2013-07-29 | 2015-02-10 | Stmicroelectronics, Inc. | Method to induce strain in 3-D microfabricated structures |
| US9099559B2 (en) * | 2013-09-16 | 2015-08-04 | Stmicroelectronics, Inc. | Method to induce strain in finFET channels from an adjacent region |
| US9196613B2 (en) * | 2013-11-19 | 2015-11-24 | International Business Machines Corporation | Stress inducing contact metal in FinFET CMOS |
| US9425310B2 (en) * | 2014-03-04 | 2016-08-23 | Taiwan Semiconductor Manufacturing Co., Ltd. | Methods for forming wrap around contact |
| KR102017611B1 (en) * | 2014-04-04 | 2019-09-04 | 삼성전자주식회사 | Semiconductor device and method of manufacturing the same |
| US9659827B2 (en) * | 2014-07-21 | 2017-05-23 | Samsung Electronics Co., Ltd. | Methods of manufacturing semiconductor devices by forming source/drain regions before gate electrode separation |
| US9659766B2 (en) * | 2014-12-19 | 2017-05-23 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method for forming semiconductor structure with etched fin structure |
| US10032912B2 (en) * | 2014-12-31 | 2018-07-24 | Stmicroelectronics, Inc. | Semiconductor integrated structure having an epitaxial SiGe layer extending from silicon-containing regions formed between segments of oxide regions |
| US10833175B2 (en) * | 2015-06-04 | 2020-11-10 | International Business Machines Corporation | Formation of dislocation-free SiGe finFET using porous silicon |
| US9583623B2 (en) * | 2015-07-31 | 2017-02-28 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device including fin structures disposed over buffer structures and manufacturing method thereof |
| US9607838B1 (en) * | 2015-09-18 | 2017-03-28 | Taiwan Semiconductor Manufacturing Co., Ltd. | Enhanced channel strain to reduce contact resistance in NMOS FET devices |
-
2015
- 2015-09-18 US US14/859,165 patent/US9607838B1/en active Active
-
2016
- 2016-09-14 CN CN201610824116.6A patent/CN107026086A/en active Pending
- 2016-09-14 TW TW105129953A patent/TWI702657B/en active
-
2017
- 2017-03-01 US US15/446,295 patent/US10056383B2/en active Active
-
2018
- 2018-08-20 US US16/105,925 patent/US10515966B2/en active Active
-
2019
- 2019-12-23 US US16/725,553 patent/US10916546B2/en active Active
-
2021
- 2021-02-08 US US17/170,601 patent/US11574907B2/en active Active
-
2023
- 2023-02-06 US US18/106,350 patent/US12021082B2/en active Active
Cited By (29)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20180342622A1 (en) * | 2016-02-05 | 2018-11-29 | Institute of Microelectronics, Chinese Academy of Sciences | Multi-gate finfet including negative capacitor, method of manufacturing the same, and electronic device |
| US11569388B2 (en) | 2016-02-05 | 2023-01-31 | Institute of Microelectronics, Chinese Academy of Sciences | Multi-gate FinFET including negative capacitor, method of manufacturing the same, and electronic device |
| US11245035B2 (en) | 2016-02-05 | 2022-02-08 | Institute of Microelectronics, Chinese Academy of Sciences | Multi-gate FinFET including negative capacitor, method of manufacturing the same, and electronic device |
| US10797178B2 (en) * | 2016-02-05 | 2020-10-06 | Institute of Microelectronics Chinese Academy of Sciences | Multi-gate FinFET including negative capacitor, method of manufacturing the same, and electronic device |
| US10141419B2 (en) * | 2016-03-24 | 2018-11-27 | Taiwan Semiconductor Manufacturing Company, Ltd. | Two-step dummy gate formation |
| US20170338326A1 (en) * | 2016-03-24 | 2017-11-23 | Taiwan Semiconductor Manufacturing Company, Ltd. | Two-Step Dummy Gate Formation |
| US10157996B2 (en) | 2016-05-25 | 2018-12-18 | Globalfoundries Inc. | Methods for forming integrated circuits that include a dummy gate structure |
| US9793372B1 (en) * | 2016-05-25 | 2017-10-17 | Globalfoundries Inc. | Integrated circuit including a dummy gate structure and method for the formation thereof |
| US20180068866A1 (en) * | 2016-09-05 | 2018-03-08 | Semiconductor Manufacturing International (Shanghai) Corporation | Semiconductor device and fabrication method thereof |
| US10586713B2 (en) * | 2016-09-05 | 2020-03-10 | Semiconductor Manufacturing International (Shanghai) Corporation | Semiconductor device and fabrication method thereof |
| TWI778048B (en) * | 2017-04-20 | 2022-09-21 | 美商微材料有限責任公司 | Methods of forming semiconductor structures |
| CN108962994A (en) * | 2017-05-18 | 2018-12-07 | 台湾积体电路制造股份有限公司 | It is used to form the injection of the source/drain regions of different crystal pipe |
| CN108962994B (en) * | 2017-05-18 | 2021-08-17 | 台湾积体电路制造股份有限公司 | Implants used to form source/drain regions of different transistors |
| CN109216460A (en) * | 2017-06-29 | 2019-01-15 | 三星电子株式会社 | Semiconductor devices with fin structure |
| WO2019005099A1 (en) * | 2017-06-30 | 2019-01-03 | Intel Corporation | Metal to source/drain contact area using thin nucleation layer and sacrificial epitaxial film |
| CN111316422A (en) * | 2017-10-30 | 2020-06-19 | 国际商业机器公司 | Method for high-K dielectric feature uniformity |
| US10600887B2 (en) * | 2017-10-30 | 2020-03-24 | International Business Machines Corporation | Approach to high-k dielectric feature uniformity |
| US20190131435A1 (en) * | 2017-10-30 | 2019-05-02 | International Business Machines Corporation | Approach to high-k dielectric feature uniformity |
| CN112582420A (en) * | 2019-09-28 | 2021-03-30 | 台湾积体电路制造股份有限公司 | Integrated circuit device and method of forming semiconductor device |
| US11937415B2 (en) | 2019-09-28 | 2024-03-19 | Taiwan Semiconductor Manufacturing Co., Ltd. | Fin-based well straps for improving memory macro performance |
| US12532446B2 (en) | 2019-09-28 | 2026-01-20 | Taiwan Semiconductor Manufacturing Co., Ltd. | Fin-based well straps for improving memory macro performance |
| US12446268B2 (en) | 2019-10-18 | 2025-10-14 | Taiwan Semiconductor Manufacturing Co., Ltd. | Source and drain epitaxial layers |
| CN113270370A (en) * | 2020-05-29 | 2021-08-17 | 台湾积体电路制造股份有限公司 | Dual doped source/drain regions and methods of forming the same |
| US11935793B2 (en) * | 2020-05-29 | 2024-03-19 | Taiwan Semiconductor Manufacturing Co., Ltd. | Dual dopant source/drain regions and methods of forming same |
| US11404561B2 (en) * | 2020-08-03 | 2022-08-02 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device and manufacturing method thereof |
| US20220037507A1 (en) * | 2020-08-03 | 2022-02-03 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device and manufacturing method thereof |
| US12087846B2 (en) | 2020-08-03 | 2024-09-10 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor device and manufacturing method thereof |
| US20220319909A1 (en) * | 2021-04-01 | 2022-10-06 | Nanya Technology Corporation | Method for manufacturing a semiconductor memory device |
| CN116190443A (en) * | 2022-09-23 | 2023-05-30 | 北京超弦存储器研究院 | Method for manufacturing semiconductor device and semiconductor device |
Also Published As
| Publication number | Publication date |
|---|---|
| US10916546B2 (en) | 2021-02-09 |
| CN107026086A (en) | 2017-08-08 |
| US11574907B2 (en) | 2023-02-07 |
| TW201712763A (en) | 2017-04-01 |
| US20210159226A1 (en) | 2021-05-27 |
| US9607838B1 (en) | 2017-03-28 |
| US20170179130A1 (en) | 2017-06-22 |
| US12021082B2 (en) | 2024-06-25 |
| US10056383B2 (en) | 2018-08-21 |
| US20230187447A1 (en) | 2023-06-15 |
| TWI702657B (en) | 2020-08-21 |
| US20200135736A1 (en) | 2020-04-30 |
| US20190006363A1 (en) | 2019-01-03 |
| US10515966B2 (en) | 2019-12-24 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US12021082B2 (en) | Enhanced channel strain to reduce contact resistance in NMOS FET devices | |
| US10312369B2 (en) | Semiconductor Fin FET device with epitaxial source/drain | |
| US12336217B2 (en) | Flat STI surface for gate oxide uniformity in Fin FET devices | |
| KR101827148B1 (en) | A method of semiconductor device fabrication | |
| TWI725332B (en) | Gate cutting method and integrated circuit device | |
| US9570557B2 (en) | Tilt implantation for STI formation in FinFET structures | |
| US8999794B2 (en) | Self-aligned source and drain structures and method of manufacturing same | |
| CN112599591B (en) | FINFET doping structure | |
| US11855207B2 (en) | FinFET structure and method with reduced fin buckling |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| AS | Assignment |
Owner name: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD., TAIW Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:LIN, YU-CHANG;NIEH, CHUN-FENG;CHANG, HUICHENG;AND OTHERS;SIGNING DATES FROM 20151103 TO 20151104;REEL/FRAME:038385/0044 |
|
| STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
| MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 4 |
|
| MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 8 |