US20170025404A1 - Cascode configured semiconductor component - Google Patents
Cascode configured semiconductor component Download PDFInfo
- Publication number
- US20170025404A1 US20170025404A1 US15/209,541 US201615209541A US2017025404A1 US 20170025404 A1 US20170025404 A1 US 20170025404A1 US 201615209541 A US201615209541 A US 201615209541A US 2017025404 A1 US2017025404 A1 US 2017025404A1
- Authority
- US
- United States
- Prior art keywords
- forming
- trench
- semiconductor
- layer
- dielectric material
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- H01L27/0274—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/01—Manufacture or treatment
- H10D30/015—Manufacture or treatment of FETs having heterojunction interface channels or heterojunction gate electrodes, e.g. HEMT
-
- H01L29/2003—
-
- H01L29/205—
-
- H01L29/41758—
-
- H01L29/66462—
-
- H01L29/66537—
-
- H01L29/66704—
-
- H01L29/7787—
-
- H01L29/7823—
-
- H01L29/7825—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/01—Manufacture or treatment
- H10D30/021—Manufacture or treatment of FETs having insulated gates [IGFET]
- H10D30/0217—Manufacture or treatment of FETs having insulated gates [IGFET] forming self-aligned punch-through stoppers or threshold implants under gate regions
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/01—Manufacture or treatment
- H10D30/021—Manufacture or treatment of FETs having insulated gates [IGFET]
- H10D30/028—Manufacture or treatment of FETs having insulated gates [IGFET] of double-diffused metal oxide semiconductor [DMOS] FETs
- H10D30/0281—Manufacture or treatment of FETs having insulated gates [IGFET] of double-diffused metal oxide semiconductor [DMOS] FETs of lateral DMOS [LDMOS] FETs
- H10D30/0289—Manufacture or treatment of FETs having insulated gates [IGFET] of double-diffused metal oxide semiconductor [DMOS] FETs of lateral DMOS [LDMOS] FETs using recessing of the gate electrodes, e.g. to form trench gate electrodes
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/40—FETs having zero-dimensional [0D], one-dimensional [1D] or two-dimensional [2D] charge carrier gas channels
- H10D30/47—FETs having zero-dimensional [0D], one-dimensional [1D] or two-dimensional [2D] charge carrier gas channels having 2D charge carrier gas channels, e.g. nanoribbon FETs or high electron mobility transistors [HEMT]
- H10D30/471—High electron mobility transistors [HEMT] or high hole mobility transistors [HHMT]
- H10D30/475—High electron mobility transistors [HEMT] or high hole mobility transistors [HHMT] having wider bandgap layer formed on top of lower bandgap active layer, e.g. undoped barrier HEMTs such as i-AlGaN/GaN HEMTs
- H10D30/4755—High electron mobility transistors [HEMT] or high hole mobility transistors [HHMT] having wider bandgap layer formed on top of lower bandgap active layer, e.g. undoped barrier HEMTs such as i-AlGaN/GaN HEMTs having wide bandgap charge-carrier supplying layers, e.g. modulation doped HEMTs such as n-AlGaAs/GaAs HEMTs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/64—Double-diffused metal-oxide semiconductor [DMOS] FETs
- H10D30/65—Lateral DMOS [LDMOS] FETs
- H10D30/655—Lateral DMOS [LDMOS] FETs having edge termination structures
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/64—Double-diffused metal-oxide semiconductor [DMOS] FETs
- H10D30/65—Lateral DMOS [LDMOS] FETs
- H10D30/658—Lateral DMOS [LDMOS] FETs having trench gate electrodes
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/124—Shapes, relative sizes or dispositions of the regions of semiconductor bodies or of junctions between the regions
- H10D62/126—Top-view geometrical layouts of the regions or the junctions
- H10D62/127—Top-view geometrical layouts of the regions or the junctions of cellular field-effect devices, e.g. multicellular DMOS transistors or IGBTs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/80—Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials
- H10D62/82—Heterojunctions
- H10D62/824—Heterojunctions comprising only Group III-V materials heterojunctions, e.g. GaN/AlGaN heterojunctions
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/80—Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials
- H10D62/85—Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials being Group III-V materials, e.g. GaAs
- H10D62/8503—Nitride Group III-V materials, e.g. AlN or GaN
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/111—Field plates
- H10D64/112—Field plates comprising multiple field plate segments
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/111—Field plates
- H10D64/117—Recessed field plates, e.g. trench field plates or buried field plates
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/20—Electrodes characterised by their shapes, relative sizes or dispositions
- H10D64/23—Electrodes carrying the current to be rectified, amplified, oscillated or switched, e.g. sources, drains, anodes or cathodes
- H10D64/251—Source or drain electrodes for field-effect devices
- H10D64/257—Source or drain electrodes for field-effect devices for lateral devices wherein the source or drain electrodes are characterised by top-view geometrical layouts, e.g. interdigitated, semi-circular, annular or L-shaped electrodes
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D89/00—Aspects of integrated devices not covered by groups H10D84/00 - H10D88/00
- H10D89/60—Integrated devices comprising arrangements for electrical or thermal protection, e.g. protection circuits against electrostatic discharge [ESD]
- H10D89/601—Integrated devices comprising arrangements for electrical or thermal protection, e.g. protection circuits against electrostatic discharge [ESD] for devices having insulated gate electrodes, e.g. for IGFETs or IGBTs
- H10D89/811—Integrated devices comprising arrangements for electrical or thermal protection, e.g. protection circuits against electrostatic discharge [ESD] for devices having insulated gate electrodes, e.g. for IGFETs or IGBTs using FETs as protective elements
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/20—Electrodes characterised by their shapes, relative sizes or dispositions
- H10D64/23—Electrodes carrying the current to be rectified, amplified, oscillated or switched, e.g. sources, drains, anodes or cathodes
- H10D64/251—Source or drain electrodes for field-effect devices
- H10D64/256—Source or drain electrodes for field-effect devices for lateral devices wherein the source or drain electrodes are recessed in semiconductor bodies
Definitions
- the present invention relates, in general, to electronics and, more particularly, to semiconductor structures thereof, and methods of forming semiconductor devices.
- semiconductor industry used various different device structures and methods to form semiconductor devices such as, for example, diodes, Schottky diodes, Field Effect Transistors (FETs), High Electron Mobility Transistors (HEMTs), etc.
- FETs Field Effect Transistors
- HEMTs High Electron Mobility Transistors
- Devices such as diodes, Schottky diodes, and FETs were typically manufactured from a silicon substrate.
- Drawbacks with semiconductor devices manufactured from a silicon substrate include low breakdown voltages, excessive reverse leakage current, high drain to source resistance (Rds(on)), unsuitably poor switching characteristics, low power densities, and high costs of manufacture.
- III-N semiconductor substrates such as, for example, III-N semiconductor substrates, III-V semiconductor substrates, II-VI semiconductor substrates, etc. Although these substrates have improved device performance, they are fragile and add to manufacturing costs.
- the semiconductor industry has begun using compound semiconductor substrates that are a combination of silicon and III-N materials to address the issues of cost, manufacturability, and fragility.
- a III-N compound semiconductor material formed on a silicon substrate or other semiconductor substrate has been described in U.S. Patent Application Publication Number 2011/0133251 A1 by Zhi He and published on Jun. 9, 2011, and in U.S. Patent Application Publication Number 2013/0069208 A1 by Michael A. Briere and published on Mar. 21, 2013.
- III-N depletion mode devices such as a normally-on III-N depletion mode HEMT cascoded with a silicon device. Using this combination of materials helps achieve a normally-off state using a III-N depletion mode device that is normally-on.
- the silicon device In cascoded devices configured as switches, the silicon device often operates in avalanche mode due to high leakage currents of the III-N device operating under a high drain bias.
- the gate of the III-N device is under a large stress because the avalanche breakdown voltage of the silicon device may exceed the breakdown voltage of the gate dielectric of the III-N device.
- Hard stress conditions such as operating the silicon device in the avalanche mode degrades device reliability, lowers the breakdown voltage, and increases leakage currents. Also, operating the silicon device in the avalanche mode might degrade the reliability of the silicon device.
- Cascoded semiconductor devices have been described in U.S. Patent Application Publication Number 2013/0088280 A1 by Rakesh K. Lai et al. and published on Apr. 11, 2013.
- FIG. 1 is a circuit schematic of a semiconductor component in accordance with an embodiment of the present invention
- FIG. 2 is a layout of a portion of the semiconductor component of FIG. 1 in accordance with another embodiment of the present invention.
- FIG. 3 is a cross-sectional view of the semiconductor component of FIG. 2 taken along a region of section line A-A of FIG. 2 but at an earlier stage of manufacture;
- FIG. 4 is a cross-sectional view of the semiconductor component of FIG. 3 at a later stage of manufacture
- FIG. 5 is a cross-sectional view of the semiconductor component of FIG. 4 at a later stage of manufacture
- FIG. 6 is a cross-sectional view of the semiconductor component of FIG. 5 at a later stage of manufacture
- FIG. 7 is a cross-sectional view of the semiconductor component of FIG. 6 at a later stage of manufacture
- FIG. 8 is a cross-sectional view of the semiconductor component of FIG. 7 at a later stage of manufacture
- FIG. 9 is a cross-sectional view of the semiconductor component of FIG. 8 at a later stage of manufacture
- FIG. 10 is a cross-sectional view of the semiconductor component of FIG. 9 at a later stage of manufacture
- FIG. 11 is a cross-sectional view of the semiconductor component of FIG. 10 at a later stage of manufacture
- FIG. 12 is a cross-sectional view of the semiconductor component of FIG. 11 at a later stage of manufacture
- FIG. 12A is a cross-sectional view of the semiconductor component of FIG. 2 taken along section line C-C of FIG. 2 , but at an earlier stage of manufacture;
- FIG. 13 is a cross-sectional view of the semiconductor component of FIG. 2 taken along a region of section line B-B of FIG. 2 but at an earlier stage of manufacture;
- FIG. 13A is a cross-sectional view of the semiconductor component of FIG. 2 taken along section line D-D of FIG. 2 , but at an earlier stage of manufacture;
- FIG. 14 is a cross-sectional view of the semiconductor component of FIG. 12 at a later stage of manufacture
- FIG. 14A is a cross-sectional view of the semiconductor component of FIG. 12A at a later stage of manufacture
- FIG. 15 is a cross-sectional view of the semiconductor component of FIG. 13 at a later stage of manufacture
- FIG. 15A is a cross-sectional view of the semiconductor component of FIG. 13 at a later stage of manufacture
- FIG. 16 is a cross-sectional view of the semiconductor component of FIG. 14 at a later stage of manufacture
- FIG. 17 is a cross-sectional view of the semiconductor component of FIG. 15 at a later stage of manufacture
- FIG. 18 is a cross-sectional view of the semiconductor component of FIG. 16 at a later stage of manufacture
- FIG. 19 is a cross-sectional view of the semiconductor component of FIG. 17 at a later stage of manufacture
- FIG. 20 is a cross-sectional view of the semiconductor component of FIG. 18 at a later stage of manufacture
- FIG. 21 is a cross-sectional view of the semiconductor component of FIG. 19 at a later stage of manufacture
- FIG. 22 is a cross-sectional view of the semiconductor component of FIG. 20 at a later stage of manufacture
- FIG. 23 is a cross-sectional view of the semiconductor component of FIG. 21 at a later stage of manufacture
- FIG. 24 is a cross-sectional view of the semiconductor component of FIG. 22 at a later stage of manufacture
- FIG. 25 is a cross-sectional view of the semiconductor component of FIG. 23 at a later stage of manufacture
- FIG. 26 is a layout of a portion of the semiconductor component of FIG. 1 in accordance with another embodiment of the present invention.
- FIG. 27 is a cross-sectional view of the semiconductor component of FIG. 26 taken along a region of section line C-C of FIG. 26 ;
- FIG. 28 is a cross-sectional view of the semiconductor component of FIG. 26 taken along a region of section line D-D of FIG. 26 .
- current carrying electrode means an element of a device that carries current through the device such as a source or a drain of an MOS transistor or an emitter or a collector of a bipolar transistor or a cathode or anode of a diode
- a control electrode means an element of the device that controls current flow through the device such as a gate of an MOS transistor or a base of a bipolar transistor.
- the present invention provides a semiconductor component comprising a semiconductor device configured from a silicon based material, a semiconductor device configured from a III-N semiconductor material, and a protection element.
- the semiconductor device configured from the silicon based semiconductor material has at least a pair of current carrying terminals and the semiconductor device configured from the III-N semiconductor material has a control terminal and a pair of current carrying terminals.
- a current carrying terminal of the silicon based semiconductor device is connected to a current carrying terminal of the III-N semiconductor device to form a common connection node and the control terminal of the III-N semiconductor device is connected to the other current carrying terminal of the silicon based semiconductor device.
- the protection element has a terminal connected to the common connection node and a terminal commonly connected to the other current carrying terminal of the silicon based semiconductor device and to the control terminal of the III-N semiconductor device to form a terminal of the semiconductor component.
- the other current carrying terminal of the III-N semiconductor device serves as another terminal of the semiconductor component.
- the protection element may be referred to as a current steering element.
- a protection device is coupled to a semiconductor device fabricated from a silicon based material that is coupled to a semiconductor device fabricated from a III-N semiconductor material.
- the protection device is coupled to the combination of the silicon semiconductor device and the III-N semiconductor material.
- the protection device may be a transistor configured such that its threshold voltage is greater than the absolute threshold voltage value of the III-N semiconductor device.
- the threshold voltage of the protection device is adjusted by increasing the concentration of the impurity material in the channel region or body region of the protection device. Under these conditions, the III-N semiconductor device turns off and holds the drain voltage applied to the protection device.
- FIG. 1 is a circuit schematic of a III-N semiconductor component 10 in accordance with an embodiment of the present invention.
- a semiconductor device 12 coupled to a semiconductor device 14 and configured to form a cascode switch.
- III-N semiconductor component 10 may be referred to as a cascode semiconductor component or a cascoded semiconductor component.
- semiconductor devices 12 and 14 are transistors, wherein each transistor has a control terminal, a source terminal, and a drain terminal.
- a body region for forming a channel is provided between the source terminal and the drain terminal of transistor 12 and a body region for forming a channel is provided between the source terminal and the drain terminal of transistor 14 .
- Transistor 14 is normally on and may therefore be referred to as a normally-on transistor.
- the drain terminal of transistor 12 is connected to the source terminal of transistor 14 to form a common connection node 15 and the source terminal of transistor 12 is connected to the gate terminal of transistor 14 .
- the gate terminal of a transistor may be referred to as a gate or gate electrode
- the source terminal may be referred to as a source, a source electrode, a current carrying terminal or a current carrying electrode
- the drain terminal may be referred to as a drain, a drain electrode, a current carrying terminal, or a current carrying electrode.
- the source terminal of transistor 12 is coupled for receiving a source of operating potential V SS and the gate terminal of transistor 14 is coupled to the source terminal of transistor 12 .
- the source of operating potential V SS is ground.
- a protection element such as, for example, a transistor 16 is connected to transistor 12 so that transistor 16 has a terminal connected to common connection node 15 , i.e., to the commonly connected drain terminal of transistor 12 and to the source terminal of transistor 14 .
- Transistor 16 has a drain terminal connected to its gate terminal, to form a commonly connected gate and drain terminal that is connected to common node 15 .
- a body region for forming a channel is between the source terminal and the drain terminal of transistor 16 , wherein the concentration of impurity materials in the body region of transistor 16 is greater than the concentration of impurity materials in the body region of at least transistor 12 .
- the concentration of impurity materials in the body region of transistor 16 may be between five times and twenty times greater than the concentration of impurity materials in the body region of at least transistor 12 .
- the concentration of impurity materials in the body region of transistor 16 may be at least five times greater than the concentration of impurity materials in the body region of at least transistor 12 .
- the source terminal of transistor 16 is connected to the source terminal of transistor 12 and to the gate terminal of transistor 14 . Because the commonly connected gate and drain terminals of transistor 16 are connected to the drain terminal of transistor 12 and the source terminal of transistor 16 is connected to the source terminal of transistor 12 , transistors 12 and 16 are connected in parallel.
- the source terminals of transistors 12 and 16 may be coupled for receiving a source of operating potential such as, for example, voltage V SS .
- source of operating potential V SS is ground potential.
- transistor 16 is configured to have a threshold voltage that is less than the breakdown voltage of transistor 12 , but greater than the absolute value of the threshold voltage of transistor 14 .
- transistor 16 is in the leakage current path of the current from III-N transistor 14 and may be sized to handle the leakage current of semiconductor component 10 when semiconductor component 10 is on. Protection element 16 may be referred to as a current steering element, a parallel element, or a leakage path circuit.
- semiconductor device 12 is manufactured from a silicon based material and semiconductor device 14 is manufactured from a III-N semiconductor material.
- a silicon based material may include silicon, carbon doped silicon, silicon carbide material, silicon germanium material, etc.
- a III-N semiconductor material includes gallium nitride, aluminum gallium nitride, etc.
- the substrate of transistor 14 is coupled to ground, i.e., the III-N semiconductor substrate is grounded.
- semiconductor device 12 , semiconductor device 14 , and protection element 16 may be monolithically integrated or semiconductor device 12 and protection element 16 may be monolithically integrated.
- cascode switch 10 In response to a logic high voltage level at the gate terminal of transistor 12 , cascode switch 10 is on and the midpoint voltage is closer to the voltage at the source of transistor 12 . It should be noted that the voltage at common connection node 15 may be referred to as the midpoint voltage.
- transistor 12 In response to a logic low voltage level at the gate terminal of transistor 12 , transistor 12 turns off and the midpoint voltage at connection node 15 increases, turning transistor 14 off once it reaches the absolute value of the threshold voltage of transistor 14 . If the leakage current flowing through transistor 14 is higher than the leakage current flowing through transistor 12 and protection element 16 , the voltage at the drain terminal of transistor 16 continues increasing towards the threshold voltage of transistor 16 , which transistor 16 turns on inhibiting a further increase in the mid-point voltage.
- the midpoint voltage is less than the breakdown voltage of transistor 12 .
- transistor 16 is configured such that its threshold voltage is greater than the absolute threshold voltage value of III-N semiconductor device 14 , i.e., transistor 14 . Under these conditions, transistor 14 turns off and holds the drain voltage applied to transistor 14 .
- FIG. 2 is a top view of a semiconductor component 100 in accordance with another embodiment of the present invention.
- the top view shown in FIG. 2 may be referred to as a layout.
- What is shown in FIG. 2 is a layout of a transistor such as, for example, transistor 12 which is configured for use in a cascode device and transistor 16 which is configured for use as a clamping device.
- Cascode device 12 includes a shield region 102 formed between source regions 104 A and 104 B, a gate feed 106 adjacent source regions 104 A and 104 B, a gate pad 108 , and a drain ring 110 surrounding shield region 102 , source regions 104 A and 104 B, gate feed 106 , and gate pad 108 .
- Drain ring 110 can be referred to as a drain contact structure.
- cascode device 12 includes an active trenches 170 and termination trenches 172 , 172 A, and 174 . Shield region 102 , source regions 104 A and 104 B, drain ring 110 , active trench 170 , and termination trenches 172 , 172 A, and 174 are described with reference to FIGS. 12, 14, 16, 18, 20, 22, and 24 . It should be noted that: the active trenches for semiconductor device 14 are collectively identified by reference character 170 and for the sake of the clarity trenches 170 A and 170 B have been identified and further shown in FIGS.
- the active trenches for semiconductor device 16 are identified by reference character 270 and for the sake of clarity trenches 270 A and 270 B have been identified and further shown in FIGS. 13A and 15A ;
- the termination trench for semiconductor device 12 is identified by portions 172 , 172 A, and 174 , where each portion is identified as a termination trench for the sake of clarity;
- the termination trench for semiconductor device 16 is identified by portions 272 , 272 A, and 274 , where each portion is identified as a termination trench for the sake of clarity.
- Clamping device 16 includes a shield region 103 formed between source regions 105 A and 105 B, and drain ring 110 surrounding shield region 103 and source regions 105 A and 105 B.
- clamping device 16 includes an active trench 270 and termination trenches 272 and 274 .
- Shield region 103 , source regions 105 A and 105 B, drain ring 110 , active trench 270 , and termination trenches 272 and 274 are described with reference to FIGS. 13, 15, 17, 19, 21, 23, and 25 .
- FIG. 2 further illustrates interconnects 280 H and 280 K that electrically connect the gate electrodes of transistor 16 to drain ring 110 . Interconnects 280 H and 280 K are further described with reference to FIG. 25 .
- FIG. 3 is a cross-sectional view taken along the region of section line A-A of FIG. 2 but at an earlier stage of manufacture than that shown in FIG. 2 . It should be noted that at the stage of manufacture represented by FIG. 3 , the region indicated by section line B-B of FIG. 2 has the same structure as the region indicated by section line A-A of FIG. 1 . It should be further noted that FIGS. 3-11 describe the portions of semiconductor component 10 taken along section line A-A of FIG. 2 and that the cross-sectional views of FIGS. 3-11 are representative of the structure of clamping device 16 taken along section line B-B shown in FIG. 2 at the stages represented by FIGS. 3-11 . Thus, the structures of FIGS.
- FIGS. 12, 14, 16, 18, 20, 22, and 24 represent cascode device 12 after the stages of manufacture illustrated by FIGS. 3-11 and that FIGS. 13, 15, 17, 19, 21, 23 , and 25 represent clamping device 16 after the stages of manufacture illustrated by FIGS. 3-11 .
- FIG. 3 is cross-sectional view illustrating a semiconductor material 152 having opposing surfaces 154 and 156 .
- Surface 154 is also referred to as a front or top surface and surface 156 is also referred to as a bottom or back surface.
- semiconductor material 152 comprises a semiconductor substrate 158 doped with an impurity material of N-type conductivity and having a resistivity ranging from about 0.0005 Ohm-centimeter ( ⁇ -cm) to about 0.02 ⁇ -cm.
- the material for substrate 158 is silicon.
- semiconductor material 152 further comprises an epitaxial layer 160 formed on substrate 158 where epitaxial layer 160 is of N-type conductivity and has a resistivity that may range from about 0.03 ⁇ -cm to about 1 ⁇ -cm.
- a buried layer (not shown) may be formed in a portion of epitaxial layer 160 and substrate 158 .
- Semiconductor layer 160 may be formed using semiconductor epitaxial growth techniques, semiconductor doping and diffusion techniques, or the like.
- semiconductor layer 160 is formed by an epitaxial growth technique having a thickness ranging from about 2 micrometers ( ⁇ m) to about 10 ⁇ m and a dopant concentration ranging from about 5.0 ⁇ 10 15 atoms/cm 3 to about 1.0 ⁇ 10 17 atoms/cm 3 .
- a micrometer may be referred to as a micron.
- the dopant concentration and thickness of semiconductor layer 160 can be increased or decreased depending on the desired drain-to-source breakdown voltage rating (BVDSS) of semiconductor component 100 .
- BVDSS drain-to-source breakdown voltage rating
- the conductivity type of substrate 158 can be opposite to the conductivity type of semiconductor layer 160 to form, for example, an insulated gate bipolar transistor (IGBT).
- IGBT insulated gate bipolar transistor
- Other semiconductor devices that can be manufactured using semiconductor material 152 include a vertical power MOSFET, MOS-gated thyristors, and other equivalent structures known to one of ordinary skill in the relevant art.
- a region or layer doped with an N-type dopant or impurity material is said to be of an N-type conductivity or an N conductivity type and a region or layer doped with a P-type dopant or impurity material is said to be of a P-type conductivity or a P conductivity type.
- a masking layer 162 can be formed on or from semiconductor material 152 .
- Masking layer 162 can be a dielectric film or a film resistant to the etch chemistries used to form trenches or trench features.
- masking layer 162 is a thermally grown oxide having a thickness ranging from about 0.1 ⁇ m to about 1.0 ⁇ m.
- masking layer 162 can be a TEOS layer formed using plasma enhanced chemical vapor deposition.
- a layer of photoresist is patterned over dielectric layer 162 to form a masking structure 164 having masking elements 166 and openings 168 that expose portions of dielectric layer 162 .
- trenches 170 , 172 , and 174 that extend from portions of surface 154 into epitaxial layer 160 .
- trenches 170 , 172 , and 174 are formed by etching epitaxial layer 160 using, for example, plasma etching techniques with a fluorocarbon or fluorine-based etch chemistry (for example, SF 6 /O 2 ).
- trenches 170 , 172 , and 174 extend into epitaxial layer 160 but do not extend as far as substrate 158 and in accordance with another embodiment trenches 170 , 172 , and 174 extend through epitaxial layer 160 and into substrate 158 .
- trenches 170 , 172 , and 174 have a depth ranging from about 1 ⁇ m to about 5 ⁇ m and are formed using a single etch step.
- trenches 170 , 172 , and 174 can be formed using a multi-step etch process. Techniques for forming trenches 170 , 172 , and 174 are not limitations of the present invention.
- Trench 170 has sidewalls 170 S 1 and 170 S 2 , and a floor 170 F; trench 172 has sidewalls 172 S 1 and 172 S 2 , and a floor 172 F; and trench 174 has sidewalls 174 S 1 and 174 S 2 , and a floor 174 F.
- the portion of epitaxial layer 160 between trenches 170 and 172 may be referred to as a mesa structure 171
- the portion of epitaxial layer 160 between trenches 170 and 174 may be referred to as a mesa structure 173
- the portion of epitaxial layer 160 adjacent side 172 S 1 of trench 172 may be referred to as a mesa structure 175
- the portion of epitaxial layer 160 adjacent side 174 S 2 of trench 174 may be referred to as a mesa structure 177 .
- Trench 170 may be referred to as an active trench and trenches 172 and 174 may be referred to as termination trenches.
- trenches 172 and 174 may be formed as a single trench wherein trenches 172 and 174 are connected by trench 172 A.
- FIG. 5 a cross-sectional view of the manufacture of semiconductor component 100 at a later stage of manufacture than that of FIG. 4 is illustrated.
- a layer of material 182 formed on the sidewalls, ends, and floors of trenches 170 , 172 , and 174 and on surface 154 of semiconductor material 152 .
- the portions of layer 182 over mesa structures 171 and 173 serve as a gate layer or a gate dielectric film.
- Suitable materials for gate layer 182 include silicon dioxide, nitride, tantalum pentoxide, titanium dioxide, barium strontium titanate, high k dielectric materials, combinations thereof or equivalent materials known to one of ordinary skill in the art.
- gate layer 182 is silicon dioxide having a thickness ranging from about 0.01 ⁇ m to about 0.05 ⁇ m.
- gate layer 182 is formed at an early stage of the process which helps maintain the integrity of the interface between gate layer 182 and semiconductor layer 160 and also provides a more uniform film thickness for gate layer 182 .
- a layer of material 184 can be formed adjacent to or on gate layer 182 .
- Layer 184 can comprise a material that is different from that of gate layer 182 .
- layer 184 is silicon nitride when gate layer 182 is silicon dioxide.
- layer 184 is formed using a low pressure chemical vapor deposition (LPCVD) technique and has a thickness ranging from about 0.01 ⁇ m to about 0.05 ⁇ m.
- LPCVD low pressure chemical vapor deposition
- dielectric layer 186 is an oxide or oxide layer formed using an LPCVD technique with a tetraethyl-orthosilicate (TEOS) source material.
- dielectric layer 186 can be formed using LPCVD with a high temperature oxide (HTO) process (LPCVD/HTO), which can form a more dense deposited oxide compared to LPCVD oxides formed using TEOS source materials.
- HTO high temperature oxide
- a silane source material can be used with an oxidizing reactant, such as nitrous oxide (N 2 O) for the LPCVD/HTO process.
- dielectric layer 86 has a thickness ranging from about 0.04 ⁇ m to about 0.25 ⁇ m. It should be noted that the breakdown voltage for semiconductor component 100 can be adjusted by selecting the thickness of layer 186 . For example, semiconductor component 100 may be manufactured to have a breakdown voltage BVDSS of about 60 volts by fabricating dielectric layer 186 to have a thickness ranging from about 0.2 ⁇ m to about 0.25 ⁇ m.
- electrically conductive material 188 is formed on dielectric layer 86 and in trenches 170 , 172 , and 174 .
- Electrically conductive layer 186 can be a metal or a doped crystalline semiconductor layer.
- electrically conductive layer 188 is polysilicon doped with an N-type dopant such as, for example, phosphorus or arsenic. After doping, the polysilicon may be annealed in an inert ambient or oxidizing agent.
- conductive layer 188 is planarized using, for example, a chemical mechanical planarization (CMP) technique leaving portions 188 A, 188 B, and 188 C in trenches 170 , 172 , and 174 , respectively.
- CMP chemical mechanical planarization
- Portion 188 A serves as a shield/source electrode or shield/source region and portions 188 B and 188 C serve as termination regions or termination structures.
- a layer of photoresist is patterned over dielectric layer 186 and the exposed portions of electrically conductive portions 188 A, 188 B, and 188 C in trenches 170 , 172 , and 174 , respectively, to form a masking structure 190 having masking elements 191 and openings 192 that expose portions of shield/source region 188 A.
- the portions of shield/source region 188 A exposed by openings 192 are isotropically etched to form a trench 194 having a floor 194 F, a sidewall 194 S 1 , and a sidewall 194 S 2 and a trench 195 having a floor 195 F, a sidewall 195 S 1 , and a sidewall 195 S 2 .
- the sub-portion of conductive portion 188 A between sidewall 170 S 1 of trench 170 and sidewall 194 S 1 of trench 194 is identified by reference character 104 A
- the sub-portion of conductive portion 188 A between sidewall 194 S 2 of trench 194 and sidewall 195 S 1 of trench 195 is identified by reference character 102
- the sub-portion of conductive portion 188 A between sidewall 170 S 2 of trench 170 and sidewall 174 S 1 of trench 174 is identified by reference character 104 B.
- masking structure 190 is removed using a technique known to those skilled in the art.
- Shield/source region 188 A and termination regions 188 B and 188 C are recessed to be below surface 154 of semiconductor material 152 .
- shield/source region 188 A and termination regions 188 B and 188 C are recessed using an etch technique.
- the exposed portions of layer of dielectric material 186 over dielectric layer 184 and surface 154 are removed using, for example, a Reactive Ion Etch.
- the exposed portions of source/shield region 188 A and termination regions 188 B and 188 C are oxidized to form inter-poly oxide layers 198 A and 198 B from the exposed polysilicon portions of termination regions 188 B and 188 C, respectively, and to form an inter-poly oxide layer 198 C from the portions of shield/source region 188 A exposed by trenches 194 and 195 , respectively.
- an oxide layer (not shown) may be formed over inter-poly oxide layers 198 A- 198 C to fill any “fangs” or recesses that may be formed around inter-poly oxide layers 198 A- 198 C.
- the optional oxide layer is then etched using, for example, an etch technique to expose portions of dielectric layer 184 over surface 154 and portions of dielectric layer 184 adjacent sidewalls 194 S 1 and 195 S 2 .
- the portions of dielectric layer 184 over surface 154 are removed using, for example, a Reactive Ion Etch.
- a thin high temperature oxide 197 is formed on the exposed portions of dielectric layer 182 and oxide layer 198 C.
- Oxide layer 197 may be referred to as a layer of dielectric and the combination of oxide layer 197 and oxide layer 198 C may be referred to as a composite gate oxide.
- electrically conductive layer 200 is formed on dielectric layer 197 in trenches 194 and 195 , respectively.
- Electrically conductive layer 200 can be a metal or a doped crystalline semiconductor layer.
- electrically conductive layer 200 is polysilicon doped with an N-type dopant such as, for example, phosphorus or arsenic. After doping, the polysilicon may be annealed in an inert ambient or an oxidizing agent.
- electrically conductive layer 200 is planarized using for example, a chemical mechanical planarization (CMP) technique leaving portions 200 A and 200 B in trenches 194 and 195 , respectively, and portions 200 C and 200 D in trenches 230 and 232 , respectively.
- CMP chemical mechanical planarization
- FIGS. 12, 12A, and 13 represent cross-sectional views of a semiconductor device such as transistor 12 of cascode configured device 10 of FIG. 1
- FIG. 13 represents a cross-sectional view of a semiconductor device such as clamping device 16 of cascode configured device 10 of FIG. 1
- FIGS. 12, 12A, and 13 occur at the same time in the process.
- FIGS. 3-11 look the same for cascode device 12 and clamping device 16 ;
- FIGS. 12, 12A, 14, 14A, 16, 18, 20, 22, and 24 represent cascode device 12 after the stages illustrated by FIGS. 3-11 ;
- FIGS. 13, 13A, 15, 15A, 17, 19, 21, 23, and 25 represent clamping device 16 after the stages illustrated by FIGS. 3-11 .
- termination trenches of semiconductor device 12 have been identified by reference characters 172 and 174 and that the device trenches of semiconductor device 12 have been identified by reference character 170
- the termination trenches of semiconductor device 16 have been identified by reference characters 272 and 274
- the device trenches of semiconductor device 16 have been identified by reference character 270
- the gate trenches of device 12 have been identified by reference characters 194 and 195
- the gate trenches of device 16 have been identified by reference characters 230 and 232 .
- the portion of semiconductor material 188 that remains in trenches 170 , 172 , and 174 of semiconductor device 12 have been identified by reference characters 188 A, 188 B, and 188 C, respectively; the portion of electrically conductive material 188 that remains in trenches 270 , 272 , and 274 of semiconductor device 16 have been identified by reference characters 288 A, 288 B, and 288 C, respectively; the portions of electrically conductive material 200 that remain in trenches 194 and 195 have been identified by reference characters 200 A and 200 B, respectively; and the portion of electrically conductive material 200 that remains in trenches 230 and 232 has been identified by reference characters 200 C and 200 D, respectively.
- Mesa structures of semiconductor device 12 have been identified by reference characters 171 , 173 , 175 , and 177 and mesa structures of semiconductor device 16 have been identified by reference characters 271 , 273 , 275 , and 277 .
- the processing steps described with reference to FIG. 10 occurs for semiconductor devices 12 and 16 , where the reference characters used in the description of FIG. 10 apply to semiconductor device 12 .
- shield/source region 288 A and termination regions 288 B and 288 C are recessed using an etch technique.
- the exposed portions of layer of dielectric material 186 over dielectric layer 184 and surface 154 are removed using, for example, a Reactive Ion Etch.
- the exposed portions of source/shield region 288 A and termination regions 288 B and 288 C are oxidized to form inter-poly oxide layers 298 A and 298 B from the exposed polysilicon portions of termination regions 288 B and 288 C, respectively, and to form an inter-poly oxide layer 298 C from the portions of shield/source region 288 A exposed by trenches 230 and 232 , respectively.
- an oxide layer (not shown) may be formed over inter-poly oxide layers 298 A- 298 C to fill any “fangs” or recesses that may be formed around inter-poly oxide layers 298 A- 298 C.
- the optional oxide layer is then etched using, for example, an etch technique to expose portions of dielectric layer 184 over surface 154 and portions of dielectric layer 184 adjacent sidewalls 230 S 1 and 232 S 2 .
- the portions of dielectric layer 184 over surface 154 are removed using, for example, a Reactive Ion Etch.
- Thin high temperature oxide 197 is formed on the exposed portions of dielectric layer 182 and oxide layer 298 C.
- Oxide layer 197 may be referred to as a layer of dielectric and the combination of oxide layer 197 and oxide layer 298 C may be referred to as a composite gate oxide.
- FIG. 12A is a cross-sectional view of semiconductor device 14 taken along section line C-C of FIG. 2 .
- termination trench 172 A i.e., portion 172 A of the termination trench
- active trenches 170 A and 170 B Dielectric layers 182 , 184 , and 186 , and portion 188 D of conductive layer 188 are formed in termination trench 172 A.
- dielectric layers 182 , 184 , and 186 are formed in trenches 170 A and 170 B.
- subportion 188 A 1 of electrically conductive material 188 A remains in a bottom portion of trench 170 A, wherein subportion 188 A 1 is electrically isolated from the sidewalls of trench 170 A by portions of dielectric layers 182 , 184 , and 186 .
- portion 197 A 1 of oxide layer 197 is formed on subportion 188 A 1 .
- a subportion 200 B 1 of electrically conductive material 200 B is formed in trench 170 A, wherein subportion 200 B 1 is electrically isolated from the sidewalls of trench 170 A and from subportion 188 A 1 of electrically conductive material 188 A.
- subportion 188 A 1 serves as a gate shield and subportion 200 B 1 serves as a gate electrode.
- subportion 188 A 2 of electrically conductive material 188 A remains in a bottom portion of trench 170 B, wherein subportion 188 A 2 is electrically isolated from the sidewalls of trench 170 B by portions of dielectric layers 182 , 184 , and 186 .
- portion 197 A 2 of oxide layer 197 is formed on subportion 188 A 2 .
- a subportion 200 B 2 of electrically conductive material 200 B is formed in trench 170 B, wherein subportion 200 B 2 is electrically isolated from the sidewalls of trench 170 B and from subportion 188 A 2 of electrically conductive material 188 A.
- subportion 188 A 2 serves as a gate shield and subportion 200 B 2 serves as a gate electrode.
- Trench 170 A is laterally spaced apart from trenches 172 A and 170 B by mesa structure 173 A and 173 B respectively.
- Trench 170 B is laterally positioned between mesa structures 173 B and 173 C.
- FIG. 13A is a cross-sectional view of semiconductor device 16 taken along section line D-D of FIG. 2 .
- termination trench 272 A i.e., portion 272 A of the termination trench
- active trenches 270 A and 270 B Dielectric layers 182 , 184 , and 186 , and portion 288 D of conductive layer 288 are formed in termination trench 272 A.
- dielectric layers 182 , 184 , and 186 are formed in trenches 270 A and 270 B.
- subportion 288 A 1 of electrically conductive material 288 A remains in a bottom portion of trench 270 A, wherein subportion 288 A 1 is electrically isolated from the sidewalls of trench 270 A by portions of dielectric layers 182 , 184 , and 186 .
- portion 197 A 3 of oxide layer 197 is formed on subportion 288 A 1 .
- a subportion 200 D 1 of electrically conductive material 200 D is formed in trench 270 A, wherein subportion 200 D 1 is electrically isolated from the sidewalls of trench 270 A and from subportion 288 A 1 of electrically conductive material 288 A.
- subportion 288 A 1 serves as a gate shield and subportion 200 D 1 serves as a gate electrode.
- subportion 288 A 2 of electrically conductive material 288 A remains in a bottom portion of trench 270 B, wherein subportion 288 A 2 is electrically isolated from the sidewalls of trench 270 B by portions of dielectric layers 182 , 184 , and 186 .
- portion 197 A 4 of oxide layer 197 is formed on subportion 288 A 2 .
- a subportion 200 D 2 of electrically conductive material 200 D is formed in trench 270 B, wherein subportion 200 D 2 is electrically isolated from the sidewalls of trench 270 B and from subportion 288 A 2 of electrically conductive material 288 A.
- subportion 288 A 2 serves as a gate shield and subportion 200 D 2 serves as a gate electrode.
- Trench 270 A is laterally spaced apart from trenches 272 A and 270 B by mesa structure 273 A and 273 B respectively.
- Trench 270 B is laterally positioned between mesa structures 273 B and 273 C.
- a layer of photoresist is patterned over the exposed portions of the composite gate oxide to form a masking structure 202 having masking elements 204 and openings 206 that expose portions of oxide layer 197 over mesa structures 271 and 273 and to expose subportions 200 C and 200 D and a portion of the composite gate oxide.
- a masking element 204 is not formed over trench 270 , e.g., trenches 270 A and 270 B.
- an impurity material of P-type conductivity is implanted into mesa structures 271 and 273 to form dopant regions 208 and 210 , respectively, and to form dopant regions 208 in mesa structures 273 A, 273 B, and 273 C.
- the impurity material of P-type conductivity may be, for example, boron or indium, that is implanted at a dose ranging from about 5 ⁇ 10 13 atoms per centimeter squared (atoms/cm 2 ) to about 5 ⁇ 10 14 atoms/cm 2 and an energy of at least 50 kilo electron volts.
- the concentration of P-type impurity material is increased to adjust the threshold voltage of protection device 16 so that III-N semiconductor device 14 shown in FIG. 1 turns off and holds the drain voltage applied to protection device 16 .
- masking structure 202 is removed and a layer of photoresist is patterned over the exposed portions of the composite gate oxide to form a masking structure 212 having masking elements 214 and openings 216 that expose portions of the oxide layer 197 over mesa structures 171 , 173 , 271 , and 273 , portions of subportions 200 A and 200 B, and a portion of the composite gate oxide layer. It should be noted that a masking element 214 is not formed over trenches 170 and trenches 270 .
- An impurity material of P-type conductivity is implanted into mesa structures 171 , 173 , 271 , and 273 to form dopant regions 209 and 211 in mesa structures 171 and 173 , respectively, and enhanced dopant regions 208 E and 210 E, in mesa structures 271 and 273 , respectively.
- dopant regions 209 are formed in mesa structures 173 A, 173 B, and 173 C and enhanced dopant regions 208 E are formed in mesa structures 273 A, 273 B, and 273 C.
- the impurity material of P-type conductivity may be, for example, boron or indium, that is implanted at a dose ranging from about 5 ⁇ 10 12 atoms/cm 2 to about 5 ⁇ 10 13 atoms/cm 2 and an energy of at least 50 kilo electron volts.
- This implant serves as a body implant for both of semiconductor devices 12 and 16 .
- masking structure 212 is removed and a layer of photoresist is patterned over the exposed portions of the composite gate oxide to form a masking structure 222 having masking elements 224 and openings 226 that expose portions of oxide layer 197 over mesa structures 175 and 177 and shield/source region 188 A of semiconductor device 12 and openings that expose portions of the oxide layer 197 over mesa structures 273 and 275 and shield/source region 288 A of semiconductor device 16 .
- An impurity material of N-type conductivity is implanted into mesa structures 175 , 177 , 275 , and 277 and shield/source regions 188 A and 288 A to form dopant regions 227 A and 227 B in mesa structures 175 and 177 , respectively, dopant regions 227 C and 227 D in mesa structures 275 and 277 , respectively, dopant regions 229 A and 229 B in shield/source region 188 A, and dopant regions 229 C and 229 D in shield/source region 288 A.
- the impurity material of N-type conductivity may be, for example, phosphorus or arsenic, that is implanted at a dose ranging from about 5 ⁇ 10 14 atoms/cm 2 to about 5 ⁇ 10 15 atoms/cm 2 and an energy of at least 50 kilo electron volts.
- This implant serves as the source/drain implant for both of semiconductor devices 12 and 16 .
- dielectric layer 240 is silicon dioxide having a thickness ranging from about 500 ⁇ to about 5,000 ⁇ .
- Dielectric layer 240 may be formed by plasma enhanced chemical vapor deposition. Still referring to FIGS.
- a layer of photoresist is patterned over dielectric layer 240 to form a masking structure 242 having masking elements 244 and openings 246 that expose portions of dielectric layer 220 over mesa structures 175 , dopant regions 229 A and 229 B of transistor 12 , gate regions 200 A and 200 B of transistor 12 , mesa structures 275 and 277 of transistor 16 , gate regions 200 C and 200 D of transistor 16 .
- opening 240 A extends through dopant region 227 A and into a portion of mesa structure 175 ; opening 240 C extends into gate region 200 A, opening 240 D extends into portion 102 of shield/source region 188 A, opening 240 E extends into gate region 200 B, and opening 240 G extends through dopant region 227 B and into a portion of mesa structure 177 of transistor 12 .
- Opening 240 H extends through dopant region 227 C and into a portion of mesa structure 275 ; opening 2401 extends into gate region 200 C, opening 240 J extends into a portion 103 of shield/source region 288 A, opening 240 K extends into gate region 200 D, opening 240 L extends through dopant region 227 D and into a portion of mesa structure 277 of transistor 12 .
- Masking structure 242 is removed.
- an impurity material of P-type conductivity is implanted into dopant regions 227 A, 227 B, 227 C, and 227 D to form dopant regions 141 A, 143 A, 241 B, and 243 B in mesa structures 171 , 173 , 271 , and 273 , respectively.
- the impurity of P-type conductivity may be, for example, boron or indium, that is implanted at a dose ranging from about 5 ⁇ 10 14 atoms/cm 2 to about 5 ⁇ 10 15 atoms/cm 2 and an energy of at least 50 kilo electron volts.
- a metallization system 250 is formed on dielectric layer 240 and fills openings 240 A, 240 C, 240 D, 240 E, 240 G, 240 H, 240 I, 240 J, 240 K, and 240 L.
- Portions of metallization system 250 form a contact 252 A to mesa structure 175 , a contact 252 C to gate region 220 A, a contact 252 D to shield/source region 188 A, a contact 252 E to gate region 220 B, a contact 252 G to mesa structure 177 , a contact 252 H to mesa structure 275 , a contact 252 I to gate region 200 C, a contact 252 J to shield/source region 288 A, a contact 252 K to gate region 200 D, and a contact 252 J to mesa structure 277 .
- Contacts 252 C, 252 E, 252 I, and 252 K may be referred to as gate contacts.
- Suitable materials for metallization system 250 include copper, aluminum, or the like. It should be appreciated that metallization system 250 is shown as a single layer of electrically conductive material for the sake of clarity. However, metallization system 250 may be comprised of a plurality of electrically conductive layers.
- metallization system 250 may be comprised of a layer of refractory metal (not shown) deposited over dielectric layer 240 and on the portions of mesa structure 175 , dopant region 229 A of shield/source region 188 A, shield/source region 188 A, dopant region 229 B of shield/source region 188 A, mesa structure 177 , mesa structure 275 , dopant region 229 C of shield/source region 288 A, shield/source region 288 A, dopant region 229 D of shield/source region 288 A, and mesa structure 277 exposed by openings 240 A- 240 J, respectively.
- refractory metal not shown
- the refractory metal is titanium having a thickness ranging from about 100 ⁇ to about 1,000 ⁇ .
- a rapid thermal anneal is performed wherein the refractory metal is heated to a temperature ranging from about 500° C. to about 700° C. The heat treatment causes the titanium to react with the silicon to form titanium silicide in all regions in which the titanium is in contact with silicon or polysilicon.
- the refractory metal can be titanium nitride, tungsten, cobalt, or the like.
- the silicide formed by the rapid thermal anneal serves as a barrier layer.
- a barrier metal may be formed over dielectric layer 240 and on the exposed portions of mesa structure 175 , dopant region 229 A of shield/source region 188 A, shield/source region 188 A, dopant region 229 B of shield/source region 188 A, mesa structure 177 , mesa structure 275 , dopant region 229 C of shield/source region 288 A, shield/source region 288 A, dopant region 229 D of shield/source region 288 A, and mesa structure 277 exposed by openings 240 A- 240 J.
- the barrier metal may be comprised of a plurality of metal layers. A layer of aluminum copper (AlCu) is formed over the barrier metal layer.
- the aluminum copper layer is sputtered onto the barrier metal layer and has a thickness ranging from about 1 micrometer ( ⁇ m) to about 4 ⁇ m.
- the layer over the barrier metal layer may be aluminum, aluminum copper silicon, aluminum silicon, or the like.
- a layer of photoresist is patterned over metallization system 250 to form a masking structure 260 having masking elements 262 and openings 264 , where openings 264 expose portions of metallization system 250 .
- the portions of metallization system 250 unprotected by masking elements 244 i.e., the portions of metallization system 250 exposed by openings 246 , are removed using, for example, a Reactive Ion Etch.
- the portions of metallization system 250 that remain form electrically conductive interconnects 280 A, 280 C, 280 D, 280 E, and 280 G for transistor 12 and interconnects 280 H, 280 J, and 280 K for transistor 16 .
- FIG. 26 is a top view of a semiconductor component 300 in accordance with another embodiment of the present invention.
- the top view shown in FIG. 26 may be referred to as a layout.
- What is shown in FIG. 26 is a layout of a transistor such as, for example, transistor 12 configured for use in a cascode device and transistor 16 configured for use as a clamping device.
- Transistor 12 may be referred to as a cascode device and includes a shield feed 102 between source pads 104 A and 104 B, a gate pad 108 , a gate feed 106 surrounding source pads 104 A and 104 B, a source feed 302 , and a drain ring 110 surrounding shield feed 102 , source pads 104 A and 104 B, gate pad 108 , gate feed 106 , and a source feed 302 .
- cascode device 12 includes active trenches 170 configured for containing portions of device 12 and termination trenches 172 and 174 configured for serving as termination structures.
- Clamping device 16 includes a shield region 103 formed between source regions 105 A and 105 B, and drain ring 110 surrounding shield region 103 and source regions 105 A and 105 B.
- clamping device 16 includes an active trench 270 and termination trenches 272 and 274 .
- Shield region 103 , source regions 105 A and 105 B, drain ring 110 , active trench 270 , and termination trenches 272 and 274 are described with reference to FIGS. 13, 15, 17, 19, 21, 23, and 25 .
- FIG. 26 further illustrates interconnects 280 H and 280 K that electrically connect the gate electrodes of transistor 16 to drain ring 110 . Interconnects 280 H and 280 K are further described with reference to FIG. 28 .
- FIGS. 27 and 28 are cross-sectional views taken along section lines E-E and F-F of FIG. 26 , respectively.
- Semiconductor component 300 is similar to semiconductor component 10 except that semiconductor component 300 includes additional contacts. More particularly, semiconductor component 300 includes an interconnect 280 B in contact with dopant region 229 A and shield/source region 188 A and interconnect 280 F in contact with dopant region 229 B and shield/source region 188 A.
- interconnect 280 H is formed that couples drain ring 110 to gate electrodes 200 C and an interconnect 280 K is formed that couples drain ring 110 to gate electrodes 200 D.
Landscapes
- Semiconductor Integrated Circuits (AREA)
- Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
- Insulated Gate Type Field-Effect Transistor (AREA)
Abstract
Description
- The present application is a nonprovisional application of Provisional Patent Application No. 62/196,658 filed on Jul. 24, 2015, by Balaji Padmanabhan et al., titled “SEMICONDUCTOR COMPONENT AND METHOD OF MANUFACTURE”, which is hereby incorporated by reference in its entirety, and priority thereto for common subject matter is hereby claimed.
- The present invention relates, in general, to electronics and, more particularly, to semiconductor structures thereof, and methods of forming semiconductor devices.
- In the past, the semiconductor industry used various different device structures and methods to form semiconductor devices such as, for example, diodes, Schottky diodes, Field Effect Transistors (FETs), High Electron Mobility Transistors (HEMTs), etc. Devices such as diodes, Schottky diodes, and FETs were typically manufactured from a silicon substrate. Drawbacks with semiconductor devices manufactured from a silicon substrate include low breakdown voltages, excessive reverse leakage current, high drain to source resistance (Rds(on)), unsuitably poor switching characteristics, low power densities, and high costs of manufacture. To overcome these drawbacks, semiconductor manufacturers have turned to manufacturing semiconductor devices from compound semiconductor substrates such as, for example, III-N semiconductor substrates, III-V semiconductor substrates, II-VI semiconductor substrates, etc. Although these substrates have improved device performance, they are fragile and add to manufacturing costs. Thus, the semiconductor industry has begun using compound semiconductor substrates that are a combination of silicon and III-N materials to address the issues of cost, manufacturability, and fragility. A III-N compound semiconductor material formed on a silicon substrate or other semiconductor substrate has been described in U.S. Patent Application Publication Number 2011/0133251 A1 by Zhi He and published on Jun. 9, 2011, and in U.S. Patent Application Publication Number 2013/0069208 A1 by Michael A. Briere and published on Mar. 21, 2013.
- Semiconductor manufacturers have used a combination of silicon semiconductor materials and III-N semiconductor materials to manufacture devices, such as a normally-on III-N depletion mode HEMT cascoded with a silicon device. Using this combination of materials helps achieve a normally-off state using a III-N depletion mode device that is normally-on. In cascoded devices configured as switches, the silicon device often operates in avalanche mode due to high leakage currents of the III-N device operating under a high drain bias. In the avalanche operating mode, the gate of the III-N device is under a large stress because the avalanche breakdown voltage of the silicon device may exceed the breakdown voltage of the gate dielectric of the III-N device. Hard stress conditions such as operating the silicon device in the avalanche mode degrades device reliability, lowers the breakdown voltage, and increases leakage currents. Also, operating the silicon device in the avalanche mode might degrade the reliability of the silicon device. Cascoded semiconductor devices have been described in U.S. Patent Application Publication Number 2013/0088280 A1 by Rakesh K. Lai et al. and published on Apr. 11, 2013.
- Accordingly, it would be advantageous to have a cascoded semiconductor device structure and a method for manufacturing the cascoded semiconductor device that would decrease the probability of the silicon device from entering avalanche breakdown. It would be of further advantage for the structure and method to be cost efficient to implement.
- The present invention will be better understood from a reading of the following detailed description, taken in conjunction with the accompanying drawing figures, in which like reference characters designate like elements and in which:
-
FIG. 1 is a circuit schematic of a semiconductor component in accordance with an embodiment of the present invention; -
FIG. 2 is a layout of a portion of the semiconductor component ofFIG. 1 in accordance with another embodiment of the present invention; -
FIG. 3 is a cross-sectional view of the semiconductor component ofFIG. 2 taken along a region of section line A-A ofFIG. 2 but at an earlier stage of manufacture; -
FIG. 4 is a cross-sectional view of the semiconductor component ofFIG. 3 at a later stage of manufacture; -
FIG. 5 is a cross-sectional view of the semiconductor component ofFIG. 4 at a later stage of manufacture; -
FIG. 6 is a cross-sectional view of the semiconductor component ofFIG. 5 at a later stage of manufacture; -
FIG. 7 is a cross-sectional view of the semiconductor component ofFIG. 6 at a later stage of manufacture; -
FIG. 8 is a cross-sectional view of the semiconductor component ofFIG. 7 at a later stage of manufacture; -
FIG. 9 is a cross-sectional view of the semiconductor component ofFIG. 8 at a later stage of manufacture; -
FIG. 10 is a cross-sectional view of the semiconductor component ofFIG. 9 at a later stage of manufacture; -
FIG. 11 is a cross-sectional view of the semiconductor component ofFIG. 10 at a later stage of manufacture; -
FIG. 12 is a cross-sectional view of the semiconductor component ofFIG. 11 at a later stage of manufacture; -
FIG. 12A is a cross-sectional view of the semiconductor component ofFIG. 2 taken along section line C-C ofFIG. 2 , but at an earlier stage of manufacture; -
FIG. 13 is a cross-sectional view of the semiconductor component ofFIG. 2 taken along a region of section line B-B ofFIG. 2 but at an earlier stage of manufacture; -
FIG. 13A is a cross-sectional view of the semiconductor component ofFIG. 2 taken along section line D-D ofFIG. 2 , but at an earlier stage of manufacture; -
FIG. 14 is a cross-sectional view of the semiconductor component ofFIG. 12 at a later stage of manufacture; -
FIG. 14A is a cross-sectional view of the semiconductor component ofFIG. 12A at a later stage of manufacture; -
FIG. 15 is a cross-sectional view of the semiconductor component ofFIG. 13 at a later stage of manufacture; -
FIG. 15A is a cross-sectional view of the semiconductor component ofFIG. 13 at a later stage of manufacture; -
FIG. 16 is a cross-sectional view of the semiconductor component ofFIG. 14 at a later stage of manufacture; -
FIG. 17 is a cross-sectional view of the semiconductor component ofFIG. 15 at a later stage of manufacture; -
FIG. 18 is a cross-sectional view of the semiconductor component ofFIG. 16 at a later stage of manufacture; -
FIG. 19 is a cross-sectional view of the semiconductor component ofFIG. 17 at a later stage of manufacture; -
FIG. 20 is a cross-sectional view of the semiconductor component ofFIG. 18 at a later stage of manufacture; -
FIG. 21 is a cross-sectional view of the semiconductor component ofFIG. 19 at a later stage of manufacture; -
FIG. 22 is a cross-sectional view of the semiconductor component ofFIG. 20 at a later stage of manufacture; -
FIG. 23 is a cross-sectional view of the semiconductor component ofFIG. 21 at a later stage of manufacture; -
FIG. 24 is a cross-sectional view of the semiconductor component ofFIG. 22 at a later stage of manufacture; -
FIG. 25 is a cross-sectional view of the semiconductor component ofFIG. 23 at a later stage of manufacture; -
FIG. 26 is a layout of a portion of the semiconductor component ofFIG. 1 in accordance with another embodiment of the present invention; -
FIG. 27 is a cross-sectional view of the semiconductor component ofFIG. 26 taken along a region of section line C-C ofFIG. 26 ; and -
FIG. 28 is a cross-sectional view of the semiconductor component ofFIG. 26 taken along a region of section line D-D ofFIG. 26 . - For simplicity and clarity of illustration, elements in the figures are not necessarily to scale, and the same reference characters in different figures denote the same elements. Additionally, descriptions and details of well-known steps and elements are omitted for simplicity of the description. As used herein current carrying electrode means an element of a device that carries current through the device such as a source or a drain of an MOS transistor or an emitter or a collector of a bipolar transistor or a cathode or anode of a diode, and a control electrode means an element of the device that controls current flow through the device such as a gate of an MOS transistor or a base of a bipolar transistor. Although the devices are explained herein as certain N-channel or P-channel devices, or certain N-type or P-type doped regions, a person of ordinary skill in the art will appreciate that complementary devices are also possible in accordance with embodiments of the present invention. It will be appreciated by those skilled in the art that the words during, while, and when as used herein are not exact terms that mean an action takes place instantly upon an initiating action but that there may be some small but reasonable delay, such as a propagation delay, between the reaction that is initiated by the initial action. The use of the words approximately, about, or substantially means that a value of an element has a parameter that is expected to be very close to a stated value or position. However, as is well known in the art there are always minor variances that prevent the values or positions from being exactly as stated. It is well established in the art that variances of up to about ten per cent (10%) (and up to twenty per cent (20%) for semiconductor doping concentrations) are regarded as reasonable variances from the ideal goal of being exactly as described.
- Generally, the present invention provides a semiconductor component comprising a semiconductor device configured from a silicon based material, a semiconductor device configured from a III-N semiconductor material, and a protection element. The semiconductor device configured from the silicon based semiconductor material has at least a pair of current carrying terminals and the semiconductor device configured from the III-N semiconductor material has a control terminal and a pair of current carrying terminals. A current carrying terminal of the silicon based semiconductor device is connected to a current carrying terminal of the III-N semiconductor device to form a common connection node and the control terminal of the III-N semiconductor device is connected to the other current carrying terminal of the silicon based semiconductor device. The protection element has a terminal connected to the common connection node and a terminal commonly connected to the other current carrying terminal of the silicon based semiconductor device and to the control terminal of the III-N semiconductor device to form a terminal of the semiconductor component. The other current carrying terminal of the III-N semiconductor device serves as another terminal of the semiconductor component. The protection element may be referred to as a current steering element.
- A protection device is coupled to a semiconductor device fabricated from a silicon based material that is coupled to a semiconductor device fabricated from a III-N semiconductor material. Thus, the protection device is coupled to the combination of the silicon semiconductor device and the III-N semiconductor material. The protection device may be a transistor configured such that its threshold voltage is greater than the absolute threshold voltage value of the III-N semiconductor device. In accordance with an embodiment, the threshold voltage of the protection device is adjusted by increasing the concentration of the impurity material in the channel region or body region of the protection device. Under these conditions, the III-N semiconductor device turns off and holds the drain voltage applied to the protection device.
-
FIG. 1 is a circuit schematic of a III-N semiconductor component 10 in accordance with an embodiment of the present invention. What is shown inFIG. 1 is asemiconductor device 12 coupled to asemiconductor device 14 and configured to form a cascode switch. Thus, III-N semiconductor component 10 may be referred to as a cascode semiconductor component or a cascoded semiconductor component. By way of example, 12 and 14 are transistors, wherein each transistor has a control terminal, a source terminal, and a drain terminal. In addition, a body region for forming a channel is provided between the source terminal and the drain terminal ofsemiconductor devices transistor 12 and a body region for forming a channel is provided between the source terminal and the drain terminal oftransistor 14.Transistor 14 is normally on and may therefore be referred to as a normally-on transistor. The drain terminal oftransistor 12 is connected to the source terminal oftransistor 14 to form acommon connection node 15 and the source terminal oftransistor 12 is connected to the gate terminal oftransistor 14. As discussed above, the gate terminal of a transistor may be referred to as a gate or gate electrode, the source terminal may be referred to as a source, a source electrode, a current carrying terminal or a current carrying electrode, and the drain terminal may be referred to as a drain, a drain electrode, a current carrying terminal, or a current carrying electrode. In accordance with an embodiment, the source terminal oftransistor 12 is coupled for receiving a source of operating potential VSS and the gate terminal oftransistor 14 is coupled to the source terminal oftransistor 12. By way of example, the source of operating potential VSS is ground. - A protection element such as, for example, a
transistor 16 is connected totransistor 12 so thattransistor 16 has a terminal connected tocommon connection node 15, i.e., to the commonly connected drain terminal oftransistor 12 and to the source terminal oftransistor 14.Transistor 16 has a drain terminal connected to its gate terminal, to form a commonly connected gate and drain terminal that is connected tocommon node 15. In addition, a body region for forming a channel is between the source terminal and the drain terminal oftransistor 16, wherein the concentration of impurity materials in the body region oftransistor 16 is greater than the concentration of impurity materials in the body region of at leasttransistor 12. By way of example, the concentration of impurity materials in the body region oftransistor 16 may be between five times and twenty times greater than the concentration of impurity materials in the body region of at leasttransistor 12. Alternatively, the concentration of impurity materials in the body region oftransistor 16 may be at least five times greater than the concentration of impurity materials in the body region of at leasttransistor 12. - The source terminal of
transistor 16 is connected to the source terminal oftransistor 12 and to the gate terminal oftransistor 14. Because the commonly connected gate and drain terminals oftransistor 16 are connected to the drain terminal oftransistor 12 and the source terminal oftransistor 16 is connected to the source terminal oftransistor 12, 12 and 16 are connected in parallel. The source terminals oftransistors 12 and 16 may be coupled for receiving a source of operating potential such as, for example, voltage VSS. By way of example, source of operating potential VSS is ground potential. In accordance with an embodiment,transistors transistor 16 is configured to have a threshold voltage that is less than the breakdown voltage oftransistor 12, but greater than the absolute value of the threshold voltage oftransistor 14. It should be noted thattransistor 16 is in the leakage current path of the current from III-N transistor 14 and may be sized to handle the leakage current ofsemiconductor component 10 whensemiconductor component 10 is on.Protection element 16 may be referred to as a current steering element, a parallel element, or a leakage path circuit. - In accordance with an embodiment,
semiconductor device 12 is manufactured from a silicon based material andsemiconductor device 14 is manufactured from a III-N semiconductor material. A silicon based material may include silicon, carbon doped silicon, silicon carbide material, silicon germanium material, etc. A III-N semiconductor material includes gallium nitride, aluminum gallium nitride, etc. - In accordance with another embodiment, the substrate of
transistor 14 is coupled to ground, i.e., the III-N semiconductor substrate is grounded. - It should be noted that
semiconductor device 12,semiconductor device 14, andprotection element 16 may be monolithically integrated orsemiconductor device 12 andprotection element 16 may be monolithically integrated. - In response to a logic high voltage level at the gate terminal of
transistor 12,cascode switch 10 is on and the midpoint voltage is closer to the voltage at the source oftransistor 12. It should be noted that the voltage atcommon connection node 15 may be referred to as the midpoint voltage. In response to a logic low voltage level at the gate terminal oftransistor 12,transistor 12 turns off and the midpoint voltage atconnection node 15 increases, turningtransistor 14 off once it reaches the absolute value of the threshold voltage oftransistor 14. If the leakage current flowing throughtransistor 14 is higher than the leakage current flowing throughtransistor 12 andprotection element 16, the voltage at the drain terminal oftransistor 16 continues increasing towards the threshold voltage oftransistor 16, whichtransistor 16 turns on inhibiting a further increase in the mid-point voltage. Thus, the midpoint voltage is less than the breakdown voltage oftransistor 12. Preferably,transistor 16 is configured such that its threshold voltage is greater than the absolute threshold voltage value of III-N semiconductor device 14, i.e.,transistor 14. Under these conditions,transistor 14 turns off and holds the drain voltage applied totransistor 14. -
FIG. 2 is a top view of asemiconductor component 100 in accordance with another embodiment of the present invention. The top view shown inFIG. 2 may be referred to as a layout. What is shown inFIG. 2 is a layout of a transistor such as, for example,transistor 12 which is configured for use in a cascode device andtransistor 16 which is configured for use as a clamping device.Cascode device 12 includes ashield region 102 formed between 104A and 104B, asource regions gate feed 106 104A and 104B, aadjacent source regions gate pad 108, and adrain ring 110 surroundingshield region 102, 104A and 104B, gate feed 106, andsource regions gate pad 108.Drain ring 110 can be referred to as a drain contact structure. In addition,cascode device 12 includes anactive trenches 170 and 172, 172A, and 174.termination trenches Shield region 102, 104A and 104B,source regions drain ring 110,active trench 170, and 172, 172A, and 174 are described with reference totermination trenches FIGS. 12, 14, 16, 18, 20, 22, and 24 . It should be noted that: the active trenches forsemiconductor device 14 are collectively identified byreference character 170 and for the sake of the 170A and 170B have been identified and further shown inclarity trenches FIGS. 12A and 14A ; the active trenches forsemiconductor device 16 are identified byreference character 270 and for the sake of 270A and 270B have been identified and further shown inclarity trenches FIGS. 13A and 15A ; the termination trench forsemiconductor device 12 is identified by 172, 172A, and 174, where each portion is identified as a termination trench for the sake of clarity; and the termination trench forportions semiconductor device 16 is identified by 272, 272A, and 274, where each portion is identified as a termination trench for the sake of clarity.portions - Clamping
device 16 includes ashield region 103 formed between 105A and 105B, andsource regions drain ring 110 surroundingshield region 103 and 105A and 105B. In addition, clampingsource regions device 16 includes anactive trench 270 and 272 and 274.termination trenches Shield region 103, 105A and 105B,source regions drain ring 110,active trench 270, and 272 and 274 are described with reference totermination trenches FIGS. 13, 15, 17, 19, 21, 23, and 25 .FIG. 2 further illustrates 280H and 280K that electrically connect the gate electrodes ofinterconnects transistor 16 to drainring 110. 280H and 280K are further described with reference toInterconnects FIG. 25 . -
FIG. 3 is a cross-sectional view taken along the region of section line A-A ofFIG. 2 but at an earlier stage of manufacture than that shown inFIG. 2 . It should be noted that at the stage of manufacture represented byFIG. 3 , the region indicated by section line B-B ofFIG. 2 has the same structure as the region indicated by section line A-A ofFIG. 1 . It should be further noted thatFIGS. 3-11 describe the portions ofsemiconductor component 10 taken along section line A-A ofFIG. 2 and that the cross-sectional views ofFIGS. 3-11 are representative of the structure of clampingdevice 16 taken along section line B-B shown inFIG. 2 at the stages represented byFIGS. 3-11 . Thus, the structures ofFIGS. 3-11 look the same forcascode device 12 and clampingdevice 16. For example, 170, 172, and 174 oftrenches FIGS. 3-11 correspond to 270, 272, and 274, respectively, oftrenches semiconductor device 16. It should be noted thatFIGS. 12, 14, 16, 18, 20, 22, and 24 representcascode device 12 after the stages of manufacture illustrated byFIGS. 3-11 and thatFIGS. 13, 15, 17, 19, 21, 23 , and 25 represent clampingdevice 16 after the stages of manufacture illustrated byFIGS. 3-11 . -
FIG. 3 is cross-sectional view illustrating asemiconductor material 152 having opposing 154 and 156.surfaces Surface 154 is also referred to as a front or top surface andsurface 156 is also referred to as a bottom or back surface. In accordance with this embodiment,semiconductor material 152 comprises asemiconductor substrate 158 doped with an impurity material of N-type conductivity and having a resistivity ranging from about 0.0005 Ohm-centimeter (Ω-cm) to about 0.02 Ω-cm. By way of example, the material forsubstrate 158 is silicon. - In accordance with an embodiment,
semiconductor material 152 further comprises anepitaxial layer 160 formed onsubstrate 158 whereepitaxial layer 160 is of N-type conductivity and has a resistivity that may range from about 0.03 Ω-cm to about 1 Ω-cm. A buried layer (not shown) may be formed in a portion ofepitaxial layer 160 andsubstrate 158. -
Semiconductor layer 160 may be formed using semiconductor epitaxial growth techniques, semiconductor doping and diffusion techniques, or the like. By way of example,semiconductor layer 160 is formed by an epitaxial growth technique having a thickness ranging from about 2 micrometers (μm) to about 10 μm and a dopant concentration ranging from about 5.0×1015 atoms/cm3 to about 1.0×1017 atoms/cm3. As those skilled in the art are aware, a micrometer may be referred to as a micron. The dopant concentration and thickness ofsemiconductor layer 160 can be increased or decreased depending on the desired drain-to-source breakdown voltage rating (BVDSS) ofsemiconductor component 100. Alternatively, the conductivity type ofsubstrate 158 can be opposite to the conductivity type ofsemiconductor layer 160 to form, for example, an insulated gate bipolar transistor (IGBT). Other semiconductor devices that can be manufactured usingsemiconductor material 152 include a vertical power MOSFET, MOS-gated thyristors, and other equivalent structures known to one of ordinary skill in the relevant art. - It should be noted that a region or layer doped with an N-type dopant or impurity material is said to be of an N-type conductivity or an N conductivity type and a region or layer doped with a P-type dopant or impurity material is said to be of a P-type conductivity or a P conductivity type.
- A
masking layer 162 can be formed on or fromsemiconductor material 152. Maskinglayer 162 can be a dielectric film or a film resistant to the etch chemistries used to form trenches or trench features. By way of example, maskinglayer 162 is a thermally grown oxide having a thickness ranging from about 0.1 μm to about 1.0 μm. Alternatively, maskinglayer 162 can be a TEOS layer formed using plasma enhanced chemical vapor deposition. Still referring toFIG. 3 , a layer of photoresist is patterned overdielectric layer 162 to form a maskingstructure 164 havingmasking elements 166 andopenings 168 that expose portions ofdielectric layer 162. - Referring now to
FIG. 4 , a cross-sectional view of the manufacture ofsemiconductor component 100 at a later stage of manufacture than that ofFIG. 3 is illustrated. What is shown inFIG. 4 is the formation of 170, 172, and 174 that extend from portions oftrenches surface 154 intoepitaxial layer 160. By way of example, 170, 172, and 174 are formed by etchingtrenches epitaxial layer 160 using, for example, plasma etching techniques with a fluorocarbon or fluorine-based etch chemistry (for example, SF6/O2). In accordance with an embodiment, 170, 172, and 174 extend intotrenches epitaxial layer 160 but do not extend as far assubstrate 158 and in accordance with another 170, 172, and 174 extend throughembodiment trenches epitaxial layer 160 and intosubstrate 158. By way of example, 170, 172, and 174 have a depth ranging from about 1 μm to about 5 μm and are formed using a single etch step. Alternatively,trenches 170, 172, and 174 can be formed using a multi-step etch process. Techniques for formingtrenches 170, 172, and 174 are not limitations of the present invention.trenches Trench 170 has sidewalls 170S1 and 170S2, and afloor 170F;trench 172 has sidewalls 172S1 and 172S2, and afloor 172F; andtrench 174 has sidewalls 174S1 and 174S2, and afloor 174F. - It should be noted that the portion of
epitaxial layer 160 between 170 and 172 may be referred to as atrenches mesa structure 171, the portion ofepitaxial layer 160 between 170 and 174 may be referred to as atrenches mesa structure 173, the portion ofepitaxial layer 160 adjacent side 172S1 oftrench 172 may be referred to as amesa structure 175, and the portion ofepitaxial layer 160 adjacent side 174S2 oftrench 174 may be referred to as amesa structure 177. Trench 170 may be referred to as an active trench and 172 and 174 may be referred to as termination trenches. As discussed with reference totrenches FIG. 2 , 172 and 174 may be formed as a single trench whereintrenches 172 and 174 are connected bytrenches trench 172A. - Referring now to
FIG. 5 , a cross-sectional view of the manufacture ofsemiconductor component 100 at a later stage of manufacture than that ofFIG. 4 is illustrated. What is shown inFIG. 5 is a layer ofmaterial 182 formed on the sidewalls, ends, and floors of 170, 172, and 174 and ontrenches surface 154 ofsemiconductor material 152. The portions oflayer 182 over 171 and 173 serve as a gate layer or a gate dielectric film. Suitable materials formesa structures gate layer 182 include silicon dioxide, nitride, tantalum pentoxide, titanium dioxide, barium strontium titanate, high k dielectric materials, combinations thereof or equivalent materials known to one of ordinary skill in the art. By way of example,gate layer 182 is silicon dioxide having a thickness ranging from about 0.01 μm to about 0.05 μm. In accordance with an embodiment,gate layer 182 is formed at an early stage of the process which helps maintain the integrity of the interface betweengate layer 182 andsemiconductor layer 160 and also provides a more uniform film thickness forgate layer 182. - Still referring to
FIG. 5 , a layer ofmaterial 184 can be formed adjacent to or ongate layer 182.Layer 184 can comprise a material that is different from that ofgate layer 182. In accordance with anembodiment layer 184 is silicon nitride whengate layer 182 is silicon dioxide. By way of example,layer 184 is formed using a low pressure chemical vapor deposition (LPCVD) technique and has a thickness ranging from about 0.01 μm to about 0.05 μm. - A layer of
dielectric material 186 is formed adjacent to or onlayer 184. In accordance with an embodiment,dielectric layer 186 is an oxide or oxide layer formed using an LPCVD technique with a tetraethyl-orthosilicate (TEOS) source material. Alternatively,dielectric layer 186 can be formed using LPCVD with a high temperature oxide (HTO) process (LPCVD/HTO), which can form a more dense deposited oxide compared to LPCVD oxides formed using TEOS source materials. By way of example, a silane source material can be used with an oxidizing reactant, such as nitrous oxide (N2O) for the LPCVD/HTO process. In accordance with an example, dielectric layer 86 has a thickness ranging from about 0.04 μm to about 0.25 μm. It should be noted that the breakdown voltage forsemiconductor component 100 can be adjusted by selecting the thickness oflayer 186. For example,semiconductor component 100 may be manufactured to have a breakdown voltage BVDSS of about 60 volts by fabricatingdielectric layer 186 to have a thickness ranging from about 0.2 μm to about 0.25 μm. - Referring now to
FIG. 6 , a layer of electricallyconductive material 188 is formed on dielectric layer 86 and in 170, 172, and 174. Electricallytrenches conductive layer 186 can be a metal or a doped crystalline semiconductor layer. By way of example, electricallyconductive layer 188 is polysilicon doped with an N-type dopant such as, for example, phosphorus or arsenic. After doping, the polysilicon may be annealed in an inert ambient or oxidizing agent. - Referring now to
FIG. 7 ,conductive layer 188 is planarized using, for example, a chemical mechanical planarization (CMP) 188A, 188B, and 188C intechnique leaving portions 170, 172, and 174, respectively.trenches Portion 188A serves as a shield/source electrode or shield/source region and 188B and 188C serve as termination regions or termination structures.portions - Referring now to
FIG. 8 , a layer of photoresist is patterned overdielectric layer 186 and the exposed portions of electrically 188A, 188B, and 188C inconductive portions 170, 172, and 174, respectively, to form a maskingtrenches structure 190 havingmasking elements 191 andopenings 192 that expose portions of shield/source region 188A. - Referring now to
FIG. 9 , the portions of shield/source region 188A exposed byopenings 192 are isotropically etched to form atrench 194 having afloor 194F, asidewall 194S1, and asidewall 194S2 and atrench 195 having afloor 195F, a sidewall 195S1, and a sidewall 195S2. The sub-portion ofconductive portion 188A betweensidewall 170S1 oftrench 170 and sidewall 194S1 oftrench 194 is identified byreference character 104A, the sub-portion ofconductive portion 188A betweensidewall 194S2 oftrench 194 and sidewall 195S1 oftrench 195 is identified byreference character 102, and the sub-portion ofconductive portion 188A betweensidewall 170S2 oftrench 170 and sidewall 174S1 oftrench 174 is identified byreference character 104B. - Referring now to
FIG. 10 , maskingstructure 190 is removed using a technique known to those skilled in the art. Shield/source region 188A and 188B and 188C are recessed to be belowtermination regions surface 154 ofsemiconductor material 152. By way of example, shield/source region 188A and 188B and 188C are recessed using an etch technique. The exposed portions of layer oftermination regions dielectric material 186 overdielectric layer 184 andsurface 154 are removed using, for example, a Reactive Ion Etch. The exposed portions of source/shield region 188A and 188B and 188C are oxidized to formtermination regions 198A and 198B from the exposed polysilicon portions ofinter-poly oxide layers 188B and 188C, respectively, and to form antermination regions inter-poly oxide layer 198C from the portions of shield/source region 188A exposed by 194 and 195, respectively. Optionally, an oxide layer (not shown) may be formed over inter-poly oxide layers 198A-198C to fill any “fangs” or recesses that may be formed around inter-poly oxide layers 198A-198C. The optional oxide layer is then etched using, for example, an etch technique to expose portions oftrenches dielectric layer 184 oversurface 154 and portions ofdielectric layer 184adjacent sidewalls 194S1 and 195S2. - Still referring to
FIG. 10 , the portions ofdielectric layer 184 oversurface 154, are removed using, for example, a Reactive Ion Etch. A thinhigh temperature oxide 197 is formed on the exposed portions ofdielectric layer 182 andoxide layer 198C.Oxide layer 197 may be referred to as a layer of dielectric and the combination ofoxide layer 197 andoxide layer 198C may be referred to as a composite gate oxide. - Referring now to
FIG. 11 , a layer of electricallyconductive material 200 is formed ondielectric layer 197 in 194 and 195, respectively. Electricallytrenches conductive layer 200 can be a metal or a doped crystalline semiconductor layer. By way of example, electricallyconductive layer 200 is polysilicon doped with an N-type dopant such as, for example, phosphorus or arsenic. After doping, the polysilicon may be annealed in an inert ambient or an oxidizing agent. - Referring now to
FIGS. 12, 12A, and 13 , electricallyconductive layer 200 is planarized using for example, a chemical mechanical planarization (CMP) 200A and 200B intechnique leaving portions 194 and 195, respectively, andtrenches portions 200C and 200D in 230 and 232, respectively. It should be noted that the cross-sectional view oftrenches FIG. 12 is taken along section line A-A ofFIG. 2 , the cross-sectional view ofFIG. 12A is taken along section line C-C ofFIG. 2 , and the cross-sectional view ofFIG. 13 is taken along section line B-B ofFIG. 2 , but at an earlier stage of manufacture. It should be further noted thatFIGS. 12 and 12A represent cross-sectional views of a semiconductor device such astransistor 12 of cascode configureddevice 10 ofFIG. 1 , thatFIG. 13 represents a cross-sectional view of a semiconductor device such as clampingdevice 16 of cascode configureddevice 10 ofFIG. 1 , and thatFIGS. 12, 12A, and 13 occur at the same time in the process. - In accordance with an embodiment in which
semiconductor device 12 andsemiconductor device 16 are monolithically integrated from a common semiconductor material, the processing steps for manufacturing the semiconductor devices are the same. As discussed with reference toFIG. 2 , the structures ofFIGS. 3-11 look the same forcascode device 12 and clampingdevice 16;FIGS. 12, 12A, 14, 14A, 16, 18, 20, 22, and 24 representcascode device 12 after the stages illustrated byFIGS. 3-11 ; andFIGS. 13, 13A, 15, 15A, 17, 19, 21, 23, and 25 represent clampingdevice 16 after the stages illustrated byFIGS. 3-11 . It should be appreciated that the termination trenches ofsemiconductor device 12 have been identified by 172 and 174 and that the device trenches ofreference characters semiconductor device 12 have been identified byreference character 170, whereas the termination trenches ofsemiconductor device 16 have been identified by 272 and 274, the device trenches ofreference characters semiconductor device 16 have been identified byreference character 270, the gate trenches ofdevice 12 have been identified by 194 and 195, and the gate trenches ofreference characters device 16 have been identified by 230 and 232. Likewise the portion ofreference characters semiconductor material 188 that remains in 170, 172, and 174 oftrenches semiconductor device 12 have been identified by 188A, 188B, and 188C, respectively; the portion of electricallyreference characters conductive material 188 that remains in 270, 272, and 274 oftrenches semiconductor device 16 have been identified by 288A, 288B, and 288C, respectively; the portions of electricallyreference characters conductive material 200 that remain in 194 and 195 have been identified bytrenches 200A and 200B, respectively; and the portion of electricallyreference characters conductive material 200 that remains in 230 and 232 has been identified bytrenches reference characters 200C and 200D, respectively. Mesa structures ofsemiconductor device 12 have been identified by 171, 173, 175, and 177 and mesa structures ofreference characters semiconductor device 16 have been identified by 271, 273, 275, and 277.reference characters - In addition, the subportion of electrically
conductive material 188A that serves as source/shield region 104A inFIG. 2 is identified byreference character 104A inFIG. 12 ; the subportion of electricallyconductive material 188A that serves as source/shield region 104B inFIG. 2 is identified byreference character 104B inFIG. 12 ; the subportion of electricallyconductive material 188A that serves asshield region 102 inFIG. 2 is identified byreference character 102 inFIG. 12 ; the subportion of electricallyconductive material 288A that serves as source/shield region 105A inFIG. 2 is identified byreference character 105A inFIG. 13 ; the subportion of electricallyconductive material 288A that serves as source/shield region 105B inFIG. 2 is identified byreference character 105B inFIG. 13 ; and the subportion of electricallyconductive material 288A that serves asshield region 103 inFIG. 2 is identified byreference character 103 inFIG. 13 . - It should be noted that the processing steps described with reference to
FIG. 10 occurs for 12 and 16, where the reference characters used in the description ofsemiconductor devices FIG. 10 apply tosemiconductor device 12. For the sake of completeness, the processing steps forsemiconductor device 16 in recessing shield/source region 288A and 288B and 288C to be belowtermination regions surface 154 ofsemiconductor material 152. By way of example, shield/source region 288A and 288B and 288C are recessed using an etch technique. The exposed portions of layer oftermination regions dielectric material 186 overdielectric layer 184 andsurface 154 are removed using, for example, a Reactive Ion Etch. The exposed portions of source/shield region 288A and 288B and 288C are oxidized to formtermination regions 298A and 298B from the exposed polysilicon portions ofinter-poly oxide layers 288B and 288C, respectively, and to form antermination regions inter-poly oxide layer 298C from the portions of shield/source region 288A exposed by 230 and 232, respectively. Optionally, an oxide layer (not shown) may be formed over inter-poly oxide layers 298A-298C to fill any “fangs” or recesses that may be formed around inter-poly oxide layers 298A-298C. The optional oxide layer is then etched using, for example, an etch technique to expose portions oftrenches dielectric layer 184 oversurface 154 and portions ofdielectric layer 184 adjacent sidewalls 230S1 and 232S2. - Still referring to
FIG. 13 , the portions ofdielectric layer 184 oversurface 154, are removed using, for example, a Reactive Ion Etch. Thinhigh temperature oxide 197 is formed on the exposed portions ofdielectric layer 182 andoxide layer 298C.Oxide layer 197 may be referred to as a layer of dielectric and the combination ofoxide layer 197 andoxide layer 298C may be referred to as a composite gate oxide. -
FIG. 12A is a cross-sectional view ofsemiconductor device 14 taken along section line C-C ofFIG. 2 . What is shown inFIG. 12A istermination trench 172A, i.e.,portion 172A of the termination trench, and 170A and 170B.active trenches 182, 184, and 186, and portion 188D ofDielectric layers conductive layer 188 are formed intermination trench 172A. Similarly, 182, 184, and 186 are formed indielectric layers 170A and 170B. After processing, subportion 188A1 of electricallytrenches conductive material 188A remains in a bottom portion oftrench 170A, wherein subportion 188A1 is electrically isolated from the sidewalls oftrench 170A by portions of 182, 184, and 186. In addition, portion 197A1 ofdielectric layers oxide layer 197 is formed on subportion 188A1. A subportion 200B1 of electricallyconductive material 200B is formed intrench 170A, wherein subportion 200B1 is electrically isolated from the sidewalls oftrench 170A and from subportion 188A1 of electricallyconductive material 188A. Thus, subportion 188A1 serves as a gate shield and subportion 200B1 serves as a gate electrode. - Similarly, subportion 188A2 of electrically
conductive material 188A remains in a bottom portion oftrench 170B, wherein subportion 188A2 is electrically isolated from the sidewalls oftrench 170B by portions of 182, 184, and 186. In addition, portion 197A2 ofdielectric layers oxide layer 197 is formed on subportion 188A2. A subportion 200B2 of electricallyconductive material 200B is formed intrench 170B, wherein subportion 200B2 is electrically isolated from the sidewalls oftrench 170B and from subportion 188A2 of electricallyconductive material 188A. Thus, subportion 188A2 serves as a gate shield and subportion 200B2 serves as a gate electrode. -
Trench 170A is laterally spaced apart from 172A and 170B bytrenches mesa structure 173A and 173B respectively.Trench 170B is laterally positioned betweenmesa structures 173B and 173C. -
FIG. 13A is a cross-sectional view ofsemiconductor device 16 taken along section line D-D ofFIG. 2 . What is shown inFIG. 13A istermination trench 272A, i.e.,portion 272A of the termination trench, and 270A and 270B.active trenches 182, 184, and 186, and portion 288D of conductive layer 288 are formed inDielectric layers termination trench 272A. Similarly, 182, 184, and 186 are formed indielectric layers 270A and 270B. After processing, subportion 288A1 of electricallytrenches conductive material 288A remains in a bottom portion oftrench 270A, wherein subportion 288A1 is electrically isolated from the sidewalls oftrench 270A by portions of 182, 184, and 186. In addition, portion 197A3 ofdielectric layers oxide layer 197 is formed on subportion 288A1. A subportion 200D1 of electrically conductive material 200D is formed intrench 270A, wherein subportion 200D1 is electrically isolated from the sidewalls oftrench 270A and from subportion 288A1 of electricallyconductive material 288A. Thus, subportion 288A1 serves as a gate shield and subportion 200D1 serves as a gate electrode. - Similarly, subportion 288A2 of electrically
conductive material 288A remains in a bottom portion oftrench 270B, wherein subportion 288A2 is electrically isolated from the sidewalls oftrench 270B by portions of 182, 184, and 186. In addition, portion 197A4 ofdielectric layers oxide layer 197 is formed on subportion 288A2. A subportion 200D2 of electrically conductive material 200D is formed intrench 270B, wherein subportion 200D2 is electrically isolated from the sidewalls oftrench 270B and from subportion 288A2 of electricallyconductive material 288A. Thus, subportion 288A2 serves as a gate shield and subportion 200D2 serves as a gate electrode. -
Trench 270A is laterally spaced apart from 272A and 270B bytrenches 273A and 273B respectively.mesa structure Trench 270B is laterally positioned between 273B and 273C.mesa structures - Still referring to
FIGS. 12, 12A, 13, and 13A , a layer of photoresist is patterned over the exposed portions of the composite gate oxide to form a maskingstructure 202 havingmasking elements 204 andopenings 206 that expose portions ofoxide layer 197 over 271 and 273 and to exposemesa structures subportions 200C and 200D and a portion of the composite gate oxide. It should be noted that amasking element 204 is not formed overtrench 270, e.g., 270A and 270B. An impurity material of P-type conductivity is implanted intotrenches 271 and 273 to formmesa structures 208 and 210, respectively, and to formdopant regions dopant regions 208 in 273A, 273B, and 273C. By way of example, the impurity material of P-type conductivity may be, for example, boron or indium, that is implanted at a dose ranging from about 5×1013 atoms per centimeter squared (atoms/cm2) to about 5×1014 atoms/cm2 and an energy of at least 50 kilo electron volts. The concentration of P-type impurity material is increased to adjust the threshold voltage ofmesa structures protection device 16 so that III-N semiconductor device 14 shown inFIG. 1 turns off and holds the drain voltage applied toprotection device 16. - Referring now to
FIGS. 14, 14A, 15, and 15A , maskingstructure 202 is removed and a layer of photoresist is patterned over the exposed portions of the composite gate oxide to form a maskingstructure 212 havingmasking elements 214 andopenings 216 that expose portions of theoxide layer 197 over 171, 173, 271, and 273, portions of subportions 200A and 200B, and a portion of the composite gate oxide layer. It should be noted that amesa structures masking element 214 is not formed overtrenches 170 andtrenches 270. An impurity material of P-type conductivity is implanted into 171, 173, 271, and 273 to formmesa structures 209 and 211 indopant regions 171 and 173, respectively, andmesa structures 208E and 210E, inenhanced dopant regions 271 and 273, respectively. In addition,mesa structures dopant regions 209 are formed in 173A, 173B, and 173C and enhancedmesa structures dopant regions 208E are formed in 273A, 273B, and 273C. By way of example, the impurity material of P-type conductivity may be, for example, boron or indium, that is implanted at a dose ranging from about 5×1012 atoms/cm2 to about 5×1013 atoms/cm2 and an energy of at least 50 kilo electron volts. This implant serves as a body implant for both ofmesa structures 12 and 16.semiconductor devices - Referring now to
FIGS. 16 and 17 , maskingstructure 212 is removed and a layer of photoresist is patterned over the exposed portions of the composite gate oxide to form a maskingstructure 222 havingmasking elements 224 andopenings 226 that expose portions ofoxide layer 197 over 175 and 177 and shield/mesa structures source region 188A ofsemiconductor device 12 and openings that expose portions of theoxide layer 197 over 273 and 275 and shield/mesa structures source region 288A ofsemiconductor device 16. An impurity material of N-type conductivity is implanted into 175, 177, 275, and 277 and shield/mesa structures 188A and 288A to formsource regions 227A and 227B indopant regions 175 and 177, respectively,mesa structures dopant regions 227C and 227D in 275 and 277, respectively,mesa structures 229A and 229B in shield/dopant regions source region 188A, anddopant regions 229C and 229D in shield/source region 288A. By way of example, the impurity material of N-type conductivity may be, for example, phosphorus or arsenic, that is implanted at a dose ranging from about 5×1014 atoms/cm2 to about 5×1015 atoms/cm2 and an energy of at least 50 kilo electron volts. This implant serves as the source/drain implant for both of 12 and 16.semiconductor devices - Referring now to
FIGS. 18 and 19 , maskingstructure 222 is removed and a layer ofdielectric material 240 is formed onoxide 197, 200A and 200B ofgate regions transistor 12, andgate regions 200C and 200D oftransistor 16. In accordance with an embodiment, the material ofdielectric layer 240 is silicon dioxide having a thickness ranging from about 500 Å to about 5,000 Å.Dielectric layer 240 may be formed by plasma enhanced chemical vapor deposition. Still referring toFIGS. 18 and 19 , a layer of photoresist is patterned overdielectric layer 240 to form a maskingstructure 242 havingmasking elements 244 andopenings 246 that expose portions of dielectric layer 220 overmesa structures 175, 229A and 229B ofdopant regions transistor 12, 200A and 200B ofgate regions transistor 12, 275 and 277 ofmesa structures transistor 16,gate regions 200C and 200D oftransistor 16. - Referring now to
FIGS. 20 and 21 , the exposed portions ofdielectric layer 240 are removed forming 240A, 240C, 240D, 240E, 240G, 240H, 240I, 240J, 240K and 240L. Opening 240A extends throughopenings dopant region 227A and into a portion ofmesa structure 175; opening 240C extends intogate region 200A, opening 240D extends intoportion 102 of shield/source region 188A, opening 240E extends intogate region 200B, and opening 240G extends throughdopant region 227B and into a portion ofmesa structure 177 oftransistor 12. Opening 240H extends throughdopant region 227C and into a portion ofmesa structure 275; opening 2401 extends intogate region 200C, opening 240J extends into aportion 103 of shield/source region 288A, opening 240K extends into gate region 200D, opening 240L extends through dopant region 227D and into a portion ofmesa structure 277 oftransistor 12. Maskingstructure 242 is removed. - An impurity material of P-type conductivity is implanted into
227A, 227B, 227C, and 227D to formdopant regions 141A, 143A, 241B, and 243B indopant regions 171, 173, 271, and 273, respectively. By way of example, the impurity of P-type conductivity may be, for example, boron or indium, that is implanted at a dose ranging from about 5×1014 atoms/cm2 to about 5×1015 atoms/cm2 and an energy of at least 50 kilo electron volts.mesa structures - Referring now to
FIGS. 22 and 23 , ametallization system 250 is formed ondielectric layer 240 and fills 240A, 240C, 240D, 240E, 240G, 240H, 240I, 240J, 240K, and 240L. Portions ofopenings metallization system 250 form acontact 252A tomesa structure 175, a contact 252C to gate region 220A, acontact 252D to shield/source region 188A, acontact 252E to gate region 220B, a contact 252G tomesa structure 177, acontact 252H tomesa structure 275, a contact 252I togate region 200C, acontact 252J to shield/source region 288A, acontact 252K to gate region 200D, and acontact 252J tomesa structure 277. 252C, 252E, 252I, and 252K may be referred to as gate contacts. Suitable materials forContacts metallization system 250 include copper, aluminum, or the like. It should be appreciated thatmetallization system 250 is shown as a single layer of electrically conductive material for the sake of clarity. However,metallization system 250 may be comprised of a plurality of electrically conductive layers. For example,metallization system 250 may be comprised of a layer of refractory metal (not shown) deposited overdielectric layer 240 and on the portions ofmesa structure 175,dopant region 229A of shield/source region 188A, shield/source region 188A,dopant region 229B of shield/source region 188A,mesa structure 177,mesa structure 275, dopant region 229C of shield/source region 288A, shield/source region 288A,dopant region 229D of shield/source region 288A, andmesa structure 277 exposed byopenings 240A-240J, respectively. By way of example, the refractory metal is titanium having a thickness ranging from about 100 Å to about 1,000 Å. A rapid thermal anneal is performed wherein the refractory metal is heated to a temperature ranging from about 500° C. to about 700° C. The heat treatment causes the titanium to react with the silicon to form titanium silicide in all regions in which the titanium is in contact with silicon or polysilicon. Alternatively, the refractory metal can be titanium nitride, tungsten, cobalt, or the like. The silicide formed by the rapid thermal anneal serves as a barrier layer. - A barrier metal may be formed over
dielectric layer 240 and on the exposed portions ofmesa structure 175,dopant region 229A of shield/source region 188A, shield/source region 188A,dopant region 229B of shield/source region 188A,mesa structure 177,mesa structure 275, dopant region 229C of shield/source region 288A, shield/source region 288A,dopant region 229D of shield/source region 288A, andmesa structure 277 exposed byopenings 240A-240J. It should be noted that the barrier metal may be comprised of a plurality of metal layers. A layer of aluminum copper (AlCu) is formed over the barrier metal layer. By way of example, the aluminum copper layer is sputtered onto the barrier metal layer and has a thickness ranging from about 1 micrometer (μm) to about 4 μm. Alternatively, the layer over the barrier metal layer may be aluminum, aluminum copper silicon, aluminum silicon, or the like. A layer of photoresist is patterned overmetallization system 250 to form a maskingstructure 260 havingmasking elements 262 andopenings 264, whereopenings 264 expose portions ofmetallization system 250. - Referring now to
FIGS. 24 and 25 , the portions ofmetallization system 250 unprotected by maskingelements 244, i.e., the portions ofmetallization system 250 exposed byopenings 246, are removed using, for example, a Reactive Ion Etch. The portions ofmetallization system 250 that remain form electrically 280A, 280C, 280D, 280E, and 280G forconductive interconnects transistor 12 and interconnects 280H, 280J, and 280K fortransistor 16. -
FIG. 26 is a top view of asemiconductor component 300 in accordance with another embodiment of the present invention. The top view shown inFIG. 26 may be referred to as a layout. What is shown inFIG. 26 is a layout of a transistor such as, for example,transistor 12 configured for use in a cascode device andtransistor 16 configured for use as a clamping device.Transistor 12 may be referred to as a cascode device and includes ashield feed 102 between 104A and 104B, asource pads gate pad 108, agate feed 106 104A and 104B, asurrounding source pads source feed 302, and adrain ring 110 surroundingshield feed 102, 104A and 104B,source pads gate pad 108, gate feed 106, and asource feed 302. In addition,cascode device 12 includesactive trenches 170 configured for containing portions ofdevice 12 and 172 and 174 configured for serving as termination structures.termination trenches - Clamping
device 16 includes ashield region 103 formed between 105A and 105B, andsource regions drain ring 110 surroundingshield region 103 and 105A and 105B. In addition, clampingsource regions device 16 includes anactive trench 270 and 272 and 274.termination trenches Shield region 103, 105A and 105B,source regions drain ring 110,active trench 270, and 272 and 274 are described with reference totermination trenches FIGS. 13, 15, 17, 19, 21, 23, and 25 .FIG. 26 further illustrates 280H and 280K that electrically connect the gate electrodes ofinterconnects transistor 16 to drainring 110. 280H and 280K are further described with reference toInterconnects FIG. 28 . -
FIGS. 27 and 28 are cross-sectional views taken along section lines E-E and F-F ofFIG. 26 , respectively.Semiconductor component 300 is similar tosemiconductor component 10 except thatsemiconductor component 300 includes additional contacts. More particularly,semiconductor component 300 includes aninterconnect 280B in contact withdopant region 229A and shield/source region 188A andinterconnect 280F in contact withdopant region 229B and shield/source region 188A. In addition,interconnect 280H is formed that couples drainring 110 togate electrodes 200C and aninterconnect 280K is formed that couples drainring 110 to gate electrodes 200D. - Although certain preferred embodiments and methods have been disclosed herein, it will be apparent from the foregoing disclosure to those skilled in the art that variations and modifications of such embodiments and methods may be made without departing from the spirit and scope of the invention. It is intended that the invention shall be limited only to the extent required by the appended claims and the rules and principles of applicable law.
Claims (20)
Priority Applications (3)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US15/209,541 US9882020B2 (en) | 2015-07-24 | 2016-07-13 | Cascode configured semiconductor component |
| CN201620780006.XU CN206041966U (en) | 2015-07-24 | 2016-07-22 | Semiconductor device and half conductor part spare |
| US15/882,478 US10276686B2 (en) | 2015-07-24 | 2018-01-29 | Cascode configured semiconductor component |
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US201562196658P | 2015-07-24 | 2015-07-24 | |
| US15/209,541 US9882020B2 (en) | 2015-07-24 | 2016-07-13 | Cascode configured semiconductor component |
Related Child Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US15/882,478 Division US10276686B2 (en) | 2015-07-24 | 2018-01-29 | Cascode configured semiconductor component |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| US20170025404A1 true US20170025404A1 (en) | 2017-01-26 |
| US9882020B2 US9882020B2 (en) | 2018-01-30 |
Family
ID=57837387
Family Applications (2)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US15/209,541 Active US9882020B2 (en) | 2015-07-24 | 2016-07-13 | Cascode configured semiconductor component |
| US15/882,478 Active US10276686B2 (en) | 2015-07-24 | 2018-01-29 | Cascode configured semiconductor component |
Family Applications After (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US15/882,478 Active US10276686B2 (en) | 2015-07-24 | 2018-01-29 | Cascode configured semiconductor component |
Country Status (2)
| Country | Link |
|---|---|
| US (2) | US9882020B2 (en) |
| CN (1) | CN206041966U (en) |
Cited By (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US11081554B2 (en) * | 2017-10-12 | 2021-08-03 | Semiconductor Components Industries, Llc | Insulated gate semiconductor device having trench termination structure and method |
| US20240014275A1 (en) * | 2021-03-22 | 2024-01-11 | Rohm Co., Ltd. | Semiconductor device |
Families Citing this family (7)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US11139290B2 (en) | 2018-09-28 | 2021-10-05 | Taiwan Semiconductor Manufacturing Company, Ltd. | High voltage cascode HEMT device |
| DE102019121417B4 (en) | 2018-09-28 | 2023-01-19 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device and high voltage device having a transistor device diode-connected between two HEMT devices and method of forming the same |
| US11088688B2 (en) | 2019-02-13 | 2021-08-10 | Logisic Devices, Inc. | Configurations of composite devices comprising of a normally-on FET and a normally-off FET |
| US11211484B2 (en) | 2019-02-13 | 2021-12-28 | Monolithic Power Systems, Inc. | Vertical transistor structure with buried channel and resurf regions and method of manufacturing the same |
| US10937781B1 (en) * | 2019-09-04 | 2021-03-02 | Semiconductor Components Industries, Llc | Electronic device including a protection circuit |
| US11411077B2 (en) | 2020-09-10 | 2022-08-09 | Semiconductor Components Industries, Llc | Electronic device including doped regions and a trench between the doped regions |
| US11621331B2 (en) | 2020-09-10 | 2023-04-04 | Semiconductor Components Industries, Llc | Electronic device including a charge storage component |
Citations (9)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US7576388B1 (en) * | 2002-10-03 | 2009-08-18 | Fairchild Semiconductor Corporation | Trench-gate LDMOS structures |
| US20110006351A1 (en) * | 2009-07-13 | 2011-01-13 | Mitsubishi Electric Corporation | Semiconductor device |
| US7977193B1 (en) * | 2010-08-20 | 2011-07-12 | Monolithic Power Systems, Inc. | Trench-gate MOSFET with capacitively depleted drift region |
| US8304829B2 (en) * | 2008-12-08 | 2012-11-06 | Fairchild Semiconductor Corporation | Trench-based power semiconductor devices with increased breakdown voltage characteristics |
| US20130328122A1 (en) * | 2012-06-12 | 2013-12-12 | Monolithic Power Systems, Inc. | Split trench-gate mosfet with integrated schottky diode |
| US20150023105A1 (en) * | 2012-02-16 | 2015-01-22 | Zeno Semiconductor, Inc. | Memory Cell Comprising First and Second Transistors and Methods of Operating |
| US20150054038A1 (en) * | 2008-02-13 | 2015-02-26 | Acco Semiconductor, Inc. | Electronic Circuits including a MOSFET and a Dual-Gate JFET |
| US9252147B2 (en) * | 2013-08-05 | 2016-02-02 | Qualcomm Incorporated | Methods and apparatuses for forming multiple radio frequency (RF) components associated with different RF bands on a chip |
| US20160260700A1 (en) * | 2015-03-06 | 2016-09-08 | United Microelectronics Corp. | Electrostatic discharge protection semiconductor device |
Family Cites Families (7)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPS5530312B2 (en) * | 1975-01-16 | 1980-08-09 | ||
| US4303958A (en) * | 1979-06-18 | 1981-12-01 | Motorola Inc. | Reverse battery protection |
| US8552535B2 (en) | 2008-11-14 | 2013-10-08 | Semiconductor Components Industries, Llc | Trench shielding structure for semiconductor device and method |
| US8269259B2 (en) | 2009-12-07 | 2012-09-18 | International Rectifier Corporation | Gated AlGaN/GaN heterojunction Schottky device |
| US8796738B2 (en) | 2011-09-21 | 2014-08-05 | International Rectifier Corporation | Group III-V device structure having a selectively reduced impurity concentration |
| US8598937B2 (en) | 2011-10-07 | 2013-12-03 | Transphorm Inc. | High power semiconductor electronic components with increased reliability |
| US9029215B2 (en) | 2012-05-14 | 2015-05-12 | Semiconductor Components Industries, Llc | Method of making an insulated gate semiconductor device having a shield electrode structure |
-
2016
- 2016-07-13 US US15/209,541 patent/US9882020B2/en active Active
- 2016-07-22 CN CN201620780006.XU patent/CN206041966U/en active Active
-
2018
- 2018-01-29 US US15/882,478 patent/US10276686B2/en active Active
Patent Citations (9)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US7576388B1 (en) * | 2002-10-03 | 2009-08-18 | Fairchild Semiconductor Corporation | Trench-gate LDMOS structures |
| US20150054038A1 (en) * | 2008-02-13 | 2015-02-26 | Acco Semiconductor, Inc. | Electronic Circuits including a MOSFET and a Dual-Gate JFET |
| US8304829B2 (en) * | 2008-12-08 | 2012-11-06 | Fairchild Semiconductor Corporation | Trench-based power semiconductor devices with increased breakdown voltage characteristics |
| US20110006351A1 (en) * | 2009-07-13 | 2011-01-13 | Mitsubishi Electric Corporation | Semiconductor device |
| US7977193B1 (en) * | 2010-08-20 | 2011-07-12 | Monolithic Power Systems, Inc. | Trench-gate MOSFET with capacitively depleted drift region |
| US20150023105A1 (en) * | 2012-02-16 | 2015-01-22 | Zeno Semiconductor, Inc. | Memory Cell Comprising First and Second Transistors and Methods of Operating |
| US20130328122A1 (en) * | 2012-06-12 | 2013-12-12 | Monolithic Power Systems, Inc. | Split trench-gate mosfet with integrated schottky diode |
| US9252147B2 (en) * | 2013-08-05 | 2016-02-02 | Qualcomm Incorporated | Methods and apparatuses for forming multiple radio frequency (RF) components associated with different RF bands on a chip |
| US20160260700A1 (en) * | 2015-03-06 | 2016-09-08 | United Microelectronics Corp. | Electrostatic discharge protection semiconductor device |
Cited By (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US11081554B2 (en) * | 2017-10-12 | 2021-08-03 | Semiconductor Components Industries, Llc | Insulated gate semiconductor device having trench termination structure and method |
| US20240014275A1 (en) * | 2021-03-22 | 2024-01-11 | Rohm Co., Ltd. | Semiconductor device |
Also Published As
| Publication number | Publication date |
|---|---|
| US20180166557A1 (en) | 2018-06-14 |
| US10276686B2 (en) | 2019-04-30 |
| CN206041966U (en) | 2017-03-22 |
| US9882020B2 (en) | 2018-01-30 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US10276686B2 (en) | Cascode configured semiconductor component | |
| US9917184B2 (en) | Semiconductor component that includes a clamping structure and method of manufacturing the semiconductor component | |
| TWI773303B (en) | Devices and methods for a power transistor having a schottky or schottky-like contact | |
| CN107564908B (en) | Bidirectional switch with back-to-back field effect transistors | |
| US20130075790A1 (en) | Semiconductor including lateral hemt | |
| US10510869B2 (en) | Devices and methods for a power transistor having a Schottky or Schottky-like contact | |
| US8723238B1 (en) | Method of forming a transistor and structure therefor | |
| CN102194877B (en) | Electronic device and forming method thereof | |
| US9368615B2 (en) | Trench power field effect transistor device and method | |
| US10249752B2 (en) | Semiconductor devices having segmented ring structures | |
| US7544557B2 (en) | Gate defined Schottky diode | |
| US11502164B2 (en) | Method of manufacturing semiconductor integrated circuit | |
| US12414325B2 (en) | Methods and structures for contacting shield conductor in a semiconductor device | |
| CN107393871A (en) | Integrated circuit and its manufacture method and semiconductor devices | |
| US20190074374A1 (en) | Circuit Including a Field-Effect Transistor and a Bipolar Transistor | |
| US20200194583A1 (en) | Metal source ldmos semiconductor device and manufacturing method thereof | |
| US20230124215A1 (en) | Multiple silicide process for separately forming n-type and p-type ohmic contacts and related devices | |
| KR101764468B1 (en) | Schottky diode and method of manufacturing the same | |
| US20180145165A1 (en) | Low resistance and leakage device | |
| US10497780B2 (en) | Circuit and an electronic device including a transistor and a component and a process of forming the same | |
| US20250120133A1 (en) | Gate trench power semiconductor devices having deep support shields and methods of fabricating such device | |
| CN206210805U (en) | Semiconductor subassembly and dhield grid semiconductor subassembly |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| AS | Assignment |
Owner name: SEMICONDUCTOR COMPONENTS INDUSTRIES, LLC, ARIZONA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:PADMANABHAN, BALAJI;VENKATRAMAN, PRASAD;REEL/FRAME:039212/0555 Effective date: 20160720 |
|
| AS | Assignment |
Owner name: DEUTSCHE BANK AG NEW YORK BRANCH, NEW YORK Free format text: SECURITY INTEREST;ASSIGNOR:SEMICONDUCTOR COMPONENTS INDUSTRIES, LLC;REEL/FRAME:041187/0295 Effective date: 20161221 |
|
| STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
| MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 4 |
|
| AS | Assignment |
Owner name: FAIRCHILD SEMICONDUCTOR CORPORATION, ARIZONA Free format text: RELEASE OF SECURITY INTEREST IN PATENTS RECORDED AT REEL 041187, FRAME 0295;ASSIGNOR:DEUTSCHE BANK AG NEW YORK BRANCH, AS COLLATERAL AGENT;REEL/FRAME:064151/0203 Effective date: 20230622 Owner name: SEMICONDUCTOR COMPONENTS INDUSTRIES, LLC, ARIZONA Free format text: RELEASE OF SECURITY INTEREST IN PATENTS RECORDED AT REEL 041187, FRAME 0295;ASSIGNOR:DEUTSCHE BANK AG NEW YORK BRANCH, AS COLLATERAL AGENT;REEL/FRAME:064151/0203 Effective date: 20230622 |
|
| MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 8 |