US20160300947A1 - Complex semiconductor devices of the soi type - Google Patents
Complex semiconductor devices of the soi type Download PDFInfo
- Publication number
- US20160300947A1 US20160300947A1 US14/680,172 US201514680172A US2016300947A1 US 20160300947 A1 US20160300947 A1 US 20160300947A1 US 201514680172 A US201514680172 A US 201514680172A US 2016300947 A1 US2016300947 A1 US 2016300947A1
- Authority
- US
- United States
- Prior art keywords
- source
- opposing side
- semiconductor film
- forming
- gate structure
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/0123—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs
- H10D84/0126—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs
- H10D84/0165—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs the components including complementary IGFETs, e.g. CMOS devices
- H10D84/017—Manufacturing their source or drain regions, e.g. silicided source or drain regions
-
- H01L29/7838—
-
- H01L29/0649—
-
- H01L29/0847—
-
- H01L29/66636—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/01—Manufacture or treatment
- H10D30/021—Manufacture or treatment of FETs having insulated gates [IGFET]
- H10D30/0221—Manufacture or treatment of FETs having insulated gates [IGFET] having asymmetry in the channel direction, e.g. lateral high-voltage MISFETs having drain offset region or extended-drain MOSFETs [EDMOS]
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/01—Manufacture or treatment
- H10D30/021—Manufacture or treatment of FETs having insulated gates [IGFET]
- H10D30/027—Manufacture or treatment of FETs having insulated gates [IGFET] of lateral single-gate IGFETs
- H10D30/0275—Manufacture or treatment of FETs having insulated gates [IGFET] of lateral single-gate IGFETs forming single crystalline semiconductor source or drain regions resulting in recessed gates, e.g. forming raised source or drain regions
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/01—Manufacture or treatment
- H10D30/021—Manufacture or treatment of FETs having insulated gates [IGFET]
- H10D30/031—Manufacture or treatment of FETs having insulated gates [IGFET] of thin-film transistors [TFT]
- H10D30/0321—Manufacture or treatment of FETs having insulated gates [IGFET] of thin-film transistors [TFT] comprising silicon, e.g. amorphous silicon or polysilicon
- H10D30/0323—Manufacture or treatment of FETs having insulated gates [IGFET] of thin-film transistors [TFT] comprising silicon, e.g. amorphous silicon or polysilicon comprising monocrystalline silicon
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/67—Thin-film transistors [TFT]
- H10D30/6704—Thin-film transistors [TFT] having supplementary regions or layers in the thin films or in the insulated bulk substrates for controlling properties of the device
- H10D30/6727—Thin-film transistors [TFT] having supplementary regions or layers in the thin films or in the insulated bulk substrates for controlling properties of the device having source or drain regions connected to bulk conducting substrates
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/67—Thin-film transistors [TFT]
- H10D30/674—Thin-film transistors [TFT] characterised by the active materials
- H10D30/6741—Group IV materials, e.g. germanium or silicon carbide
- H10D30/6743—Silicon
- H10D30/6744—Monocrystalline silicon
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/01—Manufacture or treatment
- H10D62/021—Forming source or drain recesses by etching e.g. recessing by etching and then refilling
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/113—Isolations within a component, i.e. internal isolations
- H10D62/115—Dielectric isolations, e.g. air gaps
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/13—Semiconductor regions connected to electrodes carrying current to be rectified, amplified or switched, e.g. source or drain regions
- H10D62/149—Source or drain regions of field-effect devices
- H10D62/151—Source or drain regions of field-effect devices of IGFETs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/20—Electrodes characterised by their shapes, relative sizes or dispositions
- H10D64/23—Electrodes carrying the current to be rectified, amplified, oscillated or switched, e.g. sources, drains, anodes or cathodes
- H10D64/251—Source or drain electrodes for field-effect devices
- H10D64/258—Source or drain electrodes for field-effect devices characterised by the relative positions of the source or drain electrodes with respect to the gate electrode
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/02—Manufacture or treatment characterised by using material-based technologies
- H10D84/03—Manufacture or treatment characterised by using material-based technologies using Group IV technology, e.g. silicon technology or silicon-carbide [SiC] technology
- H10D84/038—Manufacture or treatment characterised by using material-based technologies using Group IV technology, e.g. silicon technology or silicon-carbide [SiC] technology using silicon technology, e.g. SiGe
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D86/00—Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates
- H10D86/01—Manufacture or treatment
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D86/00—Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates
- H10D86/201—Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates the substrates comprising an insulating layer on a semiconductor body, e.g. SOI
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D87/00—Integrated devices comprising both bulk components and either SOI or SOS components on the same substrate
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/01—Manufacture or treatment
- H10D30/021—Manufacture or treatment of FETs having insulated gates [IGFET]
- H10D30/0212—Manufacture or treatment of FETs having insulated gates [IGFET] using self-aligned silicidation
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/0123—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs
- H10D84/0126—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs
- H10D84/013—Manufacturing their source or drain regions, e.g. silicided source or drain regions
Definitions
- the present disclosure relates to complex semiconductor devices of the SOI type, and, more particularly, to semiconductor devices of the SOI type with source/drain regions having different height levels, and methods of forming according semiconductor devices.
- ICs integrated circuits
- the demand for increasing mobility of electronic devices at high performance and low energy consumption drives developments to more and more compact devices having features with sizes significantly smaller than 1 ⁇ m, the more so as current semiconductor technologies are apt of producing structures with dimensions in the magnitude of 100 nm or less.
- ICs representing a set of electronic circuit elements integrated on a semiconductor material, normally silicon, ICs may be made much smaller than any discreet circuit composed of separate independent circuit components.
- present-day ICs are implemented by using a plurality of circuit elements, such as field effect transistors (FETs), also called metal oxide semiconductor field effect transistors or MOSFETs, occasionally also simply referred to as MOS transistors, and passive elements, such as resistors, e.g., diffusion resistors, and capacitors, integrated on a semiconductor substrate within a given surface area.
- FETs field effect transistors
- MOSFETs metal oxide semiconductor field effect transistors
- passive elements such as resistors, e.g., diffusion resistors, and capacitors
- MOSFET The basic function of a MOSFET is that of an electronic switching element, controlling a current through a channel region provided between two junction regions, which are referred to as source and drain.
- the control of the conductivity state of the channel region is achieved by means of a gate electrode being disposed over the channel region and to which gate electrode a voltage relative to source and drain is applied.
- the channel region extends in a plane between source and drain.
- the conductivity state of the channel is changed and switching between a conducting state or “ON-state” and a non-conducting state or “OFF-state” may be achieved.
- the characteristic voltage level at which the conductivity state changes (usually called the “threshold voltage”) therefore characterizes the switching behavior of the MOSFET and it is generally an issue to keep variations in the threshold voltage level low when implementing a desired switching characteristic.
- the threshold voltage depending nontrivially on the transistor's properties, e.g., materials, dimensions, etc.
- the implementation of a desired threshold voltage value during fabrication processes involves careful adjustment and fine tuning during the fabrication processes, which makes the fabrication of complex semiconductor devices by advanced technologies more and more difficult.
- SOI silicon-on-insulator
- SOI silicon-on-insulator
- semiconductor devices on the basis of SOI differ from conventional semiconductor devices formed on the bulk substrate in that the silicon junction is formed above an electrical insulator, typically silicon dioxide or sapphire (these types of devices are called “silicon-on-sapphire” or “SOS” devices).
- electrical insulator typically silicon dioxide or sapphire (these types of devices are called “silicon-on-sapphire” or “SOS” devices).
- SOS silicon-on-sapphire
- the choice of insulator depends largely on the intended application, with sapphire usually being employed in high performance radio frequency applications and radiation sensitive applications, and silicon dioxide providing for diminished short channel effects in microelectronic devices.
- PDSOI partially depleted SOI
- FDSOI fully depleted SOI
- the PDSOI and FDSOI devices differ by the thickness of a silicon layer which is disposed over a buried oxide layer (also referred to as “BOX layer”, about 145 nm thick—as an “ultra thin BOX” or “UTBOX”, the thickness is in a range from about 10-30 nm), as will be explained with regard to FIG. 1 below.
- BOX layer buried oxide layer
- the thickness of the silicon layer is so large that the depletion region formed in the silicon layer does not cover the whole channel region provided in the silicon layer below a gate electrode.
- PDSOI devices behave to a certain extent like bulk semiconductor devices, the more so as the thickness of the silicon layer is increased.
- the thickness of the silicon layer of conventional PDSOI devices is about 70 nm.
- FDSOI devices have a silicon film (conventionally about 5-10 nm thick) formed on the BOX layer or UTBOX layer such that the depletion region in FDSOI devices substantially covers the whole silicon film. Due to the increase in the inversion charges in FDSOI devices, these devices have a higher switching speed. Furthermore, FDSOI devices do not require any doping in the channel region. In general, drawbacks of bulk semiconductor devices, like threshold roll-off, higher sub-threshold slope body effects, short channel effects, etc., are reduced.
- a conventional SOI-based semiconductor device 100 is schematically illustrated in FIG. 1 .
- the semiconductor device 100 comprises a gate structure 130 formed over a portion of a semiconductor substrate 110 comprising a silicon film 116 , a buried oxide or BOX material 114 and a base silicon 112 .
- the silicon film 116 , the BOX material 114 and a portion of the base silicon 112 are surrounded by an insulating structure 120 , such as a shallow trench isolation (STI) structure.
- the insulating structure 120 encompasses an active region of the semiconductor substrate 110 of the SOI type.
- the silicon film 116 over the BOX material 114 enables the semiconductor material under the gate structure 130 , i.e., in the channel region or body of the semiconductor device 100 , to be at least partially depleted of charges for PDSOI devices and to be fully depleted of charges in case of FDSOI devices.
- the net effect is that the gate structure 130 (formed by a gate dielectric 132 , a gate electrode 134 , a gate contact 136 and sidewall spacers 138 ) disposed over the semiconductor substrate 110 of the SOI type can now very tightly control the full volume of the body of the semiconductor device 100 .
- the design process flows and design methodologies to design an FDSOI device are the same as those normally used in bulk MOS techniques.
- Basic advantages of FDSOI devices are the lack of a floating body effect or a kink effect associated with PDSOI devices.
- SOI devices including FDSOI devices
- SOI devices give rise to very high parasitic capacitances, as will be described below with regard to FIG. 1 .
- raised source/drain regions 142 having silicide contacts 144 formed thereon for contacting source/drain contacts 146 are provided, and the raised source/drain regions 142 reduce the resistance of the source/drain contacts in FDSOI devices.
- the capacitance of the semiconductor device 100 is increased by the raised source/drain regions 142 .
- the raised drain region causes parasitic capacitances between the gate structure 130 and the contact, e.g., a parasitic capacitance C 1 (schematically denoting the parasitic gate-contact capacitance), a capacitance C 2 (denoting a parasitic capacitance between the gate electrode 134 and the raised drain region, particularly, the raised contact 144 ), and a parasitic capacitance C 3 (originating from a gate overlap).
- the contribution of the parasitic capacitances C 1 , C 2 , C 3 to the gate-drain capacitance is at about 61% of the gate capacitance.
- the semiconductor device includes an SOI substrate portion, a gate structure formed on the SOI substrate portion, and source and drain regions having respective source and drain height levels, wherein the source and drain height levels are different.
- the drain height level may be smaller than the source height level.
- the semiconductor device includes an FDSOI substrate portion comprising a thin semiconductor film disposed on an ultra-thin buried insulating material formed on the base substrate, a gate structure formed on the FDSOI substrate portion, and source and drain regions formed at opposing sides of the gate structure, the source and drain regions having respective source and drain height levels, wherein the drain region and the base substrate are in direct contact and the source region is formed on the semiconductor film.
- a method of forming a semiconductor device includes forming a gate structure over an SOI substrate portion, recessing the SOI substrate portion at one side of the gate structure so as to form a trench adjacent to the gate structure, and forming source and drain regions at opposing sides of the gate structure, one of the source and drain regions being formed in the trench.
- FIG. 1 schematically illustrates a conventional FDSOI device
- FIG. 2 a -2 f schematically illustrate in cross-sectional views a method of forming a semiconductor device in accordance with some illustrative embodiments of the present disclosure.
- the present disclosure relates to a method of forming a semiconductor device and to semiconductor devices, wherein the semiconductor devices are integrated on or in a chip.
- the semiconductor devices may substantially represent FETs, e.g., MOSFETs or MOS devices.
- MOSFETs e.g., MOSFETs
- MOS device no limitation to a metal-containing gate material and/or to an oxide-containing gate dielectric material is intended.
- Semiconductor devices of the present disclosure concern devices which are fabricated by using advanced technologies, i.e., the semiconductor devices are fabricated by technologies applied to approach technology nodes smaller than 100 nm, for example, smaller than 50 nm or smaller than 35 nm.
- the semiconductor devices are fabricated by technologies applied to approach technology nodes smaller than 100 nm, for example, smaller than 50 nm or smaller than 35 nm.
- ground rules smaller or equal to 45 nm may be imposed.
- the present disclosure proposes semiconductor devices with structures of minimal length dimensions and/or width dimensions smaller than 100 nm, for example, smaller than 50 nm or smaller than 35 nm.
- the present disclosure may provide semiconductor devices fabricated by using 45 nm technologies or below, e.g., 28 nm or even below.
- semiconductor devices may be fabricated as P-channel MOS transistors or PMOS transistors and N-channel transistors or NMOS transistors; both types of transistors may be fabricated with or without mobility-enhancing stressor features or strain-inducing features. It is noted that a circuit designer can mix and match device types, using PMOS and NMOS devices, stressed and unstressed, to take advantage of the best characteristics of each device type as they best suit the semiconductor device under design.
- FIG. 2 a schematically illustrates, in a cross-sectional view, a semiconductor device structure 200 formed in and over a semiconductor substrate 210 .
- the semiconductor substrate 210 may be a base semiconductor substrate of an SOI substrate.
- the SOI structure may be partitioned into SOI portions separated by insulating structures 220 , such as shallow trench isolation (STI) structures.
- insulating structures 220 such as shallow trench isolation (STI) structures.
- STI shallow trench isolation
- a semiconductor device 230 a may be formed, while over a second SOI portion, a gate structure 230 b is formed.
- the first SOI portion comprises a semiconductor film 216 a , a buried insulating material 214 a and a base semiconductor portion 212 a .
- the second SOI portion comprises a semiconductor film 216 b , a buried insulating material layer 214 b and a base semiconductor portion 212 b .
- the semiconductor film 216 a , 216 b may be provided by a semiconductor material, e.g., silicon or silicon germanium.
- the semiconductor film 216 a , 216 b may have a thickness in a range from about 5-10 nm.
- the buried insulating material 214 a , 214 b may be a silicon oxide material and may have a thickness in a range from about 10-30 nm, alternatively the thickness may be in a range from 130-160 nm, e.g., about 145 nm.
- the base semiconductor portion 212 a , 212 b may be formed by silicon or any other appropriate semiconductor material.
- the gate structures 230 a , 230 b are only depicted in a very schematic way, no limitation of the present disclosure is intended.
- the gate structures 230 a , 230 b may comprise one or more gate dielectric material layers, e.g., one or more high-k material layers, a work function adjusting material, a gate electrode and an optional gate cap in accordance with gate first techniques.
- the gate structures 230 a , 230 b may represent dummy gate structures as known in replacement gate techniques or gate last techniques.
- each of the gate structures 230 a , 230 b may have a sidewall spacer structure (not illustrated) covering sidewalls of the gate electrodes.
- the semiconductor device structure 200 is schematically illustrated at a more advanced stage during fabrication, particularly after an insulating material layer 252 is deposited over the semiconductor device structure 200 and before a process P 1 is performed.
- the insulating material layer 252 may be formed by silicon nitride.
- the insulating material layer 252 may be formed in accordance with techniques employed for forming a hard mask.
- the process P 1 may comprise a patterning process for patterning the layer of insulating material 252 such that a mask pattern 254 ( FIG. 2 c ) is formed over the semiconductor device structure 200 .
- the process P 1 may comprise a process sequence for depositing a photoresist (not illustrated) over the semiconductor device structure 200 and patterning the photoresist (not illustrated) by employing lithography techniques.
- the lithographically patterned photoresist may be transferred into the insulating material layer 252 , e.g., by performing an anisotropic etching so as to form the masking pattern 254 illustrated in FIG. 2 c .
- the photoresist is removed from above the semiconductor device structure 200 and the process P 1 may be completed.
- the semiconductor device structure 200 is schematically illustrated at a more advanced stage during fabrication, particularly after the process P 1 is completed and before a process P 2 is performed.
- the process P 2 may comprise an anisotropic etch sequence, e.g. a dry etch sequence, for etching the semiconductor device structure 200 in accordance with the masking pattern 254 .
- an anisotropic etch sequence e.g. a dry etch sequence
- trenches 240 a , 240 b FIG. 2 d
- the process P 2 may comprise a reactive ion etch (RIE) sequence.
- RIE reactive ion etch
- the process P 2 may comprise at least one etch sequence with end point control.
- the process P 2 comprises a first sequence with end point control to completely remove a portion of the semiconductor film 216 a below the gate structure 230 a , leaving portion 217 a ( FIG. 2 d ), and to completely remove a portion of the semiconductor film 216 b below the gate structure 230 b , leaving portion 217 b ( FIG. 2 d ), in accordance with the masking pattern 254 .
- the process P 2 may comprise a first and a second sequence, the first sequence partially removing the semiconductor films 216 a , 216 b and the second sequence partially removing the buried insulating materials 214 a , 214 b , leaving remaining insulating materials 215 a , 215 b , to expose upper surface regions 212 ua , 212 ub (see FIG. 2 d ) of the base semiconductor portions 212 a , 212 b .
- a trench 240 a with varying depth may be formed, for example, even extending deep into the base semiconductor portions 212 a , 212 b.
- the semiconductor device structure 200 is schematically illustrated at a more advanced stage during fabrication, particularly after the process P 2 is completed and before a process P 3 is performed, the process P 3 removing the masking pattern 254 over the semiconductor device structure 200 .
- the semiconductor device structure 200 is schematically illustrated at a more advanced stage during fabrication, particularly after the process P 3 is completed and before a process P 4 is performed.
- the process P 4 may comprise an epitaxial growth process for growing epitaxially grown material, also referred to as epi material, at both sides of each gate structure 230 a , 230 b to fill each of the trenches 240 a , 240 b with epi material and growing epi material on an upper surface of the semiconductor film 217 a at the opposing side of the gate structure 230 a .
- the epi material grown in the process P 4 may be doped with dopants for forming source/drain regions.
- the epi material may comprise SiGe material or SiC material.
- the semiconductor device structure 200 is schematically illustrated at a more advanced stage during fabrication, particularly after the process P 4 is completed.
- raised source regions 243 a , 243 b and drain regions 242 a , 242 b are formed at opposing sides of the gate structures 230 a , 230 b .
- the raised source region 243 a has a height level HS with regard to a reference level, for example, an upper surface of the base semiconductor portion 212 a or a bottom of the trench 240 a as illustrated in FIG. 2 f .
- the drain region 242 a has a height level HD with regard to a reference level, e.g.
- the height level HD and the height level HS are determined relative to a common reference.
- the height levels of the raised source region 243 b and the raised drain region 242 b may be accordingly defined.
- the height level of the raised source regions is substantially different from the height level HD of the drain region 242 a , while a thickness of epitaxially grown material is for both regions the same.
- the raised source region 243 b and the raised drain region 242 b are accordingly formed.
- the embodiment as illustrated in FIG. 2 f does not limit the scope of the present disclosure and the drain region 242 a may be formed by overfilling the trench 240 a such that a slightly raised drain region (not illustrated) may be formed instead.
- the contribution of the drain region may be reduced when the height level of the drain region is substantially smaller than the height level of the source region.
- silicide regions (not illustrated) and contacts may be formed in accordance with known techniques.
- processing may continue instead by forming additional sidewall spacers (indicated by a dotted line in FIG. 2 f ) to the gate structures 230 a , 230 b for further adjusting a distance to silicide regions which are to be formed in the drain regions 242 a , 242 b (see dotted line in the drain region 242 a , 242 b ) relative to the gate structures 230 a , 230 b and therefore to channel regions below the gate structure 230 a , 230 b .
- source/drain contacts (indicated by a dotted broken line in FIG. 2 f ) may be formed.
- etch into the SOI substrate at one side of a gate structure, particularly at a drain side, in order to avoid raising the drain region up to the same height level as the source region.
- a parasitic capacitance between the gate and the drain region may be significantly reduced, while the benefits of SOI structures, like back bias and the absence of source to drain leakage, are maintained.
- FDSOI techniques a fully depleted general region is maintained.
Landscapes
- Thin Film Transistor (AREA)
Abstract
Description
- 1. Field of the Invention
- The present disclosure relates to complex semiconductor devices of the SOI type, and, more particularly, to semiconductor devices of the SOI type with source/drain regions having different height levels, and methods of forming according semiconductor devices.
- 2. Description of the Related Art
- In modern electronic equipment, integrated circuits (ICs) experience a vast applicability in a continuously spreading range of applications. In particular, the demand for increasing mobility of electronic devices at high performance and low energy consumption drives developments to more and more compact devices having features with sizes significantly smaller than 1 μm, the more so as current semiconductor technologies are apt of producing structures with dimensions in the magnitude of 100 nm or less. With ICs representing a set of electronic circuit elements integrated on a semiconductor material, normally silicon, ICs may be made much smaller than any discreet circuit composed of separate independent circuit components. Indeed, the majority of present-day ICs are implemented by using a plurality of circuit elements, such as field effect transistors (FETs), also called metal oxide semiconductor field effect transistors or MOSFETs, occasionally also simply referred to as MOS transistors, and passive elements, such as resistors, e.g., diffusion resistors, and capacitors, integrated on a semiconductor substrate within a given surface area. Typical present-day ICs involve millions of single circuit elements formed on a semiconductor substrate.
- The basic function of a MOSFET is that of an electronic switching element, controlling a current through a channel region provided between two junction regions, which are referred to as source and drain. The control of the conductivity state of the channel region is achieved by means of a gate electrode being disposed over the channel region and to which gate electrode a voltage relative to source and drain is applied. In common planar MOSFETs, the channel region extends in a plane between source and drain. Generally, in applying a voltage exceeding a characteristic voltage level to the gate electrode, the conductivity state of the channel is changed and switching between a conducting state or “ON-state” and a non-conducting state or “OFF-state” may be achieved. It is important to note that the characteristic voltage level at which the conductivity state changes (usually called the “threshold voltage”) therefore characterizes the switching behavior of the MOSFET and it is generally an issue to keep variations in the threshold voltage level low when implementing a desired switching characteristic. However, with the threshold voltage depending nontrivially on the transistor's properties, e.g., materials, dimensions, etc., the implementation of a desired threshold voltage value during fabrication processes involves careful adjustment and fine tuning during the fabrication processes, which makes the fabrication of complex semiconductor devices by advanced technologies more and more difficult.
- The continued miniaturization of semiconductor devices into the deep submicron regime becomes more and more challenging at vary small scales. One of the several manufacturing strategies employed herein is given by SOI technologies. SOI (silicon-on-insulator) refers to the use of a layered silicon-insulator-silicon substrate in place of conventional silicon substrates in semiconductor manufacturing, especially microelectronics, to reduce parasitic device capacitances and short channel effects, thereby improving performance. Semiconductor devices on the basis of SOI differ from conventional semiconductor devices formed on the bulk substrate in that the silicon junction is formed above an electrical insulator, typically silicon dioxide or sapphire (these types of devices are called “silicon-on-sapphire” or “SOS” devices). The choice of insulator depends largely on the intended application, with sapphire usually being employed in high performance radio frequency applications and radiation sensitive applications, and silicon dioxide providing for diminished short channel effects in microelectronic devices.
- Basically, two types of SOI devices are distinguished, that is PDSOI (partially depleted SOI) devices and FDSOI (fully depleted SOI) devices. The PDSOI and FDSOI devices differ by the thickness of a silicon layer which is disposed over a buried oxide layer (also referred to as “BOX layer”, about 145 nm thick—as an “ultra thin BOX” or “UTBOX”, the thickness is in a range from about 10-30 nm), as will be explained with regard to
FIG. 1 below. In PDSOI devices, the thickness of the silicon layer is so large that the depletion region formed in the silicon layer does not cover the whole channel region provided in the silicon layer below a gate electrode. Therefore, PDSOI devices behave to a certain extent like bulk semiconductor devices, the more so as the thickness of the silicon layer is increased. The thickness of the silicon layer of conventional PDSOI devices is about 70 nm. FDSOI devices, on the other hand, have a silicon film (conventionally about 5-10 nm thick) formed on the BOX layer or UTBOX layer such that the depletion region in FDSOI devices substantially covers the whole silicon film. Due to the increase in the inversion charges in FDSOI devices, these devices have a higher switching speed. Furthermore, FDSOI devices do not require any doping in the channel region. In general, drawbacks of bulk semiconductor devices, like threshold roll-off, higher sub-threshold slope body effects, short channel effects, etc., are reduced. - A conventional SOI-based
semiconductor device 100 is schematically illustrated inFIG. 1 . Thesemiconductor device 100 comprises agate structure 130 formed over a portion of asemiconductor substrate 110 comprising asilicon film 116, a buried oxide orBOX material 114 and abase silicon 112. Thesilicon film 116, theBOX material 114 and a portion of thebase silicon 112 are surrounded by aninsulating structure 120, such as a shallow trench isolation (STI) structure. Theinsulating structure 120 encompasses an active region of thesemiconductor substrate 110 of the SOI type. - From a physical point of view, the
silicon film 116 over theBOX material 114 enables the semiconductor material under thegate structure 130, i.e., in the channel region or body of thesemiconductor device 100, to be at least partially depleted of charges for PDSOI devices and to be fully depleted of charges in case of FDSOI devices. The net effect is that the gate structure 130 (formed by a gate dielectric 132, agate electrode 134, agate contact 136 and sidewall spacers 138) disposed over thesemiconductor substrate 110 of the SOI type can now very tightly control the full volume of the body of thesemiconductor device 100. - The design process flows and design methodologies to design an FDSOI device, such as the
semiconductor device 100, are the same as those normally used in bulk MOS techniques. Basic advantages of FDSOI devices are the lack of a floating body effect or a kink effect associated with PDSOI devices. - However, at very low scales, SOI devices (including FDSOI devices) give rise to very high parasitic capacitances, as will be described below with regard to
FIG. 1 . Due to the reduced thicknesses of thesilicon film 116 in thesemiconductor device 100, raised source/drain regions 142 havingsilicide contacts 144 formed thereon for contacting source/drain contacts 146 are provided, and the raised source/drain regions 142 reduce the resistance of the source/drain contacts in FDSOI devices. - On the other hand, the capacitance of the
semiconductor device 100 is increased by the raised source/drain regions 142. Particularly, the raised drain region causes parasitic capacitances between thegate structure 130 and the contact, e.g., a parasitic capacitance C1 (schematically denoting the parasitic gate-contact capacitance), a capacitance C2 (denoting a parasitic capacitance between thegate electrode 134 and the raised drain region, particularly, the raised contact 144), and a parasitic capacitance C3 (originating from a gate overlap). The contribution of the parasitic capacitances C1, C2, C3 to the gate-drain capacitance is at about 61% of the gate capacitance. - From the above description, it is therefore desirable to provide a semiconductor device of SOI type having an improved gate-drain capacitance, while maintaining a low resistance in the contact to source/drain of SOI semiconductor device, particularly with regard to FDSOI devices. It is furthermore desirable to provide for a method of forming an according semiconductor device.
- The following presents a simplified summary of the invention in order to provide a basic understanding of some aspects of the invention. This summary is not an exhaustive overview of the invention. It is not intended to identify key or critical elements of the invention or to delineate the scope of the invention. Its sole purpose is to present some concepts in a simplified form as a prelude to the more detailed description that is discussed later.
- In a first aspect of the present disclosure, a semiconductor device is provided. In some illustrative embodiments herein, the semiconductor device includes an SOI substrate portion, a gate structure formed on the SOI substrate portion, and source and drain regions having respective source and drain height levels, wherein the source and drain height levels are different. In accordance with an explicit example herein, the drain height level may be smaller than the source height level.
- In a second aspect of the present disclosure, a semiconductor device is provided. In accordance with some illustrative embodiments herein, the semiconductor device includes an FDSOI substrate portion comprising a thin semiconductor film disposed on an ultra-thin buried insulating material formed on the base substrate, a gate structure formed on the FDSOI substrate portion, and source and drain regions formed at opposing sides of the gate structure, the source and drain regions having respective source and drain height levels, wherein the drain region and the base substrate are in direct contact and the source region is formed on the semiconductor film.
- In a third aspect of the present disclosure, a method of forming a semiconductor device is provided. In accordance with illustrative embodiments herein, the method includes forming a gate structure over an SOI substrate portion, recessing the SOI substrate portion at one side of the gate structure so as to form a trench adjacent to the gate structure, and forming source and drain regions at opposing sides of the gate structure, one of the source and drain regions being formed in the trench.
- The disclosure may be understood by reference to the following description taken in conjunction with the accompanying drawings, in which like reference numerals identify like elements, and in which:
-
FIG. 1 schematically illustrates a conventional FDSOI device; and -
FIG. 2a-2f schematically illustrate in cross-sectional views a method of forming a semiconductor device in accordance with some illustrative embodiments of the present disclosure. - While the subject matter disclosed herein is susceptible to various modifications and alternative forms, specific embodiments thereof have been shown by way of example in the drawings and are herein described in detail. It should be understood, however, that the description herein of specific embodiments is not intended to limit the invention to the particular forms disclosed, but on the contrary, the intention is to cover all modifications, equivalents, and alternatives falling within the spirit and scope of the invention as defined by the appended claims.
- Various illustrative embodiments of the invention are described below. In the interest of clarity, not all features of an actual implementation are described in this specification. It will, of course, be appreciated that, in the development of any such actual embodiment, numerous implementation-specific decisions must be made to achieve the developers' specific goals, such as compliance with system-related and business-related constraints, which will vary from one implementation to another. Moreover, it will be appreciated that such a development effort might be complex and time-consuming, but would nevertheless be a routine undertaking for those of ordinary skill in the art having the benefit of this disclosure.
- The present disclosure will now be described with reference to the attached figures. Various structures, systems and devices are schematically depicted in the drawings for purposes of explanation only and so as to not obscure the present disclosure with details which are well known to those skilled in the art. Nevertheless, the attached drawings are included to describe and explain illustrative examples of the present disclosure. The words and phrases used herein should be understood and interpreted to have a meaning consistent with the understanding of those words and phrases by those skilled in the relevant art. No special definition of a term or phrase, i.e., a definition that is different from the ordinary or customary meaning as understood by those skilled in the art, is intended to be implied by consistent usage of the term or phrase herein. To the extent that a term or phrase is intended to have a special meaning, i.e., a meaning other than that understood by skilled artisans, such a special definition shall be expressively set forth in the specification in a definitional manner that directly and unequivocally provides the special definition for the term or phrase.
- The present disclosure relates to a method of forming a semiconductor device and to semiconductor devices, wherein the semiconductor devices are integrated on or in a chip. In accordance with some illustrative embodiments of the present disclosure, the semiconductor devices may substantially represent FETs, e.g., MOSFETs or MOS devices. When referring to MOS devices, the person skilled in the art will appreciate that, although the expression “MOS device” is used, no limitation to a metal-containing gate material and/or to an oxide-containing gate dielectric material is intended.
- Semiconductor devices of the present disclosure concern devices which are fabricated by using advanced technologies, i.e., the semiconductor devices are fabricated by technologies applied to approach technology nodes smaller than 100 nm, for example, smaller than 50 nm or smaller than 35 nm. The person skilled in the art will appreciate that, according to the present disclosure, ground rules smaller or equal to 45 nm may be imposed. The person skilled in the art will appreciate that the present disclosure proposes semiconductor devices with structures of minimal length dimensions and/or width dimensions smaller than 100 nm, for example, smaller than 50 nm or smaller than 35 nm. For example, the present disclosure may provide semiconductor devices fabricated by using 45 nm technologies or below, e.g., 28 nm or even below.
- The person skilled in the art will appreciate that semiconductor devices may be fabricated as P-channel MOS transistors or PMOS transistors and N-channel transistors or NMOS transistors; both types of transistors may be fabricated with or without mobility-enhancing stressor features or strain-inducing features. It is noted that a circuit designer can mix and match device types, using PMOS and NMOS devices, stressed and unstressed, to take advantage of the best characteristics of each device type as they best suit the semiconductor device under design.
-
FIG. 2a schematically illustrates, in a cross-sectional view, asemiconductor device structure 200 formed in and over asemiconductor substrate 210. Thesemiconductor substrate 210 may be a base semiconductor substrate of an SOI substrate. The SOI structure may be partitioned into SOI portions separated by insulatingstructures 220, such as shallow trench isolation (STI) structures. Over a first SOI portion, asemiconductor device 230 a may be formed, while over a second SOI portion, agate structure 230 b is formed. The first SOI portion comprises asemiconductor film 216 a, a buried insulatingmaterial 214 a and abase semiconductor portion 212 a. The second SOI portion comprises asemiconductor film 216 b, a buried insulatingmaterial layer 214 b and abase semiconductor portion 212 b. In accordance with some illustrative embodiments herein, the 216 a, 216 b may be provided by a semiconductor material, e.g., silicon or silicon germanium. In accordance with some examples, thesemiconductor film 216 a, 216 b may have a thickness in a range from about 5-10 nm. In accordance with some illustrative embodiments of the present disclosure, the buried insulatingsemiconductor film 214 a, 214 b may be a silicon oxide material and may have a thickness in a range from about 10-30 nm, alternatively the thickness may be in a range from 130-160 nm, e.g., about 145 nm. In accordance with some illustrative embodiments, thematerial 212 a, 212 b may be formed by silicon or any other appropriate semiconductor material.base semiconductor portion - The person skilled in the art will appreciate that, although the
230 a, 230 b are only depicted in a very schematic way, no limitation of the present disclosure is intended. For example, thegate structures 230 a, 230 b may comprise one or more gate dielectric material layers, e.g., one or more high-k material layers, a work function adjusting material, a gate electrode and an optional gate cap in accordance with gate first techniques. Alternatively, thegate structures 230 a, 230 b may represent dummy gate structures as known in replacement gate techniques or gate last techniques. Furthermore, each of thegate structures 230 a, 230 b may have a sidewall spacer structure (not illustrated) covering sidewalls of the gate electrodes.gate structures - Referring to
FIG. 2b , thesemiconductor device structure 200 is schematically illustrated at a more advanced stage during fabrication, particularly after an insulatingmaterial layer 252 is deposited over thesemiconductor device structure 200 and before a process P1 is performed. - In accordance with some illustrative embodiments of the present disclosure, the insulating
material layer 252 may be formed by silicon nitride. For example, the insulatingmaterial layer 252 may be formed in accordance with techniques employed for forming a hard mask. - In accordance with some illustrative embodiments of the present disclosure, the process P1 may comprise a patterning process for patterning the layer of insulating
material 252 such that a mask pattern 254 (FIG. 2c ) is formed over thesemiconductor device structure 200. In accordance with some illustrative examples herein, the process P1 may comprise a process sequence for depositing a photoresist (not illustrated) over thesemiconductor device structure 200 and patterning the photoresist (not illustrated) by employing lithography techniques. After having patterned the photoresist (not illustrated), the lithographically patterned photoresist (not illustrated) may be transferred into the insulatingmaterial layer 252, e.g., by performing an anisotropic etching so as to form themasking pattern 254 illustrated inFIG. 2c . In a subsequent step (not illustrated), the photoresist (not illustrated) is removed from above thesemiconductor device structure 200 and the process P1 may be completed. - Referring to
FIG. 2c , thesemiconductor device structure 200 is schematically illustrated at a more advanced stage during fabrication, particularly after the process P1 is completed and before a process P2 is performed. - In accordance with some illustrative embodiments of the present disclosure, the process P2 may comprise an anisotropic etch sequence, e.g. a dry etch sequence, for etching the
semiconductor device structure 200 in accordance with themasking pattern 254. As a result of the process P2, 240 a, 240 b (trenches FIG. 2d ) are formed at one side of each of the 230 a, 230 b. For example, the process P2 may comprise a reactive ion etch (RIE) sequence. In accordance with an illustrative example, the process P2 may comprise at least one etch sequence with end point control. In accordance with a first example, the process P2 comprises a first sequence with end point control to completely remove a portion of thegate structures semiconductor film 216 a below thegate structure 230 a, leavingportion 217 a (FIG. 2d ), and to completely remove a portion of thesemiconductor film 216 b below thegate structure 230 b, leavingportion 217 b (FIG. 2d ), in accordance with themasking pattern 254. In a second example, the process P2 may comprise a first and a second sequence, the first sequence partially removing the 216 a, 216 b and the second sequence partially removing the buried insulatingsemiconductor films 214 a, 214 b, leaving remaining insulatingmaterials 215 a, 215 b, to expose upper surface regions 212 ua, 212 ub (seematerials FIG. 2d ) of the 212 a, 212 b. This does not pose any limitation to the present disclosure and the person skilled in the art will appreciate that, in general, abase semiconductor portions trench 240 a with varying depth may be formed, for example, even extending deep into the 212 a, 212 b.base semiconductor portions - Referring to
FIG. 2d , thesemiconductor device structure 200 is schematically illustrated at a more advanced stage during fabrication, particularly after the process P2 is completed and before a process P3 is performed, the process P3 removing themasking pattern 254 over thesemiconductor device structure 200. - Referring to
FIG. 2e , thesemiconductor device structure 200 is schematically illustrated at a more advanced stage during fabrication, particularly after the process P3 is completed and before a process P4 is performed. In accordance with some illustrative embodiments of the present disclosure, the process P4 may comprise an epitaxial growth process for growing epitaxially grown material, also referred to as epi material, at both sides of each 230 a, 230 b to fill each of thegate structure 240 a, 240 b with epi material and growing epi material on an upper surface of thetrenches semiconductor film 217 a at the opposing side of thegate structure 230 a. In accordance with some illustrative embodiments of the present disclosure, the epi material grown in the process P4 may be doped with dopants for forming source/drain regions. In accordance with some illustrative examples herein, the epi material may comprise SiGe material or SiC material. - Referring to
FIG. 2f , thesemiconductor device structure 200 is schematically illustrated at a more advanced stage during fabrication, particularly after the process P4 is completed. As a result of the process P4, raised 243 a, 243 b andsource regions 242 a, 242 b are formed at opposing sides of thedrain regions 230 a, 230 b. The raisedgate structures source region 243 a has a height level HS with regard to a reference level, for example, an upper surface of thebase semiconductor portion 212 a or a bottom of thetrench 240 a as illustrated inFIG. 2f . Thedrain region 242 a has a height level HD with regard to a reference level, e.g. a bottom of thetrench 240 a inFIG. 2e . The person skilled in the art will appreciate the height level HD and the height level HS are determined relative to a common reference. The height levels of the raisedsource region 243 b and the raiseddrain region 242 b may be accordingly defined. - With regard to the height level of the raised source regions, the person skilled in the art will appreciate that the height level of the raised
source region 243 a is substantially different from the height level HD of thedrain region 242 a, while a thickness of epitaxially grown material is for both regions the same. The raisedsource region 243 b and the raiseddrain region 242 b are accordingly formed. - In this way, a contribution of a gate-drain capacitance is reduced. However, the person skilled in the art will appreciate that the embodiment as illustrated in
FIG. 2f does not limit the scope of the present disclosure and thedrain region 242 a may be formed by overfilling thetrench 240 a such that a slightly raised drain region (not illustrated) may be formed instead. The person skilled in the art will appreciate that, in having different height levels for the source and drain regions, the contribution of the drain region may be reduced when the height level of the drain region is substantially smaller than the height level of the source region. Subsequently, silicide regions (not illustrated) and contacts may be formed in accordance with known techniques. - In case of an upper surface of the drain region and an upper surface of the
semiconductor film 217 a being even, as it is illustrated inFIG. 2f , processing may continue instead by forming additional sidewall spacers (indicated by a dotted line inFIG. 2f ) to the 230 a, 230 b for further adjusting a distance to silicide regions which are to be formed in thegate structures 242 a, 242 b (see dotted line in thedrain regions 242 a, 242 b) relative to thedrain region 230 a, 230 b and therefore to channel regions below thegate structures 230 a, 230 b. However, this does not pose any limitation to the present disclosure, and the person skilled in the art will appreciate that in cases in which the drain region overfills thegate structure 240 a, 240 b, the additional sidewall spacers indicated by dotted lines intrenches FIG. 2f may be also omitted. - Subsequent to the formation of the raised
243 a, 243 b and thesource 242 a, 242 b, source/drain contacts (indicated by a dotted broken line indrain region FIG. 2f ) may be formed. - In accordance with some illustrative embodiments of the present disclosure, it is proposed to etch into the SOI substrate at one side of a gate structure, particularly at a drain side, in order to avoid raising the drain region up to the same height level as the source region. In this way, the contribution of a parasitic capacitance between the gate and the drain region may be significantly reduced, while the benefits of SOI structures, like back bias and the absence of source to drain leakage, are maintained. Particularly in FDSOI techniques, a fully depleted general region is maintained.
- The particular embodiments disclosed above are illustrative only, as the invention may be modified and practiced in different but equivalent manners apparent to those skilled in the art having the benefit of the teachings herein. For example, the process steps set forth above may be performed in a different order. Furthermore, no limitations are intended to the details of construction or design herein shown, other than as described in the claims below. It is therefore evident that the particular embodiments disclosed above may be altered or modified and all such variations are considered within the scope and spirit of the invention. Accordingly, the protection sought herein is as set forth in the claims below.
Claims (18)
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US14/680,172 US9466717B1 (en) | 2015-04-07 | 2015-04-07 | Complex semiconductor devices of the SOI type |
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US14/680,172 US9466717B1 (en) | 2015-04-07 | 2015-04-07 | Complex semiconductor devices of the SOI type |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| US9466717B1 US9466717B1 (en) | 2016-10-11 |
| US20160300947A1 true US20160300947A1 (en) | 2016-10-13 |
Family
ID=57046671
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US14/680,172 Active US9466717B1 (en) | 2015-04-07 | 2015-04-07 | Complex semiconductor devices of the SOI type |
Country Status (1)
| Country | Link |
|---|---|
| US (1) | US9466717B1 (en) |
Cited By (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| WO2024031755A1 (en) * | 2022-08-12 | 2024-02-15 | 长鑫存储技术有限公司 | Semiconductor structure and fabrication method therefor |
Families Citing this family (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US9685535B1 (en) | 2016-09-09 | 2017-06-20 | International Business Machines Corporation | Conductive contacts in semiconductor on insulator substrate |
| US10192779B1 (en) * | 2018-03-26 | 2019-01-29 | Globalfoundries Inc. | Bulk substrates with a self-aligned buried polycrystalline layer |
Family Cites Families (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP2009212413A (en) * | 2008-03-06 | 2009-09-17 | Renesas Technology Corp | Semiconductor device and method of manufacturing semiconductor device |
-
2015
- 2015-04-07 US US14/680,172 patent/US9466717B1/en active Active
Cited By (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| WO2024031755A1 (en) * | 2022-08-12 | 2024-02-15 | 长鑫存储技术有限公司 | Semiconductor structure and fabrication method therefor |
Also Published As
| Publication number | Publication date |
|---|---|
| US9466717B1 (en) | 2016-10-11 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US9443871B2 (en) | Cointegration of bulk and SOI semiconductor devices | |
| US11810827B2 (en) | FinFET device with different liners for PFET and NFET and method of fabricating thereof | |
| US9502564B2 (en) | Fully depleted device with buried insulating layer in channel region | |
| US9263587B1 (en) | Fin device with blocking layer in channel region | |
| US10008501B2 (en) | Sandwich EPI channel for device enhancement | |
| US9608112B2 (en) | BULEX contacts in advanced FDSOI techniques | |
| US9472642B2 (en) | Method of forming a semiconductor device structure and such a semiconductor device structure | |
| WO2004084292A1 (en) | Finfet-type semiconductor device and method for fabricating the same | |
| US20190019876A1 (en) | High voltage transistor using buried insulating layer as gate dielectric | |
| US9698179B2 (en) | Capacitor structure and method of forming a capacitor structure | |
| US9466717B1 (en) | Complex semiconductor devices of the SOI type | |
| US9324869B1 (en) | Method of forming a semiconductor device and resulting semiconductor devices | |
| US7633103B2 (en) | Semiconductor device and methods for fabricating same | |
| US9177803B2 (en) | HK/MG process flows for P-type semiconductor devices | |
| US9666717B2 (en) | Split well zero threshold voltage field effect transistor for integrated circuits | |
| US20060068542A1 (en) | Isolation trench perimeter implant for threshold voltage control | |
| TWI546968B (en) | Fin field effect transistor with body contact and forming method thereof | |
| CN103943622A (en) | Semiconductor device structure and methods for forming a CMOS integrated circuit structure | |
| US9412848B1 (en) | Methods of forming a complex GAA FET device at advanced technology nodes | |
| US7638837B2 (en) | Stress enhanced semiconductor device and methods for fabricating same |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| AS | Assignment |
Owner name: GLOBALFOUNDRIES INC., CAYMAN ISLANDS Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:ZAKA, ALBAN;YAN, RAN;HOENTSCHEL, JAN;SIGNING DATES FROM 20150324 TO 20150331;REEL/FRAME:035345/0128 |
|
| STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
| AS | Assignment |
Owner name: WILMINGTON TRUST, NATIONAL ASSOCIATION, DELAWARE Free format text: SECURITY AGREEMENT;ASSIGNOR:GLOBALFOUNDRIES INC.;REEL/FRAME:049490/0001 Effective date: 20181127 |
|
| MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 4 |
|
| AS | Assignment |
Owner name: GLOBALFOUNDRIES U.S. INC., CALIFORNIA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:GLOBALFOUNDRIES INC.;REEL/FRAME:054633/0001 Effective date: 20201022 |
|
| AS | Assignment |
Owner name: GLOBALFOUNDRIES INC., CAYMAN ISLANDS Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WILMINGTON TRUST, NATIONAL ASSOCIATION;REEL/FRAME:054636/0001 Effective date: 20201117 |
|
| AS | Assignment |
Owner name: GLOBALFOUNDRIES U.S. INC., NEW YORK Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WILMINGTON TRUST, NATIONAL ASSOCIATION;REEL/FRAME:056987/0001 Effective date: 20201117 Owner name: GLOBALFOUNDRIES U.S. INC., NEW YORK Free format text: RELEASE OF SECURITY INTEREST;ASSIGNOR:WILMINGTON TRUST, NATIONAL ASSOCIATION;REEL/FRAME:056987/0001 Effective date: 20201117 |
|
| MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 8 |