[go: up one dir, main page]

US20160241022A1 - Apparatus and method for high voltage i/o electro-static discharge protection - Google Patents

Apparatus and method for high voltage i/o electro-static discharge protection Download PDF

Info

Publication number
US20160241022A1
US20160241022A1 US15/138,053 US201615138053A US2016241022A1 US 20160241022 A1 US20160241022 A1 US 20160241022A1 US 201615138053 A US201615138053 A US 201615138053A US 2016241022 A1 US2016241022 A1 US 2016241022A1
Authority
US
United States
Prior art keywords
transistor
charge pump
esd
capacitor
diode
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US15/138,053
Inventor
Svetoslav Radoslavov Gueorguiev
Claus Erdmann Furst
Tore Sejr Joergensen
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Knowles Electronics LLC
Original Assignee
Knowles Electronics LLC
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Knowles Electronics LLC filed Critical Knowles Electronics LLC
Priority to US15/138,053 priority Critical patent/US20160241022A1/en
Assigned to KNOWLES ELECTRONICS, LLC reassignment KNOWLES ELECTRONICS, LLC ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: GUERORGUIEV, SVETOSLAV RADOSLAVOV, FURST, CLAUS ERDMANN
Publication of US20160241022A1 publication Critical patent/US20160241022A1/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H02GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
    • H02HEMERGENCY PROTECTIVE CIRCUIT ARRANGEMENTS
    • H02H9/00Emergency protective circuit arrangements for limiting excess current or voltage without disconnection
    • H02H9/04Emergency protective circuit arrangements for limiting excess current or voltage without disconnection responsive to excess voltage
    • HELECTRICITY
    • H02GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
    • H02HEMERGENCY PROTECTIVE CIRCUIT ARRANGEMENTS
    • H02H9/00Emergency protective circuit arrangements for limiting excess current or voltage without disconnection
    • H02H9/04Emergency protective circuit arrangements for limiting excess current or voltage without disconnection responsive to excess voltage
    • H02H9/045Emergency protective circuit arrangements for limiting excess current or voltage without disconnection responsive to excess voltage adapted to a particular application and not provided for elsewhere
    • H02H9/046Emergency protective circuit arrangements for limiting excess current or voltage without disconnection responsive to excess voltage adapted to a particular application and not provided for elsewhere responsive to excess voltage appearing at terminals of integrated circuits
    • H01L27/0266
    • H01L29/7816
    • HELECTRICITY
    • H02GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
    • H02MAPPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
    • H02M3/00Conversion of DC power input into DC power output
    • H02M3/02Conversion of DC power input into DC power output without intermediate conversion into AC
    • H02M3/04Conversion of DC power input into DC power output without intermediate conversion into AC by static converters
    • H02M3/06Conversion of DC power input into DC power output without intermediate conversion into AC by static converters using resistors or capacitors, e.g. potential divider
    • H02M3/07Conversion of DC power input into DC power output without intermediate conversion into AC by static converters using resistors or capacitors, e.g. potential divider using capacitors charged and discharged alternately by semiconductor devices with control electrode, e.g. charge pumps
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04RLOUDSPEAKERS, MICROPHONES, GRAMOPHONE PICK-UPS OR LIKE ACOUSTIC ELECTROMECHANICAL TRANSDUCERS; DEAF-AID SETS; PUBLIC ADDRESS SYSTEMS
    • H04R1/00Details of transducers, loudspeakers or microphones
    • H04R1/02Casings; Cabinets ; Supports therefor; Mountings therein
    • H04R1/04Structural association of microphone with electric circuitry therefor
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D30/00Field-effect transistors [FET]
    • H10D30/60Insulated-gate field-effect transistors [IGFET]
    • H10D30/64Double-diffused metal-oxide semiconductor [DMOS] FETs
    • H10D30/65Lateral DMOS [LDMOS] FETs
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D89/00Aspects of integrated devices not covered by groups H10D84/00 - H10D88/00
    • H10D89/60Integrated devices comprising arrangements for electrical or thermal protection, e.g. protection circuits against electrostatic discharge [ESD]
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D89/00Aspects of integrated devices not covered by groups H10D84/00 - H10D88/00
    • H10D89/60Integrated devices comprising arrangements for electrical or thermal protection, e.g. protection circuits against electrostatic discharge [ESD]
    • H10D89/601Integrated devices comprising arrangements for electrical or thermal protection, e.g. protection circuits against electrostatic discharge [ESD] for devices having insulated gate electrodes, e.g. for IGFETs or IGBTs
    • H10D89/811Integrated devices comprising arrangements for electrical or thermal protection, e.g. protection circuits against electrostatic discharge [ESD] for devices having insulated gate electrodes, e.g. for IGFETs or IGBTs using FETs as protective elements
    • BPERFORMING OPERATIONS; TRANSPORTING
    • B81MICROSTRUCTURAL TECHNOLOGY
    • B81BMICROSTRUCTURAL DEVICES OR SYSTEMS, e.g. MICROMECHANICAL DEVICES
    • B81B2201/00Specific applications of microelectromechanical systems
    • B81B2201/02Sensors
    • B81B2201/0257Microphones or microspeakers
    • BPERFORMING OPERATIONS; TRANSPORTING
    • B81MICROSTRUCTURAL TECHNOLOGY
    • B81BMICROSTRUCTURAL DEVICES OR SYSTEMS, e.g. MICROMECHANICAL DEVICES
    • B81B3/00Devices comprising flexible or deformable elements, e.g. comprising elastic tongues or membranes
    • B81B3/0018Structures acting upon the moving or flexible element for transforming energy into mechanical movement or vice versa, i.e. actuators, sensors, generators
    • B81B3/0027Structures for transforming mechanical energy, e.g. potential energy of a spring into translation, sound into translation
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04RLOUDSPEAKERS, MICROPHONES, GRAMOPHONE PICK-UPS OR LIKE ACOUSTIC ELECTROMECHANICAL TRANSDUCERS; DEAF-AID SETS; PUBLIC ADDRESS SYSTEMS
    • H04R19/00Electrostatic transducers
    • H04R19/005Electrostatic transducers using semiconductor materials
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04RLOUDSPEAKERS, MICROPHONES, GRAMOPHONE PICK-UPS OR LIKE ACOUSTIC ELECTROMECHANICAL TRANSDUCERS; DEAF-AID SETS; PUBLIC ADDRESS SYSTEMS
    • H04R19/00Electrostatic transducers
    • H04R19/04Microphones
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04RLOUDSPEAKERS, MICROPHONES, GRAMOPHONE PICK-UPS OR LIKE ACOUSTIC ELECTROMECHANICAL TRANSDUCERS; DEAF-AID SETS; PUBLIC ADDRESS SYSTEMS
    • H04R2201/00Details of transducers, loudspeakers or microphones covered by H04R1/00 but not provided for in any of its subgroups
    • H04R2201/003Mems transducers or their use

Definitions

  • This application relates to electrostatic discharge (ESD) protection of high voltage I/O in microphone circuits.
  • the condenser microphone is a widely used type of microphone.
  • this microphone can be considered a variable capacitor whose capacitive value is modulated by the pressure of an incoming sound wave.
  • one of the capacitor plates is static, while the other one is mobile (i.e., the moving diaphragm component).
  • the sound wave changes the distance between the plates, and this respectively changes the capacitance of the representative capacitor.
  • the MEMS microphone is in some aspects a variant of a condenser microphone and is produced by using silicon micro-fabrication techniques. Compared to the conventional microphone, the MEMS microphone has several advantages such as a reduced size, lower temperature coefficient and higher immunity to mechanical shocks. In addition, the MEMS microphone takes advantage of lithography processes, which are particularly suitable and advantageous for the mass production of devices.
  • MOS Metal Oxide Semiconductor
  • CMOS Complementary Metal Oxide Semiconductor
  • inputs and outputs are often equipped with dedicated ESD protection circuitry.
  • ESD protection circuitry Unfortunately, previous attempts at solving the ESD discharge problem using this circuitry have shortcomings and have failed to adequately address the problem.
  • FIG. 1 is a schematic diagram of a MEMS microphone interface electronics with ESD protection according to various embodiments of the present invention
  • FIG. 2 is a schematic diagram of a high voltage (HV) ESD power rail clamp apparatus according to various embodiments of the present invention
  • FIG. 3 is a diagram of a transistor in a CMOS process that is used in the high voltage ESD power rail clamp apparatus according to various embodiments of the present invention
  • FIG. 4 comprises a block diagram of a system that uses a high voltage ESD power rail clamp according to various embodiments of the present invention
  • FIGS. 5A, 5B, and 5C comprise electrical diagrams of high voltage ESD power rail clamps according to various embodiments of the present invention.
  • FIG. 6 is a cross section of a CMOS wafer with substrate blocking doping around the WELL of a transistor that is used in a high voltage ESD power rail clamp device according to various embodiments of the present invention
  • FIG. 7 is a cross section of a CMOS wafer, this structure being used in a high voltage ESD power rail clamp device according to various embodiments of the present invention.
  • FIG. 8 shows a transistor as used in avalanche breakdown snapback operation according to various embodiments of the present invention.
  • ESD protection approaches for the high voltage terminal of a MEMS microphone can be implemented in a standard low voltage CMOS process.
  • process and as used herein, it is meant the construction process.
  • the output of a charge pump can withstand high ESD voltages. Consequently, high voltage ESD power rail clamps can be implemented with stacked standard low voltage transistors.
  • the high voltage operation of the high voltage ESD power rail clamps is achieved by forming high voltage NWELL/DNWELL regions of the PMOS and NMOS transistors used to construct the high voltage ESD power rail clamps. In this way, the NWELL/DNWELL to substrate breakdown voltage is increased from about 10 V to 45 V in a standard 0.18 CMOS process. As a result, the need for an expensive high voltage process to construct these devices is eliminated.
  • the high voltage ESD power rail clamp can also be moved from the output of the charge pump filter to the output of the charge pump in order to cope with the leakage current requirement.
  • the ESD protection approaches described herein utilize a high voltage Laterally Diffused MOS (LDMOS) transistor.
  • LDMOS Laterally Diffused MOS
  • the high voltage operation is achieved by forming a high voltage NWELL at the drain terminal of the transistor.
  • the drain to source (substrate) breakdown voltage is increased from approximately 10 V to 45 V in a standard 0.18 CMOS process.
  • the need for an expensive high voltage process is eliminated in this approach as well.
  • CMOS process is typically chosen for the purpose because of its low cost and the availability of transistors with very high input impedance. Furthermore, this is the process that is also typically selected for a system on chip with a relatively large digital core.
  • an electronics chip includes a charge pump and at least one high voltage (HV) electro-static discharge (ESD) module.
  • the charge pump is configured to provide a predetermined voltage across a microphone.
  • the devices described herein are implemented in a standard low voltage CMOS process and has a circuit topology that provides an inherent ESD protection level (when it is powered down), which is higher than the operational (predetermined) DC level.
  • At least one high voltage (HV) electro-static discharge (ESD) module is coupled to the output of the charge pump.
  • the HV ESD module is configured to provide ESD protection for the charge pump and a microelectromechanical system (MEMS) microphone that is coupled to the chip.
  • MEMS microelectromechanical system
  • the at least one HV ESD module includes a plurality of PMOS or NMOS transistors having at least one high voltage NWELL/DNWELL region formed within selected ones of the PMOS or NMOS transistors.
  • the at least one high voltage NWELL/DNWELL region has a breakdown voltage sufficient to allow a low voltage process to be used to construct the chip and still allow the HV ESD module to provide ESD protection for the chip.
  • a chip 102 includes a charge pump 104 , a high voltage (HV) ESD power rail clamp module 106 , an ESD power rail clamp module 112 , a first ESD protection module 108 , a second ESD protection module 110 , a bias resistor 114 , and an amplifier 116 .
  • a microphone 118 is coupled to the chip 102 .
  • the ESD power rail clamp module 112 is a conventional low voltage (e.g., 3 volts) module.
  • the charge pump 104 provides a sufficiently high voltage V across the microphone.
  • the charge pump is the same and constructed according to the same principles as described in U.S. patent application Ser. No. 13/596,229, filed Aug. 28, 2012, entitled “High Voltage Multiplier for a Microphone and Method of manufacture,” naming Svetoslav Gueorguiev as inventor, the content of which is incorporated herein by reference in its entirety.
  • the device described with respect to FIG. 4 in application Ser. No. 13/596,229 may be used.
  • the microphone 118 may be any MEMS microphone that includes a diaphragm, back plate, and all other elements typically associated with MEMS microphones.
  • the HV ESD power rail clamp module 106 and the ESD power rail clamp module 112 provide ESD protection for the other elements on the chip and the microphone 118 . More specifically, the use of a Laterally Diffused MOS (LDMOS) transistor topology (described elsewhere herein) with a high voltage NWELL region provides a high voltage transistor in a standard low voltage CMOS process for high voltage ESD power rail clamp module 106 .
  • LDMOS Laterally Diffused MOS
  • the approaches described herein provide the high voltage ESD power rail clamps required to control ESD on the chips described herein.
  • the first ESD protection module 108 and the second ESD protection module 110 provide ESD protection for the system.
  • the bias resistor 114 has a high value so that it forms a low pass RC filter for the bias voltage, while it has a high pass characteristic for the variable voltage across the microphone 118 .
  • the high DC voltage (e.g., 11.5 V) needed across the microphone 118 is provided by the charge pump 104 .
  • the amplifier 116 provides a buffer for the circuit.
  • a useful electrical signal is obtained from the microphone 118 by maintaining a constant charge Q on the equivalent capacitor C (representing the microphone 118 ).
  • dC/C is relatively small because of mechanical and linearity considerations. In order to get sufficient sensitivity a high DC voltage V across the capacitor (microphone 118 ) is needed.
  • the resistor 114 preferably has a very high value (e.g., 1 tera ohms) so that it forms a low pass RC filter for the bias voltage, while it has a high pass characteristic for the variable voltage across the microphone 118 .
  • the high DC voltage that is needed across the capacitor is typically provided by the charge pump 104 that acts as a capacitive voltage multiplier.
  • the charge pump 104 provides an output voltage of approximately 11.5 V.
  • the voltage Vbias is set to ground in order to have maximum DC voltage across the capacitor (microphone 118 ).
  • the unity gain buffer 116 preferably has a very high input resistance and a very low input capacitance.
  • MOS devices are typically quite sensitive to Electro-Static Discharge (ESD) damage.
  • ESD Electro-Static Discharge
  • the problem is often especially pronounced in deep sub-micron CMOS process because the gate oxide of the transistors is just few nm thick.
  • the input/outputs of the chip are advantageously equipped with a dedicated ESD protection circuitry.
  • High Voltage (HV) ESD power-rail clamp 106 and the charge pump 104 are the only high voltage elements on the chip. In order to lower the cost even further, it is advantageous to implement these components in a standard low voltage CMOS process.
  • the circuit 200 includes a first diode (D 1 ) 204 , a second diode (D 2 ) 202 , a resistor (R 1 ) 206 , a capacitor (C 1 ) 208 , and a transistor (M 1 ) 210 .
  • the first diode (D 1 ) 204 and the second diode (D 2 ) 202 act as voltage limiting diodes.
  • the transistor (M 1 ) 210 in one aspect is a Laterally Diffused MOS transistor (LDMOS) as described elsewhere herein. More specifically, it will be appreciated that the LDMOS transistor topology including a high voltage NWELL region provides a high voltage transistor in a low voltage CMOS process.
  • the clamps thereby provided are the high voltage ESD power rail clamps required on the chip to effectively control ESD on the chip.
  • an electrostatic discharge is detected by the R 1 -C 1 network, which drives the shunting transistor (M 1 ) 210 .
  • the diodes 204 and 202 (D 1 and D 2 ) limit the maximum voltage between the gate and source terminals of the transistor (M 1 ) 210 .
  • An additional current limiting resistor which is not shown in FIG. 2 may be connected in series with the diodes (D 1 and D 2 ).
  • the transistor (M 1 ) 210 is off and the circuit (including M 1 ) does not draw current from Vdd.
  • HV Vdd HV Vdd
  • NW NWELL
  • the transistor for example, is the transistor 210 (M 1 ) in FIG. 2 .
  • the transistor 300 includes a gate 302 , an NWELL region 304 , a PWELL region 306 , and a P ⁇ region 308 .
  • the NWELL region 304 includes an N+ region 310 .
  • the PWELL region 306 includes an N+ region 312 (serving as a source) and a P+ region 314 .
  • a separation distance L separates the NWELL region 304 from all neighboring PWELL regions (like 306 ).
  • the gate 302 is usually constructed of silicon dioxide plus a conductive layer on top of it and acts as one electrical terminal for the transistor.
  • the N+ region 312 and the NWELL region 304 form the source and the drain of the NMOS transistor.
  • the HV NWELL region 304 is lightly doped with donor atoms.
  • the PWELL region 306 is lightly doped with acceptor atoms.
  • the P ⁇ region 308 is very lightly doped with acceptor atoms.
  • the HV NWELL region 304 increases the breakdown voltage between the drain and the substrate and allows the system to handle high voltages.
  • the N+ region 310 and N+ region 312 are heavily doped with donor atoms and act as electrical contacts.
  • the P+ region 314 is heavily doped with acceptor atoms and acts as a connection with the substrate 308 .
  • the system 400 includes a charge pump 402 , a high voltage ESD power rail clamp 404 , and a filter 406 .
  • the filter 406 includes a first diode (D 1 ) 410 , a second diode (D 2 ) 412 , a third diode (D 3 ) 414 , a fourth diode (D 4 ) 416 , a first capacitor (C 1 ) 418 , a second capacitor (Cout) 420 , a first transistor (M 1 ) 422 , and a second transistor (M 2 ) 424 .
  • the purpose of the filter 406 is to provide noise filtering of the charge pump noise. It will be appreciated that the MEMS elements of the microphone (e.g., a structure including the diaphragm and back plate) is also attached to the output of the filter 406 but is not shown in FIG. 4 for simplicity.
  • the MEMS elements of the microphone e.g., a structure including the diaphragm and back plate
  • the charge pump 402 is the same and constructed according to the same principles as described in U.S. patent application Ser. No. 13/596,229, filed Aug. 28, 2012, entitled “High Voltage Multiplier for a Microphone and Method of manufacture,” naming Svetoslav Gueorguiev as inventor, the content of which is incorporated herein by reference in its entirety.
  • the device of FIG. 4 in that document may be used. Other examples are possible.
  • the high voltage ESD power rail clamp 404 performs electro static discharge functions.
  • the high voltage ESD power rail clamp 404 may be designed according to the designs shown in FIG. 2 or FIG. 5A or FIG. 5B .
  • the transistors of FIG. 5A or FIG. 5B may be constructed according to the approaches shown in either FIG. 6 or FIG. 7 .
  • the output of the charge pump 402 can handle an electrostatic discharge of about 40 volts using the Human body model (HBM) when the pump is not powered up.
  • HBM Human body model
  • the output of the filter can handle approximately 40 V+two diode voltage drops, which is approximately 41 volts.
  • the ESD (transient) activation level of the desired high voltage ESD power rail clamp can be up to approximately 40 V (with a proper margin included).
  • the DC voltage across the high voltage ESD power rail clamp 404 it must withstand approximately 13 volts (in one example) without being activated because this level is the normal operating level.
  • the output filter in order to have sufficient noise filtering the output filter must not be loaded with more than 1 pA across the full temperature range. In practice, this is a very high requirement for the known HV ESD topologies. In order to alleviate it, the high voltage ESD power rail clamp 404 is positioned at the output of the charge pump 402 .
  • the charge pump 402 has relatively low output impedance and can supply the high voltage ESD power rail clamp 404 .
  • the large ESD current from the output of the filter to the high voltage ESD power rail clamp 404 has to pass through the transistors 422 (M 1 ) and 424 (M 2 ).
  • These are minimum size devices for good noise filtering and they typically cannot handle large currents.
  • the transistors 422 (M 1 ) and 424 (M 2 ) are shunted with the diodes 410 (D 1 ), 412 (D 2 ), and 414 (D 3 ), 416 (D 4 ) correspondingly. These diodes must be sufficiently large such as having a perimeter of 30 um.
  • the diodes 410 (D 1 ), 412 (D 2 ), and 414 (D 3 ), 416 (D 4 ) provide protection for the transistors 422 (M 1 ) and 424 (M 2 ).
  • the function of the capacitors 418 (C 1 ) and 420 (Cout) is to form a second order RC filter with the off devices M 1 , M 2 , D 1 , D 2 , D 3 and D 4 .
  • the high voltage ESD power rail clamp 404 can be implemented with stacked standard low voltage transistors.
  • the high voltage operation of the high voltage ESD power rail clamp 404 is achieved by forming high voltage NWELL/DNWELL regions for the PMOS and NMOS transistors used to construct the high voltage ESD power rail clamps.
  • the NWELL/DNWELL to substrate breakdown voltage is increased from approximately 10 V to 45 V in a standard 0.18 CMOS process.
  • the need for an expensive high voltage process is eliminated.
  • Sufficient ESD protection is also provided.
  • charge pumps can with stand different voltage levels. Some, for example, may withstand only approximately 3 volts (when they are not powered) while others may with stand approximately 40 volts. For example, charge pump 104 in FIG. 1 may withstand approximately 3 volts (when it is not powered) while charge pump 402 in FIG. 4 may withstand approximately 40 volts.
  • the high voltage ESD power rail clamps described herein can also vary as to their triggering approach. For instance, the high voltage ESD power rail clamp 106 shown in FIG. 1 may react to voltage jumps of approximately 3 volts. The high voltage ESD power rail clamp shown in FIG. 5A may also react to voltage jumps of approximately 6 volts. The high voltage ESD power rail clamp of FIG.
  • FIGS. 5A and 5B may react to absolute static voltage levels of approximately 16 volts. Because the charge pump in FIG. 4 can withstand approximately 40 volts, the approaches of FIGS. 5A and 5B can be used for the high voltage ESD power rail clamp and advantageously and at the same time, the pump is not damaged by ESD events.
  • a high voltage ESD power rail clamp includes a first transistor (M 1 ) 502 , a second transistor (M 2 ) 504 , a third transistor (M 3 ) 506 , a first capacitor (C 1 ) 508 , a second capacitor (C 2 ) 510 , a third capacitor (C 3 ) 512 , a first resistor (R 1 ) 514 , a second resistor (R 2 ) 516 , and a third resistor (R 3 ) 518 .
  • the PMOS and the NMOS transistors are placed in HV WELL/DWELL correspondingly shown in FIG. 6 or FIG. 7
  • the maximum DC voltage that the structure can handle is the maximum voltage of a single transistor multiplied by the number of stacked transistors. In the present case and to take one example, this is approximately 4.3 V multiplied by 3, which equals approximately 12.9 V. Thick gate oxide transistors were used to construct the transistors. However, thin gate oxide transistors may also be used. In this later case, the number of stacked stages has to be increased.
  • the high voltage ESD power rail clamp must not affect the normal operation of the protected circuit.
  • the high voltage ESD power rail clamp must be activated only during an ESD event providing a low ohmic path to ground for the large ESD current.
  • the high voltage ESD power rail clamp must also function when the protected circuit is not powered up.
  • the high voltage ESD power rail clamp of FIG. 5A consists of three stacked identical stages—a first stage (the first resistor 514 (R 1 ), the first capacitor (C 1 ) 508 , the first transistor (M 1 ) 502 ); a second stage (the second resistor (R 2 ) 516 , second capacitor (C 2 ) 510 , the second transistor (M 2 ) 504 ) and a third stage (the third resistor (R 3 ) 518 , third capacitor (C 3 ) 512 , the third transistor (M 3 ) 506 ).
  • Each of these stages is a “Gate-Coupled NMOS” protection stage. During a normal operation a DC voltage of 12 V is applied at the input of the stack.
  • This voltage is equally divided between the three stages so that at the drain of the first transistor (M 1 ) 502 there is 4 V and at the drain of the second transistor (M 2 ) 504 8 V.
  • the Vgs of all transistors is zero and they are off.
  • the voltage rises sharply at the input node.
  • the voltages across the capacitors 508 (C 1 ), 510 (C 2 ) and 512 (C 3 ) cannot change instantly due to the first resistor 514 (R 1 ), the second resistor (R 2 ) 516 , and the third resistor (R 3 ) 518 .
  • the result is that the voltage change at the input node is equally distributed between the gate source terminals of the first transistor (M 1 ) 502 , the second transistor (M 2 ) 504 , and third transistor (M 3 ) 506 .
  • the transistors turn on and provide a low ohmic current path from the input to ground.
  • the first transistor (M 1 ) 502 , the second transistor (M 2 ) 504 and the third transistor (M 3 ) 506 may also start operating in avalanche snap back mode (See FIG. 8 ).
  • the high voltage ESD power rail clamp includes a first transistor (M 4 ) 552 , a second transistor (M 5 ) 554 , a third transistor (M 6 ) 556 , a first resistor 558 , a second resistor 560 , and a third resistor 562 .
  • the PMOS and the NMOS transistors have to be placed in HV WELL/DWELL correspondingly shown in FIG. 6 or FIG. 7 .
  • the maximum DC voltage that the structure can handle is the maximum voltage of a single transistor multiplied by the number of stacked transistors. In the present case, this is 4.3 V multiplied by 3 equals 12.9 V.
  • Thick gate oxide transistors can be used to construct the transistors. Alternatively, thin gate oxide transistors may also be used. In this later case, the number of stacked stages has to be increased.
  • the high voltage ESD power rail clamp of FIG. 5B consists of three stacked identical stages—a first stage (R 4 , the first transistor (M 4 ) 552 ), a second stage (R 5 , the second transistor (M 5 ) 554 ) and a third stage (R 6 , the third transistor (M 6 ) 556 ). Each of these is referred to as a “Grounded-Gate PMOS” protection stage.
  • a DC voltage of 12 V is applied at the input of the stack. This voltage is equally divided between the three stages so that at the drain of the first transistor (M 4 ) 552 there is approximately 4 V and at the drain of the second transistor (M 5 ) 554 that is approximately 8 V.
  • the Vgs (gate to source) of all transistors is zero and they are off.
  • the transistors 552 (M 4 ), 554 (M 5 ), and 556 (M 6 ) start operating in avalanche breakdown snapback.
  • the parasitic PNP transistors are turned on and a low ohmic path to ground is provided.
  • the transistor 800 includes a source, 802 , a drain 804 , and a gate 806 .
  • the circuit operates as follows. First, the avalanche breakdown by reverse bias at the drain junction occurs. Second, a voltage drop by the bulk current occurs. Third, the substrate (Base) to source (Emitter) junction becomes forward biased. Fourth, the parasitic PNP transistor turns on.
  • FIG. 5C another example of HV ESD clamp is described. This example operates in the same way as the example of FIG. 5B .
  • the example of FIG. 5C is implemented with NMOS transistors 570 , 572 , and 574 instead of PMOS ones. Resistors are omitted. Instead, the NMOS transistors 570 , 572 , and 574 are made large.
  • the substrate 602 includes a first P well region 604 , an NWELL region 606 , and a second PWELL region 608 .
  • the region 606 is separated by the PWELL by a distance L.
  • the HV NWELL region 606 has a high breakdown voltage between the NWELL and the substrate and its formation is shown in FIG. 6 .
  • the breakdown voltage between the NWELL region and the substrate is limited by the breakdown voltage of the sidewall component of the NWELL to PWELL/substrate junction. In a typical 0.18 um CMOS process, this voltage for previous approaches is about 10 volts.
  • the bottom component of the NWELL to PWELL/substrate junction has a higher breakdown voltage because the substrate has a lower doping level than the PWELL regions.
  • the present approaches and in particular in FIG. 6 by blocking the formation of the PWELL regions 604 and 608 around the NWELL region 606 , it is ensured that the NWELL region 606 is entirely surrounded by a low doped substrate, thereby increasing the breakdown voltage of the NWELL to substrate junction in FIG. 6 . In other words, this blocking is accomplished using a blocked area that has a length L.
  • the breakdown voltage under question can be increased from 10 to about 45 volts in a standard 0.18 um CMOS process.
  • the combination of appropriate circuit topology (limited by the maximum voltage between the NWELL and the substrate (Vnwell-sub)) and the described substrate doping blocking around the critical NWELL region(s) 606 allows the implementation of a high output voltage charge pump in a standard low voltage CMOS process.
  • L is approximately 1.8 microns and ranges between approximately 0.7 microns and 2 microns. Other examples of values for L are possible.
  • the bottom component of the same junction has a higher breakdown voltage because the substrate has a lower doping level than the PWELL.
  • the breakdown voltage under question can be increased from approximately 10 to about 45 volts in a standard 0.18 um CMOS process to take one example.
  • the combination of an LDMOS transistor topology and the described high voltage NWELL region provide a high voltage transistor in a standard low voltage CMOS process.
  • the approaches described herein provide the high voltage ESD power clamps required to control ESD.
  • the bottom component of the NWELL to substrate junction has a higher breakdown voltage than the lateral one, because the substrate has a lower doping level than the PWELL.
  • a substrate 702 includes PWELL regions 704 , 708 , 712 , and 716 and NWELL regions 706 , 710 , and 714 and a deep NWELL region 718 .
  • the transistors are constructed using a triple-well process with substrate doping blocking around the NWELL regions and around the Deep NWELL region 718 . The doping blocking works in the same way as has been described elsewhere herein.
  • the substrate 702 is very lightly doped with acceptor atoms (P ⁇ ).
  • the PWELL regions 704 , 708 , 712 , and 716 are lightly doped with acceptor atoms and the NWELL regions 706 , 710 , 714 are lightly doped with donor atoms, and the Deep NWELL region is lightly doped with donor atoms. These regions form the bulks of the transistors.
  • the PWELL regions ( 704 , 712 and 716 ) form the bulk of the NMOS transistors.
  • the PWELL region ( 708 ) above the Deep NWELL region ( 718 ) forms the bulk of the isolated NMOS transistor(s).
  • the NWELL regions form the bulks of the PMOS transistors. Again, there is no full MOS transistor shown in FIG. 7 .
  • the breakdown voltage between the NWELL and the substrate and also between the substrate and the Deep NWELL region is limited by the breakdown voltage of the sidewall component of the NWELL to PWELL/substrate junction (without a separation distance L).
  • L is approximately 1.8 microns and can range between 0.7 microns and 5 microns. Other examples of dimensions are possible.
  • the bottom component of the NWELL to substrate junction has a higher breakdown voltage than the lateral one, because the substrate has a lower doping level than the PWELL.

Landscapes

  • Engineering & Computer Science (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Physics & Mathematics (AREA)
  • Acoustics & Sound (AREA)
  • Signal Processing (AREA)
  • Semiconductor Integrated Circuits (AREA)
  • Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)

Abstract

An electronics chip includes a charge pump and at least one high voltage (HV) electro-static discharge (ESD) module. The charge pump is configured to provide a predetermined voltage across a microphone. The devices described herein are implemented in a standard low voltage CMOS process and has a circuit topology that provides an inherent ESD protection level (when it is powered down), which is higher than the operational (predetermined) DC level. At least one high voltage (HV) electro-static discharge (ESD) module is coupled to the output of the charge pump. The HV ESD module is configured to provide ESD protection for the charge pump and a microelectromechanical system (MEMS) microphone that is coupled to the chip. The at least one HV ESD module includes a plurality of PMOS or NMOS transistors having at least one high voltage NWELL/DNWELL region formed within selected ones of the PMOS or NMOS transistors. The at least one high voltage NWELL/DNWELL region has a breakdown voltage sufficient to allow a low voltage process to be used to construct the chip and still allow the HV ESD module to provide ESD protection for the chip.

Description

    CROSS-REFERENCE TO RELATED APPLICATIONS
  • This application claims the benefit of and priority to U.S. patent application Ser. No. 14/132,512, filed Dec. 18, 2013, which claims the benefit of and priority to U.S. Provisional Patent Application No. 61/739,284, filed Dec. 19, 2012, the entire contents of which are incorporated herein by reference in their entireties.
  • TECHNICAL FIELD
  • This application relates to electrostatic discharge (ESD) protection of high voltage I/O in microphone circuits.
  • BACKGROUND OF THE INVENTION
  • The condenser microphone is a widely used type of microphone. In some respects, this microphone can be considered a variable capacitor whose capacitive value is modulated by the pressure of an incoming sound wave. In this view, one of the capacitor plates is static, while the other one is mobile (i.e., the moving diaphragm component). The sound wave changes the distance between the plates, and this respectively changes the capacitance of the representative capacitor.
  • The MEMS microphone is in some aspects a variant of a condenser microphone and is produced by using silicon micro-fabrication techniques. Compared to the conventional microphone, the MEMS microphone has several advantages such as a reduced size, lower temperature coefficient and higher immunity to mechanical shocks. In addition, the MEMS microphone takes advantage of lithography processes, which are particularly suitable and advantageous for the mass production of devices.
  • One approach to obtain a useful electrical signal from such microphone is to maintain a constant charge Q on the capacitor. The voltage across the capacitor will change inversely proportionally to the incoming sound wave pressure according to the equation V=Q/C, consequently dV=−VdC/C. In practice dC/C is relatively small because of mechanical and linearity considerations. In order to get sufficient sensitivity, a high DC voltage V across the capacitor is needed.
  • Metal Oxide Semiconductor (MOS) devices are quite sensitive to Electro-Static Discharge (ESD) damage. The problem is especially pronounced in deep submicron Complementary Metal Oxide Semiconductor (CMOS) processes because the gate oxide of the transistors is just few nano-meters thick. In order to protect chips, inputs and outputs are often equipped with dedicated ESD protection circuitry. Unfortunately, previous attempts at solving the ESD discharge problem using this circuitry have shortcomings and have failed to adequately address the problem.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • For a more complete understanding of the disclosure, reference should be made to the following detailed description and accompanying drawings wherein:
  • FIG. 1 is a schematic diagram of a MEMS microphone interface electronics with ESD protection according to various embodiments of the present invention;
  • FIG. 2 is a schematic diagram of a high voltage (HV) ESD power rail clamp apparatus according to various embodiments of the present invention;
  • FIG. 3 is a diagram of a transistor in a CMOS process that is used in the high voltage ESD power rail clamp apparatus according to various embodiments of the present invention;
  • FIG. 4 comprises a block diagram of a system that uses a high voltage ESD power rail clamp according to various embodiments of the present invention;
  • FIGS. 5A, 5B, and 5C comprise electrical diagrams of high voltage ESD power rail clamps according to various embodiments of the present invention;
  • FIG. 6 is a cross section of a CMOS wafer with substrate blocking doping around the WELL of a transistor that is used in a high voltage ESD power rail clamp device according to various embodiments of the present invention;
  • FIG. 7 is a cross section of a CMOS wafer, this structure being used in a high voltage ESD power rail clamp device according to various embodiments of the present invention;
  • FIG. 8 shows a transistor as used in avalanche breakdown snapback operation according to various embodiments of the present invention.
  • Skilled artisans will appreciate that elements in the figures are illustrated for simplicity and clarity. It will further be appreciated that certain actions and/or steps may be described or depicted in a particular order of occurrence while those skilled in the art will understand that such specificity with respect to sequence is not actually required. It will also be understood that the terms and expressions used herein have the ordinary meaning as is accorded to such terms and expressions with respect to their corresponding respective areas of inquiry and study except where specific meanings have otherwise been set forth herein.
  • DETAILED DESCRIPTION
  • Approaches are provided herein for a high voltage ESD power-rail clamp to be used with or at a charge pump output. ESD protection approaches for the high voltage terminal of a MEMS microphone can be implemented in a standard low voltage CMOS process. By “process” and as used herein, it is meant the construction process.
  • In some aspects of the present approaches, the output of a charge pump can withstand high ESD voltages. Consequently, high voltage ESD power rail clamps can be implemented with stacked standard low voltage transistors. In one example, the high voltage operation of the high voltage ESD power rail clamps is achieved by forming high voltage NWELL/DNWELL regions of the PMOS and NMOS transistors used to construct the high voltage ESD power rail clamps. In this way, the NWELL/DNWELL to substrate breakdown voltage is increased from about 10 V to 45 V in a standard 0.18 CMOS process. As a result, the need for an expensive high voltage process to construct these devices is eliminated. The high voltage ESD power rail clamp can also be moved from the output of the charge pump filter to the output of the charge pump in order to cope with the leakage current requirement.
  • In other aspects, the ESD protection approaches described herein utilize a high voltage Laterally Diffused MOS (LDMOS) transistor. In such devices, the high voltage operation is achieved by forming a high voltage NWELL at the drain terminal of the transistor. In this way, the drain to source (substrate) breakdown voltage is increased from approximately 10 V to 45 V in a standard 0.18 CMOS process. Thus, the need for an expensive high voltage process is eliminated in this approach as well.
  • In order to reduce the size, the price, and the power consumption of the microphone interface electronics, it is advantageous to integrate or dispose the device on a single chip. A CMOS process is typically chosen for the purpose because of its low cost and the availability of transistors with very high input impedance. Furthermore, this is the process that is also typically selected for a system on chip with a relatively large digital core.
  • In many of these embodiments, an electronics chip includes a charge pump and at least one high voltage (HV) electro-static discharge (ESD) module. The charge pump is configured to provide a predetermined voltage across a microphone. The devices described herein are implemented in a standard low voltage CMOS process and has a circuit topology that provides an inherent ESD protection level (when it is powered down), which is higher than the operational (predetermined) DC level. At least one high voltage (HV) electro-static discharge (ESD) module is coupled to the output of the charge pump. The HV ESD module is configured to provide ESD protection for the charge pump and a microelectromechanical system (MEMS) microphone that is coupled to the chip. The at least one HV ESD module includes a plurality of PMOS or NMOS transistors having at least one high voltage NWELL/DNWELL region formed within selected ones of the PMOS or NMOS transistors. The at least one high voltage NWELL/DNWELL region has a breakdown voltage sufficient to allow a low voltage process to be used to construct the chip and still allow the HV ESD module to provide ESD protection for the chip.
  • Referring now to FIG. 1, one example of a system for preventing electro-static discharge (ESD) is shown. A chip 102 includes a charge pump 104, a high voltage (HV) ESD power rail clamp module 106, an ESD power rail clamp module 112, a first ESD protection module 108, a second ESD protection module 110, a bias resistor 114, and an amplifier 116. A microphone 118 is coupled to the chip 102. The ESD power rail clamp module 112 is a conventional low voltage (e.g., 3 volts) module.
  • The microphone 118 produces a change in voltage dV=−VdC/C where V is the voltage at the output of the pump 104, and C is the capacitance of the microphone 108. The charge pump 104 provides a sufficiently high voltage V across the microphone. In one aspect, the charge pump is the same and constructed according to the same principles as described in U.S. patent application Ser. No. 13/596,229, filed Aug. 28, 2012, entitled “High Voltage Multiplier for a Microphone and Method of manufacture,” naming Svetoslav Gueorguiev as inventor, the content of which is incorporated herein by reference in its entirety. For example, the device described with respect to FIG. 4 in application Ser. No. 13/596,229 may be used. Other examples are possible. The microphone 118 may be any MEMS microphone that includes a diaphragm, back plate, and all other elements typically associated with MEMS microphones.
  • The HV ESD power rail clamp module 106 and the ESD power rail clamp module 112 provide ESD protection for the other elements on the chip and the microphone 118. More specifically, the use of a Laterally Diffused MOS (LDMOS) transistor topology (described elsewhere herein) with a high voltage NWELL region provides a high voltage transistor in a standard low voltage CMOS process for high voltage ESD power rail clamp module 106. Advantageously, the approaches described herein provide the high voltage ESD power rail clamps required to control ESD on the chips described herein.
  • The first ESD protection module 108 and the second ESD protection module 110 provide ESD protection for the system. The bias resistor 114 has a high value so that it forms a low pass RC filter for the bias voltage, while it has a high pass characteristic for the variable voltage across the microphone 118. The high DC voltage (e.g., 11.5 V) needed across the microphone 118 is provided by the charge pump 104. The amplifier 116 provides a buffer for the circuit.
  • In this example, a useful electrical signal is obtained from the microphone 118 by maintaining a constant charge Q on the equivalent capacitor C (representing the microphone 118). The voltage across the capacitor will change inversely proportionally to the incoming sound wave pressure according to the equation V=Q/C, consequently dV=−VdC/C. In practice dC/C is relatively small because of mechanical and linearity considerations. In order to get sufficient sensitivity a high DC voltage V across the capacitor (microphone 118) is needed.
  • A possible biasing scheme that provides a (nearly) constant charge on the microphone is shown in FIG. 1. The resistor 114 preferably has a very high value (e.g., 1 tera ohms) so that it forms a low pass RC filter for the bias voltage, while it has a high pass characteristic for the variable voltage across the microphone 118. The high DC voltage that is needed across the capacitor is typically provided by the charge pump 104 that acts as a capacitive voltage multiplier. For the particular MEMS element shown in FIG. 1, the charge pump 104 provides an output voltage of approximately 11.5 V. The voltage Vbias is set to ground in order to have maximum DC voltage across the capacitor (microphone 118). For proper operation the unity gain buffer 116 preferably has a very high input resistance and a very low input capacitance.
  • As will be understood, MOS devices are typically quite sensitive to Electro-Static Discharge (ESD) damage. The problem is often especially pronounced in deep sub-micron CMOS process because the gate oxide of the transistors is just few nm thick. In order to protect the chip, the input/outputs of the chip are advantageously equipped with a dedicated ESD protection circuitry.
  • The High Voltage (HV) ESD power-rail clamp 106 and the charge pump 104 are the only high voltage elements on the chip. In order to lower the cost even further, it is advantageous to implement these components in a standard low voltage CMOS process.
  • Referring now to FIG. 2, one example of the high voltage power-rail clamp circuit (e.g., the circuit 106 of FIG. 1) is described. The circuit 200 includes a first diode (D1) 204, a second diode (D2) 202, a resistor (R1) 206, a capacitor (C1) 208, and a transistor (M1) 210.
  • The first diode (D1) 204 and the second diode (D2) 202 act as voltage limiting diodes. The resistor (R1) 206 and the capacitor (C1) 208 act to form an RC network. The transistor (M1) 210 in one aspect is a Laterally Diffused MOS transistor (LDMOS) as described elsewhere herein. More specifically, it will be appreciated that the LDMOS transistor topology including a high voltage NWELL region provides a high voltage transistor in a low voltage CMOS process. The clamps thereby provided are the high voltage ESD power rail clamps required on the chip to effectively control ESD on the chip.
  • In one example of the operation of the circuit shown in FIG. 2, an electrostatic discharge is detected by the R1-C1 network, which drives the shunting transistor (M1) 210. The diodes 204 and 202 (D1 and D2) limit the maximum voltage between the gate and source terminals of the transistor (M1) 210. An additional current limiting resistor, which is not shown in FIG. 2 may be connected in series with the diodes (D1 and D2). During normal operation (i.e., no electrostatic discharge), the transistor (M1) 210 is off and the circuit (including M1) does not draw current from Vdd. The breakdown voltages between the drain and source and between the drain and gate have to be higher than HV Vdd (e.g., 11.5 V). When these voltages are higher than the nominal one for a given process (e.g., 1.8 V for 0.18 um CMOS) a real high voltage transistor is needed which is not available in previous CMOS design kits. Consequently, a Laterally Diffused MOS transistor (LDMOS) in a standard low voltage CMOS process having a high voltage NWELL (NW) is provided.
  • Referring now to FIG. 3, a Laterally Diffused MOS transistor (LDMOS) in a standard low voltage CMOS process having a high voltage NWELL (NW) region (serving as a drain) is described. The transistor, for example, is the transistor 210 (M1) in FIG. 2. The transistor 300 includes a gate 302, an NWELL region 304, a PWELL region 306, and a P− region 308. The NWELL region 304 includes an N+ region 310. The PWELL region 306 includes an N+ region 312 (serving as a source) and a P+ region 314. A separation distance L separates the NWELL region 304 from all neighboring PWELL regions (like 306).
  • The gate 302 is usually constructed of silicon dioxide plus a conductive layer on top of it and acts as one electrical terminal for the transistor. The N+ region 312 and the NWELL region 304 form the source and the drain of the NMOS transistor.
  • The HV NWELL region 304 is lightly doped with donor atoms. The PWELL region 306 is lightly doped with acceptor atoms. The P− region 308 is very lightly doped with acceptor atoms. The HV NWELL region 304 increases the breakdown voltage between the drain and the substrate and allows the system to handle high voltages.
  • The N+ region 310 and N+ region 312 are heavily doped with donor atoms and act as electrical contacts. The P+ region 314 is heavily doped with acceptor atoms and acts as a connection with the substrate 308.
  • Referring now to FIG. 4, an example of a system 400 with a charge pump filter with a high voltage ESD power rail clamp is described. The system 400 includes a charge pump 402, a high voltage ESD power rail clamp 404, and a filter 406. The filter 406 includes a first diode (D1) 410, a second diode (D2) 412, a third diode (D3) 414, a fourth diode (D4) 416, a first capacitor (C1) 418, a second capacitor (Cout) 420, a first transistor (M1) 422, and a second transistor (M2) 424. The purpose of the filter 406 is to provide noise filtering of the charge pump noise. It will be appreciated that the MEMS elements of the microphone (e.g., a structure including the diaphragm and back plate) is also attached to the output of the filter 406 but is not shown in FIG. 4 for simplicity.
  • In one aspect, the charge pump 402 is the same and constructed according to the same principles as described in U.S. patent application Ser. No. 13/596,229, filed Aug. 28, 2012, entitled “High Voltage Multiplier for a Microphone and Method of manufacture,” naming Svetoslav Gueorguiev as inventor, the content of which is incorporated herein by reference in its entirety. For example, the device of FIG. 4 in that document may be used. Other examples are possible.
  • The high voltage ESD power rail clamp 404 performs electro static discharge functions. The high voltage ESD power rail clamp 404 may be designed according to the designs shown in FIG. 2 or FIG. 5A or FIG. 5B. Furthermore, it will be appreciated that the transistors of FIG. 5A or FIG. 5B may be constructed according to the approaches shown in either FIG. 6 or FIG. 7.
  • In one example of the operation of FIG. 4, the output of the charge pump 402 can handle an electrostatic discharge of about 40 volts using the Human body model (HBM) when the pump is not powered up. Hence, the output of the filter can handle approximately 40 V+two diode voltage drops, which is approximately 41 volts. In one aspect, the ESD (transient) activation level of the desired high voltage ESD power rail clamp can be up to approximately 40 V (with a proper margin included). However, with respect to the DC voltage across the high voltage ESD power rail clamp 404 it must withstand approximately 13 volts (in one example) without being activated because this level is the normal operating level.
  • On the other hand, in order to have sufficient noise filtering the output filter must not be loaded with more than 1 pA across the full temperature range. In practice, this is a very high requirement for the known HV ESD topologies. In order to alleviate it, the high voltage ESD power rail clamp 404 is positioned at the output of the charge pump 402.
  • The charge pump 402 has relatively low output impedance and can supply the high voltage ESD power rail clamp 404. However, in this case the large ESD current from the output of the filter to the high voltage ESD power rail clamp 404 has to pass through the transistors 422 (M1) and 424 (M2). These are minimum size devices for good noise filtering and they typically cannot handle large currents. In order to provide a high current path, the transistors 422 (M1) and 424 (M2) are shunted with the diodes 410 (D1), 412 (D2), and 414 (D3), 416 (D4) correspondingly. These diodes must be sufficiently large such as having a perimeter of 30 um. In other words, the diodes 410 (D1), 412 (D2), and 414 (D3), 416 (D4) provide protection for the transistors 422 (M1) and 424 (M2). The function of the capacitors 418 (C1) and 420 (Cout) is to form a second order RC filter with the off devices M1, M2, D1, D2, D3 and D4.
  • Consequently, the high voltage ESD power rail clamp 404 can be implemented with stacked standard low voltage transistors. In this respect, the high voltage operation of the high voltage ESD power rail clamp 404 is achieved by forming high voltage NWELL/DNWELL regions for the PMOS and NMOS transistors used to construct the high voltage ESD power rail clamps. In this way the NWELL/DNWELL to substrate breakdown voltage is increased from approximately 10 V to 45 V in a standard 0.18 CMOS process. As a result, the need for an expensive high voltage process is eliminated. Sufficient ESD protection is also provided.
  • It will be understood that different charge pumps can with stand different voltage levels. Some, for example, may withstand only approximately 3 volts (when they are not powered) while others may with stand approximately 40 volts. For example, charge pump 104 in FIG. 1 may withstand approximately 3 volts (when it is not powered) while charge pump 402 in FIG. 4 may withstand approximately 40 volts. The high voltage ESD power rail clamps described herein can also vary as to their triggering approach. For instance, the high voltage ESD power rail clamp 106 shown in FIG. 1 may react to voltage jumps of approximately 3 volts. The high voltage ESD power rail clamp shown in FIG. 5A may also react to voltage jumps of approximately 6 volts. The high voltage ESD power rail clamp of FIG. 5B may react to absolute static voltage levels of approximately 16 volts. Because the charge pump in FIG. 4 can withstand approximately 40 volts, the approaches of FIGS. 5A and 5B can be used for the high voltage ESD power rail clamp and advantageously and at the same time, the pump is not damaged by ESD events.
  • Referring now to FIG. 5A, a high voltage ESD power rail clamp includes a first transistor (M1) 502, a second transistor (M2) 504, a third transistor (M3) 506, a first capacitor (C1) 508, a second capacitor (C2) 510, a third capacitor (C3) 512, a first resistor (R1) 514, a second resistor (R2) 516, and a third resistor (R3) 518. In one aspect and in the circuit of FIG. 5A, to ensure high voltage operation of the high voltage ESD power rail clamp the PMOS and the NMOS transistors are placed in HV WELL/DWELL correspondingly shown in FIG. 6 or FIG. 7
  • In one aspect, the maximum DC voltage that the structure can handle is the maximum voltage of a single transistor multiplied by the number of stacked transistors. In the present case and to take one example, this is approximately 4.3 V multiplied by 3, which equals approximately 12.9 V. Thick gate oxide transistors were used to construct the transistors. However, thin gate oxide transistors may also be used. In this later case, the number of stacked stages has to be increased.
  • The high voltage ESD power rail clamp must not affect the normal operation of the protected circuit. The high voltage ESD power rail clamp must be activated only during an ESD event providing a low ohmic path to ground for the large ESD current. The high voltage ESD power rail clamp must also function when the protected circuit is not powered up.
  • As shown, the high voltage ESD power rail clamp of FIG. 5A consists of three stacked identical stages—a first stage (the first resistor 514 (R1), the first capacitor (C1) 508, the first transistor (M1) 502); a second stage (the second resistor (R2) 516, second capacitor (C2) 510, the second transistor (M2) 504) and a third stage (the third resistor (R3) 518, third capacitor (C3) 512, the third transistor (M3) 506). Each of these stages is a “Gate-Coupled NMOS” protection stage. During a normal operation a DC voltage of 12 V is applied at the input of the stack. This voltage is equally divided between the three stages so that at the drain of the first transistor (M1) 502 there is 4 V and at the drain of the second transistor (M2) 504 8 V. The capacitors 508 (C1), 510 (C2), and 512 (C3) are charged to 12/3=4 V. The Vgs of all transistors is zero and they are off.
  • During a positive electrostatic discharge, the voltage rises sharply at the input node. The voltages across the capacitors 508 (C1), 510 (C2) and 512 (C3) cannot change instantly due to the first resistor 514 (R1), the second resistor (R2) 516, and the third resistor (R3) 518. The result is that the voltage change at the input node is equally distributed between the gate source terminals of the first transistor (M1) 502, the second transistor (M2) 504, and third transistor (M3) 506. If this voltage change is 3 times higher than the threshold voltage of the first transistor (M1) 502, the second transistor (M2) 504 and the third transistor (M3) 506, the transistors turn on and provide a low ohmic current path from the input to ground. At a later point in time the first transistor (M1) 502, the second transistor (M2) 504 and the third transistor (M3) 506 may also start operating in avalanche snap back mode (See FIG. 8). When the protected circuit is not powered up the voltages across the capacitors 508 (C1), 510 (C2), and 512 (C3) are equal to zero and the input node voltage change is again equally distributed between the gate source terminals of the first transistor (M1) 502, the second transistor (M2) 504 and the third transistor (M3) 506 turning them on analogously.
  • During a negative electrostatic discharge (the input gets a negative voltage with respect to ground) there is a low ohmic current path formed by the DNWELL diode of the third transistor (M3) 506 to ground.
  • Referring now to FIG. 5B, another example of a high voltage ESD power rail clamp is shown. The high voltage ESD power rail clamp includes a first transistor (M4) 552, a second transistor (M5) 554, a third transistor (M6) 556, a first resistor 558, a second resistor 560, and a third resistor 562.
  • In the circuit of FIG. 5 and in order to ensure high voltage operation of the high voltage ESD power rail clamp, the PMOS and the NMOS transistors have to be placed in HV WELL/DWELL correspondingly shown in FIG. 6 or FIG. 7.
  • In one aspect, the maximum DC voltage that the structure can handle is the maximum voltage of a single transistor multiplied by the number of stacked transistors. In the present case, this is 4.3 V multiplied by 3 equals 12.9 V. Thick gate oxide transistors can be used to construct the transistors. Alternatively, thin gate oxide transistors may also be used. In this later case, the number of stacked stages has to be increased.
  • The high voltage ESD power rail clamp of FIG. 5B consists of three stacked identical stages—a first stage (R4, the first transistor (M4) 552), a second stage (R5, the second transistor (M5) 554) and a third stage (R6, the third transistor (M6) 556). Each of these is referred to as a “Grounded-Gate PMOS” protection stage. During a normal operation a DC voltage of 12 V is applied at the input of the stack. This voltage is equally divided between the three stages so that at the drain of the first transistor (M4) 552 there is approximately 4 V and at the drain of the second transistor (M5) 554 that is approximately 8 V. The Vgs (gate to source) of all transistors is zero and they are off.
  • During a positive electrostatic discharge the voltage rises sharply at the input node. The voltage change is equally distributed between the three stages. Above an input voltage of approximately 17 V the transistors 552 (M4), 554 (M5), and 556 (M6) start operating in avalanche breakdown snapback. The parasitic PNP transistors are turned on and a low ohmic path to ground is provided.
  • Referring now to FIG. 8, the avalanche breakdown snapback operation for a single transistor 800 is shown and described. The transistor 800 includes a source, 802, a drain 804, and a gate 806. The circuit operates as follows. First, the avalanche breakdown by reverse bias at the drain junction occurs. Second, a voltage drop by the bulk current occurs. Third, the substrate (Base) to source (Emitter) junction becomes forward biased. Fourth, the parasitic PNP transistor turns on.
  • Returning now to FIG. 5B, during a negative ESD event there is a low ohmic current path formed by the NWELL diode of the third transistor (M6) 556 to ground.
  • Referring now to FIG. 5C, another example of HV ESD clamp is described. This example operates in the same way as the example of FIG. 5B. The example of FIG. 5C is implemented with NMOS transistors 570, 572, and 574 instead of PMOS ones. Resistors are omitted. Instead, the NMOS transistors 570, 572, and 574 are made large.
  • Referring now to FIG. 6, one example of the separation of NWELL and PWELL regions on a substrate is described. This structure can be used in the transistors of FIG. 1, FIG. 2, FIG. 3, FIG. 4, FIG. 5A and FIG. 5B. The substrate 602 includes a first P well region 604, an NWELL region 606, and a second PWELL region 608. The region 606 is separated by the PWELL by a distance L.
  • The HV NWELL region 606 has a high breakdown voltage between the NWELL and the substrate and its formation is shown in FIG. 6. This contrasts with previous CMOS processes, where the area that is not an NWELL is automatically formed (doped) as PWELL. In these previous approaches, the breakdown voltage between the NWELL region and the substrate is limited by the breakdown voltage of the sidewall component of the NWELL to PWELL/substrate junction. In a typical 0.18 um CMOS process, this voltage for previous approaches is about 10 volts.
  • It will be appreciated that the bottom component of the NWELL to PWELL/substrate junction has a higher breakdown voltage because the substrate has a lower doping level than the PWELL regions. As shown in the present approaches and in particular in FIG. 6, by blocking the formation of the PWELL regions 604 and 608 around the NWELL region 606, it is ensured that the NWELL region 606 is entirely surrounded by a low doped substrate, thereby increasing the breakdown voltage of the NWELL to substrate junction in FIG. 6. In other words, this blocking is accomplished using a blocked area that has a length L.
  • Depending on the length L of the blocked area, the breakdown voltage under question can be increased from 10 to about 45 volts in a standard 0.18 um CMOS process. The combination of appropriate circuit topology (limited by the maximum voltage between the NWELL and the substrate (Vnwell-sub)) and the described substrate doping blocking around the critical NWELL region(s) 606 allows the implementation of a high output voltage charge pump in a standard low voltage CMOS process. In one example, L is approximately 1.8 microns and ranges between approximately 0.7 microns and 2 microns. Other examples of values for L are possible.
  • It will be understood that the bottom component of the same junction has a higher breakdown voltage because the substrate has a lower doping level than the PWELL. By blocking the formation of the PWELL around the NWELL, it is ensured that the NWELL is entirely surrounded by a low doped substrate, increasing the breakdown voltage of the NWELL to substrate junction. Depending on the length L of the ‘blocked area’ the breakdown voltage under question can be increased from approximately 10 to about 45 volts in a standard 0.18 um CMOS process to take one example.
  • It will also be appreciated that the combination of an LDMOS transistor topology and the described high voltage NWELL region provide a high voltage transistor in a standard low voltage CMOS process. The approaches described herein provide the high voltage ESD power clamps required to control ESD. In one aspect, the bottom component of the NWELL to substrate junction has a higher breakdown voltage than the lateral one, because the substrate has a lower doping level than the PWELL.
  • Referring now to FIG. 7, one example of the CMOS structure for the transistors of the circuits of FIGS. 1, 2, 4, 5A, and 5B is described. A substrate 702 includes PWELL regions 704, 708, 712, and 716 and NWELL regions 706, 710, and 714 and a deep NWELL region 718. The transistors are constructed using a triple-well process with substrate doping blocking around the NWELL regions and around the Deep NWELL region 718. The doping blocking works in the same way as has been described elsewhere herein.
  • The substrate 702 is very lightly doped with acceptor atoms (P−). The PWELL regions 704, 708, 712, and 716 are lightly doped with acceptor atoms and the NWELL regions 706, 710, 714 are lightly doped with donor atoms, and the Deep NWELL region is lightly doped with donor atoms. These regions form the bulks of the transistors. The PWELL regions (704, 712 and 716) form the bulk of the NMOS transistors. The PWELL region (708) above the Deep NWELL region (718) forms the bulk of the isolated NMOS transistor(s). The NWELL regions form the bulks of the PMOS transistors. Again, there is no full MOS transistor shown in FIG. 7.
  • In the triple well process of FIG. 7 used to construct the MOS transistors, the breakdown voltage between the NWELL and the substrate and also between the substrate and the Deep NWELL region is limited by the breakdown voltage of the sidewall component of the NWELL to PWELL/substrate junction (without a separation distance L). By adding the separation distance L, the breakdown voltage is increased thereby increasing the maximum output voltage. In one example, L is approximately 1.8 microns and can range between 0.7 microns and 5 microns. Other examples of dimensions are possible.
  • In one aspect, the bottom component of the NWELL to substrate junction has a higher breakdown voltage than the lateral one, because the substrate has a lower doping level than the PWELL. By blocking the formation of the PWELL around the NWELL as shown in FIG. 7, it is possible to ensure that the NWELL is entirely surrounded by a low doped substrate, increasing the breakdown voltage of the NWELL to substrate junction. Depending on the length L of the “blocked area” the breakdown voltage under question can be increased from 10 to about 45 volts in a standard 0.18 um CMOS process. The formation of the HV DWELL is similar to that as has already been described.
  • Preferred embodiments of this invention are described herein, including the best mode known to the inventors for carrying out the invention. It should be understood that the illustrated embodiments are exemplary only, and should not be taken as limiting the scope of the invention.

Claims (20)

What is claimed is:
1. An electronics chip comprising:
a charge pump;
a high voltage (HV) electro-static discharge (ESD) module electrically coupled between an output of the charge pump and a ground, wherein the HV ESD is configured to provide an ESD protection; and
a charge pump filter electrically coupled to the output of the charge pump and configured to provide noise filtering for the charge pump, wherein a voltage is output from the charge pump filter.
2. The electronics chip of claim 1, wherein the charge pump filter includes:
a first transistor and a second transistor connected in series between the output of the charge pump and an output of the charge pump filter, wherein for each of the first and the second transistors, a gate is connected to a drain;
a first diode and a second diode connected in parallel with the first transistor, wherein the first diode and the second diode are in opposite directions;
a third diode and a fourth diode connected in parallel with the second transistor, wherein the third diode and the fourth diode are in opposite directions;
a first capacitor electrically coupled between a node between the first and second transistors and the ground; and
a second capacitor electrically coupled between the output of the charge pump filter and the ground.
3. The electronics chip of claim 1, wherein the HV ESD module includes:
a transistor electrically coupled between the output of the charge pump and the ground;
a capacitor and a resistor connected in series between the output of the charge pump and the ground; and
at least a diode electrically coupled between a node between the capacitor and the resistor and the ground,
wherein a gate of the transistor is coupled to the node between the capacitor and the resistor.
4. The electronics chip of claim 3, wherein the transistor is a laterally diffused MOS transistor (LDMOS).
5. The electronics chip of claim 1, wherein the HV ESD module includes stacked stages connected in series between the output of the charge pump and the ground.
6. The electronics chip of claim 5, wherein each of the stacked stages includes a transistor, and wherein a gate of the transistor is connected to a source of the transistor.
7. The electronics chip of claim 5, wherein each of the stacked stages includes a transistor, and a resistor connected in series with the transistor, wherein a gate of the transistor is connected to a source of the transistor.
8. The electronics chip of claim 5, wherein each of the stacked stages includes a transistor, a capacitor, and a resistor, wherein the capacitor and the resistor are connected in series, wherein a combination of the capacitor and the resistor is connected in parallel with the transistor, and wherein a gate of the transistor is connected to a node between the capacitor and the resistor.
9. The electronics chip of claim 1, wherein the stacked stages include three stages.
10. The electronics chip of claim 1, wherein the charge pump and the HV ESD module are implemented in a low voltage CMOS process.
11. A device comprising:
a charge pump configured to provide a voltage;
a high voltage (HV) electro-static discharge (ESD) module electrically coupled between an output of the charge pump and a ground;
a charge pump filter electrically coupled to the output of the charge pump and configured to provide noise filtering for the charge pump; and
a microphone electrically coupled to an output of the charge pump filter;
wherein the HV ESD module is configured to provide ESD protection for the charge pump, the charge pump filter, and the microphone.
12. The device of claim 11, wherein the microphone is a MEMS microphone.
13. The device of claim 11, wherein the charge pump filter includes:
a first transistor and a second transistor connected in series between the output of the charge pump and an output of the charge pump filter, wherein for each of the first and the second transistors, a gate is connected to a drain;
a first diode and a second diode connected in parallel with the first transistor, wherein the first diode and the second diode are in opposite directions;
a third diode and a fourth diode connected in parallel with the second transistor, wherein the third diode and the fourth diode are in opposite directions;
a first capacitor electrically coupled between a node between the first and second transistors and the ground; and
a second capacitor electrically coupled between the output of the charge pump filter and the ground.
14. The device of claim 11, wherein the HV ESD module includes:
a transistor electrically coupled between the output of the charge pump and the ground;
a capacitor and a resistor connected in series between the output of the charge pump and the ground; and
at least a diode electrically coupled between a node between the capacitor and the resistor and the ground,
wherein a gate of the transistor is coupled to the node between the capacitor and the resistor.
15. The device of claim 11, wherein the HV ESD module includes stacked stages connected in series between the output of the charge pump and the ground.
16. The device of claim 15, wherein each of the stacked stages includes a transistor, and wherein a gate of the transistor is connected to a source of the transistor.
17. The device of claim 15, wherein each of the stacked stages includes a transistor, and a resistor connected in series with the transistor, wherein a gate of the transistor is connected to a source of the transistor.
18. The device of claim 15, wherein each of the stacked stages includes a transistor, a capacitor, and a resistor, wherein the capacitor and the resistor are connected in series, wherein a combination of the capacitor and the resistor is connected in parallel with the transistor, and wherein a gate of the transistor is connected to a node between the capacitor and the resistor.
19. The device of claim 15, wherein the stacked stages include three stages.
20. The device of claim 11, wherein the charge pump and the HV ESD module are implemented in a low voltage CMOS process.
US15/138,053 2012-12-19 2016-04-25 Apparatus and method for high voltage i/o electro-static discharge protection Abandoned US20160241022A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US15/138,053 US20160241022A1 (en) 2012-12-19 2016-04-25 Apparatus and method for high voltage i/o electro-static discharge protection

Applications Claiming Priority (3)

Application Number Priority Date Filing Date Title
US201261739284P 2012-12-19 2012-12-19
US14/132,512 US9343455B2 (en) 2012-12-19 2013-12-18 Apparatus and method for high voltage I/O electro-static discharge protection
US15/138,053 US20160241022A1 (en) 2012-12-19 2016-04-25 Apparatus and method for high voltage i/o electro-static discharge protection

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US14/132,512 Continuation US9343455B2 (en) 2012-12-19 2013-12-18 Apparatus and method for high voltage I/O electro-static discharge protection

Publications (1)

Publication Number Publication Date
US20160241022A1 true US20160241022A1 (en) 2016-08-18

Family

ID=50974362

Family Applications (2)

Application Number Title Priority Date Filing Date
US14/132,512 Active US9343455B2 (en) 2012-12-19 2013-12-18 Apparatus and method for high voltage I/O electro-static discharge protection
US15/138,053 Abandoned US20160241022A1 (en) 2012-12-19 2016-04-25 Apparatus and method for high voltage i/o electro-static discharge protection

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US14/132,512 Active US9343455B2 (en) 2012-12-19 2013-12-18 Apparatus and method for high voltage I/O electro-static discharge protection

Country Status (5)

Country Link
US (2) US9343455B2 (en)
KR (1) KR20150087410A (en)
CN (1) CN104956472A (en)
DE (1) DE112013006080T5 (en)
WO (1) WO2014100184A1 (en)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP3955591A1 (en) * 2020-08-10 2022-02-16 Infineon Technologies AG Charge controlled clamp for mems readout circuits
US12091313B2 (en) 2019-08-26 2024-09-17 The Research Foundation For The State University Of New York Electrodynamically levitated actuator

Families Citing this family (34)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7434305B2 (en) 2000-11-28 2008-10-14 Knowles Electronics, Llc. Method of manufacturing a microphone
CN103858446A (en) 2011-08-18 2014-06-11 美商楼氏电子有限公司 Sensitivity adjustment device and method for MEMS device
US9402118B2 (en) 2012-07-27 2016-07-26 Knowles Electronics, Llc Housing and method to control solder creep on housing
US9491539B2 (en) 2012-08-01 2016-11-08 Knowles Electronics, Llc MEMS apparatus disposed on assembly lid
US9042064B2 (en) * 2012-10-04 2015-05-26 Qualcomm Incorporated Electrostatic discharge protection for class D power amplifiers
CN105379308B (en) 2013-05-23 2019-06-25 美商楼氏电子有限公司 Microphone, microphone system, and method of operating a microphone
US9711166B2 (en) 2013-05-23 2017-07-18 Knowles Electronics, Llc Decimation synchronization in a microphone
US10020008B2 (en) 2013-05-23 2018-07-10 Knowles Electronics, Llc Microphone and corresponding digital interface
US9386370B2 (en) 2013-09-04 2016-07-05 Knowles Electronics, Llc Slew rate control apparatus for digital microphones
US9502028B2 (en) 2013-10-18 2016-11-22 Knowles Electronics, Llc Acoustic activity detection apparatus and method
US9147397B2 (en) 2013-10-29 2015-09-29 Knowles Electronics, Llc VAD detection apparatus and method of operating the same
US9307328B2 (en) 2014-01-09 2016-04-05 Knowles Electronics, Llc Interposer for MEMS-on-lid microphone
WO2015161874A1 (en) * 2014-04-23 2015-10-29 Epcos Ag Microphone assembly and method of reducing a temperature dependency of a microphone assembly
US9462395B2 (en) * 2014-07-22 2016-10-04 Stmicroelectronics S.R.L. Biasing circuit for a MEMS acoustic transducer with reduced start-up time
US9831844B2 (en) 2014-09-19 2017-11-28 Knowles Electronics, Llc Digital microphone with adjustable gain control
US9554214B2 (en) 2014-10-02 2017-01-24 Knowles Electronics, Llc Signal processing platform in an acoustic capture device
KR20160046552A (en) * 2014-10-21 2016-04-29 주식회사 솔루엠 Esd protection circuit
US9870939B2 (en) 2014-11-30 2018-01-16 Globalfoundries Singapore Pte. Ltd. RC-stacked MOSFET circuit for high voltage (HV) electrostatic discharge (ESD) protection
WO2016118480A1 (en) 2015-01-21 2016-07-28 Knowles Electronics, Llc Low power voice trigger for acoustic apparatus and method
US10121472B2 (en) 2015-02-13 2018-11-06 Knowles Electronics, Llc Audio buffer catch-up apparatus and method with two microphones
US9478234B1 (en) 2015-07-13 2016-10-25 Knowles Electronics, Llc Microphone apparatus and method with catch-up buffer
WO2017054849A1 (en) * 2015-09-29 2017-04-06 Tdk Corporation Electrostatic discharge protection device and circuit apparatus
CN108702565B (en) * 2015-12-21 2021-03-12 Tdk株式会社 MEMS capacitive sensors
US10535649B2 (en) * 2016-04-26 2020-01-14 Intersil Americas LLC Enhanced layout of multiple-finger electrostatic discharge (ESD) protection device
US10349161B2 (en) * 2016-10-19 2019-07-09 Fortemedia, Inc. Microphone circuits for canceling out the leakage characteristics of a transducer
US10587114B2 (en) * 2017-05-16 2020-03-10 Newport Fab, Llc Bi-directional electrostatic discharge protection device for radio frequency circuits
KR20190037844A (en) * 2017-09-29 2019-04-08 엘지전자 주식회사 Mobile terminal
US10658354B2 (en) * 2018-09-17 2020-05-19 Semiconductor Components Industries, Llc Electrostatic discharge handling for lateral transistor devices
CN112806026B (en) 2018-10-09 2022-05-31 美商楼氏电子有限公司 Integrated circuit, microphone assembly, multi-microphone system, method of processing audio stream
US11579645B2 (en) 2019-06-21 2023-02-14 Wolfspeed, Inc. Device design for short-circuitry protection circuitry within transistors
DE202020107185U1 (en) * 2019-12-23 2021-01-13 Knowles Electronics, Llc A microphone assembly incorporating a DC bias circuit with deep trench isolation
US12401191B2 (en) 2020-01-22 2025-08-26 Hewlett-Packard Development Company, L.P. Protection circuits for interfaces
CN114374196B (en) * 2021-12-24 2023-06-06 芯耀辉科技有限公司 Electrostatic protection clamp circuit, interface module and electronic equipment
US12374881B2 (en) * 2023-08-01 2025-07-29 Macronix International Co., Ltd. Electrostatic discharge circuit

Citations (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5659588A (en) * 1996-08-15 1997-08-19 Lsi Logic Corporation Phase-locked loop having filter leakage cancellation circuit
US7030683B2 (en) * 2004-05-10 2006-04-18 Sandisk Corporation Four phase charge pump operable without phase overlap with improved efficiency
US7151702B2 (en) * 2004-06-07 2006-12-19 Samsung Electronics Co., Ltd. High voltage generators having an integrated discharge path for use in non-volatile semiconductor memory devices
US20080122941A1 (en) * 2006-11-29 2008-05-29 Sony Corporation Solid-state imaging device and imaging apparatus
US20090086992A1 (en) * 2007-09-27 2009-04-02 Fortemedia, Inc. Microphone circuit and charge amplifier thereof
US20100166277A1 (en) * 2008-12-30 2010-07-01 Siemens Aktiengesellschaft Method for noise reduction of CT images and image processing system
US20100166227A1 (en) * 2008-12-30 2010-07-01 John Laurence Pennock Circuits for biasing/charging high impedance loads
US20120242400A1 (en) * 2011-03-24 2012-09-27 Invensense, Inc. High-voltage mems apparatus and method
US20130229736A1 (en) * 2012-03-02 2013-09-05 Sofics Bvba Electrostatic discharge protection for high voltage domains

Family Cites Families (65)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5740261A (en) 1996-11-21 1998-04-14 Knowles Electronics, Inc. Miniature silicon condenser microphone
AU4317099A (en) 1998-06-05 1999-12-20 Knowles Electronics, Inc. Solid-state receiver
US6091657A (en) * 1999-01-20 2000-07-18 Lucent Technologies Inc. Integrated circuit having protection of low voltage devices
US6535460B2 (en) 2000-08-11 2003-03-18 Knowles Electronics, Llc Miniature broadband acoustic transducer
US8623709B1 (en) 2000-11-28 2014-01-07 Knowles Electronics, Llc Methods of manufacture of top port surface mount silicon condenser microphone packages
US7439616B2 (en) 2000-11-28 2008-10-21 Knowles Electronics, Llc Miniature silicon condenser microphone
US7166910B2 (en) 2000-11-28 2007-01-23 Knowles Electronics Llc Miniature silicon condenser microphone
US7434305B2 (en) 2000-11-28 2008-10-14 Knowles Electronics, Llc. Method of manufacturing a microphone
US6847090B2 (en) 2001-01-24 2005-01-25 Knowles Electronics, Llc Silicon capacitive microphone
US6924963B2 (en) 2002-02-14 2005-08-02 Intersil Americas Inc. ESD protection network utilizing precharge bus lines
US6781231B2 (en) 2002-09-10 2004-08-24 Knowles Electronics Llc Microelectromechanical system package with environmental and interference shield
US7382048B2 (en) 2003-02-28 2008-06-03 Knowles Electronics, Llc Acoustic transducer module
US7501703B2 (en) 2003-02-28 2009-03-10 Knowles Electronics, Llc Acoustic transducer module
US20040253760A1 (en) 2003-06-13 2004-12-16 Agency For Science, Technology And Research Method to fabricate a highly perforated silicon diaphragm with controlable thickness and low stress
JP4557577B2 (en) * 2004-03-26 2010-10-06 三洋電機株式会社 Charge pump circuit
US7248078B2 (en) * 2004-08-20 2007-07-24 Nec Electronics Corporation Semiconductor device
US7297567B2 (en) 2006-01-10 2007-11-20 Knowles Electronics, Llc. Method for singulating a released microelectromechanical system wafer
US20070215962A1 (en) 2006-03-20 2007-09-20 Knowles Elecronics, Llc Microelectromechanical system assembly and method for manufacturing thereof
CN101443633B (en) * 2006-05-17 2011-03-16 Nxp股份有限公司 Capacitive MEMS sensor device
US20080142475A1 (en) 2006-12-15 2008-06-19 Knowles Electronics, Llc Method of creating solid object from a material and apparatus thereof
US20080217709A1 (en) 2007-03-07 2008-09-11 Knowles Electronics, Llc Mems package having at least one port and manufacturing method thereof
EP2177049A1 (en) 2007-08-02 2010-04-21 Nxp B.V. Electro-acoustic transducer comprising a mems sensor
US8450817B2 (en) 2008-08-14 2013-05-28 Knowles Electronics Llc Microelectromechanical system package with strain relief bridge
WO2010045107A2 (en) 2008-10-14 2010-04-22 Knowles Electronics, Llc Microphone having multiple transducer elements
GB2466775B (en) * 2008-12-30 2011-06-22 Wolfson Microelectronics Plc Charge pump circuits
US8457332B2 (en) 2009-01-07 2013-06-04 Knowles Electronics, Llc Microphone and orientation sensor assembly
JP5525736B2 (en) * 2009-02-18 2014-06-18 セミコンダクター・コンポーネンツ・インダストリーズ・リミテッド・ライアビリティ・カンパニー Semiconductor device and manufacturing method thereof
JP2012527835A (en) 2009-05-18 2012-11-08 ノールズ エレクトロニクス,リミテッド ライアビリティ カンパニー Microphone with low vibration sensitivity
US8270131B2 (en) * 2009-07-31 2012-09-18 Infineon Technologies Ag Electrostatic discharge protection element and electrostatic discharge protection chip and method of producing the same
US9399574B2 (en) 2009-08-13 2016-07-26 Knowles Electronics Llc MEMS package and a method for manufacturing the same
US8987030B2 (en) 2009-08-13 2015-03-24 Knowles Electronics, Llc MEMS package and a method for manufacturing the same
US8687823B2 (en) 2009-09-16 2014-04-01 Knowles Electronics, Llc. Microphone interface and method of operation
EP2432249A1 (en) 2010-07-02 2012-03-21 Knowles Electronics Asia PTE. Ltd. Microphone
KR20120061422A (en) * 2010-12-03 2012-06-13 한국전자통신연구원 Mems microphone
US20120161258A1 (en) 2010-12-28 2012-06-28 Loeppert Peter V Package with a cmos die positioned underneath a mems die
US8405449B2 (en) * 2011-03-04 2013-03-26 Akustica, Inc. Resettable high-voltage capable high impedance biasing network for capacitive sensors
US8781140B2 (en) 2011-04-15 2014-07-15 Knowles Electronics, Llc Compact, highly integrated microphone assembly
US20130058506A1 (en) 2011-07-12 2013-03-07 Steven E. Boor Microphone Buffer Circuit With Input Filter
CN103858446A (en) 2011-08-18 2014-06-11 美商楼氏电子有限公司 Sensitivity adjustment device and method for MEMS device
US8879767B2 (en) 2011-08-19 2014-11-04 Knowles Electronics, Llc Acoustic apparatus and method of manufacturing
US9059630B2 (en) 2011-08-31 2015-06-16 Knowles Electronics, Llc High voltage multiplier for a microphone and method of manufacture
US8969980B2 (en) 2011-09-23 2015-03-03 Knowles Electronics, Llc Vented MEMS apparatus and method of manufacture
US20130177192A1 (en) 2011-10-25 2013-07-11 Knowles Electronics, Llc Vented Microphone Module
EP2774390A4 (en) 2011-11-04 2015-07-22 Knowles Electronics Llc INTEGRATED DIELECTRIC MEMBRANE FOR SERVING A BARRIER IN AN ACOUSTIC DEVICE, AND METHOD FOR MANUFACTURING THE SAME
US9485560B2 (en) 2012-02-01 2016-11-01 Knowles Electronics, Llc Embedded circuit in a MEMS device
US8995694B2 (en) 2012-02-01 2015-03-31 Knowles Electronics, Llc Embedded circuit in a MEMS device
US9402118B2 (en) 2012-07-27 2016-07-26 Knowles Electronics, Llc Housing and method to control solder creep on housing
US9491539B2 (en) 2012-08-01 2016-11-08 Knowles Electronics, Llc MEMS apparatus disposed on assembly lid
US20140064546A1 (en) 2012-08-01 2014-03-06 Knowles Electronics, Llc Microphone assembly
US20140037120A1 (en) 2012-08-01 2014-02-06 Knowles Electronics, Llc Microphone Assembly
US9078063B2 (en) 2012-08-10 2015-07-07 Knowles Electronics, Llc Microphone assembly with barrier to prevent contaminant infiltration
US9137595B2 (en) 2012-11-14 2015-09-15 Knowles Electronics, Llc Apparatus for prevention of pressure transients in microphones
US20140133686A1 (en) 2012-11-14 2014-05-15 Knowles Electronics, Llc Apparatus to prevent excess movement of mems components
KR20150102111A (en) 2013-01-15 2015-09-04 노우레스 일렉트로닉스, 엘엘시 Telescopic op-amp with slew rate control
US20140291783A1 (en) 2013-03-21 2014-10-02 Knowles Electronics, Llc Cover for a mems microphone
US9467785B2 (en) 2013-03-28 2016-10-11 Knowles Electronics, Llc MEMS apparatus with increased back volume
US9301075B2 (en) 2013-04-24 2016-03-29 Knowles Electronics, Llc MEMS microphone with out-gassing openings and method of manufacturing the same
US10020008B2 (en) 2013-05-23 2018-07-10 Knowles Electronics, Llc Microphone and corresponding digital interface
US9386370B2 (en) 2013-09-04 2016-07-05 Knowles Electronics, Llc Slew rate control apparatus for digital microphones
US20150117681A1 (en) 2013-10-30 2015-04-30 Knowles Electronics, Llc Acoustic Assembly and Method of Manufacturing The Same
DE112014005295T5 (en) 2013-11-20 2016-10-20 Knowles Ipc (M) Sdn. Bhd. Device with a loudspeaker, which is used as a second microphone
US20150172825A1 (en) 2013-12-13 2015-06-18 Knowles Electronics, Llc Method and Apparatus for an Acoustic Device Having a Coating
US9307328B2 (en) 2014-01-09 2016-04-05 Knowles Electronics, Llc Interposer for MEMS-on-lid microphone
CN106105259A (en) 2014-01-21 2016-11-09 美商楼氏电子有限公司 Microphone apparatus and the method for high acoustics overload point are provided
US20150256916A1 (en) 2014-03-04 2015-09-10 Knowles Electronics, Llc Programmable Acoustic Device And Method For Programming The Same

Patent Citations (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5659588A (en) * 1996-08-15 1997-08-19 Lsi Logic Corporation Phase-locked loop having filter leakage cancellation circuit
US7030683B2 (en) * 2004-05-10 2006-04-18 Sandisk Corporation Four phase charge pump operable without phase overlap with improved efficiency
US7151702B2 (en) * 2004-06-07 2006-12-19 Samsung Electronics Co., Ltd. High voltage generators having an integrated discharge path for use in non-volatile semiconductor memory devices
US20080122941A1 (en) * 2006-11-29 2008-05-29 Sony Corporation Solid-state imaging device and imaging apparatus
US20090086992A1 (en) * 2007-09-27 2009-04-02 Fortemedia, Inc. Microphone circuit and charge amplifier thereof
US20100166277A1 (en) * 2008-12-30 2010-07-01 Siemens Aktiengesellschaft Method for noise reduction of CT images and image processing system
US20100166227A1 (en) * 2008-12-30 2010-07-01 John Laurence Pennock Circuits for biasing/charging high impedance loads
US20120242400A1 (en) * 2011-03-24 2012-09-27 Invensense, Inc. High-voltage mems apparatus and method
US20130229736A1 (en) * 2012-03-02 2013-09-05 Sofics Bvba Electrostatic discharge protection for high voltage domains

Cited By (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US12091313B2 (en) 2019-08-26 2024-09-17 The Research Foundation For The State University Of New York Electrodynamically levitated actuator
EP3955591A1 (en) * 2020-08-10 2022-02-16 Infineon Technologies AG Charge controlled clamp for mems readout circuits
CN114079845A (en) * 2020-08-10 2022-02-22 英飞凌科技股份有限公司 Charge control clamp for MEMS readout circuit
US11618671B2 (en) 2020-08-10 2023-04-04 Infineon Technologies Ag Charge controlled clamp for mems readout circuits
US12024419B2 (en) 2020-08-10 2024-07-02 Infineon Technologies Ag Charge controlled clamp for MEMS readout circuits

Also Published As

Publication number Publication date
CN104956472A (en) 2015-09-30
US20140177113A1 (en) 2014-06-26
KR20150087410A (en) 2015-07-29
WO2014100184A1 (en) 2014-06-26
DE112013006080T5 (en) 2015-08-27
US9343455B2 (en) 2016-05-17

Similar Documents

Publication Publication Date Title
US9343455B2 (en) Apparatus and method for high voltage I/O electro-static discharge protection
US8981426B2 (en) Electrostatic discharge protection device
US7795987B2 (en) Methods of achieving linear capacitance in symmetrical and asymmetrical EMI filters with TVS
US9478608B2 (en) Apparatus and methods for transceiver interface overvoltage clamping
US7863995B2 (en) Methods of achieving linear capacitance in symmetrical and asymmetrical EMI filters with TVS
US20130328103A1 (en) Method and apparatus for protection and high voltage isolation of low voltage communication interface terminals
US20080316659A1 (en) High voltage esd protection featuring pnp bipolar junction transistor
US8680926B2 (en) Amplification circuit comprising input signal limiting network
US7119622B2 (en) Amplification device with a bias circuit
CN103579224B (en) ESD protects
JP5337395B2 (en) Noise filter and amplifier circuit with built-in noise filter
CN101752369A (en) Semiconductor integrated circuit
TWI765956B (en) Semiconductor device
US7116536B2 (en) Electrostatic discharge protection circuit
JP7608798B2 (en) Electrostatic protection circuit and semiconductor integrated circuit
JP2008021735A (en) ESD protection circuit
US20060268479A1 (en) ESD protection structure
EP1423898A1 (en) An arrangement for esd protection of an integrated circuit
JP2013065771A (en) Emi filter
EP1603162A1 (en) Device for esd protection of an integrated circuit
JP5237626B2 (en) ESD protection circuit
US7087968B1 (en) Electrostatic discharge protection circuit and semiconductor circuit therewith
KR100993680B1 (en) Amplifier circuit with noise filter and noise filter
JP2023023342A (en) Semiconductor device
JPS5915508Y2 (en) protection circuit

Legal Events

Date Code Title Description
AS Assignment

Owner name: KNOWLES ELECTRONICS, LLC, ILLINOIS

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:GUERORGUIEV, SVETOSLAV RADOSLAVOV;FURST, CLAUS ERDMANN;SIGNING DATES FROM 20150316 TO 20150317;REEL/FRAME:038522/0902

STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION