US20160141366A1 - Field Effect Transistors and Methods of Forming Same - Google Patents
Field Effect Transistors and Methods of Forming Same Download PDFInfo
- Publication number
- US20160141366A1 US20160141366A1 US14/543,657 US201414543657A US2016141366A1 US 20160141366 A1 US20160141366 A1 US 20160141366A1 US 201414543657 A US201414543657 A US 201414543657A US 2016141366 A1 US2016141366 A1 US 2016141366A1
- Authority
- US
- United States
- Prior art keywords
- layer
- source
- gate stack
- semiconductor device
- drain
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 238000000034 method Methods 0.000 title claims abstract description 43
- 230000005669 field effect Effects 0.000 title description 3
- 239000000463 material Substances 0.000 claims abstract description 107
- 239000004065 semiconductor Substances 0.000 claims abstract description 64
- 239000000758 substrate Substances 0.000 claims abstract description 38
- 125000006850 spacer group Chemical group 0.000 claims description 32
- 229910052751 metal Inorganic materials 0.000 claims description 25
- 239000002184 metal Substances 0.000 claims description 25
- GWEVSGVZZGPLCZ-UHFFFAOYSA-N Titan oxide Chemical compound O=[Ti]=O GWEVSGVZZGPLCZ-UHFFFAOYSA-N 0.000 claims description 6
- OKTJSMMVPCPJKN-UHFFFAOYSA-N Carbon Chemical compound [C] OKTJSMMVPCPJKN-UHFFFAOYSA-N 0.000 claims description 5
- PNEYBMLMFCGWSK-UHFFFAOYSA-N aluminium oxide Inorganic materials [O-2].[O-2].[O-2].[Al+3].[Al+3] PNEYBMLMFCGWSK-UHFFFAOYSA-N 0.000 claims description 5
- 229910052593 corundum Inorganic materials 0.000 claims description 5
- 239000012212 insulator Substances 0.000 claims description 5
- 229910001845 yogo sapphire Inorganic materials 0.000 claims description 5
- PZNSFCLAULLKQX-UHFFFAOYSA-N Boron nitride Chemical compound N#B PZNSFCLAULLKQX-UHFFFAOYSA-N 0.000 claims description 4
- 229910021389 graphene Inorganic materials 0.000 claims description 4
- CJNBYAVZURUTKZ-UHFFFAOYSA-N hafnium(IV) oxide Inorganic materials O=[Hf]=O CJNBYAVZURUTKZ-UHFFFAOYSA-N 0.000 claims description 4
- 150000003624 transition metals Chemical class 0.000 claims description 3
- 229910052582 BN Inorganic materials 0.000 claims description 2
- 229910052723 transition metal Inorganic materials 0.000 claims description 2
- 239000010410 layer Substances 0.000 description 317
- 238000000137 annealing Methods 0.000 description 16
- 230000008569 process Effects 0.000 description 16
- 230000004888 barrier function Effects 0.000 description 15
- 239000003989 dielectric material Substances 0.000 description 15
- 230000015572 biosynthetic process Effects 0.000 description 13
- 238000009792 diffusion process Methods 0.000 description 12
- 238000005229 chemical vapour deposition Methods 0.000 description 7
- PXHVJJICTQNCMI-UHFFFAOYSA-N Nickel Chemical compound [Ni] PXHVJJICTQNCMI-UHFFFAOYSA-N 0.000 description 6
- 229910052961 molybdenite Inorganic materials 0.000 description 6
- CWQXQMHSOZUFJS-UHFFFAOYSA-N molybdenum disulfide Chemical compound S=[Mo]=S CWQXQMHSOZUFJS-UHFFFAOYSA-N 0.000 description 6
- 229910052982 molybdenum disulfide Inorganic materials 0.000 description 6
- 229920002120 photoresistant polymer Polymers 0.000 description 6
- 229910052721 tungsten Inorganic materials 0.000 description 6
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 5
- 238000000151 deposition Methods 0.000 description 5
- 239000007769 metal material Substances 0.000 description 5
- 238000005240 physical vapour deposition Methods 0.000 description 5
- WFKWXMTUELFFGS-UHFFFAOYSA-N tungsten Chemical compound [W] WFKWXMTUELFFGS-UHFFFAOYSA-N 0.000 description 5
- 239000010937 tungsten Substances 0.000 description 5
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical compound [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 description 4
- BQCADISMDOOEFD-UHFFFAOYSA-N Silver Chemical compound [Ag] BQCADISMDOOEFD-UHFFFAOYSA-N 0.000 description 4
- 229910003090 WSe2 Inorganic materials 0.000 description 4
- 229910052782 aluminium Inorganic materials 0.000 description 4
- XAGFODPZIPBFFR-UHFFFAOYSA-N aluminium Chemical compound [Al] XAGFODPZIPBFFR-UHFFFAOYSA-N 0.000 description 4
- 238000000231 atomic layer deposition Methods 0.000 description 4
- 229910052802 copper Inorganic materials 0.000 description 4
- 239000010949 copper Substances 0.000 description 4
- 238000010586 diagram Methods 0.000 description 4
- 239000000203 mixture Substances 0.000 description 4
- 238000000623 plasma-assisted chemical vapour deposition Methods 0.000 description 4
- 229910052709 silver Inorganic materials 0.000 description 4
- 239000004332 silver Substances 0.000 description 4
- 239000002356 single layer Substances 0.000 description 4
- -1 TMDCs Chemical compound 0.000 description 3
- 229910045601 alloy Inorganic materials 0.000 description 3
- 239000000956 alloy Substances 0.000 description 3
- 238000001505 atmospheric-pressure chemical vapour deposition Methods 0.000 description 3
- 238000004519 manufacturing process Methods 0.000 description 3
- 238000001465 metallisation Methods 0.000 description 3
- 229910052759 nickel Inorganic materials 0.000 description 3
- 238000000206 photolithography Methods 0.000 description 3
- BASFCYQUMIYNBI-UHFFFAOYSA-N platinum Chemical compound [Pt] BASFCYQUMIYNBI-UHFFFAOYSA-N 0.000 description 3
- 229910052710 silicon Inorganic materials 0.000 description 3
- 239000010703 silicon Substances 0.000 description 3
- 229910052814 silicon oxide Inorganic materials 0.000 description 3
- 239000000126 substance Substances 0.000 description 3
- 239000010936 titanium Substances 0.000 description 3
- 230000009286 beneficial effect Effects 0.000 description 2
- 239000004020 conductor Substances 0.000 description 2
- 229910052732 germanium Inorganic materials 0.000 description 2
- GNPVGFCGXDBREM-UHFFFAOYSA-N germanium atom Chemical compound [Ge] GNPVGFCGXDBREM-UHFFFAOYSA-N 0.000 description 2
- 238000001459 lithography Methods 0.000 description 2
- 238000004518 low pressure chemical vapour deposition Methods 0.000 description 2
- 230000008018 melting Effects 0.000 description 2
- 238000002844 melting Methods 0.000 description 2
- JKQOBWVOAYFWKG-UHFFFAOYSA-N molybdenum trioxide Chemical compound O=[Mo](=O)=O JKQOBWVOAYFWKG-UHFFFAOYSA-N 0.000 description 2
- 239000002243 precursor Substances 0.000 description 2
- 238000004544 sputter deposition Methods 0.000 description 2
- 229910052715 tantalum Inorganic materials 0.000 description 2
- GUVRBAGPIYLISA-UHFFFAOYSA-N tantalum atom Chemical compound [Ta] GUVRBAGPIYLISA-UHFFFAOYSA-N 0.000 description 2
- 229910000881 Cu alloy Inorganic materials 0.000 description 1
- GYHNNYVSQQEPJS-UHFFFAOYSA-N Gallium Chemical compound [Ga] GYHNNYVSQQEPJS-UHFFFAOYSA-N 0.000 description 1
- 206010027439 Metal poisoning Diseases 0.000 description 1
- 229910016021 MoTe2 Inorganic materials 0.000 description 1
- ZLMJMSJWJFRBEC-UHFFFAOYSA-N Potassium Chemical compound [K] ZLMJMSJWJFRBEC-UHFFFAOYSA-N 0.000 description 1
- 229910052581 Si3N4 Inorganic materials 0.000 description 1
- ATJFFYVFTNAWJD-UHFFFAOYSA-N Tin Chemical compound [Sn] ATJFFYVFTNAWJD-UHFFFAOYSA-N 0.000 description 1
- RTAQQCXQSZGOHL-UHFFFAOYSA-N Titanium Chemical compound [Ti] RTAQQCXQSZGOHL-UHFFFAOYSA-N 0.000 description 1
- NRTOMJZYCJJWKI-UHFFFAOYSA-N Titanium nitride Chemical compound [Ti]#N NRTOMJZYCJJWKI-UHFFFAOYSA-N 0.000 description 1
- 230000004075 alteration Effects 0.000 description 1
- 229910052785 arsenic Inorganic materials 0.000 description 1
- RQNWIZPPADIBDY-UHFFFAOYSA-N arsenic atom Chemical compound [As] RQNWIZPPADIBDY-UHFFFAOYSA-N 0.000 description 1
- 238000004380 ashing Methods 0.000 description 1
- 239000003990 capacitor Substances 0.000 description 1
- 150000001787 chalcogens Chemical group 0.000 description 1
- 229910052681 coesite Inorganic materials 0.000 description 1
- 238000010276 construction Methods 0.000 description 1
- 229910052906 cristobalite Inorganic materials 0.000 description 1
- 239000013078 crystal Substances 0.000 description 1
- 230000007423 decrease Effects 0.000 description 1
- 230000008021 deposition Effects 0.000 description 1
- 238000005137 deposition process Methods 0.000 description 1
- 229910052733 gallium Inorganic materials 0.000 description 1
- PCHJSUWPFVWCPO-UHFFFAOYSA-N gold Chemical compound [Au] PCHJSUWPFVWCPO-UHFFFAOYSA-N 0.000 description 1
- 229910052737 gold Inorganic materials 0.000 description 1
- 239000010931 gold Substances 0.000 description 1
- 229910002804 graphite Inorganic materials 0.000 description 1
- 239000010439 graphite Substances 0.000 description 1
- 229910021478 group 5 element Inorganic materials 0.000 description 1
- 229910052735 hafnium Inorganic materials 0.000 description 1
- VBJZVLUMGGDVMO-UHFFFAOYSA-N hafnium atom Chemical compound [Hf] VBJZVLUMGGDVMO-UHFFFAOYSA-N 0.000 description 1
- 239000011229 interlayer Substances 0.000 description 1
- MRELNEQAGSRDBK-UHFFFAOYSA-N lanthanum oxide Inorganic materials [O-2].[O-2].[O-2].[La+3].[La+3] MRELNEQAGSRDBK-UHFFFAOYSA-N 0.000 description 1
- 238000005224 laser annealing Methods 0.000 description 1
- 238000001883 metal evaporation Methods 0.000 description 1
- 229910052750 molybdenum Inorganic materials 0.000 description 1
- KTUFCUMIWABKDW-UHFFFAOYSA-N oxo(oxolanthaniooxy)lanthanum Chemical compound O=[La]O[La]=O KTUFCUMIWABKDW-UHFFFAOYSA-N 0.000 description 1
- 238000000059 patterning Methods 0.000 description 1
- 238000007747 plating Methods 0.000 description 1
- 229910052697 platinum Inorganic materials 0.000 description 1
- 231100000572 poisoning Toxicity 0.000 description 1
- 230000000607 poisoning effect Effects 0.000 description 1
- 238000005498 polishing Methods 0.000 description 1
- 229910052700 potassium Inorganic materials 0.000 description 1
- 239000011591 potassium Substances 0.000 description 1
- 229910052711 selenium Inorganic materials 0.000 description 1
- 239000000377 silicon dioxide Substances 0.000 description 1
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 description 1
- 239000002904 solvent Substances 0.000 description 1
- 229910052682 stishovite Inorganic materials 0.000 description 1
- 238000006467 substitution reaction Methods 0.000 description 1
- 229910052717 sulfur Inorganic materials 0.000 description 1
- MZLGASXMSKOWSE-UHFFFAOYSA-N tantalum nitride Chemical compound [Ta]#N MZLGASXMSKOWSE-UHFFFAOYSA-N 0.000 description 1
- 229910052714 tellurium Inorganic materials 0.000 description 1
- 229910052719 titanium Inorganic materials 0.000 description 1
- 229910052905 tridymite Inorganic materials 0.000 description 1
Images
Classifications
-
- H01L29/1033—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/17—Semiconductor regions connected to electrodes not carrying current to be rectified, amplified or switched, e.g. channel regions
- H10D62/213—Channel regions of field-effect devices
- H10D62/221—Channel regions of field-effect devices of FETs
- H10D62/235—Channel regions of field-effect devices of FETs of IGFETs
-
- H01L29/0847—
-
- H01L29/66484—
-
- H01L29/66742—
-
- H01L29/78391—
-
- H01L29/78645—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/01—Manufacture or treatment
- H10D30/021—Manufacture or treatment of FETs having insulated gates [IGFET]
- H10D30/023—Manufacture or treatment of FETs having insulated gates [IGFET] having multiple independently-addressable gate electrodes influencing the same channel
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/01—Manufacture or treatment
- H10D30/021—Manufacture or treatment of FETs having insulated gates [IGFET]
- H10D30/024—Manufacture or treatment of FETs having insulated gates [IGFET] of fin field-effect transistors [FinFET]
- H10D30/0245—Manufacture or treatment of FETs having insulated gates [IGFET] of fin field-effect transistors [FinFET] by further thinning the channel after patterning the channel, e.g. using sacrificial oxidation on fins
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/01—Manufacture or treatment
- H10D30/021—Manufacture or treatment of FETs having insulated gates [IGFET]
- H10D30/031—Manufacture or treatment of FETs having insulated gates [IGFET] of thin-film transistors [TFT]
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/01—Manufacture or treatment
- H10D30/021—Manufacture or treatment of FETs having insulated gates [IGFET]
- H10D30/0415—Manufacture or treatment of FETs having insulated gates [IGFET] of FETs having ferroelectric gate insulators
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/67—Thin-film transistors [TFT]
- H10D30/6729—Thin-film transistors [TFT] characterised by the electrodes
- H10D30/673—Thin-film transistors [TFT] characterised by the electrodes characterised by the shapes, relative sizes or dispositions of the gate electrodes
- H10D30/6733—Multi-gate TFTs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/67—Thin-film transistors [TFT]
- H10D30/6729—Thin-film transistors [TFT] characterised by the electrodes
- H10D30/673—Thin-film transistors [TFT] characterised by the electrodes characterised by the shapes, relative sizes or dispositions of the gate electrodes
- H10D30/6733—Multi-gate TFTs
- H10D30/6734—Multi-gate TFTs having gate electrodes arranged on both top and bottom sides of the channel, e.g. dual-gate TFTs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/67—Thin-film transistors [TFT]
- H10D30/6729—Thin-film transistors [TFT] characterised by the electrodes
- H10D30/6737—Thin-film transistors [TFT] characterised by the electrodes characterised by the electrode materials
- H10D30/6739—Conductor-insulator-semiconductor electrodes
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/67—Thin-film transistors [TFT]
- H10D30/674—Thin-film transistors [TFT] characterised by the active materials
- H10D30/6741—Group IV materials, e.g. germanium or silicon carbide
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/67—Thin-film transistors [TFT]
- H10D30/674—Thin-film transistors [TFT] characterised by the active materials
- H10D30/675—Group III-V materials, Group II-VI materials, Group IV-VI materials, selenium or tellurium
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/67—Thin-film transistors [TFT]
- H10D30/674—Thin-film transistors [TFT] characterised by the active materials
- H10D30/6755—Oxide semiconductors, e.g. zinc oxide, copper aluminium oxide or cadmium stannate
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/67—Thin-film transistors [TFT]
- H10D30/6757—Thin-film transistors [TFT] characterised by the structure of the channel, e.g. transverse or longitudinal shape or doping profile
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/701—IGFETs having ferroelectric gate insulators, e.g. ferroelectric FETs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/13—Semiconductor regions connected to electrodes carrying current to be rectified, amplified or switched, e.g. source or drain regions
- H10D62/149—Source or drain regions of field-effect devices
- H10D62/151—Source or drain regions of field-effect devices of IGFETs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D99/00—Subject matter not provided for in other groups of this subclass
Definitions
- Semiconductor devices are used in a variety of electronic applications, such as personal computers, cell phones, digital cameras, and other electronic equipment, as examples. Semiconductor devices are typically fabricated by sequentially depositing insulating or dielectric layers, conductive layers, and semiconductive layers of material over a semiconductor substrate, and patterning the various material layers using lithography to form circuit components and elements thereon.
- Transistors are circuit components or elements that are often formed on semiconductor devices. Many transistors may be formed on a semiconductor device in addition to capacitors, inductors, resistors, diodes, conductive lines, or other elements, depending on the circuit design.
- a field effect transistor (FET) is one type of transistor.
- a transistor includes a gate stack formed between source and drain regions.
- the source and drain regions may include a doped region of a substrate and may exhibit a doping profile suitable for a particular application.
- the gate stack is positioned over the channel region and may include a gate dielectric interposed between a gate electrode and the channel region in the substrate.
- FIG. 1 illustrates a schematic cross-sectional view of a semiconductor device in accordance with some embodiments.
- FIGS. 2-8A illustrate various cross-sectional views of a fabrication process of a semiconductor device in accordance with some embodiments.
- FIG. 8B illustrates a top view of the semiconductor device of FIG. 8A in accordance with some embodiments.
- FIG. 8C illustrates a planar view of the semiconductor device of FIG. 8A (along a line AA′) in accordance with some embodiments.
- FIG. 9 is a diagram illustrating a dependence of a subthreshold swing on a number of 2D material layers for various semiconductor devices in accordance with some embodiments.
- FIG. 10 illustrates a cross-sectional view of a semiconductor device in accordance with some alternative embodiments.
- FIG. 11 is a flow diagram illustrating a method of forming a semiconductor device in accordance with some embodiments.
- first and second features are formed in direct contact
- additional features may be formed between the first and second features, such that the first and second features may not be in direct contact
- present disclosure may repeat reference numerals and/or letters in the various examples. This repetition is for the purpose of simplicity and clarity and does not in itself dictate a relationship between the various embodiments and/or configurations discussed.
- spatially relative terms such as “beneath,” “below,” “lower,” “above,” “upper” and the like, may be used herein for ease of description to describe one element or feature's relationship to another element(s) or feature(s) as illustrated in the figures.
- the spatially relative terms are intended to encompass different orientations of the device in use or operation in addition to the orientation depicted in the figures.
- the apparatus may be otherwise oriented (rotated 90 degrees or at other orientations) and the spatially relative descriptors used herein may likewise be interpreted accordingly.
- a field effect transistor (FET) and the method of forming the same are provided in accordance with various exemplary embodiments.
- the intermediate stages of forming the FET are illustrated.
- the variations of the embodiments are discussed.
- like reference numbers are used to designate like elements.
- Embodiments such as those described herein provide a FET device with multiple channel regions formed in two dimensional (2D) material layers.
- Suitable 2D materials include one to a few monolayers (such as less than about 10 monolayers) of transition metal dichalcogenides (TMDCs), graphene (monolayer of graphite), and boron nitride (BN).
- TMDCs transition metal dichalcogenides
- BN boron nitride
- 2D materials are monolayers of material held together by chemical bonds.
- Monolayers may be stacked upon each other to form a 2D material layer comprising individual monolayers.
- individual monolayers of graphene, TMDCs, and/or BN may be stacked to create a 2D material layer.
- each gate stack includes a layer of ferroelectric material having negative capacitance.
- ferroelectric materials with negative capacitance allows formation of FET devices having lower subthreshold swing (SS) compared to conventional FET devices.
- the SS represents the easiness of switching the transistor current off and on, and is a factor in determining the switching speed of a FET device. Therefore, low SS allows for FET devices having higher switching speed compared to conventional FET devices.
- FIG. 1 illustrates a schematic cross-sectional view of a semiconductor device 100 in accordance with some embodiments.
- the semiconductor device 100 comprises a substrate 101 , a first dielectric layer 103 on the substrate 101 , a first gate stack 105 on the first dielectric layer 103 , a source/channel/drain stack 109 on the first gate stack 105 , and a second gate stack 111 on the source/channel/drain stack 109 .
- the semiconductor device 100 further comprises first spacers 107 along sidewalls of the first gate stack 105 , and second spacers 113 along sidewalls of the second gate stack 111 .
- the first gate stack 105 and the second gate stack 111 may also be referred as a back gate stack 105 and a top gate stack 111 .
- FIGS. 2-8A illustrate various cross-sectional views of a fabrication process of the semiconductor device 100 in accordance with some embodiments.
- FIGS. 2-4 illustrate formation of the first gate stack 105 and the first spacers 107 over the substrate 101 .
- FIG. 5 illustrates formation of the source/channel/drain stack 109 over the first gate stack 105 and the first spacers 107 .
- FIG. 6 illustrates formation of the second gate stack 111 and the second spacers 113 over the source/channel/drain stack 109 .
- FIG. 7 illustrates formation of source/drain electrodes 701 .
- FIG. 8A illustrates formation of conductive plugs 803 , 805 , and 807 .
- the substrate 101 may be formed of silicon, although it may also be formed of other group III, group IV, and/or group V elements, such as germanium, gallium, arsenic, and combinations thereof.
- the substrate 101 may also be in the form of silicon-on-insulator (SOI).
- SOI substrate comprises a layer of a semiconductor material (e.g., silicon, germanium and/or the like) formed on an insulator layer.
- the insulator layer may be, for example, a buried oxide (BOX) layer or a silicon oxide layer.
- BOX buried oxide
- other substrates that may be used include multi-layered substrates, gradient substrates, hybrid orientation substrates, any combinations thereof and/or the like.
- the first dielectric layer 103 is formed over the substrate 101 .
- the first dielectric layer 103 may comprise an oxide or other dielectric material, for example.
- the first dielectric layer 103 may comprise, for example, SiO 2 , Al 2 O 3 , or the like, and may be formed by, for example, chemical vapor deposition (CVD), plasma enhanced chemical vapor deposition (PECVD), atomic layer deposition (ALD), or the like.
- the first dielectric layer 103 is configured to electrically isolate the semiconductor device 100 from other devices formed on the substrate 101 .
- the substrate 101 is an SOI substrate and the first dielectric layer 103 is formed over a top semiconductor layer of the SOI substrate.
- the substrate 101 is a bottom semiconductor layer of an SOI substrate and the first dielectric layer 103 is a buried oxide layer of the SOI substrate. In such embodiments, a top semiconductor layer of the SOI substrate is removed.
- FIG. 2 further illustrates formation of a first conductive layer 201 on the first dielectric layer 103 , a first ferroelectric layer 203 on the first conductive layer 201 , a second conductive layer 205 on the first ferroelectric layer 203 , and a second dielectric layer 207 on the second conductive layer 205 .
- the first conductive layer 201 , the first ferroelectric layer 203 , the second conductive layer 205 , and the second dielectric layer 207 are subsequently patterned to form the first gate stack 105 as illustrated in FIG. 3 .
- the first conductive layer 201 and the second conductive layer 205 may comprise a metallic material such as silver, aluminum, copper, tungsten, nickel, or alloys thereof, and may be formed using sputtering, physical vapor deposition (PVD), or the like.
- the first conductive layer 201 and the second conductive layer 205 include diffusion barrier layers (not shown) to protect neighboring layers form metal poisoning.
- a first diffusion barrier layer (not shown) is interposed between the first conductive layer 201 and the first dielectric layer 103
- a second diffusion barrier layer (not shown) is interposed between the first conductive layer 201 and the first ferroelectric layer 203
- a third diffusion barrier layer (not shown) is interposed between the second conductive layer 205 and the first ferroelectric layer 203
- a fourth diffusion barrier layer (not shown) is interposed between the second conductive layer 205 and the second dielectric layer 207 .
- diffusion barrier layers are metal-containing layers. Furthermore, diffusion barrier layers may have a resistivity much lower than the resistivity of the first dielectric layer 103 , the second dielectric layer 207 , and the first ferroelectric layer 203 .
- diffusion barrier layers may be conductive layers, although their conductivity may be relatively low. Exemplary materials for forming diffusion barrier layers include TiN, TaN, tungsten (W), platinum (Pt), or the like. In some embodiments, diffusion barrier layers are formed using PVD or the like.
- FIG. 2 further illustrates formation of the first ferroelectric layer 203 over the first conductive layer 201 .
- the first ferroelectric layer 203 as-deposited without being annealed, may, or may not, have the ferroelectric property. However, it is still referred to as a ferroelectric layer since the ferroelectric property will be achieved in subsequent processes.
- the first ferroelectric layer 203 includes electric dipoles. In some embodiments, the first ferroelectric layer 203 has a thickness between about 0.1 ⁇ m and about 1 ⁇ m, such as about 0.9 ⁇ m.
- the exemplary materials of the first ferroelectric layer 203 include HfO 2 , HfSiO x , HfZrO x , Al 2 O 3 , TiO 2 , LaO x , BaSrTiO x (BST), PbZr x Ti y O z (PZT), or the like.
- the first ferroelectric layer 203 may be formed using sputtering, PVD, CVD, or the like.
- the first ferroelectric layer 203 has different properties than high-k dielectric materials.
- the first ferroelectric layer 203 may have a resistivity lower than the respective high-k dielectric material that contains the same type of elements.
- the first ferroelectric layer 203 may still be a dielectric layer, except that if it is used as a gate dielectric, the leakage current will be high. Accordingly, the first ferroelectric layer 203 may not be suitable to be used as a gate dielectric even if it may also include the same elements as some known high-k dielectric materials.
- the atomic percentages in the first ferroelectric layer 203 may be different from the respective high-k dielectric materials that include the same elements.
- the composition (reflecting the type of elements and the percentages of the elements) of the first ferroelectric layer 203 may be different from a high-k dielectric material even if they include the same elements.
- HfSiO x when used as a high-k material, has a relatively low atomic percentage ratio P Hf /P Si , which may be smaller than about 10, wherein P Hf is the atomic percentage of hafnium, and P Si is the atomic percentage of silicon.
- the HfSiO x is Hf rich and Si poor.
- the atomic percentage ratio P Hf /P Si in the respective ferroelectric HfSiO x may be increased to greater than about 10, and may be in the range between about 10 and about 100.
- layer 203 will have the ferroelectric property or not is affected by various factors including, and not limited to, the elements contained, the percentage of the elements, and the phase of the resulting crystal structure.
- the phase is also affected by the deposition process conditions and post-treatment conditions for forming layer 203 . Accordingly, even if a material has the same elements and same percentages of the elements as the first ferroelectric layer 203 , this material is not necessarily a ferroelectric material.
- the formation conditions and the subsequent annealing process can affect whether the ferroelectric property can be achieved or not.
- the first ferroelectric layer 203 has a crystalline structure, while the second dielectric layer 207 has an amorphous structure.
- the first ferroelectric layer 203 and the second dielectric layer 207 may have a same composition (including same type of elements and same atomic percentages of the elements) or different compositions.
- the second conductive layer 205 is formed over the first ferroelectric layer 203 .
- an annealing is performed after forming the second conductive layer 205 .
- annealing may be performed at a later stage, such as after forming the source/channel/drain stack 109 , after forming the second gate stack 111 , or after completing formation of the semiconductor device 100 .
- the annealing may result in layer 203 to have the ferroelectric property if the first ferroelectric layer 203 has not had the ferroelectric property yet.
- the annealing may be performed using thermal annealing, microwave annealing, laser annealing, or other applicable methods.
- the annealing duration may be shorter than about 1000 seconds.
- the annealing temperature may be higher than about 400° C., and may be as high as about 1000° C. or higher.
- the annealing duration and the annealing temperature are related to the composition of the first ferroelectric layer 203 .
- the annealing temperature may be higher than about 200° C., or in the range between about 400° C. and about 600° C., and the annealing duration may be shorter than about 300 seconds.
- layers neighboring the first ferroelectric layer 203 are configured to have melting temperatures higher than the annealing temperature to reduce and/or prevent melting during the annealing.
- the second dielectric layer 207 is formed on the second conductive layer 205 .
- the second dielectric layer 207 is formed of a high-k dielectric material.
- a high-k dielectric material has a dielectric constant (k-value) higher than 3.9.
- the k-value of the second dielectric layer 207 is higher than about 7, and may be higher than about 20.
- Exemplary high-k dielectric materials include HfO 2 , Al 2 O 3 , HfSiO y , La 2 O 3 , or the like.
- the second dielectric layer 207 may be formed using ALD, CVD, PECVD, or the like.
- the second dielectric layer 111 has a thickness between about 0.5 nm and about 1 nm, such as about 0.5 nm.
- the first conductive layer 201 , the first ferroelectric layer 203 , the second conductive layer 205 , and the second dielectric layer 207 are patterned to form the first gate stack 105 .
- the first gate stack 105 includes the first conductive layer 201 , the first ferroelectric layer 203 , the second conductive layer 205 , and the second dielectric layer 207 .
- the first conductive layer 201 may also be referred as a first gate electrode 201
- the second dielectric layer 207 may also be referred as a first gate dielectric 207 .
- the first gate electrode 201 , the first ferroelectric layer 203 , the second conductive layer 205 and the first gate dielectric 207 have the same width.
- a length of the first gate electrode 201 may formed to be larger than lengths of the first ferroelectric layer 203 , the second conductive layer 205 and the first gate dielectric 207 , such that a portion of the first gate electrode 201 remains exposed after forming the first gate stack 105 .
- forming the first gate electrode 201 with a larger length allows more flexibility for subsequent formation of a conductive plug that provides an electrical connection to the first gate electrode 201 and, therefore, to the first gate stack 105 .
- a conductive plug (see FIGS. 8A-8C ) is formed to contact the first gate electrode 201 to provide electrical connection to the first gate stack 105 .
- the first ferroelectric layer 203 is configured to have a negative capacitance in order to reduce the subthreshold swing (SS) of the semiconductor device 100 .
- the second conductive layer 205 is a dummy layer in a sense that the conductive plug is not in direct electrical contact with the second conductive layer 205 .
- the first spacers 107 are formed on sidewalls the first gate stack 105 .
- the first spacers 107 are formed of a dielectric material such as silicon oxide, silicon nitride, or the like.
- a dielectric material of the first spacers 107 is blanket deposited over the first dielectric layer 103 and the first gate stack 105 using a suitable deposition method.
- horizontal portions of the dielectric layer are removed and vertical portions of the dielectric layer on the sidewalls of the first gate stack 105 form the first spacers 107 .
- horizontal portions of the dielectric layer are removed, for example, by an anisotropic etch process.
- the first spacers 107 have a first width W 1 between about 10 nm and about 25 nm.
- the first spacers 107 are formed along the left sidewall of the first gate stack 105 and along the right sidewall of the first gate stack 105 . However, in some embodiments, the first spacers 107 are formed on all sidewalls of the first gate stack 105 (for example, see FIG. 8C ) and may form a single spacer layer surrounding the first gate stack 105 .
- a source/channel/drain stack 109 is formed over the first gate stack 105 and the first spacers 107 .
- the source/channel/drain stack 109 comprises a third dielectric layer 503 interposed between a first 2D material layer 501 and a second 2D material layer 505 , and a fourth dielectric layer 507 interposed between the second 2D material layer 505 and a third 2D material layer 509 .
- the source/channel/drain stack 109 comprises three 2D material layers.
- the source/channel/drain stack 109 may comprise more or less than three 2D material layers.
- each 2D material layer is doped to define source/drain regions and a channel region in some embodiments.
- the third dielectric layer 503 and the fourth dielectric layer 507 are formed of same candidate materials and using similar methods as the first dielectric layer 103 and the second dielectric layer 207 , and the description is not repeated herein.
- the first 2D material layer 501 , the second 2D material layer 505 , and the third 2D material layer 509 may comprise one to a few monolayers of TMDCs, graphene, and boron nitride (BN).
- TMDCs are semiconductors of the chemical formula MX 2 , with M a transition metal atom (such as, for example, Mo, W, and the like) and X a chalcogen atom (such as S, Se, Te).
- TMDCs include MoS 2 , WS 2 , WSe 2 , MoSe 2 , MoTe 2 , and the like.
- a monolayer of a TMDC material comprises one layer of M atoms sandwiched between two layers of X atoms.
- the 2D material layer has a thickness about 0.65 nm.
- a 2D material layer is formed using, for example, CVD, atmospheric pressure CVD (APCVD), low-pressure CVD (LPCVD) at a sub-atmospheric pressure, PECVD, or combinations thereof.
- APCVD atmospheric pressure CVD
- LPCVD low-pressure CVD
- PECVD PECVD
- a monolayer of a TMDC material such as MoS 2 may be formed using, for example, APCVD using precursors such as MoO 3 and S at a temperature of about 650° C. In other embodiments, other precursors and processes may be used.
- the first 2D material layer 501 is blanket deposited over the first dielectric layer 103 , the first gate stack 105 and the first spacers 107 , the third dielectric layer 503 is blanket deposited over the first 2D material layer 501 , the second 2D material layer 505 is blanket deposited over the third dielectric layer 503 , the fourth dielectric layer 507 is blanket deposited over the second 2D material layer 505 , and the third 2D material layer 509 is blanket deposited over the fourth dielectric layer 507 .
- the first 2D material layer 501 , the third dielectric layer 503 , the second 2D material layer 505 , the fourth dielectric layer 507 and the third 2D material layer 509 are patterned to form the source/channel/drain stack 109 .
- the first 2D material layer 501 , the third dielectric layer 503 , the second 2D material layer 505 , the fourth dielectric layer 507 and the third 2D material layer 509 are patterned using, for example, an anisotropic dry etch process, or the like.
- a length of the source/channel/drain stack 109 is similar to the lengths of the first ferroelectric layer 203 , the second conductive layer 205 and the first gate dielectric 207 , such that a portion of the first gate electrode 201 remains exposed after forming the source/channel/drain stack 109 .
- the first 2D material layer 501 , the second 2D material layer 505 , and the third 2D material layer 509 are doped to form first source/drain regions 501 a , second source/drain regions 505 a , and third source/drain regions 509 a , respectively. Accordingly, portions of a 2D material layer interposed between source/drain regions form channel regions such as a first channel region 501 b , a second channel region 505 b , and a third channel region 509 b.
- each of the 2D material layers (such as, for example, the first 2D material layer 501 ) is doped before forming a corresponding overlying dielectric layer (such as, for example, the third dielectric layer 503 ).
- a patterned mask (not shown) is deposited over the first 2D material layer 501 . Portions of the first 2D material layer 501 exposed by the patterned mask is doped to form the first source/drain regions 501 a . Subsequently, the patterned mask is removed using a suitable removal process.
- the patterned mask is removed using, for example, an ashing process followed by a wet clean process.
- the second 2D material layer 505 and the third 2D material layer 509 are doped using methods similar to that used to dope the first 2D material layer 501 , and the description is not repeated herein.
- a 2D material layer comprises a TMDC material such as WSe 2
- source/drain regions are p-doped, for example, by NO 2 molecules, which are expected to be absorbed both physically and chemically on top of the WSe 2 surface.
- the doping may be performed by exposing the 2D material layer to 0.05% NO 2 in N 2 gas for about 10 min.
- a 2D material layer comprises a TMDC material such as MoS 2 or WSe 2
- source/drain regions are n-doped, for example, by potassium (K) atoms.
- the doping may be performed by exposing the 2D material layer to K vapor for about 1 min to about 120 mins.
- a second gate stack 111 is formed over the source/channel/drain stack 109 .
- the second gate stack 111 comprises layers similar to the first gate stack 105 but formed in a reverse order.
- the second gate stack 111 comprises a fifth dielectric layer 601 , a third conductive layer 603 over the fifth dielectric layer 601 , a second ferroelectric layer 605 over the third conductive layer 603 , and a fourth conductive layer 607 over the second ferroelectric layer 605 .
- Various layers of the second gate stack 111 are formed of same candidate materials and using similar methods as corresponding layers of the first gate stack 105 , and the description is not repeated herein.
- the fifth dielectric layer 601 is blanket deposited over the first dielectric layer 103 and the source/channel/drain stack 109 , the third conductive layer 603 is blanket deposited over the fifth dielectric layer 601 , the second ferroelectric layer 605 is blanket deposited over the third conductive layer 603 , and the fourth conductive layer 607 is blanket deposited over the second ferroelectric layer 605 . Subsequently, the fifth dielectric layer 601 , the third conductive layer 603 , the second ferroelectric layer 605 , and the fourth conductive layer 607 is patterned to form the second gate stack 111 .
- the fifth dielectric layer 601 , the third conductive layer 603 , the second ferroelectric layer 605 , and the fourth conductive layer 607 are patterned using, for example, an anisotropic dry etch process, or the like.
- the fourth conductive layer 607 may be also referred as a second gate electrode 607
- the fifth dielectric layer 601 may be also referred as a second gate dielectric 601 .
- a length of the second gate stack 111 is similar to the length of the source/channel/drain stack 109 , such that a portion of the first gate electrode 201 remains exposed after forming the second gate stack 111 .
- a conductive plug (see FIGS. 8A-8C ) is formed to contact the second gate electrode 607 to provide an electrical connection to the second gate stack 111 .
- the second ferroelectric layer 605 is configured to have a negative capacitance in order to reduce the subthreshold swing (SS) of the semiconductor device 100 .
- the third conductive layer 603 is a dummy layer in a sense that the conductive plug is not in direct electrical contact with the third conductive layer 603 .
- the second spacers 113 are formed on sidewalls of the second gate stack 111 .
- the second spacers 113 are formed of same candidate materials and using similar methods as the first spacers 107 , and the description is not repeated herein.
- the second spacers 113 have a second with W 2 between about 10 nm and about 25 nm.
- the second spacers 113 are formed along the left sidewall of the second gate stack 111 and along the right sidewall of the second gate stack 111 . However, in some embodiments, the second spacers 113 are formed on all sidewalls of the second gate stack 111 and may form a single spacer layer surrounding the second gate stack 111 .
- the source/drain electrodes 701 are formed to contact the first source/drain regions 501 a , the second source/drain regions 505 a and the third source/drain regions 509 a of the source/channel/drain stack 109 .
- the source/drain electrodes 701 may comprise a metallic material such as silver, aluminum, copper, tungsten, nickel, or alloys thereof.
- the source/drain electrodes 701 are formed by combination of lithography, metal evaporation and lift-off processes.
- a sacrificial layer (not shown) is formed over the semiconductor device 100 .
- the sacrificial layer is subsequently patterned to form openings in the sacrificial layer.
- the openings are formed using photolithography techniques.
- photolithography techniques involve depositing a photoresist material, which is subsequently irradiated (exposed) and developed to remove a portion of the photoresist material to form the openings. The remaining photoresist material protects the underlying material from subsequent processing steps.
- a metallic material such as silver, aluminum, copper, tungsten, nickel, or alloys thereof, is deposited over the sacrificial layer and in the openings. Subsequently, the sacrificial layer is removed (for example, a photoresist material using a suitable solvent). Accordingly, the metallic material on top of the sacrificial layer is lifted-off and removed together with the sacrificial layer. After the lift-off process, the metallic material remains only in the regions unprotected by the sacrificial layer.
- an interlayer dielectric (ILD) layer 801 is formed over the semiconductor device 100 .
- the ILD layer 801 is formed of one or more layers of dielectric material, such as silicon oxide, low-k dielectrics or other suitable materials, by a suitable technique, such as CVD, ALD, spin-on, or the like.
- a chemical mechanical polishing (CMP) process may be performed to remove excessive dielectric material from the ILD layer.
- conductive plugs are formed to provide electrical connections to the source/drain electrodes 701 , the first gate electrode 201 , and the second gate electrode 607 .
- the first conductive plugs 803 provide electrical connections to the source/drain electrodes 701
- the second conductive plug 805 provides electrical connection to the second gate electrode 607
- the third conductive plug 807 provides electrical connection to the first gate electrode 201 .
- the ILD layer 801 may be patterned using photolithography techniques to form openings in the ILD layer 801 and expose the source/drain electrodes 701 , the second gate electrode 607 and the first gate electrode 201 .
- the first conductive plugs 803 , the second conductive plug 805 , and the third conductive plug 807 are formed by depositing a suitable conductive material in the openings using various deposition and plating methods.
- the material of the conductive plugs may comprise copper, a copper alloy, silver, gold, tungsten, tantalum, aluminum, and the like.
- first conductive plugs 803 , the second conductive plug 805 , and the third conductive plug 807 may include one or more barrier/adhesion layers (not shown) to protect, for example, the ILD layer 801 from diffusion and metallic poisoning.
- the barrier layer may comprise titanium, titanium nitride, tantalum, tantalum nitride, or other alternatives.
- the barrier layer may be formed using PVD, CVD, or the like.
- a CMP process is performed to remove excess barrier layer and the conductive material such that the topmost surfaces of the first conductive plugs 803 , the second conductive plug 805 , and the third conductive plug 807 are substantially coplanar with the topmost surface of the ILD layer 801 .
- sidewalls of the third conductive plug 807 are depicted using dashed lines to indicate that the third conductive plug 807 is not formed in the plane of the cross section shown in FIG. 8A (see FIGS. 8B and 8C ) and, in an embodiment, the third conductive plug 807 does not extend through the layers of the second gate stack 111 , the source/channel/drain stack 109 and the first gate stack 105 to contact the first gate electrode 201 . In the illustrated embodiment, the third conductive plug 807 extends through the ILD layer 801 to contact the first gate electrode 201 .
- FIG. 8B illustrates a top view of the semiconductor device 100 of FIG. 8A in accordance with some embodiments.
- a line BB′ indicates the plane of the cross section shown in FIG. 8A .
- the first conductive plugs 803 , the second conductive plug 805 and the third conductive plug 807 have circular shapes as viewed from top.
- the first conductive plugs 803 , the second conductive plug 805 and the third conductive plug 807 may have various shapes such as oval shapes, square shapes, rectangular shapes, polygonal shapes, or the like.
- FIG. 8C illustrates a planar view of the semiconductor device 100 of FIG. 8A (along a line AA′) in accordance with some embodiments.
- the first gate electrode 201 of the first gate stack 105 extends below the ILD layer 801 and contacts the third conductive plug 807 as the third conductive plug 807 extends through the ILD layer 801 .
- metallization layers may be formed over the semiconductor device 100 .
- the metallization layers may comprise one or more dielectric layers and conductive features formed in the one or more dielectric layers.
- the metallization layers are in electrical contact with the first conductive plugs 803 , the second conductive plug 805 and the third conductive plug 807 and electrically interconnect the semiconductor device 100 to other devices formed on the substrate 101 .
- FIG. 9 is a diagram illustrating a dependence of a subthreshold swing (SS) on a number of 2D material layers for various semiconductor devices in accordance with some embodiments.
- FET devices having source/channel/drain stacks comprising one, three, five, and seven monolayers of MoS 2 are shown.
- Square labels 903 show the SS for conventional FET devices having gate stacks without ferroelectric layers.
- Circular labels 905 show the SS for FET devices having gate stacks with ferroelectric layers, such as the semiconductor device 100 shown in FIG. 8A .
- the ferroelectric layers are formed of PbZr 0.7 Ti 0.3 O 3 .
- all FET devices shown in FIG. 9 have gate stacks of a length L g about 30 nm and are biased by a source-drain voltage V ds about 0.8V.
- the SS for the conventional FET devices (square labels 903 ) is larger than the theoretical minimum of about 60 mV/dec (at room temperature), illustrated by a dashed line 901 . Furthermore, the SS increase as the number of 2D material layers increases. Accordingly, having large number of 2D material layers may not be beneficial for device performance, such as, for example, a switching speed.
- the SS (circular labels 905 ) is lower than the theoretical minimum 60 mV/dec represented by the dashed line 901 .
- the SS is proportional to (1+C 0 /C FE ), wherein C FE is a capacitance of a ferroelectric layer (such as the first ferroelectric layer 203 and the second ferroelectric layer 605 ) and C 0 is an equivalent capacitance of the FET device without the ferroelectric layer (a conventional FET device).
- C FE is less than 0, C 0 is larger than 0 and, therefore, (1+C 0 /C FE ) is less than 1. Accordingly, the SS value of the FET device is reduced due to the existence negative capacitance C FE of the ferroelectric layer. Furthermore, the SS decreases as the number of 2D material layers increases, and reaches saturation at about five monolayers of MoS 2 . Accordingly, having more than one 2D material layers may be beneficial for device performance, such as, for example, a switching speed.
- FIG. 10 illustrates a cross-sectional view of a semiconductor device 1000 in accordance with some alternative embodiments.
- the semiconductor device 1000 is similar to the semiconductor device 100 illustrated in FIG. 8A and may be formed using a method similar to a method described above with reference to FIGS. 2-8C and the detailed description is not repeated herein.
- the first 2D material layer 501 , the second 2D material layer 505 and the third 2D material layer 509 of the semiconductor device 1000 are not doped while forming the source/channel/drain stack 109 .
- FIG. 11 is a flow diagram illustrating a method of forming a semiconductor device in accordance with some embodiments.
- the method starts at step 1101 , wherein a first gate stack (such as the first gate stack 105 ) is formed over a substrate as described above with reference to FIGS. 2-3 .
- a stack of layers comprising a first metal layer, a first ferroelectric layer on the first metal layer, a second metal layer on first ferroelectric layer, and a first dielectric layer on the second metal layer is formed over the substrate as described above with reference to FIG. 2 .
- the stack of layers is patterned to form the first gate stack as described above with reference to FIG. 3 .
- first spacers (such as the first spacers 107 ) are formed on the sidewalls of the first gate stack as described above with reference to FIG. 4 .
- a source/channel/drain stack (such as the source/channel/drain stack 109 ) is formed over the first gate stack.
- the source/channel/drain stack comprises one or more 2D material layers (such as, for example, the first 2D material layer 501 ) as described above with reference to FIG. 5 .
- each 2D material layer is doped to form source/drain regions, wherein an undoped region of the 2D material layer interposed between a first source/drain region and a second source/drain region forms a channel region as described above with reference to FIG. 5 .
- the source/channel/drain stack comprises one or more undoped 2D material layers as described above with reference to FIG. 10 .
- a second gate stack (such as the second gate stack 111 ) is formed over the source/channel/drain stack as described above with reference to FIG. 6 .
- a stack of layers comprising a second dielectric layer, a third metal layer on the second dielectric layer, a second ferroelectric layer on the third metal layer, and a fourth metal layer on the second ferroelectric layer is formed over the source/channel/drain stack as described above with reference to FIG. 6 .
- the stack of layers is patterned to form the second gate stack as described above with reference to FIG. 6 .
- second spacers (such as the second spacers 113 ) are formed on the sidewalls of the second gate stack as described above with reference to FIG. 6 .
- the embodiments of the present disclosure have some advantageous features. For example, by adopting a ferroelectric layer in the gate stack, the SS value of the resulting FET is reduced. Moreover, by adopting multiple layers of 2D materials to form channel regions, a FET device having large on current can be formed, without sacrificing a footprint of the FET device. In addition, by forming multiple gate stacks, a FET device with improved gate control can be formed.
- a semiconductor device comprises a substrate, a first gate stack over the substrate, wherein the first gate stack comprises a first ferroelectric layer.
- the semiconductor device further comprises a source/channel/drain stack over the first gate stack, wherein the source/channel/drain stack comprises one or more 2D material layers, and a second gate stack over the source/channel/drain stack, wherein the second gate stack comprises a second ferroelectric layer.
- a semiconductor device comprises a first ferroelectric layer over a substrate, a first metal layer over the first ferroelectric layer, and a first dielectric layer over the first metal layer.
- the semiconductor device further comprises 2D material layers over the first dielectric layer, wherein neighboring 2D material layers are separated by a corresponding dielectric layer.
- the semiconductor device further comprises a second dielectric layer over the 2D material layers, a second metal layer over the second dielectric layer, and a second ferroelectric layer over the second metal layer.
- a method of forming a semiconductor device comprises forming a first gate stack over a substrate, wherein the first gate stack comprises a first ferroelectric layer.
- the method further comprises forming a source/channel/drain stack over the first gate stack, wherein the source/channel/drain stack comprises one or more 2D material layers, and forming a second gate stack over source/channel/drain stack, wherein the second gate stack comprises a second ferroelectric layer.
Landscapes
- Semiconductor Memories (AREA)
- Thin Film Transistor (AREA)
Abstract
Description
- Semiconductor devices are used in a variety of electronic applications, such as personal computers, cell phones, digital cameras, and other electronic equipment, as examples. Semiconductor devices are typically fabricated by sequentially depositing insulating or dielectric layers, conductive layers, and semiconductive layers of material over a semiconductor substrate, and patterning the various material layers using lithography to form circuit components and elements thereon.
- Transistors are circuit components or elements that are often formed on semiconductor devices. Many transistors may be formed on a semiconductor device in addition to capacitors, inductors, resistors, diodes, conductive lines, or other elements, depending on the circuit design. A field effect transistor (FET) is one type of transistor.
- Generally, a transistor includes a gate stack formed between source and drain regions. The source and drain regions may include a doped region of a substrate and may exhibit a doping profile suitable for a particular application. The gate stack is positioned over the channel region and may include a gate dielectric interposed between a gate electrode and the channel region in the substrate.
- Aspects of the present disclosure are best understood from the following detailed description when read with the accompanying figures. It is noted that, in accordance with the standard practice in the industry, various features are not drawn to scale. In fact, the dimensions of the various features may be arbitrarily increased or reduced for clarity of discussion.
-
FIG. 1 illustrates a schematic cross-sectional view of a semiconductor device in accordance with some embodiments. -
FIGS. 2-8A illustrate various cross-sectional views of a fabrication process of a semiconductor device in accordance with some embodiments. -
FIG. 8B illustrates a top view of the semiconductor device ofFIG. 8A in accordance with some embodiments. -
FIG. 8C illustrates a planar view of the semiconductor device ofFIG. 8A (along a line AA′) in accordance with some embodiments. -
FIG. 9 is a diagram illustrating a dependence of a subthreshold swing on a number of 2D material layers for various semiconductor devices in accordance with some embodiments. -
FIG. 10 illustrates a cross-sectional view of a semiconductor device in accordance with some alternative embodiments. -
FIG. 11 is a flow diagram illustrating a method of forming a semiconductor device in accordance with some embodiments. - The following disclosure provides many different embodiments, or examples, for implementing different features of the provided subject matter. Specific examples of components and arrangements are described below to simplify the present disclosure. These are, of course, merely examples and are not intended to be limiting. For example, the formation of a first feature over or on a second feature in the description that follows may include embodiments in which the first and second features are formed in direct contact, and may also include embodiments in which additional features may be formed between the first and second features, such that the first and second features may not be in direct contact. In addition, the present disclosure may repeat reference numerals and/or letters in the various examples. This repetition is for the purpose of simplicity and clarity and does not in itself dictate a relationship between the various embodiments and/or configurations discussed.
- Further, spatially relative terms, such as “beneath,” “below,” “lower,” “above,” “upper” and the like, may be used herein for ease of description to describe one element or feature's relationship to another element(s) or feature(s) as illustrated in the figures. The spatially relative terms are intended to encompass different orientations of the device in use or operation in addition to the orientation depicted in the figures. The apparatus may be otherwise oriented (rotated 90 degrees or at other orientations) and the spatially relative descriptors used herein may likewise be interpreted accordingly.
- A field effect transistor (FET) and the method of forming the same are provided in accordance with various exemplary embodiments. The intermediate stages of forming the FET are illustrated. The variations of the embodiments are discussed. Throughout the various views and illustrative embodiments, like reference numbers are used to designate like elements.
- Embodiments such as those described herein provide a FET device with multiple channel regions formed in two dimensional (2D) material layers. Suitable 2D materials include one to a few monolayers (such as less than about 10 monolayers) of transition metal dichalcogenides (TMDCs), graphene (monolayer of graphite), and boron nitride (BN). Generally, 2D materials are monolayers of material held together by chemical bonds. Monolayers may be stacked upon each other to form a 2D material layer comprising individual monolayers. For example, individual monolayers of graphene, TMDCs, and/or BN may be stacked to create a 2D material layer.
- The use of multiple layers of the 2D materials allows formation of devices having a much larger on current without increasing footprint. Additionally, the use of 2D materials allows for FET devices that provide improved gate control. Moreover, embodiments such as those described herein provide a FET device with multiple gate stacks for improved control of the FET device. In addition, each gate stack includes a layer of ferroelectric material having negative capacitance. The use of ferroelectric materials with negative capacitance allows formation of FET devices having lower subthreshold swing (SS) compared to conventional FET devices. The SS represents the easiness of switching the transistor current off and on, and is a factor in determining the switching speed of a FET device. Therefore, low SS allows for FET devices having higher switching speed compared to conventional FET devices.
-
FIG. 1 illustrates a schematic cross-sectional view of asemiconductor device 100 in accordance with some embodiments. In the illustrated embodiment, thesemiconductor device 100 comprises asubstrate 101, a firstdielectric layer 103 on thesubstrate 101, afirst gate stack 105 on the firstdielectric layer 103, a source/channel/drain stack 109 on thefirst gate stack 105, and asecond gate stack 111 on the source/channel/drain stack 109. Referring further toFIG. 1 , thesemiconductor device 100 further comprisesfirst spacers 107 along sidewalls of thefirst gate stack 105, andsecond spacers 113 along sidewalls of thesecond gate stack 111. Throughout the description, thefirst gate stack 105 and thesecond gate stack 111 may also be referred as aback gate stack 105 and atop gate stack 111. -
FIGS. 2-8A illustrate various cross-sectional views of a fabrication process of thesemiconductor device 100 in accordance with some embodiments. In particular,FIGS. 2-4 illustrate formation of thefirst gate stack 105 and thefirst spacers 107 over thesubstrate 101.FIG. 5 illustrates formation of the source/channel/drain stack 109 over thefirst gate stack 105 and thefirst spacers 107.FIG. 6 illustrates formation of thesecond gate stack 111 and thesecond spacers 113 over the source/channel/drain stack 109.FIG. 7 illustrates formation of source/drain electrodes 701.FIG. 8A illustrates formation of 803, 805, and 807.conductive plugs - Referring first to
FIG. 2 , a portion of thesubstrate 101 is shown having a firstdielectric layer 103 formed thereon. Thesubstrate 101 may be formed of silicon, although it may also be formed of other group III, group IV, and/or group V elements, such as germanium, gallium, arsenic, and combinations thereof. Thesubstrate 101 may also be in the form of silicon-on-insulator (SOI). Generally, an SOI substrate comprises a layer of a semiconductor material (e.g., silicon, germanium and/or the like) formed on an insulator layer. The insulator layer may be, for example, a buried oxide (BOX) layer or a silicon oxide layer. In addition, other substrates that may be used include multi-layered substrates, gradient substrates, hybrid orientation substrates, any combinations thereof and/or the like. - The
first dielectric layer 103 is formed over thesubstrate 101. Thefirst dielectric layer 103 may comprise an oxide or other dielectric material, for example. Thefirst dielectric layer 103 may comprise, for example, SiO2, Al2O3, or the like, and may be formed by, for example, chemical vapor deposition (CVD), plasma enhanced chemical vapor deposition (PECVD), atomic layer deposition (ALD), or the like. In some embodiments, thefirst dielectric layer 103 is configured to electrically isolate thesemiconductor device 100 from other devices formed on thesubstrate 101. - In some embodiments, the
substrate 101 is an SOI substrate and thefirst dielectric layer 103 is formed over a top semiconductor layer of the SOI substrate. In other embodiments, thesubstrate 101 is a bottom semiconductor layer of an SOI substrate and thefirst dielectric layer 103 is a buried oxide layer of the SOI substrate. In such embodiments, a top semiconductor layer of the SOI substrate is removed. -
FIG. 2 further illustrates formation of a firstconductive layer 201 on thefirst dielectric layer 103, a firstferroelectric layer 203 on the firstconductive layer 201, a secondconductive layer 205 on the firstferroelectric layer 203, and asecond dielectric layer 207 on the secondconductive layer 205. As described below in greater detail, the firstconductive layer 201, the firstferroelectric layer 203, the secondconductive layer 205, and thesecond dielectric layer 207 are subsequently patterned to form thefirst gate stack 105 as illustrated inFIG. 3 . - In some embodiments, the first
conductive layer 201 and the secondconductive layer 205 may comprise a metallic material such as silver, aluminum, copper, tungsten, nickel, or alloys thereof, and may be formed using sputtering, physical vapor deposition (PVD), or the like. - In some embodiments, the first
conductive layer 201 and the secondconductive layer 205 include diffusion barrier layers (not shown) to protect neighboring layers form metal poisoning. For example, a first diffusion barrier layer (not shown) is interposed between the firstconductive layer 201 and thefirst dielectric layer 103, a second diffusion barrier layer (not shown) is interposed between the firstconductive layer 201 and the firstferroelectric layer 203, a third diffusion barrier layer (not shown) is interposed between the secondconductive layer 205 and the firstferroelectric layer 203, and a fourth diffusion barrier layer (not shown) is interposed between the secondconductive layer 205 and thesecond dielectric layer 207. - In some embodiments, diffusion barrier layers are metal-containing layers. Furthermore, diffusion barrier layers may have a resistivity much lower than the resistivity of the
first dielectric layer 103, thesecond dielectric layer 207, and the firstferroelectric layer 203. For example, diffusion barrier layers may be conductive layers, although their conductivity may be relatively low. Exemplary materials for forming diffusion barrier layers include TiN, TaN, tungsten (W), platinum (Pt), or the like. In some embodiments, diffusion barrier layers are formed using PVD or the like. -
FIG. 2 further illustrates formation of the firstferroelectric layer 203 over the firstconductive layer 201. It is appreciated that the firstferroelectric layer 203, as-deposited without being annealed, may, or may not, have the ferroelectric property. However, it is still referred to as a ferroelectric layer since the ferroelectric property will be achieved in subsequent processes. The firstferroelectric layer 203 includes electric dipoles. In some embodiments, the firstferroelectric layer 203 has a thickness between about 0.1 μm and about 1 μm, such as about 0.9 μm. The exemplary materials of the firstferroelectric layer 203 include HfO2, HfSiOx, HfZrOx, Al2O3, TiO2, LaOx, BaSrTiOx (BST), PbZrxTiyOz (PZT), or the like. The firstferroelectric layer 203 may be formed using sputtering, PVD, CVD, or the like. - It is appreciated that although some of the candidate materials (such as HfO2, HfSiOx, HfZrOx, Al2O3, TiO2, and LaOx) of the first
ferroelectric layer 203 include the same elements as some high-k dielectric materials, the firstferroelectric layer 203 has different properties than high-k dielectric materials. For example, the firstferroelectric layer 203 may have a resistivity lower than the respective high-k dielectric material that contains the same type of elements. The firstferroelectric layer 203 may still be a dielectric layer, except that if it is used as a gate dielectric, the leakage current will be high. Accordingly, the firstferroelectric layer 203 may not be suitable to be used as a gate dielectric even if it may also include the same elements as some known high-k dielectric materials. - In addition, the atomic percentages in the first
ferroelectric layer 203 may be different from the respective high-k dielectric materials that include the same elements. Alternatively stated, the composition (reflecting the type of elements and the percentages of the elements) of the firstferroelectric layer 203 may be different from a high-k dielectric material even if they include the same elements. For example, HfSiOx, when used as a high-k material, has a relatively low atomic percentage ratio PHf/PSi, which may be smaller than about 10, wherein PHf is the atomic percentage of hafnium, and PSi is the atomic percentage of silicon. When used to form the firstferroelectric layer 203, however, the HfSiOx is Hf rich and Si poor. For example, the atomic percentage ratio PHf/PSi in the respective ferroelectric HfSiOx may be increased to greater than about 10, and may be in the range between about 10 and about 100. - In addition, whether
layer 203 will have the ferroelectric property or not is affected by various factors including, and not limited to, the elements contained, the percentage of the elements, and the phase of the resulting crystal structure. The phase is also affected by the deposition process conditions and post-treatment conditions for forminglayer 203. Accordingly, even if a material has the same elements and same percentages of the elements as the firstferroelectric layer 203, this material is not necessarily a ferroelectric material. For example, the formation conditions and the subsequent annealing process can affect whether the ferroelectric property can be achieved or not. - In some embodiments, the first
ferroelectric layer 203 has a crystalline structure, while thesecond dielectric layer 207 has an amorphous structure. In these embodiments, the firstferroelectric layer 203 and thesecond dielectric layer 207 may have a same composition (including same type of elements and same atomic percentages of the elements) or different compositions. - As further shown in
FIG. 2 , the secondconductive layer 205 is formed over the firstferroelectric layer 203. In some embodiments, after forming the secondconductive layer 205 an annealing is performed. In other embodiments, annealing may be performed at a later stage, such as after forming the source/channel/drain stack 109, after forming thesecond gate stack 111, or after completing formation of thesemiconductor device 100. The annealing may result inlayer 203 to have the ferroelectric property if the firstferroelectric layer 203 has not had the ferroelectric property yet. The annealing may be performed using thermal annealing, microwave annealing, laser annealing, or other applicable methods. The annealing duration may be shorter than about 1000 seconds. The annealing temperature may be higher than about 400° C., and may be as high as about 1000° C. or higher. The annealing duration and the annealing temperature are related to the composition of the firstferroelectric layer 203. For example, when PZT is used, the annealing temperature may be higher than about 200° C., or in the range between about 400° C. and about 600° C., and the annealing duration may be shorter than about 300 seconds. - In an embodiment wherein the annealing is performed after forming the second
conductive layer 205, layers neighboring the first ferroelectric layer 203 (such as the firstconductive layer 201, the secondconductive layer 205, and the corresponding diffusion barrier layers) are configured to have melting temperatures higher than the annealing temperature to reduce and/or prevent melting during the annealing. - Referring further to
FIG. 2 , thesecond dielectric layer 207 is formed on the secondconductive layer 205. In some embodiments, thesecond dielectric layer 207 is formed of a high-k dielectric material. Generally, a high-k dielectric material has a dielectric constant (k-value) higher than 3.9. In some exemplary embodiments, the k-value of thesecond dielectric layer 207 is higher than about 7, and may be higher than about 20. Exemplary high-k dielectric materials include HfO2, Al2O3, HfSiOy, La2O3, or the like. Thesecond dielectric layer 207 may be formed using ALD, CVD, PECVD, or the like. In some embodiments, thesecond dielectric layer 111 has a thickness between about 0.5 nm and about 1 nm, such as about 0.5 nm. - Referring to
FIG. 3 , the firstconductive layer 201, the firstferroelectric layer 203, the secondconductive layer 205, and thesecond dielectric layer 207 are patterned to form thefirst gate stack 105. In the illustrated embodiment, thefirst gate stack 105 includes the firstconductive layer 201, the firstferroelectric layer 203, the secondconductive layer 205, and thesecond dielectric layer 207. Throughout the description, the firstconductive layer 201 may also be referred as afirst gate electrode 201, and thesecond dielectric layer 207 may also be referred as afirst gate dielectric 207. - Referring further to
FIG. 3 , in the illustrated embodiment, thefirst gate electrode 201, the firstferroelectric layer 203, the secondconductive layer 205 and thefirst gate dielectric 207 have the same width. However, a length of thefirst gate electrode 201 may formed to be larger than lengths of the firstferroelectric layer 203, the secondconductive layer 205 and thefirst gate dielectric 207, such that a portion of thefirst gate electrode 201 remains exposed after forming thefirst gate stack 105. In some embodiments, forming thefirst gate electrode 201 with a larger length allows more flexibility for subsequent formation of a conductive plug that provides an electrical connection to thefirst gate electrode 201 and, therefore, to thefirst gate stack 105. - As discussed below in greater detail, a conductive plug (see
FIGS. 8A-8C ) is formed to contact thefirst gate electrode 201 to provide electrical connection to thefirst gate stack 105. Furthermore, the firstferroelectric layer 203 is configured to have a negative capacitance in order to reduce the subthreshold swing (SS) of thesemiconductor device 100. In some embodiments, the secondconductive layer 205 is a dummy layer in a sense that the conductive plug is not in direct electrical contact with the secondconductive layer 205. - Referring to
FIG. 4 , thefirst spacers 107 are formed on sidewalls thefirst gate stack 105. In some embodiments, thefirst spacers 107 are formed of a dielectric material such as silicon oxide, silicon nitride, or the like. In some embodiments, a dielectric material of thefirst spacers 107 is blanket deposited over thefirst dielectric layer 103 and thefirst gate stack 105 using a suitable deposition method. Subsequently, horizontal portions of the dielectric layer are removed and vertical portions of the dielectric layer on the sidewalls of thefirst gate stack 105 form thefirst spacers 107. In some embodiments, horizontal portions of the dielectric layer are removed, for example, by an anisotropic etch process. In some embodiments, thefirst spacers 107 have a first width W1 between about 10 nm and about 25 nm. - Referring further to
FIG. 4 , thefirst spacers 107 are formed along the left sidewall of thefirst gate stack 105 and along the right sidewall of thefirst gate stack 105. However, in some embodiments, thefirst spacers 107 are formed on all sidewalls of the first gate stack 105 (for example, seeFIG. 8C ) and may form a single spacer layer surrounding thefirst gate stack 105. - Referring to
FIG. 5 , a source/channel/drain stack 109 is formed over thefirst gate stack 105 and thefirst spacers 107. In the illustrated embodiment, the source/channel/drain stack 109 comprises a thirddielectric layer 503 interposed between a first2D material layer 501 and a second2D material layer 505, and a fourthdielectric layer 507 interposed between the second2D material layer 505 and a third2D material layer 509. In the illustrated embodiment, the source/channel/drain stack 109 comprises three 2D material layers. However, in other embodiments, the source/channel/drain stack 109 may comprise more or less than three 2D material layers. As described below in greater detail, each 2D material layer is doped to define source/drain regions and a channel region in some embodiments. - In some embodiments, the third
dielectric layer 503 and thefourth dielectric layer 507 are formed of same candidate materials and using similar methods as thefirst dielectric layer 103 and thesecond dielectric layer 207, and the description is not repeated herein. In some embodiments, the first2D material layer 501, the second2D material layer 505, and the third2D material layer 509 may comprise one to a few monolayers of TMDCs, graphene, and boron nitride (BN). Generally, TMDCs are semiconductors of the chemical formula MX2, with M a transition metal atom (such as, for example, Mo, W, and the like) and X a chalcogen atom (such as S, Se, Te). Examples of suitable TMDCs include MoS2, WS2, WSe2, MoSe2, MoTe2, and the like. A monolayer of a TMDC material comprises one layer of M atoms sandwiched between two layers of X atoms. In an embodiment with a 2D material layer comprising a single MoS2 monolayer, the 2D material layer has a thickness about 0.65 nm. - In some embodiments a 2D material layer is formed using, for example, CVD, atmospheric pressure CVD (APCVD), low-pressure CVD (LPCVD) at a sub-atmospheric pressure, PECVD, or combinations thereof. In some embodiments, a monolayer of a TMDC material such as MoS2 may be formed using, for example, APCVD using precursors such as MoO3 and S at a temperature of about 650° C. In other embodiments, other precursors and processes may be used.
- Referring further to
FIG. 5 , in some embodiments, the first2D material layer 501 is blanket deposited over thefirst dielectric layer 103, thefirst gate stack 105 and thefirst spacers 107, the thirddielectric layer 503 is blanket deposited over the first2D material layer 501, the second2D material layer 505 is blanket deposited over the thirddielectric layer 503, thefourth dielectric layer 507 is blanket deposited over the second2D material layer 505, and the third2D material layer 509 is blanket deposited over thefourth dielectric layer 507. Subsequently, the first2D material layer 501, the thirddielectric layer 503, the second2D material layer 505, thefourth dielectric layer 507 and the third2D material layer 509 are patterned to form the source/channel/drain stack 109. In some embodiments, the first2D material layer 501, the thirddielectric layer 503, the second2D material layer 505, thefourth dielectric layer 507 and the third2D material layer 509 are patterned using, for example, an anisotropic dry etch process, or the like. Furthermore, a length of the source/channel/drain stack 109 is similar to the lengths of the firstferroelectric layer 203, the secondconductive layer 205 and thefirst gate dielectric 207, such that a portion of thefirst gate electrode 201 remains exposed after forming the source/channel/drain stack 109. - Referring further to
FIG. 5 , the first2D material layer 501, the second2D material layer 505, and the third2D material layer 509 are doped to form first source/drain regions 501 a, second source/drain regions 505 a, and third source/drain regions 509 a, respectively. Accordingly, portions of a 2D material layer interposed between source/drain regions form channel regions such as afirst channel region 501 b, asecond channel region 505 b, and athird channel region 509 b. - In some embodiments, each of the 2D material layers (such as, for example, the first 2D material layer 501) is doped before forming a corresponding overlying dielectric layer (such as, for example, the third dielectric layer 503). In some embodiments, after blanket forming the first
2D material layer 501, a patterned mask (not shown) is deposited over the first2D material layer 501. Portions of the first2D material layer 501 exposed by the patterned mask is doped to form the first source/drain regions 501 a. Subsequently, the patterned mask is removed using a suitable removal process. In an embodiment with the patterned mask formed of a photoresist material, the patterned mask is removed using, for example, an ashing process followed by a wet clean process. The second2D material layer 505 and the third2D material layer 509 are doped using methods similar to that used to dope the first2D material layer 501, and the description is not repeated herein. - In embodiments in which a 2D material layer comprises a TMDC material such as WSe2, source/drain regions are p-doped, for example, by NO2 molecules, which are expected to be absorbed both physically and chemically on top of the WSe2 surface. In some embodiments, the doping may be performed by exposing the 2D material layer to 0.05% NO2 in N2 gas for about 10 min. In embodiments in which a 2D material layer comprises a TMDC material such as MoS2 or WSe2, source/drain regions are n-doped, for example, by potassium (K) atoms. In some embodiments, the doping may be performed by exposing the 2D material layer to K vapor for about 1 min to about 120 mins.
- Referring to
FIG. 6 , asecond gate stack 111 is formed over the source/channel/drain stack 109. In the illustrated embodiment, thesecond gate stack 111 comprises layers similar to thefirst gate stack 105 but formed in a reverse order. In some embodiments, thesecond gate stack 111 comprises a fifthdielectric layer 601, a thirdconductive layer 603 over thefifth dielectric layer 601, a secondferroelectric layer 605 over the thirdconductive layer 603, and a fourthconductive layer 607 over the secondferroelectric layer 605. Various layers of thesecond gate stack 111 are formed of same candidate materials and using similar methods as corresponding layers of thefirst gate stack 105, and the description is not repeated herein. - In some embodiments, the
fifth dielectric layer 601 is blanket deposited over thefirst dielectric layer 103 and the source/channel/drain stack 109, the thirdconductive layer 603 is blanket deposited over thefifth dielectric layer 601, the secondferroelectric layer 605 is blanket deposited over the thirdconductive layer 603, and the fourthconductive layer 607 is blanket deposited over the secondferroelectric layer 605. Subsequently, thefifth dielectric layer 601, the thirdconductive layer 603, the secondferroelectric layer 605, and the fourthconductive layer 607 is patterned to form thesecond gate stack 111. In some embodiments, thefifth dielectric layer 601, the thirdconductive layer 603, the secondferroelectric layer 605, and the fourthconductive layer 607 are patterned using, for example, an anisotropic dry etch process, or the like. Throughout the description, the fourthconductive layer 607 may be also referred as asecond gate electrode 607, and thefifth dielectric layer 601 may be also referred as asecond gate dielectric 601. Furthermore, a length of thesecond gate stack 111 is similar to the length of the source/channel/drain stack 109, such that a portion of thefirst gate electrode 201 remains exposed after forming thesecond gate stack 111. - As discussed below in greater detail, a conductive plug (see
FIGS. 8A-8C ) is formed to contact thesecond gate electrode 607 to provide an electrical connection to thesecond gate stack 111. Furthermore, the secondferroelectric layer 605 is configured to have a negative capacitance in order to reduce the subthreshold swing (SS) of thesemiconductor device 100. In some embodiments, the thirdconductive layer 603 is a dummy layer in a sense that the conductive plug is not in direct electrical contact with the thirdconductive layer 603. - Referring further to
FIG. 6 , thesecond spacers 113 are formed on sidewalls of thesecond gate stack 111. In some embodiments, thesecond spacers 113 are formed of same candidate materials and using similar methods as thefirst spacers 107, and the description is not repeated herein. In some embodiments, thesecond spacers 113 have a second with W2 between about 10 nm and about 25 nm. - Referring further to
FIG. 6 , thesecond spacers 113 are formed along the left sidewall of thesecond gate stack 111 and along the right sidewall of thesecond gate stack 111. However, in some embodiments, thesecond spacers 113 are formed on all sidewalls of thesecond gate stack 111 and may form a single spacer layer surrounding thesecond gate stack 111. - Referring to
FIG. 7 , the source/drain electrodes 701 are formed to contact the first source/drain regions 501 a, the second source/drain regions 505 a and the third source/drain regions 509 a of the source/channel/drain stack 109. In some embodiments, the source/drain electrodes 701 may comprise a metallic material such as silver, aluminum, copper, tungsten, nickel, or alloys thereof. In some embodiments, the source/drain electrodes 701 are formed by combination of lithography, metal evaporation and lift-off processes. - In some embodiments, a sacrificial layer (not shown) is formed over the
semiconductor device 100. The sacrificial layer is subsequently patterned to form openings in the sacrificial layer. In some embodiments wherein the sacrificial layer is formed of a photoresist material, the openings are formed using photolithography techniques. Generally, photolithography techniques involve depositing a photoresist material, which is subsequently irradiated (exposed) and developed to remove a portion of the photoresist material to form the openings. The remaining photoresist material protects the underlying material from subsequent processing steps. - In some embodiments, a metallic material such as silver, aluminum, copper, tungsten, nickel, or alloys thereof, is deposited over the sacrificial layer and in the openings. Subsequently, the sacrificial layer is removed (for example, a photoresist material using a suitable solvent). Accordingly, the metallic material on top of the sacrificial layer is lifted-off and removed together with the sacrificial layer. After the lift-off process, the metallic material remains only in the regions unprotected by the sacrificial layer.
- Referring to
FIG. 8A , an interlayer dielectric (ILD)layer 801 is formed over thesemiconductor device 100. In some embodiments, theILD layer 801 is formed of one or more layers of dielectric material, such as silicon oxide, low-k dielectrics or other suitable materials, by a suitable technique, such as CVD, ALD, spin-on, or the like. A chemical mechanical polishing (CMP) process may be performed to remove excessive dielectric material from the ILD layer. - Subsequently, conductive plugs are formed to provide electrical connections to the source/
drain electrodes 701, thefirst gate electrode 201, and thesecond gate electrode 607. In the illustrated embodiment, the firstconductive plugs 803 provide electrical connections to the source/drain electrodes 701, the secondconductive plug 805 provides electrical connection to thesecond gate electrode 607, and the thirdconductive plug 807 provides electrical connection to thefirst gate electrode 201. - The
ILD layer 801 may be patterned using photolithography techniques to form openings in theILD layer 801 and expose the source/drain electrodes 701, thesecond gate electrode 607 and thefirst gate electrode 201. The firstconductive plugs 803, the secondconductive plug 805, and the thirdconductive plug 807 are formed by depositing a suitable conductive material in the openings using various deposition and plating methods. The material of the conductive plugs may comprise copper, a copper alloy, silver, gold, tungsten, tantalum, aluminum, and the like. - In addition, the first
conductive plugs 803, the secondconductive plug 805, and the thirdconductive plug 807 may include one or more barrier/adhesion layers (not shown) to protect, for example, theILD layer 801 from diffusion and metallic poisoning. The barrier layer may comprise titanium, titanium nitride, tantalum, tantalum nitride, or other alternatives. The barrier layer may be formed using PVD, CVD, or the like. In some embodiments, a CMP process is performed to remove excess barrier layer and the conductive material such that the topmost surfaces of the firstconductive plugs 803, the secondconductive plug 805, and the thirdconductive plug 807 are substantially coplanar with the topmost surface of theILD layer 801. - Referring further to
FIG. 8A , sidewalls of the thirdconductive plug 807 are depicted using dashed lines to indicate that the thirdconductive plug 807 is not formed in the plane of the cross section shown inFIG. 8A (seeFIGS. 8B and 8C ) and, in an embodiment, the thirdconductive plug 807 does not extend through the layers of thesecond gate stack 111, the source/channel/drain stack 109 and thefirst gate stack 105 to contact thefirst gate electrode 201. In the illustrated embodiment, the thirdconductive plug 807 extends through theILD layer 801 to contact thefirst gate electrode 201. -
FIG. 8B illustrates a top view of thesemiconductor device 100 ofFIG. 8A in accordance with some embodiments. A line BB′ indicates the plane of the cross section shown inFIG. 8A . In the illustrated embodiment, and the firstconductive plugs 803, the secondconductive plug 805 and the thirdconductive plug 807 have circular shapes as viewed from top. In other embodiments, the firstconductive plugs 803, the secondconductive plug 805 and the thirdconductive plug 807 may have various shapes such as oval shapes, square shapes, rectangular shapes, polygonal shapes, or the like. -
FIG. 8C illustrates a planar view of thesemiconductor device 100 ofFIG. 8A (along a line AA′) in accordance with some embodiments. In the illustrated embodiment, thefirst gate electrode 201 of the first gate stack 105 (seeFIG. 8A ) extends below theILD layer 801 and contacts the thirdconductive plug 807 as the thirdconductive plug 807 extends through theILD layer 801. - In some embodiments, further manufacturing steps may be performed on the
semiconductor device 100. For example, metallization layers (not shown) may be formed over thesemiconductor device 100. The metallization layers may comprise one or more dielectric layers and conductive features formed in the one or more dielectric layers. In some embodiments, the metallization layers are in electrical contact with the firstconductive plugs 803, the secondconductive plug 805 and the thirdconductive plug 807 and electrically interconnect thesemiconductor device 100 to other devices formed on thesubstrate 101. -
FIG. 9 is a diagram illustrating a dependence of a subthreshold swing (SS) on a number of 2D material layers for various semiconductor devices in accordance with some embodiments. In the illustrated embodiment, FET devices having source/channel/drain stacks comprising one, three, five, and seven monolayers of MoS2 are shown.Square labels 903 show the SS for conventional FET devices having gate stacks without ferroelectric layers. Circular labels 905 show the SS for FET devices having gate stacks with ferroelectric layers, such as thesemiconductor device 100 shown inFIG. 8A . In the illustrated embodiment, the ferroelectric layers are formed of PbZr0.7Ti0.3O3. Furthermore, all FET devices shown inFIG. 9 have gate stacks of a length Lg about 30 nm and are biased by a source-drain voltage Vds about 0.8V. - Referring further to
FIG. 9 , the SS for the conventional FET devices (square labels 903) is larger than the theoretical minimum of about 60 mV/dec (at room temperature), illustrated by a dashedline 901. Furthermore, the SS increase as the number of 2D material layers increases. Accordingly, having large number of 2D material layers may not be beneficial for device performance, such as, for example, a switching speed. - For FET devices, such as the
semiconductor device 100 shown inFIG. 8A , the SS (circular labels 905) is lower than the theoretical minimum 60 mV/dec represented by the dashedline 901. For a FET device, such as thesemiconductor device 100, the SS is proportional to (1+C0/CFE), wherein CFE is a capacitance of a ferroelectric layer (such as the firstferroelectric layer 203 and the second ferroelectric layer 605) and C0 is an equivalent capacitance of the FET device without the ferroelectric layer (a conventional FET device). In some embodiments, CFE is less than 0, C0 is larger than 0 and, therefore, (1+C0/CFE) is less than 1. Accordingly, the SS value of the FET device is reduced due to the existence negative capacitance CFE of the ferroelectric layer. Furthermore, the SS decreases as the number of 2D material layers increases, and reaches saturation at about five monolayers of MoS2. Accordingly, having more than one 2D material layers may be beneficial for device performance, such as, for example, a switching speed. -
FIG. 10 illustrates a cross-sectional view of asemiconductor device 1000 in accordance with some alternative embodiments. In some embodiments, thesemiconductor device 1000 is similar to thesemiconductor device 100 illustrated inFIG. 8A and may be formed using a method similar to a method described above with reference toFIGS. 2-8C and the detailed description is not repeated herein. In the embodiment illustrated inFIG. 10 , the first2D material layer 501, the second2D material layer 505 and the third2D material layer 509 of thesemiconductor device 1000 are not doped while forming the source/channel/drain stack 109. -
FIG. 11 is a flow diagram illustrating a method of forming a semiconductor device in accordance with some embodiments. The method starts atstep 1101, wherein a first gate stack (such as the first gate stack 105) is formed over a substrate as described above with reference toFIGS. 2-3 . In some embodiments, a stack of layers comprising a first metal layer, a first ferroelectric layer on the first metal layer, a second metal layer on first ferroelectric layer, and a first dielectric layer on the second metal layer is formed over the substrate as described above with reference toFIG. 2 . Subsequently, the stack of layers is patterned to form the first gate stack as described above with reference toFIG. 3 . In some embodiments, first spacers (such as the first spacers 107) are formed on the sidewalls of the first gate stack as described above with reference toFIG. 4 . - During
step 1103, a source/channel/drain stack (such as the source/channel/drain stack 109) is formed over the first gate stack. In some embodiments, the source/channel/drain stack comprises one or more 2D material layers (such as, for example, the first 2D material layer 501) as described above with reference toFIG. 5 . In some embodiments, each 2D material layer is doped to form source/drain regions, wherein an undoped region of the 2D material layer interposed between a first source/drain region and a second source/drain region forms a channel region as described above with reference toFIG. 5 . In other embodiments, the source/channel/drain stack comprises one or more undoped 2D material layers as described above with reference toFIG. 10 . - Finally, during
step 1105, a second gate stack (such as the second gate stack 111) is formed over the source/channel/drain stack as described above with reference toFIG. 6 . In some embodiments, a stack of layers comprising a second dielectric layer, a third metal layer on the second dielectric layer, a second ferroelectric layer on the third metal layer, and a fourth metal layer on the second ferroelectric layer is formed over the source/channel/drain stack as described above with reference toFIG. 6 . Subsequently, the stack of layers is patterned to form the second gate stack as described above with reference toFIG. 6 . In some embodiments, second spacers (such as the second spacers 113) are formed on the sidewalls of the second gate stack as described above with reference toFIG. 6 . - The embodiments of the present disclosure have some advantageous features. For example, by adopting a ferroelectric layer in the gate stack, the SS value of the resulting FET is reduced. Moreover, by adopting multiple layers of 2D materials to form channel regions, a FET device having large on current can be formed, without sacrificing a footprint of the FET device. In addition, by forming multiple gate stacks, a FET device with improved gate control can be formed.
- According to an embodiment, a semiconductor device comprises a substrate, a first gate stack over the substrate, wherein the first gate stack comprises a first ferroelectric layer. The semiconductor device further comprises a source/channel/drain stack over the first gate stack, wherein the source/channel/drain stack comprises one or more 2D material layers, and a second gate stack over the source/channel/drain stack, wherein the second gate stack comprises a second ferroelectric layer.
- According to another embodiment, a semiconductor device comprises a first ferroelectric layer over a substrate, a first metal layer over the first ferroelectric layer, and a first dielectric layer over the first metal layer. The semiconductor device further comprises 2D material layers over the first dielectric layer, wherein neighboring 2D material layers are separated by a corresponding dielectric layer. The semiconductor device further comprises a second dielectric layer over the 2D material layers, a second metal layer over the second dielectric layer, and a second ferroelectric layer over the second metal layer.
- According to yet another embodiment, a method of forming a semiconductor device, the method comprises forming a first gate stack over a substrate, wherein the first gate stack comprises a first ferroelectric layer. The method further comprises forming a source/channel/drain stack over the first gate stack, wherein the source/channel/drain stack comprises one or more 2D material layers, and forming a second gate stack over source/channel/drain stack, wherein the second gate stack comprises a second ferroelectric layer.
- The foregoing outlines features of several embodiments so that those skilled in the art may better understand the aspects of the present disclosure. Those skilled in the art should appreciate that they may readily use the present disclosure as a basis for designing or modifying other processes and structures for carrying out the same purposes and/or achieving the same advantages of the embodiments introduced herein. Those skilled in the art should also realize that such equivalent constructions do not depart from the spirit and scope of the present disclosure, and that they may make various changes, substitutions, and alterations herein without departing from the spirit and scope of the present disclosure.
Claims (20)
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US14/543,657 US9559168B2 (en) | 2014-11-17 | 2014-11-17 | Field effect transistors and methods of forming same |
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US14/543,657 US9559168B2 (en) | 2014-11-17 | 2014-11-17 | Field effect transistors and methods of forming same |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| US20160141366A1 true US20160141366A1 (en) | 2016-05-19 |
| US9559168B2 US9559168B2 (en) | 2017-01-31 |
Family
ID=55962415
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US14/543,657 Active 2034-11-21 US9559168B2 (en) | 2014-11-17 | 2014-11-17 | Field effect transistors and methods of forming same |
Country Status (1)
| Country | Link |
|---|---|
| US (1) | US9559168B2 (en) |
Cited By (17)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20170040331A1 (en) * | 2015-08-07 | 2017-02-09 | Imec Vzw | Ferroelectric memory device and fabrication method thereof |
| US20170148922A1 (en) * | 2015-11-25 | 2017-05-25 | Samsung Electronics Co., Ltd. | Stacked independently contacted field effect transistor |
| US10038092B1 (en) * | 2017-05-24 | 2018-07-31 | Sandisk Technologies Llc | Three-level ferroelectric memory cell using band alignment engineering |
| US20190103459A1 (en) * | 2017-10-03 | 2019-04-04 | Qualcomm Incorporated | Mim capacitor containing negative capacitance material |
| US10381438B2 (en) * | 2017-11-02 | 2019-08-13 | International Business Machines Corporation | Vertically stacked NFETS and PFETS with gate-all-around structure |
| TWI669754B (en) * | 2017-08-31 | 2019-08-21 | Taiwan Semiconductor Manufacturing Co., Ltd. | Negative capacitance structure and manufacturing method thereof |
| US10490631B2 (en) * | 2017-11-24 | 2019-11-26 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device and fabricating method thereof |
| CN110943128A (en) * | 2018-09-21 | 2020-03-31 | 中国科学院半导体研究所 | Two-dimensional MOSFET/MFIS multifunctional switching memory device and preparation method thereof |
| US10879404B2 (en) * | 2014-11-17 | 2020-12-29 | Taiwan Semiconductor Manufacturing Company, Ltd. | Multi-channel field effect transistors using 2D-material |
| US11245035B2 (en) * | 2016-02-05 | 2022-02-08 | Institute of Microelectronics, Chinese Academy of Sciences | Multi-gate FinFET including negative capacitor, method of manufacturing the same, and electronic device |
| CN115000172A (en) * | 2021-04-27 | 2022-09-02 | 台湾积体电路制造股份有限公司 | Dual gate ferroelectric field effect transistor device and method of forming the same |
| US20230261098A1 (en) * | 2022-02-14 | 2023-08-17 | Tokyo Electron Limited | 2d gas channel for vfets |
| US20230290776A1 (en) * | 2022-03-11 | 2023-09-14 | International Business Machines Corporation | Isolation between vertically stacked nanosheet devices |
| TWI854461B (en) * | 2022-02-16 | 2024-09-01 | 台灣積體電路製造股份有限公司 | Integrated chip and method for forming the same |
| US12148829B2 (en) | 2017-08-31 | 2024-11-19 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method of manufacturing semiconductor device including ferroelectric layer having nano crystals |
| US12453137B2 (en) * | 2021-04-29 | 2025-10-21 | Taiwan Semiconductor Manufacturing Company Limited | Ferroelectric memory devices having improved ferroelectric properties and methods of making the same |
| US12550383B2 (en) * | 2023-08-08 | 2026-02-10 | Taiwan Semiconductor Manufacturing Company Limited | Double gate ferroelectric field effect transistor devices and methods for forming the same |
Families Citing this family (4)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| EP3503199A1 (en) | 2017-12-22 | 2019-06-26 | IMEC vzw | A method for forming a ferroelectric field-effect transistor |
| US10714582B2 (en) | 2018-06-07 | 2020-07-14 | Qualcomm Incorporated | Controlling dimensions of a negative capacitance layer of a gate stack of a field-effect transistor (FET) to increase power density |
| US11362191B2 (en) | 2019-05-17 | 2022-06-14 | Taiwan Semiconductor Manufacturing Company, Ltd | Semiconductor device and method for making the same |
| US11393815B2 (en) | 2019-08-30 | 2022-07-19 | Taiwan Semiconductor Manufacturing Co., Ltd. | Transistors with varying width nanosheet |
Citations (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20140353750A1 (en) * | 2013-05-30 | 2014-12-04 | International Business Machines Corporation | Self-aligned bottom-gated graphene devices |
Family Cites Families (3)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| FR2881877B1 (en) | 2005-02-04 | 2007-08-31 | Soitec Silicon On Insulator | MULTI-LAYER CHANNEL FIELD EFFECT TRANSISTOR WITH MULTI-LAYER CHANNEL |
| US8907378B2 (en) * | 2013-03-15 | 2014-12-09 | Mitsubishi Electric Research Laboratories, Inc. | High electron mobility transistor with multiple channels |
| US9053802B2 (en) * | 2013-06-04 | 2015-06-09 | Namlab Ggmbh | Ferroelectric memory cell for an integrated circuit |
-
2014
- 2014-11-17 US US14/543,657 patent/US9559168B2/en active Active
Patent Citations (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20140353750A1 (en) * | 2013-05-30 | 2014-12-04 | International Business Machines Corporation | Self-aligned bottom-gated graphene devices |
Cited By (33)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US10879404B2 (en) * | 2014-11-17 | 2020-12-29 | Taiwan Semiconductor Manufacturing Company, Ltd. | Multi-channel field effect transistors using 2D-material |
| US10211312B2 (en) * | 2015-08-07 | 2019-02-19 | Imec Vzw | Ferroelectric memory device and fabrication method thereof |
| US20170040331A1 (en) * | 2015-08-07 | 2017-02-09 | Imec Vzw | Ferroelectric memory device and fabrication method thereof |
| US20170148922A1 (en) * | 2015-11-25 | 2017-05-25 | Samsung Electronics Co., Ltd. | Stacked independently contacted field effect transistor |
| US10164121B2 (en) * | 2015-11-25 | 2018-12-25 | Samsung Electronics Co., Ltd. | Stacked independently contacted field effect transistor having electrically separated first and second gates |
| US11245035B2 (en) * | 2016-02-05 | 2022-02-08 | Institute of Microelectronics, Chinese Academy of Sciences | Multi-gate FinFET including negative capacitor, method of manufacturing the same, and electronic device |
| US10038092B1 (en) * | 2017-05-24 | 2018-07-31 | Sandisk Technologies Llc | Three-level ferroelectric memory cell using band alignment engineering |
| US11398567B2 (en) | 2017-08-31 | 2022-07-26 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device with negative capacitance comprising ferroelectric layer including amorphous and crystals |
| TWI669754B (en) * | 2017-08-31 | 2019-08-21 | Taiwan Semiconductor Manufacturing Co., Ltd. | Negative capacitance structure and manufacturing method thereof |
| US11107919B2 (en) | 2017-08-31 | 2021-08-31 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method of manufacturing semiconductor device including ferroelectric layer having columnar-shaped crystals |
| US12148829B2 (en) | 2017-08-31 | 2024-11-19 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method of manufacturing semiconductor device including ferroelectric layer having nano crystals |
| US10566413B2 (en) * | 2017-10-03 | 2020-02-18 | Qualcomm Incorporated | MIM capacitor containing negative capacitance material |
| US20190103459A1 (en) * | 2017-10-03 | 2019-04-04 | Qualcomm Incorporated | Mim capacitor containing negative capacitance material |
| US10381438B2 (en) * | 2017-11-02 | 2019-08-13 | International Business Machines Corporation | Vertically stacked NFETS and PFETS with gate-all-around structure |
| US10879352B2 (en) | 2017-11-02 | 2020-12-29 | International Business Machines Corporation | Vertically stacked nFETs and pFETs with gate-all-around structure |
| US10490631B2 (en) * | 2017-11-24 | 2019-11-26 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device and fabricating method thereof |
| US10872955B2 (en) | 2017-11-24 | 2020-12-22 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device and fabricating method thereof |
| US10825899B2 (en) | 2017-11-24 | 2020-11-03 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device and fabricating method thereof |
| US11764267B2 (en) | 2017-11-24 | 2023-09-19 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device and fabricating method thereof |
| CN110943128A (en) * | 2018-09-21 | 2020-03-31 | 中国科学院半导体研究所 | Two-dimensional MOSFET/MFIS multifunctional switching memory device and preparation method thereof |
| KR20220147520A (en) * | 2021-04-27 | 2022-11-03 | 타이완 세미콘덕터 매뉴팩쳐링 컴퍼니 리미티드 | Double gate ferroelectric field effect transistor devices and methods for forming the same |
| US20220344513A1 (en) * | 2021-04-27 | 2022-10-27 | Taiwan Semiconductor Manufacturing Company Limited | Double gate ferroelectric field effect transistor devices and methods for forming the same |
| US20230411522A1 (en) * | 2021-04-27 | 2023-12-21 | Taiwan Semiconductor Manufacturing Company Limited | Double gate ferroelectric field effect transistor devices and methods for forming the same |
| US11908936B2 (en) * | 2021-04-27 | 2024-02-20 | Taiwan Semiconductor Manufacturing Company Limited | Double gate ferroelectric field effect transistor devices and methods for forming the same |
| CN115000172A (en) * | 2021-04-27 | 2022-09-02 | 台湾积体电路制造股份有限公司 | Dual gate ferroelectric field effect transistor device and method of forming the same |
| KR102797851B1 (en) * | 2021-04-27 | 2025-04-17 | 타이완 세미콘덕터 매뉴팩쳐링 컴퍼니 리미티드 | Double gate ferroelectric field effect transistor devices and methods for forming the same |
| US12453137B2 (en) * | 2021-04-29 | 2025-10-21 | Taiwan Semiconductor Manufacturing Company Limited | Ferroelectric memory devices having improved ferroelectric properties and methods of making the same |
| US20230261098A1 (en) * | 2022-02-14 | 2023-08-17 | Tokyo Electron Limited | 2d gas channel for vfets |
| US11942536B2 (en) * | 2022-02-14 | 2024-03-26 | Tokyo Electron Limited | Semiconductor device having channel structure with 2D material |
| TWI854461B (en) * | 2022-02-16 | 2024-09-01 | 台灣積體電路製造股份有限公司 | Integrated chip and method for forming the same |
| US20230290776A1 (en) * | 2022-03-11 | 2023-09-14 | International Business Machines Corporation | Isolation between vertically stacked nanosheet devices |
| US12250835B2 (en) * | 2022-03-11 | 2025-03-11 | International Business Machines Corporation | Isolation between vertically stacked nanosheet devices |
| US12550383B2 (en) * | 2023-08-08 | 2026-02-10 | Taiwan Semiconductor Manufacturing Company Limited | Double gate ferroelectric field effect transistor devices and methods for forming the same |
Also Published As
| Publication number | Publication date |
|---|---|
| US9559168B2 (en) | 2017-01-31 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US9559168B2 (en) | Field effect transistors and methods of forming same | |
| US10879404B2 (en) | Multi-channel field effect transistors using 2D-material | |
| US9978868B2 (en) | Negative capacitance field effect transistor with charged dielectric material | |
| US9660056B2 (en) | 3D UTB transistor using 2D-material channels | |
| US9553199B2 (en) | FET device having a vertical channel in a 2D material layer | |
| US10290708B2 (en) | Field effect transistors and methods of forming same | |
| US10825891B2 (en) | Metal-insulator-metal capacitor structure | |
| TWI780713B (en) | Semiconducting metal oxide transistors having a patterned gate and methods for forming the same | |
| US20210376164A1 (en) | Semiconducting metal oxide transistors having a patterned gate and methods for forming the same | |
| US11664218B2 (en) | Semiconductor device and method | |
| US20220336675A1 (en) | Thin-film transistors and method for manufacturing the same | |
| US11715770B2 (en) | Forming semiconductor structures with semimetal features | |
| US8546235B2 (en) | Integrated circuits including metal-insulator-metal capacitors and methods of forming the same | |
| US12021137B2 (en) | Ni(Al)O p-type semiconductor via selective oxidation of NiAl and methods of forming the same | |
| US12027632B2 (en) | Semiconductor structure with barrier and method for manufacturing the same | |
| TWI870698B (en) | Semiconductor device and method of forming the same | |
| US20240112957A1 (en) | Barrier layer for weakened boundary effect | |
| TW202040822A (en) | Semiconductor device |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| AS | Assignment |
Owner name: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, TAIWAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:LAI, DER-CHUAN;CHEN, PIN-SHIANG;CHANG, HUNG-CHIH;AND OTHERS;SIGNING DATES FROM 20141023 TO 20141112;REEL/FRAME:034213/0820 |
|
| AS | Assignment |
Owner name: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, TAIWAN Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE ADDITION OF 2ND ASSIGNEE PREVIOUSLY RECORDED ON REEL 034213 FRAME 0820. ASSIGNOR(S) HEREBY CONFIRMS THE ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:LAI, DER-CHUAN;CHEN, PIN-SHIANG;CHANG, HUNG-CHIH;AND OTHERS;SIGNING DATES FROM 20141023 TO 20141031;REEL/FRAME:034357/0150 Owner name: NATIONAL TAIWAN UNIVERSITY, TAIWAN Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE ADDITION OF 2ND ASSIGNEE PREVIOUSLY RECORDED ON REEL 034213 FRAME 0820. ASSIGNOR(S) HEREBY CONFIRMS THE ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:LAI, DER-CHUAN;CHEN, PIN-SHIANG;CHANG, HUNG-CHIH;AND OTHERS;SIGNING DATES FROM 20141023 TO 20141031;REEL/FRAME:034357/0150 Owner name: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, TAIWAN Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE ADDITION OF 2ND ASSIGNEE PREVIOUSLY RECORDED ON REEL 034213 FRAME 0820. ASSIGNOR(S) HEREBY CONFIRMS THE ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:LAI, DER-CHUAN;CHEN, PIN-SHIANG;CHANG, HUNG-CHIH;AND OTHERS;SIGNING DATES FROM 20141023 TO 20141112;REEL/FRAME:034353/0633 Owner name: NATIONAL TAIWAN UNIVERSITY, TAIWAN Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE ADDITION OF 2ND ASSIGNEE PREVIOUSLY RECORDED ON REEL 034213 FRAME 0820. ASSIGNOR(S) HEREBY CONFIRMS THE ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:LAI, DER-CHUAN;CHEN, PIN-SHIANG;CHANG, HUNG-CHIH;AND OTHERS;SIGNING DATES FROM 20141023 TO 20141112;REEL/FRAME:034353/0633 |
|
| STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
| MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 4 |
|
| MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 8 |