US20160099326A1 - Method for making an integrated circuit - Google Patents
Method for making an integrated circuit Download PDFInfo
- Publication number
- US20160099326A1 US20160099326A1 US14/965,519 US201514965519A US2016099326A1 US 20160099326 A1 US20160099326 A1 US 20160099326A1 US 201514965519 A US201514965519 A US 201514965519A US 2016099326 A1 US2016099326 A1 US 2016099326A1
- Authority
- US
- United States
- Prior art keywords
- layer
- metal
- gate
- zone
- zones
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/20—Electrodes characterised by their shapes, relative sizes or dispositions
- H10D64/27—Electrodes not carrying the current to be rectified, amplified, oscillated or switched, e.g. gates
- H10D64/311—Gate electrodes for field-effect devices
- H10D64/411—Gate electrodes for field-effect devices for FETs
- H10D64/511—Gate electrodes for field-effect devices for FETs for IGFETs
- H10D64/517—Gate electrodes for field-effect devices for FETs for IGFETs characterised by the conducting layers
-
- H01L29/42372—
-
- H01L27/088—
-
- H01L29/0649—
-
- H01L29/45—
-
- H01L29/4966—
-
- H01L29/4975—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/01—Manufacture or treatment
- H10D30/021—Manufacture or treatment of FETs having insulated gates [IGFET]
- H10D30/0212—Manufacture or treatment of FETs having insulated gates [IGFET] using self-aligned silicidation
- H10D30/0213—Manufacture or treatment of FETs having insulated gates [IGFET] using self-aligned silicidation providing different silicide thicknesses on gate electrodes and on source regions or drain regions
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/113—Isolations within a component, i.e. internal isolations
- H10D62/115—Dielectric isolations, e.g. air gaps
-
- H10D64/013—
-
- H10D64/0131—
-
- H10D64/01326—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/01—Manufacture or treatment
- H10D64/015—Manufacture or treatment removing at least parts of gate spacers, e.g. disposable spacers
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/01—Manufacture or treatment
- H10D64/017—Manufacture or treatment using dummy gates in processes wherein at least parts of the final gates are self-aligned to the dummy gates, i.e. replacement gate processes
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/60—Electrodes characterised by their materials
- H10D64/62—Electrodes ohmically coupled to a semiconductor
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/60—Electrodes characterised by their materials
- H10D64/66—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/60—Electrodes characterised by their materials
- H10D64/66—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes
- H10D64/661—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes the conductor comprising a layer of silicon contacting the insulator, e.g. polysilicon having vertical doping variation
- H10D64/662—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes the conductor comprising a layer of silicon contacting the insulator, e.g. polysilicon having vertical doping variation the conductor further comprising additional layers, e.g. multiple silicon layers having different crystal structures
- H10D64/663—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes the conductor comprising a layer of silicon contacting the insulator, e.g. polysilicon having vertical doping variation the conductor further comprising additional layers, e.g. multiple silicon layers having different crystal structures the additional layers comprising a silicide layer contacting the layer of silicon, e.g. polycide gates
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/60—Electrodes characterised by their materials
- H10D64/66—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes
- H10D64/667—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes the conductor comprising a layer of alloy material, compound material or organic material contacting the insulator, e.g. TiN workfunction layers
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/60—Electrodes characterised by their materials
- H10D64/66—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes
- H10D64/667—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes the conductor comprising a layer of alloy material, compound material or organic material contacting the insulator, e.g. TiN workfunction layers
- H10D64/668—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes the conductor comprising a layer of alloy material, compound material or organic material contacting the insulator, e.g. TiN workfunction layers the layer being a silicide, e.g. TiSi2
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/80—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of at least one component covered by groups H10D12/00 or H10D30/00, e.g. integration of IGFETs
- H10D84/82—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of at least one component covered by groups H10D12/00 or H10D30/00, e.g. integration of IGFETs of only field-effect components
- H10D84/83—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of at least one component covered by groups H10D12/00 or H10D30/00, e.g. integration of IGFETs of only field-effect components of only insulated-gate FETs [IGFET]
-
- H10P14/40—
Definitions
- the technical field of the invention is that of methods for making integrated circuits.
- the present invention relates to a method for making a transistor and in particular a method for making a transistor with self-aligned contacts using a “gate-first” approach.
- SOI silicon on insulator
- a method for making a transistor with a “gate-last” type approach comprises a step for making a gate zone within a sacrificial stack, then a step for replacing the sacrificial stack with the final gate stack.
- Another possible approach is the “gate-first” approach.
- a gate zone is made directly in a gate stack, which will make up the gate zone in the final integrated circuit.
- a “gate-first” approach does not require the use of sacrificial materials and is therefore beneficially less costly to implement than a “gate-last” approach.
- SOI technology favours “gate-first” type approaches in the manufacture of components, since the specifications in terms of threshold voltage are slightly less restrictive than in “bulk” type approaches.
- FIGS. 1 to 12 A method 100 for making MOSFET transistors with self-aligned contacts in a “gate-first” approach in accordance with the state of the art is described, for example, in FIGS. 1 to 12 , FIGS. 1 to 12 are described jointly.
- a first step 101 in the method 100 is shown in sectional view in FIG. 1 a and in a top view in FIG. 1 b .
- the sectional view is along a first plane P 1 with centre O and orthogonal axes X and Z; the top view is along a second plane P 2 of centre O and orthogonal axes X and Y.
- the second plane P 2 is perpendicular to the first plane P 1 .
- a start is made from a substrate 10 of the SOI type which incorporates shallow trench insulation (STI).
- the substrate 10 comprises a first layer 11 of Si, on which an insulating layer 12 of SiO2 extends, also known as Box (“buried oxide”).
- the insulating layer 12 has a thickness measured along the Z axis which is typically less than or equal to 25 nm.
- a thin layer 13 of Si extends over the insulating layer 12 .
- the thin layer 13 of Si has a thickness measured along the Z axis which is typically less than 5 nm.
- the thin layer 13 of Si forms an active zone.
- the substrate 10 incorporates STI insulation zones 14 .
- the substrate 10 thus has alternating insulation zones 14 and active zones 13 .
- a second step 102 of the method 100 is illustrated as a sectional view in FIG. 2 .
- the sectional view is along the first plane P 1 .
- a gate stack 15 is deposited on the substrate 10 ,
- the gate stack 15 can typically comprise:
- a third step 103 in the method 100 is shown in sectional view in FIG. 3 a and in a top view in FIG. 3 b .
- the sectional view is along the first plane P 1 and the top view is along the second plane P 2 .
- gate zones 16 are defined in the gate stack 15 , for example using lithography and anisotropic etching of the gate stack 15 .
- Each gate zone 16 has, in the example shown, a width of 14 nm measured along the X axis.
- the separation distance along the X axis between two consecutive gate zones 16 is 64 nm in the example shown.
- First insulating spacers 17 are then made around each gate zone 16 .
- a fourth step 104 in the method 100 is shown in sectional view in FIG. 4 a and in a top view in FIG. 4 b .
- the sectional view is along the first plane P 1 and the top view is along the second plane P 2 .
- a start is made by using a first mask M 1 to protect a region which is later intended to form pMOS transistors in the example shown.
- first drain and source zones 18 are made which are n-type in the example shown.
- the first mask M 1 is removed at the end of the third step 103 .
- a fifth step 105 in the method 100 is shown in sectional view in FIG. 5 a and in a top view in FIG. 5 b .
- the sectional view is along the first plane P 1 and the top view is along the second plane P 2 .
- a start is made by using a second mask M 2 to protect a region which is later intended to form nMOS transistors in the example shown.
- second drain and source zones 19 are made which are p-type.
- the second mask M 2 is removed at the end of the fifth step 105 .
- a sixth step 106 in the method 100 is shown in sectional view in FIG. 6 a and in a top view in FIG. 6 b .
- the sectional view is along the first plane P 1 and the top view is along the second plane P 2 .
- second insulating spacers 20 are made around the first insulating spacers 17 .
- the second insulating spacers 20 are made from a dielectric material, for example a nitride. Other spacers in contact with the second spacers could also be made.
- a seventh step 107 of the method 100 is shown in sectional view in FIG. 7 .
- the sectional view is along the first plane P 1 .
- the fourth layer 15 - 4 of dielectric, located at the top of each gate zone 16 is removed thus exposing the third layer 15 - 3 of polysilicon.
- a layer 21 of a material which is suitable for silicidation using, for example, a layer of nickel Ni, is then deposited on the surface of the device, covering in particular each third layer 15 - 3 of gate zones 16 as well as the first source and drain zones 18 and the second source and drain zones 19 .
- An eighth step 108 in the method 100 is shown in sectional view in FIG. 8 a and in a top view in FIG. 8 b .
- the sectional view is along the first plane P 1 and the top view is along the second plane P 2 .
- heat treatment is carried out so as to cause, starting from layer 21 , the formation of zones 22 of silicide at the surface of each third layer 15 - 3 of the gate zones 16 as well as the first drain and source zones 18 and the second drain and source zones 19 .
- the residual material of the layer 21 is then removed by etching which is selective in relation to the material of the second spacers 20 .
- a ninth step 109 of the method 100 is shown in sectional view in FIG. 9 .
- the sectional view is along the first plane P 1 .
- the deposition of a layer 23 of a pre-metal dielectric (PMD) material is carried out at the surface of the entire device.
- a polishing step 23 of the PMD dielectric material is carried out, for example using a chemical-mechanical polishing step (CMP).
- CMP chemical-mechanical polishing step
- a tenth step 110 of the method 100 is shown in sectional view in FIG. 10 .
- the sectional view is along the first plane P 1 .
- a third mask M 3 is deposited on the layer 23 of the PMD dielectric material.
- the third mask M 3 may be, for example, a layer of resin.
- a lithography step is then carried out on the third mask M 3 in order to define the zones to be etched in the PMD dielectric material. At the end of this lithography step the third mask M 3 is preserved above the insulation zones 14 and therefore protects the insulation zones 14 .
- An eleventh step 111 of the method 100 is shown in sectional view in FIG. 11 a and in a top view in FIG. 11 b .
- the sectional view is along the first plane P 1 and the top view is along the second plane P 2 .
- anisotropic etching of the layer 23 of PMD dielectric material which is not protected by the third mask M 3 is carried out, for example by means of a reactive-ion etching (RIE) method,
- RIE reactive-ion etching
- a twelfth step 112 of the method 100 is shown in sectional view in FIG. 12 .
- the sectional view is along the first plane P 1 .
- a layer 24 of pre-contacts metal is deposited.
- the pre-contacts metal may be, for example, tungsten.
- a thirteenth step 113 of the method 100 is shown in sectional view in FIG. 13 .
- the sectional view is along the first plane P 1 .
- a step for polishing the layer 24 of the pre-contact metal is carried out, for example by CMP chemical-mechanical polishing. This polishing step is done to break the circuit between the gate zones 16 , the first source and drain zones 18 and the second source and drain zones 19 .
- This step for breaking the circuit however has the drawback of also removing zones 22 of silicide previously formed on the surface of gate zones 16 .
- the method 100 of the state of the art described above shows the difficulty experienced in obtaining self-aligned contacts in a “gate first” approach whilst ensuring silicised gates are obtained.
- An aspect of the invention offers a solution to the problem described above, by offering a method for making an integrated circuit with self-aligned contacts using a “gate-first” approach, which in particular allows gate zones, source zones and drain zones to be obtained where the circuit between these are broken whilst ensuring a zone of low electrical resistivity is obtained at the surface of the gate zones.
- a gate stack is beneficially used which comprises a layer of a first metal and a layer of a second metal.
- the layer of first metal can be preserved, with this forming a zone of low electrical resistivity at the surface of the gate zone on the active zone.
- Making a protective plug at the surface of the gate zone on the active zone provides protection of the layer of first metal during later integration steps, in particular during etching and/or polishing steps.
- the method according to an embodiment of the invention may exhibit one or more additional characteristics from amongst the following, considered individually or according to technically possible combinations:
- FIGS. 1 a to 13 show the steps in a method for making integrated circuits with self-aligned contacts using a “gate-first” approach according to the state of the art.
- FIGS. 14 a , 14 b , 14 c and 14 d respectively show a top view and a first, second and third sectional view of a first step of a method according to an embodiment of the invention allowing an integrated circuit to be made with self-aligned contacts using a “gate-first” approach.
- FIGS. 15 a , 15 b , 15 c and 15 d respectively show a top view and a first, second, and third sectional view of a second step in the method according to an embodiment of the invention.
- FIGS. 16 a , 16 b , 16 c and 16 d respectively show a top view and a first, second, and third sectional view of a third step in the method according to an embodiment of the invention.
- FIGS. 17 a , 17 b , 17 c and 17 d respectively show a top view and a first, second, and third sectional view of a fourth step in the method according to an embodiment of the invention.
- FIGS. 18 a , 18 b , 180 and 18 d respectively show a top view and a first, second, and third sectional view of a fifth step in the method according to an embodiment of the invention.
- FIGS. 19 a , 19 b , 19 c and 19 d respectively show a top view and a first, second, and third sectional view of a sixth step in the method according to an embodiment of the invention.
- FIGS. 20 a , 20 b , 20 c and 20 d respectively show a top view and a first, second, and third sectional view of a seventh step in the method according to an embodiment of the invention.
- FIGS. 21 a , 21 b , 21 c and 21 d respectively show a top view and a first, second, and third sectional view of an eighth step in the method according to an embodiment of the invention.
- FIGS. 22 a , 22 b , 22 c and 22 d respectively show a top view and a first, second, and third sectional view of a ninth step in the method according to an embodiment of the invention.
- FIGS. 23 a , 23 b , 23 c and 23 d respectively show a top view and a first, second, and third sectional view of a tenth step in the method according to an embodiment of the invention.
- FIGS. 24 a , 24 b , 24 c and 24 d respectively show a top view and a first, second, and third sectional view of an eleventh step in the method according to an embodiment of the invention.
- FIGS. 25 a , 25 b , 25 c and 25 d respectively show a top view and a first, second and third sectional view of a twelfth step in the method according to an embodiment of the invention.
- FIGS. 26 a , 26 b , 26 c and 26 d respectively show a top view and a first, second, and third sectional view of a thirteenth step in the method according to an embodiment of the invention.
- FIGS. 27 a , 27 b , 27 c and 27 d respectively show a top view and a first, second, and third sectional view of a fourteenth step in the method according to an embodiment of the invention.
- FIGS. 28 a , 28 b , 28 c and 28 d respectively show a top view and a first, second, and third sectional view of a fifteenth step in the method according to an embodiment of the invention.
- FIG. 29 is a diagram which schematically shows the organisation of the various steps in a method according to an embodiment of the invention.
- FIGS. 14 a to 28 d schematically represent the steps in a method 200 according to an embodiment of the invention in the context of making an integrated circuit with self-aligned contacts and using a “gate-first” approach.
- FIG. 29 is a diagram which summarises the organisation of the various steps in the method 200 according to an embodiment of the invention.
- the method 200 offers an alternative to the conventional approach described previously in association with FIGS. 1 a to 13 , and which is incompatible with the need to preserve the silicide zones on the gate zones.
- a first step 201 in the method 200 is shown in FIGS. 14 a , 14 b , 14 c and 14 d.
- the substrate is, in the example shown, an SOI type substrate.
- the substrate may however also be a “bulk” type silicon substrate.
- the substrate is of the SOI type, it comprises an insulating layer 303 , made for example of SiO 2 oxide, also called Box.
- the insulating layer 303 has a thickness measured along the axis OZ which is typically less than 25 nm.
- the initial layer 300 comprises, in the example shown, several active zones 301 , separated from each other by insulation zones 302 .
- the active zones 301 may be made of monocrystalline silicon.
- the insulation zones 302 are formed of a dielectric material, for example an oxide of silicon.
- the active zones 301 and insulation zones 302 extend, in the example shown, over the insulating layer 303 .
- the active zones 301 have a thickness which is typically less than or equal to 5 nm.
- the active zones have 301 have a width W active measured along the Y axis.
- a gate stack 305 is then deposited on the initial layer 300 .
- the gate stack 305 comprises, in the example in this description;
- first layer 305 - 1 is a high-k dielectric layer; embodiments of the invention however are not limited to this and relate more generally to a gate stack 305 which comprises a first layer 305 - 1 of a dielectric.
- a gate stack 305 comprises the second layer 305 - 2 made of titanium nitride; embodiments of the invention however are not restricted to this case and relate more generally to any gate stack comprising the first layer 305 - 1 of a dielectric and the third layer 305 - 3 of a gate conductive layer and which optionally comprises the second layer 305 - 2 .
- the first metal of the fourth layer 305 - 4 is beneficially an alloy of titanium Ti, an alloy of tungsten W, an allay of tantalum Ta or an alloy of a metal and of silicon Si.
- the fourth layer 305 - 4 can beneficially be obtained by a step of silicidation of the third gate conductive layer 305 - 3 , the gate conductive layer being made, for example, of polycrystalline silicon.
- the second metal of the fifth layer 305 - 5 is beneficially an alloy of titanium Ti, for example titanium nitride, an alloy of tungsten W an alloy of tantalum Ta.
- the height of the gate stack 305 measured along the axis OZ is typically between 30 nm and 75 nm.
- Gate zones 306 are then defined in the gate stack 305 .
- Each gate zone 306 forms a line which extends parallel to the Y axis,
- Each gate zone 306 has, in the example shown, a width of 14 nm, measured along the direction OX.
- the separation spacing step, along direction OX, between the consecutive gate zones 306 also called “pitch” or technology node, is 64 nm in the example shown.
- the dimensions chosen for the gate zones 306 may typically be as follows:
- each gate zone 306 is directly made in the gate stack 305 .
- the gate stack 305 deposited during the first step 201 is directly made up of materials destined to form the gate zones 306 .
- the gate zones 306 may be made in different ways, in particular depending on the desired dimensions of the integrated circuit to be made.
- the gate zones 306 may be made using conventional photo-lithography.
- a mask defining the shape of the gate zones 306 is deposited on the gate stack 305 .
- the gate stack is then illuminated through the mask.
- the illuminated portions of the gate stack 305 are then removed using an appropriate solvent.
- the gate zones 306 can be made using double exposure (“double patterning”) or “spacer patterning” techniques.
- double patterning is known to those skilled in the art and involves carrying out two photo-lithography steps to make a single level.
- a first photo-lithography step is first of all carried out in order to define one of two patterns and then a second photo-lithography step is carried out to define the remaining patterns.
- This technique is used to make patterns with a resolution which can be twice that obtained using conventional lithographic techniques.
- First insulating spacers 307 are then made on either side of each gate zone 306 .
- the first spacers 307 are made of a dielectric material, which may be, for example, a nitride or an oxide/nitride bi-layer. All the first spacers 307 may be made of the same material, or they may be made from different materials.
- the maximum thickness measured along the X axis of the first spacers 307 is typically 8 nm.
- the methods used to make the first insulating spacers 307 are known in the prior art.
- the first insulating spacers 307 can be made, for example, in the following way:
- the upper surfaces of the first insulating spacers 307 can then be planarised such that they are aligned with the upper surfaces of the gate zones 306 . This step may be carried out, for example, by CMP chemical-mechanical polishing.
- the first insulating spacers 307 will contribute to insulating the gate zones 306 from the contacts that will subsequently be made.
- FIGS. 15 a , 15 b , 15 c and 15 d A second step 202 in the method 200 is shown in FIGS. 15 a , 15 b , 15 c and 15 d.
- FIG. 15 c is a sectional view along the first section plane A of the device during the second step 202 .
- FIG. 15 d is a sectional view along the second section plane B of the device during the second step 202 .
- FIG. 15 b is a sectional view along the third section plane C of the device during the second step 202 .
- Source and drain zones 308 are made during the second step 202 .
- the zones 308 are located on the active zones 301 on either side of the gate zones 306 on active zones 301 surrounded by the first insulating spacers 307 .
- Making source and drain zones 308 may include a step for epitaxial growth from active zones 301 made of Si.
- Source and drain zones 308 are then beneficially in the form of a truncated a pyramid which has a square base which extends along the second plane P 2 and which typically has a height, measured along axis Z, of 15 nm.
- Each source or drain zone 308 then beneficially has four facets 308 -F which are the four sides of the truncated pyramid.
- the facets 308 -F typically make an angle ⁇ of 72° with the square base, Such facets 308 -F beneficially allow the distances to be increased between, on one hand, the gate zones 306 on active zones 301 and on the other hand source and drain zones 308 adjacent to each gate zone 306 on active zone 301 .
- the source and drain zones 308 are doped in situ if appropriate, during growth, or during a specific implantation step.
- FIGS. 16 a , 16 b , 16 c and 16 d A third step 203 in the method 200 is shown in FIGS. 16 a , 16 b , 16 c and 16 d.
- second insulating spacers 309 are made around first insulating spacers 307 .
- the second insulating spacers 309 are made from a dielectric material, for example a nitride.
- the maximum thickness, measured along the X axis, of the second spacers 309 is typically 10 nm.
- the maximum cumulative thickness of the first spacers 307 and of the second spacers 309 measured along the X axis is therefore typically 18 nm.
- a fourth step 204 in the method 200 is shown in FIGS. 17 a , 17 b , 17 c and 17 d.
- Silicidation zones 310 at the surface of the source and drain zones 308 are made during the fourth step 204 .
- Silicidation is known in the prior art; it is equivalent to the metallisation of source and drain zones 308 using the chemical reaction between the constituent silicon of the source and drain zone 308 and a metal, for example nickel, in order to form zones of low resistivity.
- a metal for example nickel
- no silicidation zone is created at this stage of the method in gate zones 306 , at the surface of which there is still the sixth layer 305 - 6 made of nitride.
- the gate zones 306 already include the fourth layer 305 - 4 of the first metal, which provides a silicidation function.
- a fifth step 205 in the method 200 is shown in FIGS. 18 a , 18 b , 18 c and 18 d.
- the deposition of a layer 311 of a first level of dielectric, the “inter-layer dielectric” (ILD), is carried out on the device.
- the dielectric material used to form the layer 311 of the ILD first dielectric layer may be, for example, SiO 2 .
- FIGS. 19 a , 19 b , 19 c and 19 d A sixth step 206 in the method 200 is shown in FIGS. 19 a , 19 b , 19 c and 19 d.
- the layer 311 of the ILD first dielectric layer previously deposited in the fifth step 205 is planarised. This planarisation is, in the example shown, carried out in two steps:
- the space between the first insulating spacers 307 is completely filled by the layer 311 of the first ILD dielectric level.
- a seventh step 207 in the method 200 is shown in FIGS. 20 a , 20 b , 20 c and 20 d.
- a fourth mask M 4 is made at each insulation zone 302 , in order to protect the insulation zones 302 .
- the distance measured, along the Y axis, between two masks M 4 covering two consecutive insulation zones 302 is greater than the width W active of the active zones 301 .
- the sixth layer 305 - 6 of the dielectric as well as the fifth layer 305 - 5 of the second metal is etched on the active zones 301 not protected by the fourth mask M 4 . Etching Is then stopped on the fourth layer 305 - 4 of the first metal.
- the etching on the active zones 301 not protected by the fourth mask M 4 , of the sixth and fifth layers 305 - 6 and 305 - 5 results in a cavity 306 -C appearing at the surface of each gate zone 306 on active zone 301 , between the first insulating spacers 307 .
- the gate zones 306 on insulation zone 302 are protected by the fourth mask M 4 during the seventh step 207 .
- the fourth mask M 4 is then removed.
- the fact that the distance, measured along the Y axis, between two mask M 4 covering two consecutive insulation zones 302 is greater than the width W active of the active zones 301 beneficially means that on the active zones the fifth layer 305 - 5 of the second metal is completely removed and that there is no residue.
- the first metal of the fourth layer 305 - 4 is beneficially an alloy of titanium, an alloy of tungsten, an alloy of tantalum or an alloy of a metal and silicon. More generally any refractory metal is suitable for forming the fourth layer 305 - 4 .
- the second metal of the fifth layer 305 - 5 is beneficially an alloy of titanium, of tungsten or of tantalum. More generally, any refractory material which can be etched selectively, for example by plasma or wet etching, in relation to the first metal, to the layer 311 of the first layer of the ILD dielectric layer and to the materials of the first and second spacers 3074 and 309 , beneficially with a selectivity ratio greater than 5:1 in relation to the first metal, is suitable for forming the fifth layer 305 - 5 .
- refractory metal refers to a metal capable of withstanding a thermal budget of the order of 1000° C., in particular during the creation of the source and drain zones 308 , which usually involves an implantation step followed by a thermal annealing step.
- etching selectivity ratio greater than 5:1 means that during a given etching step, the layer of second metal may be etched more than five times faster than the layer of first metal.
- the first metal is beneficially different from the second metal; that is, the first metal and the second metal beneficially have a different chemical composition, in order to contribute to ensuring that good etching selectivity is achieved. It may be envisaged, however, without going beyond the scope of the invention, that the first metal and the second metal are one and the same material. In this case the fourth layer 305 - 4 and the fifth layer 305 - 5 now only form the same single layer. Stopping the etching of the fifth layer 305 - 5 should then be controlled in order not to consume the fourth layer 305 - 4 .
- FIGS. 21 a , 21 b , 21 c and 21 d An eighth step 208 in the method 200 is shown in FIGS. 21 a , 21 b , 21 c and 21 d.
- a layer 312 of a dielectric for example a silicon nitride SIN
- the principal role of dielectric material deposited in the layer 312 is to insulate future self-aligned contacts in relation to the gate zones 306 on active zone 301 .
- the dielectric material of layer 312 may in particular be SiN, BN or HfO 2 , deposited using a technique for the deposition of thin atomic layers known as ALD (“Atomic Layer Deposition”) or by a PEALD (“Plasma Enhanced Atomic Layer Deposition”) technique.
- the layer of dielectric 312 is in particular deposited on each gate zone 306 on the active zone 301 , in contact with the fourth layer 305 - 4 of the first metal previously exposed during the seventh step. CMP polishing of the layer 312 of dielectric is then carried out. At the end of this polishing step, the dielectric layer 312 is only preserved over the gate zones 306 on the active zone 301 , thus forming a protective plug over each gate zone 306 on the active zone 301 , which fills the cavities 306 -C formed beforehand.
- These protective plugs contribute to preventing a short-circuit between the gate zones 306 on active zone 301 and source and drain contacts formed later and which are self-aligned with the gate zones 306 on the active zone 301 .
- the protective plugs also contribute to reducing any parasitic capacitive coupling between the gate zones 306 on active zones 301 and the source and drain contacts.
- each gate zone 306 on the active zone 301 thus comprises, in the example shown:
- FIGS. 22 a , 22 b , 22 c and 22 d A ninth step 209 in the method 200 is shown in FIGS. 22 a , 22 b , 22 c and 22 d.
- a fifth mask M 5 is made at each insulation zone 302 , in order to protect the insulation zones 302 .
- the distance, measured along the Y axis, between two masks M 5 covering two consecutive insulation zones 302 is less than the width M active of the active zones 301 .
- the fifth mask M 5 is a hard mask, for example a hard mask made of nitride.
- the layer 311 of the first ILD dielectric layer present on the active zones 301 and not protected by the fifth mask M 5 is etched. This etching is carried out selectively in relation to the silicidation zones 310 , the first spacers 307 and the second spacers 309 , for example by plasma etching.
- the silicidation zones 310 are exposed.
- the first ILD dielectric level 311 present on the insulation zones 302 is protected by the fifth mask M 5 and it is therefore preserved at the end of the ninth step 209 .
- the fifth mask M 5 is removed.
- FIGS. 23 a , 23 b , 23 c and 23 d A tenth step 210 in the method 200 is shown in FIGS. 23 a , 23 b , 23 c and 23 d.
- FIG. 23 d is a sectional view along the second section plane B of the device during the tenth step 210 .
- the first constituent material of the source and drain contacts may be any material usually used in the prior art to make source and drain contacts in transistors,
- FIGS. 24 a , 24 b , 24 c and 24 d An eleventh step 211 in the method 200 is shown in FIGS. 24 a , 24 b , 24 c and 24 d.
- CMP polishing of the layer 313 of conductive material previously deposited in the tenth step 210 is carried out in order to break the circuit between the source and drain zones 308 .
- the conductive material is only preserved on the active zones 301 between the gate zones 306 on the active zone 301 . There is no longer any conductive material 313 on the insulation zones 302 .
- the gate zones 306 on the active zones 301 comprise, at the end of the eleventh polishing step 211 :
- Each gate zone 306 on active zone 301 is thus protected by a protective plug 312 which extends over the fourth layer 305 - 4 of the first metal.
- the first metal 305 - 4 which acts as silicide, therefore remains fully present on the active zones 301 , despite the eleventh polishing step 211 .
- the gate zones 306 on the insulation zones 302 comprise, at the end of the eleventh polishing step 211 :
- a twelfth step 212 in the method 200 is shown in FIGS. 25 a , 25 b , 25 c and 25 d.
- the gate zones 306 on active zone 301 are protected during the twelfth step 212 by the nitride plugs 312 .
- FIGS. 26 a , 26 b , 26 c and 26 d A thirteenth step 213 in the method 200 is shown in FIGS. 26 a , 26 b , 26 c and 26 d.
- an etch stop layer (ESL) 314 is carried out.
- the layer 314 is, for example, a silicon nitride.
- a polishing step of the etch stop layer (ESL) 314 may be carried out, for example using a chemical-mechanical polishing step (CMP).
- FIGS. 27 a , 27 b , 27 c and 27 d A fourteenth step 214 in the method 200 is shown in FIGS. 27 a , 27 b , 27 c and 27 d.
- the fourteenth step 214 the deposition of a layer 315 of a second level of ILD dielectric 315 is carried out.
- FIGS. 28 a , 28 b , 28 c and 28 d A fifteenth step 215 in the method 200 is shown in FIGS. 28 a , 28 b , 28 c and 28 d.
- a start is made by defining the contours of future source, drain and gate contacts, that is, the patterning of the contacts is carried out using lithography.
- Source and drain contacts 317 are to be located on active zone 301 on either side of the gate zones 306 on active zone 301 .
- a gate contact 318 will be located on the insulation zone 302 .
- the levels of source and drain contact 317 and gate contacts 318 are then opened by an etching step on the layer 315 of the second ILD dielectric level and of the ESL stop layer 314 . Then the deposition of a conductive material 316 in the previously defined contact .levels is carried out.
- the method of an embodiment of the invention beneficially contributes towards a particular profile being obtained which allows the creation of a gate contact 308 function on insulation zone 302 and of gate zones 306 on active zones 301 .
- the fourth layer 306 - 4 of the gates zones 306 on active zones 301 has a coordinate Z 1 along the Z axis.
- the lower level of the gate contacts 318 and source and drain contacts 317 have a coordinate Z 2 along the Z axis.
- the method 200 beneficially allows gate zones 306 to be made on active zones 310 whose fourth layer 305 - 4 of first metal, which is substantially parallel to the plane P 2 , is located below the lower level, also substantially parallel to the plane P 2 , the gate contacts 318 and source and drain contacts 317 ; that is to say Z 1 is lower than Z 2 .
Landscapes
- Engineering & Computer Science (AREA)
- Manufacturing & Machinery (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Computer Hardware Design (AREA)
- General Physics & Mathematics (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- Electrodes Of Semiconductors (AREA)
- Insulated Gate Type Field-Effect Transistor (AREA)
- Chemical & Material Sciences (AREA)
- Composite Materials (AREA)
- Materials Engineering (AREA)
- Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
- Chemical Kinetics & Catalysis (AREA)
Abstract
Description
- This application claims priority to French Patent Application No. 1359365, filed Sep. 27 2013, the entire content of which is incorporated herein by reference in its entirety.
- The technical field of the invention is that of methods for making integrated circuits. The present invention relates to a method for making a transistor and in particular a method for making a transistor with self-aligned contacts using a “gate-first” approach.
- SOI (“silicon on insulator”) technology is a beneficial alternative when compared with the “bulk silicon” approach, in particular for high-frequency component manufacturing, of transistors, for example.
- There are simultaneous trends in integrated circuits towards a constant reduction in the dimensions of integrated circuits and towards an increase in the density of the latter. The reduction in the dimensions of integrated circuits is accompanied by level-to-level alignment specifications that are increasingly difficult to achieve. In particular the ability to align contacts relative to gates within an advanced transistor architecture is desired. In this context a technique for the self-alignment of contacts relative to gates is beneficially implemented.
- There is a method known in the state of the art for making integrated circuits with self-aligned contacts using a “gate-last” approach, as described in document WO 2011/090571 A2. A method for making a transistor with a “gate-last” type approach comprises a step for making a gate zone within a sacrificial stack, then a step for replacing the sacrificial stack with the final gate stack. Another possible approach is the “gate-first” approach. In the case of a “gate-first” approach, a gate zone is made directly in a gate stack, which will make up the gate zone in the final integrated circuit. A “gate-first” approach does not require the use of sacrificial materials and is therefore beneficially less costly to implement than a “gate-last” approach. Moreover, SOI technology favours “gate-first” type approaches in the manufacture of components, since the specifications in terms of threshold voltage are slightly less restrictive than in “bulk” type approaches.
- A method 100 for making MOSFET transistors with self-aligned contacts in a “gate-first” approach in accordance with the state of the art is described, for example, in
FIGS. 1 to 12 ,FIGS. 1 to 12 are described jointly. - A
first step 101 in the method 100 is shown in sectional view inFIG. 1a and in a top view inFIG. 1b . The sectional view is along a first plane P1 with centre O and orthogonal axes X and Z; the top view is along a second plane P2 of centre O and orthogonal axes X and Y. The second plane P2 is perpendicular to the first plane P1. According to thefirst step 101, a start is made from asubstrate 10 of the SOI type which incorporates shallow trench insulation (STI). Thesubstrate 10 comprises afirst layer 11 of Si, on which aninsulating layer 12 of SiO2 extends, also known as Box (“buried oxide”). Theinsulating layer 12 has a thickness measured along the Z axis which is typically less than or equal to 25 nm. Athin layer 13 of Si extends over theinsulating layer 12. Thethin layer 13 of Si has a thickness measured along the Z axis which is typically less than 5 nm. Thethin layer 13 of Si forms an active zone. Thesubstrate 10 incorporatesSTI insulation zones 14. Thesubstrate 10 thus has alternatinginsulation zones 14 andactive zones 13. - A
second step 102 of the method 100 is illustrated as a sectional view inFIG. 2 . The sectional view is along the first plane P1. - According to a
second step 102, agate stack 15 is deposited on thesubstrate 10, Thegate stack 15 can typically comprise: -
- a first layer 15-1 of a high-k dielectric, with the first layer 15-1 extending over the
substrate 10; - a second layer 15-2 of titanium nitride, with the second layer 15-2 extending over the first layer 15-1;
- a third layer 15-3 of polysilicon, with the third layer 15-3 extending over the second layer 15-2;
- a fourth layer 15-4 of a dielectric, for example a nitride, with the fourth layer 15-4 extending over the third layer 15-3;
- a first layer 15-1 of a high-k dielectric, with the first layer 15-1 extending over the
- A
third step 103 in the method 100 is shown in sectional view inFIG. 3a and in a top view inFIG. 3b . The sectional view is along the first plane P1 and the top view is along the second plane P2. - According to the
third step 103,gate zones 16 are defined in thegate stack 15, for example using lithography and anisotropic etching of thegate stack 15. Eachgate zone 16 has, in the example shown, a width of 14 nm measured along the X axis. The separation distance along the X axis between twoconsecutive gate zones 16 is 64 nm in the example shown. - First
insulating spacers 17 are then made around eachgate zone 16. - A
fourth step 104 in the method 100 is shown in sectional view inFIG. 4a and in a top view inFIG. 4b . The sectional view is along the first plane P1 and the top view is along the second plane P2. According to thefourth step 104, a start is made by using a first mask M1 to protect a region which is later intended to form pMOS transistors in the example shown. Then first drain andsource zones 18 are made which are n-type in the example shown. The first mask M1 is removed at the end of thethird step 103. - A
fifth step 105 in the method 100 is shown in sectional view inFIG. 5a and in a top view inFIG. 5b . The sectional view is along the first plane P1 and the top view is along the second plane P2. According to thefifth step 105, a start is made by using a second mask M2 to protect a region which is later intended to form nMOS transistors in the example shown. Then second drain andsource zones 19 are made which are p-type. The second mask M2 is removed at the end of thefifth step 105. - A
sixth step 106 in the method 100 is shown in sectional view inFIG. 6a and in a top view inFIG. 6b . The sectional view is along the first plane P1 and the top view is along the second plane P2. According to thesixth step 106, secondinsulating spacers 20 are made around the firstinsulating spacers 17. The second insulatingspacers 20 are made from a dielectric material, for example a nitride. Other spacers in contact with the second spacers could also be made. - A
seventh step 107 of the method 100 is shown in sectional view inFIG. 7 . The sectional view is along the first plane P1. According to theseventh step 107, the fourth layer 15-4 of dielectric, located at the top of eachgate zone 16, is removed thus exposing the third layer 15-3 of polysilicon. Alayer 21 of a material which is suitable for silicidation using, for example, a layer of nickel Ni, is then deposited on the surface of the device, covering in particular each third layer 15-3 ofgate zones 16 as well as the first source and drainzones 18 and the second source anddrain zones 19. - An
eighth step 108 in the method 100 is shown in sectional view inFIG. 8a and in a top view inFIG. 8b . The sectional view is along the first plane P1 and the top view is along the second plane P2. According to theeighth step 108, heat treatment is carried out so as to cause, starting fromlayer 21, the formation ofzones 22 of silicide at the surface of each third layer 15-3 of thegate zones 16 as well as the first drain andsource zones 18 and the second drain andsource zones 19. The residual material of thelayer 21 is then removed by etching which is selective in relation to the material of thesecond spacers 20. - A
ninth step 109 of the method 100 is shown in sectional view inFIG. 9 . The sectional view is along the first plane P1. According to theninth step 109, the deposition of alayer 23 of a pre-metal dielectric (PMD) material is carried out at the surface of the entire device. Then a polishingstep 23 of the PMD dielectric material is carried out, for example using a chemical-mechanical polishing step (CMP). - A
tenth step 110 of the method 100 is shown in sectional view inFIG. 10 . The sectional view is along the first plane P1. According to thetenth step 110, a third mask M3 is deposited on thelayer 23 of the PMD dielectric material. The third mask M3 may be, for example, a layer of resin. A lithography step is then carried out on the third mask M3 in order to define the zones to be etched in the PMD dielectric material. At the end of this lithography step the third mask M3 is preserved above theinsulation zones 14 and therefore protects theinsulation zones 14. - An
eleventh step 111 of the method 100 is shown in sectional view inFIG. 11a and in a top view inFIG. 11b . The sectional view is along the first plane P1 and the top view is along the second plane P2. According to theeleventh step 111, anisotropic etching of thelayer 23 of PMD dielectric material which is not protected by the third mask M3 is carried out, for example by means of a reactive-ion etching (RIE) method, The third masque M3 is then removed, for example by a stripping method. - A
twelfth step 112 of the method 100 is shown in sectional view inFIG. 12 . The sectional view is along the first plane P1. According to atwelfth step 112, alayer 24 of pre-contacts metal is deposited. The pre-contacts metal may be, for example, tungsten. - A
thirteenth step 113 of the method 100 is shown in sectional view inFIG. 13 . The sectional view is along the first plane P1. According to thethirteenth step 113, a step for polishing thelayer 24 of the pre-contact metal is carried out, for example by CMP chemical-mechanical polishing. This polishing step is done to break the circuit between thegate zones 16, the first source and drainzones 18 and the second source anddrain zones 19. This step for breaking the circuit however has the drawback of also removingzones 22 of silicide previously formed on the surface ofgate zones 16. - The method 100 of the state of the art described above shows the difficulty experienced in obtaining self-aligned contacts in a “gate first” approach whilst ensuring silicised gates are obtained.
- An aspect of the invention offers a solution to the problem described above, by offering a method for making an integrated circuit with self-aligned contacts using a “gate-first” approach, which in particular allows gate zones, source zones and drain zones to be obtained where the circuit between these are broken whilst ensuring a zone of low electrical resistivity is obtained at the surface of the gate zones.
- An embodiment of the invention therefore relates to a method for making an integrated circuit on a substrate which includes the following steps:
-
- making a gate stack on the surface of an active zone, comprising the following steps:
- deposition of a first gate dielectric layer which extends over the active zone;
- deposition of a gate conductive layer which extends over the layer of first dielectric;
- deposition of a layer of a first metal, where the layer of the first metal extends over the gate conductive layer;
- deposition of a layer of a second metal, where the layer of the second metal extends over the layer of the first metal;
- deposition of a layer of a second dielectric extending over the layer of the second metal;
- partial etching of the gate stack for the formation of a gate zone on the active zone;
- making insulating spacers on either side of the gate zone on the active zone;
- making source and drain electrodes zones;
- making silicidation zones on the surface of the source and drain zones;
- etching, in the gate zone on the active zone, of the second dielectric layer and of the layer of second metal with a stop on the layer of the first metal, so as to form a cavity between the insulating spacers;
- making a protective plug at the surface of the layer of first metal of the gate zone on the active zone, where the protective plug fills the cavity.
- making a gate stack on the surface of an active zone, comprising the following steps:
- As a result of the method, a gate stack is beneficially used which comprises a layer of a first metal and a layer of a second metal. Thus during the etching step of the dielectric layer, on the gate zone on the active zone, the layer of first metal can be preserved, with this forming a zone of low electrical resistivity at the surface of the gate zone on the active zone. Making a protective plug at the surface of the gate zone on the active zone provides protection of the layer of first metal during later integration steps, in particular during etching and/or polishing steps. The fact that in the method spacers are formed around the gate zone on the active zone, and then that the layer of dielectric and the layer of second metal of the gate zone on the active zone are etched, beneficially means that a cavity is formed at the top of the gate zone on the active zone, between the insulating spacers. Thanks to this cavity, which is subsequently filled by the protective plug, the height of the gate zone on the active zone is reduced, while allowing the distance between the gate zone on the active zone and a future contact to be increased. The gate zone on the active zone will in effect be separated from the future contact by the layer of the second metal and by the protective plug. Thus parasitic capacitive coupling between the gate zone on the active zone and the future contact can be beneficially reduced.
- Besides the characteristics which have just been stated in the preceding paragraph, the method according to an embodiment of the invention may exhibit one or more additional characteristics from amongst the following, considered individually or according to technically possible combinations:
-
- The layer of first metal is a layer made of a refractory metal alloy.
- A refractory metal is a metal capable of withstanding a thermal budget of the order of 1000° C., in particular during the creation of the source and drain zones, which usually involves an implantation step followed by a thermal annealing step.
- The layer of first metal is a layer made of one of the following materials
- an alloy of Titanium Ti;
- an alloy of Tungsten W;
- an alloy of Tantalum Ta;
- an alloy of a metal and silicon Si;
- When the layer of the first metal is an alloy of metal and silicon, the layer of first metal can beneficially be obtained by a step of silicidation of the gate conductive layer, the gate conductive layer then being made, for example, of polycrystalline silicon.
- The layer of the second metal is a layer made of a refractory metal alloy.
- The layer of the second metal is a layer made of one of the following materials
- an alloy of Titanium Ti;
- an alloy of Tungsten W;
- an alloy of Tantalum Ta;
- an alloy of any other refractory metal,
- The first metal of the layer of first metal layer is beneficially different from the second metal of the layer of the second metal. Thus during etching of the dielectric layer and of the layer of second metal, stopping the etching on the layer of first metal in order to preserve the layer of first metal is facilitated.
- The layer of second metal may be etched selectively relative to the layer of the first metal.
- The selectivity ratio between etching of the layer of second metal and etching of the layer of first metal is greater than 5:1.
- The term “selectivity ratio between etching of the layer of second metal and etching of the layer of first metal is greater than 5:1” means that during a given etching step, the layer of second metal may be etched five times faster than the layer of first metal.
- The thickness of the layer of first metal is greater than or equal to 15 nm.
- The layer of second metal has a thickness between 20 nm and 50 nm.
- The thickness of the gate conductive layer is greater than or equal to 15 nm.
- The cumulative thickness of the gate conductive layer and of the layer of first metal is less than or equal to 100 nm.
- The method of an embodiment of the invention moreover comprises the following steps:
- deposition of a conductive layer over the entire device;
- polishing of the conductive layer in order to break the circuit between the source and drain silicidation zones.
- The method of an embodiment of the invention moreover comprises the following steps:
- deposition of a stop layer over the entire device;
- deposition of a layer of a dielectric on the stop layer;
- selective etching of the dielectric layer and of the stop layer to expose the conductive layer, so as to cut trenches above the source and drain silicidation zones;
- filling of the trenches with a conductive material in order to make contacts on the source and drain silicidation zones.
- Integrated circuit obtained by a manufacturing method according to an embodiment of the invention, comprising:
- at least one active zone and at least one insulation zone;
- at least one gate zone on the active zone, comprising a layer of first dielectric, a gate conductive layer, a layer of a first metal and a protective plug;
- at least one gate zone on the insulation zone, comprising a layer of first dielectric, a gate conductive layer, a layer of a first metal and a layer of a second metal.
- An embodiment of the invention and its various applications will be better understood on reading the following description and on examination of the figures which accompany it.
- The figures are given for indication purposes and are not in any way intended to limit the invention.
-
FIGS. 1a to 13 show the steps in a method for making integrated circuits with self-aligned contacts using a “gate-first” approach according to the state of the art. -
FIGS. 14a, 14b, 14c and 14d respectively show a top view and a first, second and third sectional view of a first step of a method according to an embodiment of the invention allowing an integrated circuit to be made with self-aligned contacts using a “gate-first” approach. -
FIGS. 15a, 15b, 15c and 15d respectively show a top view and a first, second, and third sectional view of a second step in the method according to an embodiment of the invention. -
FIGS. 16a, 16b, 16c and 16d respectively show a top view and a first, second, and third sectional view of a third step in the method according to an embodiment of the invention. -
FIGS. 17a, 17b, 17c and 17d respectively show a top view and a first, second, and third sectional view of a fourth step in the method according to an embodiment of the invention. -
FIGS. 18a, 18b , 180 and 18 d respectively show a top view and a first, second, and third sectional view of a fifth step in the method according to an embodiment of the invention. -
FIGS. 19a, 19b, 19c and 19d respectively show a top view and a first, second, and third sectional view of a sixth step in the method according to an embodiment of the invention. -
FIGS. 20a, 20b, 20c and 20d respectively show a top view and a first, second, and third sectional view of a seventh step in the method according to an embodiment of the invention. -
FIGS. 21a, 21b, 21c and 21d respectively show a top view and a first, second, and third sectional view of an eighth step in the method according to an embodiment of the invention. -
FIGS. 22a, 22b, 22c and 22d respectively show a top view and a first, second, and third sectional view of a ninth step in the method according to an embodiment of the invention. -
FIGS. 23a, 23b, 23c and 23d respectively show a top view and a first, second, and third sectional view of a tenth step in the method according to an embodiment of the invention. -
FIGS. 24a, 24b, 24c and 24d respectively show a top view and a first, second, and third sectional view of an eleventh step in the method according to an embodiment of the invention. -
FIGS. 25a, 25b, 25c and 25d respectively show a top view and a first, second and third sectional view of a twelfth step in the method according to an embodiment of the invention. -
FIGS. 26a, 26b, 26c and 26d respectively show a top view and a first, second, and third sectional view of a thirteenth step in the method according to an embodiment of the invention. -
FIGS. 27a, 27b, 27c and 27d respectively show a top view and a first, second, and third sectional view of a fourteenth step in the method according to an embodiment of the invention. -
FIGS. 28a, 28b, 28c and 28d respectively show a top view and a first, second, and third sectional view of a fifteenth step in the method according to an embodiment of the invention. -
FIG. 29 is a diagram which schematically shows the organisation of the various steps in a method according to an embodiment of the invention. - Unless otherwise stated, a given element appearing in different figures has the same unique reference number.
-
FIGS. 14a to 28d schematically represent the steps in amethod 200 according to an embodiment of the invention in the context of making an integrated circuit with self-aligned contacts and using a “gate-first” approach.FIG. 29 is a diagram which summarises the organisation of the various steps in themethod 200 according to an embodiment of the invention. Thus themethod 200 offers an alternative to the conventional approach described previously in association withFIGS. 1a to 13, and which is incompatible with the need to preserve the silicide zones on the gate zones. - A
first step 201 in themethod 200 is shown inFIGS. 14a, 14b, 14c and 14 d. -
-
FIG. 14a shows a top view, along second plane P2 with orthogonal X and Y axes, of the device during thefirst step 201. A first section plane A, a second section plane B and a third section plane C are shown inFIG. 14a . The first section plane A and the second section plane B are parallel to the first plane P1 with orthogonal X and Z axes. The third section plane C is parallel to a third section plane P3 with orthogonal Y and Z axes. The third section plane C is therefore perpendicular to the first and to the second section planes A and B. -
FIG. 14c is a sectional view along the first section plane A of the device during thefirst step 201. -
FIG. 14d is a sectional view along the second section plane B of the device during thefirst step 201. -
FIG. 14b is a sectional view along the third section plane C of the device during thefirst step 201.
-
- During the first step 201 a start is made by making an
initial layer 300 on a substrate. The substrate is, in the example shown, an SOI type substrate. The substrate may however also be a “bulk” type silicon substrate. When the substrate is of the SOI type, it comprises an insulatinglayer 303, made for example of SiO2 oxide, also called Box. The insulatinglayer 303 has a thickness measured along the axis OZ which is typically less than 25 nm. - The
initial layer 300 comprises, in the example shown, severalactive zones 301, separated from each other byinsulation zones 302. Theactive zones 301 may be made of monocrystalline silicon. Theinsulation zones 302 are formed of a dielectric material, for example an oxide of silicon. Theactive zones 301 andinsulation zones 302 extend, in the example shown, over the insulatinglayer 303. Theactive zones 301 have a thickness which is typically less than or equal to 5 nm. The active zones have 301 have a width Wactive measured along the Y axis. - A
gate stack 305 is then deposited on theinitial layer 300. Thegate stack 305 comprises, in the example in this description; -
- a first layer 305-1 of a high-k dielectric, with the first layer 305-1 extending over the
initial layer 300; - a second layer 305-2 of titanium nitride, with the second layer 305-2 extending over the first layer 305-1;
- a third layer 305-3 of a gate conductive material, for example polysilicon, with the third layer 305-3 extending over the second layer 305-2;
- a fourth layer 305-4 of a first metal, with the fourth layer 305-4 extending over the third layer 305-3;
- a fifth layer 305-5 of a second metal, with the fifth layer 305-5 extending over the fourth layer 305-4;
- a sixth layer 305-6 of a dielectric, for example a nitride, with the sixth layer 305-6 extending over the fifth layer 305-5;
- a first layer 305-1 of a high-k dielectric, with the first layer 305-1 extending over the
- The present description is made for the case in which the first layer 305-1 is a high-k dielectric layer; embodiments of the invention however are not limited to this and relate more generally to a
gate stack 305 which comprises a first layer 305-1 of a dielectric. - Similarly, this description is made for the case in which a
gate stack 305 comprises the second layer 305-2 made of titanium nitride; embodiments of the invention however are not restricted to this case and relate more generally to any gate stack comprising the first layer 305-1 of a dielectric and the third layer 305-3 of a gate conductive layer and which optionally comprises the second layer 305-2. - The first metal of the fourth layer 305-4 is beneficially an alloy of titanium Ti, an alloy of tungsten W, an allay of tantalum Ta or an alloy of a metal and of silicon Si. When the fourth layer 305-4 is an alloy of a metal and silicon, the fourth layer 305-4 can beneficially be obtained by a step of silicidation of the third gate conductive layer 305-3, the gate conductive layer being made, for example, of polycrystalline silicon.
- The second metal of the fifth layer 305-5 is beneficially an alloy of titanium Ti, for example titanium nitride, an alloy of tungsten W an alloy of tantalum Ta. The height of the
gate stack 305 measured along the axis OZ is typically between 30 nm and 75 nm. -
Gate zones 306 are then defined in thegate stack 305. Eachgate zone 306 forms a line which extends parallel to the Y axis, Eachgate zone 306 has, in the example shown, a width of 14 nm, measured along the direction OX. The separation spacing step, along direction OX, between theconsecutive gate zones 306, also called “pitch” or technology node, is 64 nm in the example shown. - This description is made for the specific case of a technology node of 64 nm. Embodiments of the invention, however, are not limited to spacing steps of 64 nm and in particular relate to spacing steps of between 20 nm and 64 nm.
- The dimensions chosen for the
gate zones 306 may typically be as follows: -
- The first layer 305-1 of dielectric typically has a thickness, measured along axis OZ, of 5 nm;
- The second layer 305-2 typically has a thickness, measured along axis OZ, of 5 nm;
- the third layer 305-3 and the fourth layer 305-4 respectively have a thickness, measured along the Z axis, typically greater than or equal to 15 nm, with the sum of the thickness of the third layer 305-3 and of the thickness of the fourth layer 305-4 being between 30 nm and 100 nm. The smaller the desired technology node, then beneficially, the smaller the sum of the thicknesses of the third layer 305-3 and of the fourth layer 305-4, so as to minimise any parasitic capacitances. The thickness of the fourth layer 305-4 should, however, be sufficient to reduce the resistivity of the
gate zone 306; - the thickness of the fifth layer 305-5 of second metal is typically, measured along the OZ axis, between 20 nm and 50 nm. The thickness of the fifth layer 305-5 is chosen in accordance with the need to perform the later polishing and etching steps, and in particular in accordance with the need for selectivity of etching and/or for precision of the etching stop that has to be implemented. In effect, one wishes to ensure that the thickness of the layer 305-5 will be sufficient for the fourth layer 305-4 to be preserved at the surface of the
gate zones 306; - the sixth layer 305-6 of dielectric typically has a thickness, measured along axis OZ, of 15 nm;
- Since the
method 200 according to an embodiment of the invention is of the “gate-first” approach type, eachgate zone 306 is directly made in thegate stack 305. Thus thegate stack 305 deposited during thefirst step 201 is directly made up of materials destined to form thegate zones 306. - The
gate zones 306 may be made in different ways, in particular depending on the desired dimensions of the integrated circuit to be made. - In effect, when integrated circuits are made which correspond to fairly high technology nodes—for example which are in accordance with a technology node greater than 32 nm, the
gate zones 306 may be made using conventional photo-lithography. In this case, following the deposition of thegate stack 305 on theinitial layer 300, a mask defining the shape of thegate zones 306 is deposited on thegate stack 305. The gate stack is then illuminated through the mask. The illuminated portions of thegate stack 305 are then removed using an appropriate solvent. - When the integrated circuit that one wishes to make using the
method 200 according to an embodiment of the invention corresponds to a small technology node—for example to a technology node of less than 32 nm, thegate zones 306 can be made using double exposure (“double patterning”) or “spacer patterning” techniques. The double patterning technique is known to those skilled in the art and involves carrying out two photo-lithography steps to make a single level. In effect, according to this method, a first photo-lithography step is first of all carried out in order to define one of two patterns and then a second photo-lithography step is carried out to define the remaining patterns. This technique is used to make patterns with a resolution which can be twice that obtained using conventional lithographic techniques. - First insulating
spacers 307 are then made on either side of eachgate zone 306. Thefirst spacers 307 are made of a dielectric material, which may be, for example, a nitride or an oxide/nitride bi-layer. All thefirst spacers 307 may be made of the same material, or they may be made from different materials. The maximum thickness measured along the X axis of thefirst spacers 307 is typically 8 nm. - The methods used to make the first insulating
spacers 307 are known in the prior art. - The first
insulating spacers 307 can be made, for example, in the following way: -
- a layer of insulating material forming the first insulating spacers 307 (for example nitride or a nitride-oxide bi-layer) is deposited over all the
gate zones 306 and over theinitial layer 300; - the layer of insulating material is anisotropically etched so as to preserve the vertical parts of the layer made of insulating material. The vertical parts of the layer made of insulating material then form the
first spacers 307 on either side of eachgate zone 306,
- a layer of insulating material forming the first insulating spacers 307 (for example nitride or a nitride-oxide bi-layer) is deposited over all the
- The upper surfaces of the first insulating
spacers 307 can then be planarised such that they are aligned with the upper surfaces of thegate zones 306. This step may be carried out, for example, by CMP chemical-mechanical polishing. The firstinsulating spacers 307 will contribute to insulating thegate zones 306 from the contacts that will subsequently be made. - A
second step 202 in themethod 200 is shown inFIGS. 15a, 15b, 15c and 15 d. -
-
FIG. 15a shows a top view along the second plane P2 of the device during thesecond step 202.
-
-
FIG. 15c is a sectional view along the first section plane A of the device during thesecond step 202. -
FIG. 15d is a sectional view along the second section plane B of the device during thesecond step 202. -
FIG. 15b is a sectional view along the third section plane C of the device during thesecond step 202. - Source and
drain zones 308 are made during thesecond step 202. Thezones 308 are located on theactive zones 301 on either side of thegate zones 306 onactive zones 301 surrounded by the first insulatingspacers 307. Making source and drainzones 308 may include a step for epitaxial growth fromactive zones 301 made of Si. Source anddrain zones 308 are then beneficially in the form of a truncated a pyramid which has a square base which extends along the second plane P2 and which typically has a height, measured along axis Z, of 15 nm. Each source ordrain zone 308 then beneficially has four facets 308-F which are the four sides of the truncated pyramid. The facets 308-F typically make an angle α of 72° with the square base, Such facets 308-F beneficially allow the distances to be increased between, on one hand, thegate zones 306 onactive zones 301 and on the other hand source and drainzones 308 adjacent to eachgate zone 306 onactive zone 301. - The source and drain
zones 308 are doped in situ if appropriate, during growth, or during a specific implantation step. - A
third step 203 in themethod 200 is shown inFIGS. 16a, 16b, 16c and 16 d. -
-
FIG. 16a shows a top view along the second plane P2 of the device during thethird step 203. -
FIG. 16c is a sectional view along the first section plane A of the device during thethird step 203. -
FIG. 16d is a sectional view along the second section plane B of the device during thethird step 203. -
FIG. 16b is a sectional view along the third section plane C of the device during thethird step 203.
-
- During the
third step 203 second insulatingspacers 309 are made around first insulatingspacers 307. The secondinsulating spacers 309 are made from a dielectric material, for example a nitride. The maximum thickness, measured along the X axis, of thesecond spacers 309 is typically 10 nm. The maximum cumulative thickness of thefirst spacers 307 and of thesecond spacers 309 measured along the X axis is therefore typically 18 nm. - A
fourth step 204 in themethod 200 is shown inFIGS. 17a, 17b, 17c and 17 d. -
-
FIG. 17a shows a top view along the second plane P2 of the device during thefourth step 204. -
FIG. 17c is a sectional view along the first section plane A of the device during thefourth step 204. -
FIG. 17d is a sectional view along the second section plane B of the device during thefourth step 204. -
FIG. 17b is a sectional view along the third section plane C of the device during thefourth step 204.
-
-
Silicidation zones 310 at the surface of the source and drainzones 308 are made during thefourth step 204. Silicidation is known in the prior art; it is equivalent to the metallisation of source and drainzones 308 using the chemical reaction between the constituent silicon of the source anddrain zone 308 and a metal, for example nickel, in order to form zones of low resistivity. It will be noted that unlike the aforementioned method 100, no silicidation zone is created at this stage of the method ingate zones 306, at the surface of which there is still the sixth layer 305-6 made of nitride. In effect thegate zones 306 already include the fourth layer 305-4 of the first metal, which provides a silicidation function. - A
fifth step 205 in themethod 200 is shown inFIGS. 18a, 18b, 18c and 18 d. -
-
FIG. 18a shows a top view along the second plane P2 of the device during thefifth step 205. -
FIG. 18c is a sectional view along the first section plane A of the device during thefifth step 205. -
FIG. 18d is a sectional view along the second section plane B of the device during thefifth step 205. -
FIG. 18b is a sectional view along the third section plane C of the device during thefifth step 205.
-
- During the
fifth step 205 the deposition of alayer 311 of a first level of dielectric, the “inter-layer dielectric” (ILD), is carried out on the device. The dielectric material used to form thelayer 311 of the ILD first dielectric layer may be, for example, SiO2. - A
sixth step 206 in themethod 200 is shown inFIGS. 19a, 19b, 19c and 19 d. -
-
FIG. 19a shows a top view along the second plane P2 of the device during thesixth step 206. -
FIG. 19c is a sectional view along the first section plane A of the device during thesixth step 206. -
FIG. 19d is a sectional view along the second section plane B of the device during thesixth step 206. -
FIG. 19b is a sectional view along the third section plane C of the device during thesixth step 206.
-
- During the
sixth step 206, thelayer 311 of the ILD first dielectric layer previously deposited in thefifth step 205 is planarised. This planarisation is, in the example shown, carried out in two steps: -
- firstly a partial CMP chemical-mechanical polishing is carried out, at the end of which a portion of the thickness of the
layer 311 of the first ILD dielectric level, measured along the Z axis, remains at the surface of thegate zones 306. The CMP chemical-mechanical polishing is therefore stopped a little before the upper surface of thegate zones 306; - then a finishing polishing step is carried out using an etch-back method which ends up at the surface of the
gate zones 306 in order to expose the sixth layer 305-6.
- firstly a partial CMP chemical-mechanical polishing is carried out, at the end of which a portion of the thickness of the
- At the end of the
sixth step 206, the space between the first insulatingspacers 307 is completely filled by thelayer 311 of the first ILD dielectric level. - A
seventh step 207 in themethod 200 is shown inFIGS. 20a, 20b, 20c and 20 d. -
-
FIG. 20a shows a top view along the second plane P2 of the device during theseventh step 207. -
FIG. 20c is a sectional view along the first section plane A of the device during theseventh step 207. -
FIG. 20d is a sectional view along the second section plane B of the device during theseventh step 207. -
FIG. 20b is a sectional view along the third section plane C of the device during theseventh step 207.
-
- During the
seventh step 207, a fourth mask M4 is made at eachinsulation zone 302, in order to protect theinsulation zones 302. The distance measured, along the Y axis, between two masks M4 covering twoconsecutive insulation zones 302 is greater than the width Wactive of theactive zones 301. Then the sixth layer 305-6 of the dielectric as well as the fifth layer 305-5 of the second metal is etched on theactive zones 301 not protected by the fourth mask M4. Etching Is then stopped on the fourth layer 305-4 of the first metal. The etching on theactive zones 301 not protected by the fourth mask M4, of the sixth and fifth layers 305-6 and 305-5 results in a cavity 306-C appearing at the surface of eachgate zone 306 onactive zone 301, between the first insulatingspacers 307. Thegate zones 306 oninsulation zone 302 are protected by the fourth mask M4 during theseventh step 207. The fourth mask M4 is then removed. The fact that the distance, measured along the Y axis, between two mask M4 covering twoconsecutive insulation zones 302 is greater than the width Wactive of theactive zones 301 beneficially means that on the active zones the fifth layer 305-5 of the second metal is completely removed and that there is no residue. - It has been stated previously that the first metal of the fourth layer 305-4 is beneficially an alloy of titanium, an alloy of tungsten, an alloy of tantalum or an alloy of a metal and silicon. More generally any refractory metal is suitable for forming the fourth layer 305-4.
- Similarly, it was indicated above that the second metal of the fifth layer 305-5 is beneficially an alloy of titanium, of tungsten or of tantalum. More generally, any refractory material which can be etched selectively, for example by plasma or wet etching, in relation to the first metal, to the
layer 311 of the first layer of the ILD dielectric layer and to the materials of the first andsecond spacers 3074 and 309, beneficially with a selectivity ratio greater than 5:1 in relation to the first metal, is suitable for forming the fifth layer 305-5. - The term “refractory metal” refers to a metal capable of withstanding a thermal budget of the order of 1000° C., in particular during the creation of the source and drain
zones 308, which usually involves an implantation step followed by a thermal annealing step. - The term “etching selectivity ratio greater than 5:1” means that during a given etching step, the layer of second metal may be etched more than five times faster than the layer of first metal.
- In this context, the first metal is beneficially different from the second metal; that is, the first metal and the second metal beneficially have a different chemical composition, in order to contribute to ensuring that good etching selectivity is achieved. It may be envisaged, however, without going beyond the scope of the invention, that the first metal and the second metal are one and the same material. In this case the fourth layer 305-4 and the fifth layer 305-5 now only form the same single layer. Stopping the etching of the fifth layer 305-5 should then be controlled in order not to consume the fourth layer 305-4.
- An
eighth step 208 in themethod 200 is shown inFIGS. 21a, 21b, 21c and 21 d. -
-
FIG. 21a shows a top view along the second plane P2 of the device during theeighth step 208. -
FIG. 21c is a sectional view along the first section plane A of the device during theeighth step 208. -
FIG. 21d is a sectional view along the second section plane B of the device during theeighth step 208, -
FIG. 21b is a sectional view along the third section plane C of the device during theeighth step 208.
-
- During the
eighth step 208 the deposition of alayer 312 of a dielectric, for example a silicon nitride SIN, is carried out over the entire device. The principal role of dielectric material deposited in thelayer 312 is to insulate future self-aligned contacts in relation to thegate zones 306 onactive zone 301. The dielectric material oflayer 312 may in particular be SiN, BN or HfO2, deposited using a technique for the deposition of thin atomic layers known as ALD (“Atomic Layer Deposition”) or by a PEALD (“Plasma Enhanced Atomic Layer Deposition”) technique. The layer ofdielectric 312 is in particular deposited on eachgate zone 306 on theactive zone 301, in contact with the fourth layer 305-4 of the first metal previously exposed during the seventh step. CMP polishing of thelayer 312 of dielectric is then carried out. At the end of this polishing step, thedielectric layer 312 is only preserved over thegate zones 306 on theactive zone 301, thus forming a protective plug over eachgate zone 306 on theactive zone 301, which fills the cavities 306-C formed beforehand. These protective plugs contribute to preventing a short-circuit between thegate zones 306 onactive zone 301 and source and drain contacts formed later and which are self-aligned with thegate zones 306 on theactive zone 301. The protective plugs also contribute to reducing any parasitic capacitive coupling between thegate zones 306 onactive zones 301 and the source and drain contacts. - At the end of the
eighth step 208, eachgate zone 306 on theactive zone 301 thus comprises, in the example shown: -
- the first layer of dielectric 305-1;
- the second layer of titanium nitride 305-2;
- the third gate conductive layer 305-3;
- the fourth layer 305-4 of first metal;
- the
protective plug 312 made of dielectric material.
- A
ninth step 209 in themethod 200 is shown inFIGS. 22a, 22b, 22c and 22 d. -
-
FIG. 22a shows a top view along the second plane P2 of the device during theninth step 209. -
FIG. 22c is a sectional view along the first section plane A of the device during theninth step 209. -
FIG. 22d is a sectional view along the second section plane B of the device during theninth step 209. -
FIG. 22b is a sectional view along the third section plane C of the device during theninth step 209.
-
- During the
ninth step 209, a fifth mask M5 is made at eachinsulation zone 302, in order to protect theinsulation zones 302. The distance, measured along the Y axis, between two masks M5 covering twoconsecutive insulation zones 302 is less than the width Mactive of theactive zones 301. The fifth mask M5 is a hard mask, for example a hard mask made of nitride. - Then the
layer 311 of the first ILD dielectric layer present on theactive zones 301 and not protected by the fifth mask M5 is etched. This etching is carried out selectively in relation to thesilicidation zones 310, thefirst spacers 307 and thesecond spacers 309, for example by plasma etching. At the end of theninth step 209, thesilicidation zones 310 are exposed. The firstILD dielectric level 311 present on theinsulation zones 302 is protected by the fifth mask M5 and it is therefore preserved at the end of theninth step 209. Then the fifth mask M5 is removed. - A
tenth step 210 in themethod 200 is shown inFIGS. 23a, 23b, 23c and 23 d. -
-
FIG. 23a shows a top view along the second plane P2 of the device during thetenth step 210. -
FIG. 23c is a sectional view along the first section plane A of the device during thetenth step 210.
-
-
FIG. 23d is a sectional view along the second section plane B of the device during thetenth step 210. -
-
FIG. 23b is a sectional view along the third section plane C of the device during thetenth step 210.
-
- During the
tenth step 210, deposition of alayer 313 of the constituent conductive material of future source and drain contacts is carried out. The first constituent material of the source and drain contacts may be any material usually used in the prior art to make source and drain contacts in transistors, - An
eleventh step 211 in themethod 200 is shown inFIGS. 24a, 24b, 24c and 24 d. -
-
FIG. 24a shows a top view along the second plane P2 of the device during theeleventh step 211. -
FIG. 24c is a sectional view along the first section plane A of the device during theeleventh step 211. -
FIG. 24d is a sectional view along the second section plane B of the device during theeleventh step 211. -
FIG. 24b is a sectional view along the third section plane C of the device during theeleventh step 211.
-
- During the
eleventh step 211, CMP polishing of thelayer 313 of conductive material previously deposited in thetenth step 210 is carried out in order to break the circuit between the source and drainzones 308. At the end of theeleventh step 211, the conductive material is only preserved on theactive zones 301 between thegate zones 306 on theactive zone 301. There is no longer anyconductive material 313 on theinsulation zones 302. - The
gate zones 306 on theactive zones 301 comprise, at the end of the eleventh polishing step 211: -
- the first layer 305-1 of a high-k dielectric, which extends over the
initial layer 300; - the second layer 305-2 of titanium nitride, which extends over the first layer 305-1;
- the third layer 305-3 of polysilicon, which extends over the second layer 305-2;
- the fourth layer 305-4 of the first metal which extends over the third layer 305-3,
- the
protective plug 312 made of dielectric material.
- the first layer 305-1 of a high-k dielectric, which extends over the
- Each
gate zone 306 onactive zone 301 is thus protected by aprotective plug 312 which extends over the fourth layer 305-4 of the first metal. - The first metal 305-4, which acts as silicide, therefore remains fully present on the
active zones 301, despite theeleventh polishing step 211. - As for the
gate zones 306 on theinsulation zones 302, these comprise, at the end of the eleventh polishing step 211: -
- the first layer 305-1 of a high-k dielectric, which extends over the
initial layer 300; - the second layer 305-2 of titanium nitride, which extends over the first layer 305-1;
- the third layer 305-3 of polysilicon, which extends over the second layer 305-2;
- the fourth layer 305-4 of the first metal which extends over the third layer 305-3;
- the fifth layer 305-5 of the second metal which extends over the fourth layer 305-4;
- the sixth layer 306-6 of dielectric, which extends over the fifth layer 305-5;
- the first layer 305-1 of a high-k dielectric, which extends over the
- A
twelfth step 212 in themethod 200 is shown inFIGS. 25a, 25b, 25c and 25 d. -
-
FIG. 25a shows a top view along the second plane P2 of the device during thetwelfth step 212. -
FIG. 25c is a sectional view along the first section plane A of the device during thetwelfth step 212. -
FIG. 25d is a sectional view along the second section plane B of the device during thetwelfth step 212. -
FIG. 25b is a sectional view along the third section plane C of the device during thetwelfth step 212.
-
- The following are removed during the
twelfth step 212; -
- the sixth layer 305-6 of dielectric, which remained only on the
insulation zones 302 at the end of theseventh step 207; - the fifth layer 305-5 of the second metal which also remained on the
insulation zones 302.
- the sixth layer 305-6 of dielectric, which remained only on the
- The
gate zones 306 onactive zone 301 are protected during thetwelfth step 212 by the nitride plugs 312. - A
thirteenth step 213 in themethod 200 is shown inFIGS. 26a, 26b, 26c and 26 d. -
-
FIG. 26a shows a top view along the second plane P2 of the device during thethirteenth step 213. -
FIG. 26c is a sectional view along the first section plane A of the device during thethirteenth step 213. -
FIG. 26d is a sectional view along the second section plane B of the device during thethirteenth step 213. -
FIG. 26b is a sectional view along the third section plane C of the device during thethirteenth step 213.
-
- During the
thirteenth step 213 the deposition of an etch stop layer (ESL) 314 is carried out. Thelayer 314 is, for example, a silicon nitride. A polishing step of the etch stop layer (ESL) 314 may be carried out, for example using a chemical-mechanical polishing step (CMP). - A
fourteenth step 214 in themethod 200 is shown inFIGS. 27a, 27b, 27c and 27 d. -
-
FIG. 27a shows a top view along the second plane P2 of the device during thefourteenth step 214. -
FIG. 27c is a sectional view along the first section plane A of the device during thefourteenth step 214. -
FIG. 27d is a sectional view along thesecond section plane 13 of the device during thefourteenth step 214. -
FIG. 27b is a sectional view along the third section plane C of the device during thefourteenth step 214.
-
- During the
fourteenth step 214 the deposition of alayer 315 of a second level ofILD dielectric 315 is carried out. - A
fifteenth step 215 in themethod 200 is shown inFIGS. 28a, 28b, 28c and 28 d. -
-
FIG. 28a shows a top view along the second plane P2 of the device during thefifteenth step 215. -
FIG. 28c is a sectional view along the first section plane A of the device during thefifteenth step 215. -
FIG. 28d is a sectional view along the second section plane B of the device during thefifteenth step 215. -
FIG. 28b is a sectional view along the third section plane C of the device during thefifteenth step 215.
-
- During the
fifteenth step 215, a start is made by defining the contours of future source, drain and gate contacts, that is, the patterning of the contacts is carried out using lithography. Source anddrain contacts 317 are to be located onactive zone 301 on either side of thegate zones 306 onactive zone 301. Agate contact 318 will be located on theinsulation zone 302. Starting from the previously performed patterning, the levels of source anddrain contact 317 andgate contacts 318 are then opened by an etching step on thelayer 315 of the second ILD dielectric level and of theESL stop layer 314. Then the deposition of aconductive material 316 in the previously defined contact .levels is carried out. - At the end of this
fifteenth step 215, for eachgate zone 306 onactive zone 301, source anddrain contacts 317 which are self-aligned on thegate zone 306 onactive zone 301 have therefore been made. It will be noted that a certain misalignment of the source anddrain contacts 317 relative to eachgate zone 306 onactive zone 301 is possible, without adversely affecting the proper operation of the integrated circuit that is finally made, thanks to the presence ofprotective plugs 312 made of dielectric at the surface of thegate zones 306 onactive zones 301. At the end of thisfifteenth step 215 moreover, agate contact 318 has been made oninsulation zone 302. Thisgate contact 318 is in direct contact with the fifth layer 305-5 of the second metal of thegate zone 306 oninsulation zone 302, with no need to carry out an etching step on an insulating layer. - Thanks to the fourth layer 305-4 of the first metal and to the fifth layer 305-6 of the second metal initially deposited in the
gate stack 305, the method of an embodiment of the invention beneficially contributes towards a particular profile being obtained which allows the creation of agate contact 308 function oninsulation zone 302 and ofgate zones 306 onactive zones 301. - The fourth layer 306-4 of the
gates zones 306 onactive zones 301 has a coordinate Z1 along the Z axis. The lower level of thegate contacts 318 and source anddrain contacts 317 have a coordinate Z2 along the Z axis. Themethod 200 according to an embodiment of the invention beneficially allowsgate zones 306 to be made onactive zones 310 whose fourth layer 305-4 of first metal, which is substantially parallel to the plane P2, is located below the lower level, also substantially parallel to the plane P2, thegate contacts 318 and source anddrain contacts 317; that is to say Z1 is lower than Z2.
Claims (16)
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US14/965,519 US20160099326A1 (en) | 2013-09-27 | 2015-12-10 | Method for making an integrated circuit |
Applications Claiming Priority (4)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| FR1359365A FR3011382B1 (en) | 2013-09-27 | 2013-09-27 | METHOD FOR PRODUCING AN INTEGRATED CIRCUIT |
| FR1359365 | 2013-09-27 | ||
| US14/498,091 US9240325B2 (en) | 2013-09-27 | 2014-09-26 | Method for making an integrated circuit |
| US14/965,519 US20160099326A1 (en) | 2013-09-27 | 2015-12-10 | Method for making an integrated circuit |
Related Parent Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US14/498,091 Division US9240325B2 (en) | 2013-09-27 | 2014-09-26 | Method for making an integrated circuit |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| US20160099326A1 true US20160099326A1 (en) | 2016-04-07 |
Family
ID=49753384
Family Applications (2)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US14/498,091 Active US9240325B2 (en) | 2013-09-27 | 2014-09-26 | Method for making an integrated circuit |
| US14/965,519 Abandoned US20160099326A1 (en) | 2013-09-27 | 2015-12-10 | Method for making an integrated circuit |
Family Applications Before (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US14/498,091 Active US9240325B2 (en) | 2013-09-27 | 2014-09-26 | Method for making an integrated circuit |
Country Status (2)
| Country | Link |
|---|---|
| US (2) | US9240325B2 (en) |
| FR (1) | FR3011382B1 (en) |
Cited By (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20220293503A1 (en) * | 2021-03-12 | 2022-09-15 | Taiwan Semiconductor Manufacturing Company Limited | Interconnect structures and manufacturing method thereof |
Citations (16)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20030211697A1 (en) * | 2002-05-10 | 2003-11-13 | Taiwan Semiconductor Manufacturing Co., Ltd. | Multiple etch method for fabricating spacer layers |
| US20040180487A1 (en) * | 2003-03-12 | 2004-09-16 | Eppich Denise M. | Transistor devices, CMOS constructions, capacitor constructions, and methods of forming transistor devices and capacitor constructions |
| US20050064653A1 (en) * | 2003-09-18 | 2005-03-24 | Seong-Geon Park | Semiconductor devices having metal containing N-type and P-type gate electrodes and methods of forming the same |
| US20050272190A1 (en) * | 2004-06-02 | 2005-12-08 | Deok-Hyung Lee | Methods of fabricating fin field-effect transistors having silicide gate electrodes and related devices |
| US20060289953A1 (en) * | 2005-06-27 | 2006-12-28 | Kiwamu Sakuma | Semiconductor device and manufacturing method of the same |
| US20070004117A1 (en) * | 2005-06-14 | 2007-01-04 | Atsushi Yagishita | Semiconductor device and method of manufacturing semiconductor device |
| US20070057347A1 (en) * | 2005-09-09 | 2007-03-15 | Fujitsu Limited | Field-effect transistor and method for fabricating the same |
| US20070132009A1 (en) * | 2003-10-09 | 2007-06-14 | Kiyoshi Takeuchi | Semiconductor device and method for producing the same |
| US20070296052A1 (en) * | 2006-06-26 | 2007-12-27 | Taiwan Semiconductor Manufacturing Company, Ltd. | Methods of forming silicide regions and resulting MOS devices |
| US20080093666A1 (en) * | 2006-10-20 | 2008-04-24 | Yasunori Okayama | Semiconductor Device and Manufacturing Method Thereof |
| US20090302399A1 (en) * | 2005-04-21 | 2009-12-10 | International Business Machines Corporation | Using Metal/Metal Nitride Bilayers as Gate Electrodes in Self-Aligned Aggressively Scaled CMOS Devices |
| US20110121400A1 (en) * | 2008-04-11 | 2011-05-26 | Centre National De La Recherche Scientifique (C,N,R.S.) | Method for making complementary p and n mosfet transistors, electronic device including such transistors, and processor including at least one such device |
| US20110309452A1 (en) * | 2010-06-17 | 2011-12-22 | Samsung Electronics Co., Ltd. | Methods of manufacturing semiconductor devices |
| US20130032886A1 (en) * | 2011-08-01 | 2013-02-07 | International Business Machines Corporation | Low Threshold Voltage And Inversion Oxide Thickness Scaling For A High-K Metal Gate P-Type MOSFET |
| US20130334608A1 (en) * | 2011-02-10 | 2013-12-19 | Daisaku Ikoma | Semiconductor device |
| US20140319623A1 (en) * | 2011-12-28 | 2014-10-30 | Curtis Tsai | Methods of integrating multiple gate dielectric transistors on a tri-gate (finfet) process |
Family Cites Families (7)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5686329A (en) * | 1995-12-29 | 1997-11-11 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method for forming a metal oxide semiconductor field effect transistor (MOSFET) having improved hot carrier immunity |
| KR100672762B1 (en) * | 2003-10-29 | 2007-01-22 | 주식회사 하이닉스반도체 | Manufacturing Method of Semiconductor Device Using Reverse Gate Process |
| KR100506460B1 (en) * | 2003-10-31 | 2005-08-05 | 주식회사 하이닉스반도체 | A transistor of a semiconductor device and A method for forming the same |
| US7560331B2 (en) * | 2005-07-28 | 2009-07-14 | Samsung Electronics Co., Ltd. | Method for forming a silicided gate |
| US8013401B2 (en) * | 2007-03-15 | 2011-09-06 | Intel Corporation | Selectively depositing aluminum in a replacement metal gate process |
| JP5018155B2 (en) * | 2007-03-16 | 2012-09-05 | 富士通セミコンダクター株式会社 | Wiring board, electronic component mounting structure, and semiconductor device |
| US8436404B2 (en) | 2009-12-30 | 2013-05-07 | Intel Corporation | Self-aligned contacts |
-
2013
- 2013-09-27 FR FR1359365A patent/FR3011382B1/en active Active
-
2014
- 2014-09-26 US US14/498,091 patent/US9240325B2/en active Active
-
2015
- 2015-12-10 US US14/965,519 patent/US20160099326A1/en not_active Abandoned
Patent Citations (16)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20030211697A1 (en) * | 2002-05-10 | 2003-11-13 | Taiwan Semiconductor Manufacturing Co., Ltd. | Multiple etch method for fabricating spacer layers |
| US20040180487A1 (en) * | 2003-03-12 | 2004-09-16 | Eppich Denise M. | Transistor devices, CMOS constructions, capacitor constructions, and methods of forming transistor devices and capacitor constructions |
| US20050064653A1 (en) * | 2003-09-18 | 2005-03-24 | Seong-Geon Park | Semiconductor devices having metal containing N-type and P-type gate electrodes and methods of forming the same |
| US20070132009A1 (en) * | 2003-10-09 | 2007-06-14 | Kiyoshi Takeuchi | Semiconductor device and method for producing the same |
| US20050272190A1 (en) * | 2004-06-02 | 2005-12-08 | Deok-Hyung Lee | Methods of fabricating fin field-effect transistors having silicide gate electrodes and related devices |
| US20090302399A1 (en) * | 2005-04-21 | 2009-12-10 | International Business Machines Corporation | Using Metal/Metal Nitride Bilayers as Gate Electrodes in Self-Aligned Aggressively Scaled CMOS Devices |
| US20070004117A1 (en) * | 2005-06-14 | 2007-01-04 | Atsushi Yagishita | Semiconductor device and method of manufacturing semiconductor device |
| US20060289953A1 (en) * | 2005-06-27 | 2006-12-28 | Kiwamu Sakuma | Semiconductor device and manufacturing method of the same |
| US20070057347A1 (en) * | 2005-09-09 | 2007-03-15 | Fujitsu Limited | Field-effect transistor and method for fabricating the same |
| US20070296052A1 (en) * | 2006-06-26 | 2007-12-27 | Taiwan Semiconductor Manufacturing Company, Ltd. | Methods of forming silicide regions and resulting MOS devices |
| US20080093666A1 (en) * | 2006-10-20 | 2008-04-24 | Yasunori Okayama | Semiconductor Device and Manufacturing Method Thereof |
| US20110121400A1 (en) * | 2008-04-11 | 2011-05-26 | Centre National De La Recherche Scientifique (C,N,R.S.) | Method for making complementary p and n mosfet transistors, electronic device including such transistors, and processor including at least one such device |
| US20110309452A1 (en) * | 2010-06-17 | 2011-12-22 | Samsung Electronics Co., Ltd. | Methods of manufacturing semiconductor devices |
| US20130334608A1 (en) * | 2011-02-10 | 2013-12-19 | Daisaku Ikoma | Semiconductor device |
| US20130032886A1 (en) * | 2011-08-01 | 2013-02-07 | International Business Machines Corporation | Low Threshold Voltage And Inversion Oxide Thickness Scaling For A High-K Metal Gate P-Type MOSFET |
| US20140319623A1 (en) * | 2011-12-28 | 2014-10-30 | Curtis Tsai | Methods of integrating multiple gate dielectric transistors on a tri-gate (finfet) process |
Cited By (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20220293503A1 (en) * | 2021-03-12 | 2022-09-15 | Taiwan Semiconductor Manufacturing Company Limited | Interconnect structures and manufacturing method thereof |
| US11929314B2 (en) * | 2021-03-12 | 2024-03-12 | Taiwan Semiconductor Manufacturing Company, Ltd. | Interconnect structures including a fin structure and a metal cap |
Also Published As
| Publication number | Publication date |
|---|---|
| US20150091106A1 (en) | 2015-04-02 |
| US9240325B2 (en) | 2016-01-19 |
| FR3011382A1 (en) | 2015-04-03 |
| FR3011382B1 (en) | 2019-03-29 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US11948839B2 (en) | Power reduction in finFET structures | |
| KR102081401B1 (en) | Metal gate structure cutting process | |
| KR101879051B1 (en) | Semiconductor device and manufacturing method thereof | |
| KR102123920B1 (en) | Semiconductor device and method of manufacture | |
| US9882029B2 (en) | Semiconductor device including Fin-FET and manufacturing method thereof | |
| US9147765B2 (en) | FinFET semiconductor devices with improved source/drain resistance and methods of making same | |
| CN104425285B (en) | In method and its equipment that contact structures are formed in fin field-effect transistor equipment | |
| KR101363699B1 (en) | Metal gate semiconductor device | |
| KR101976916B1 (en) | Semiconductor device and method | |
| US9548250B1 (en) | Semiconductor device including self-aligned gate structure and improved gate spacer topography | |
| US10325848B2 (en) | Self-aligned local interconnect technology | |
| KR20180120637A (en) | Semiconductor device and manufacturing method thereof | |
| KR101808919B1 (en) | Method for manufacturing finfet with doped isolation insulating layer | |
| KR101954509B1 (en) | Semiconductor device and method | |
| KR20180078126A (en) | A semiconductor device and a method for fabricating the same | |
| US10276574B2 (en) | Semiconductor device and manufacturing method thereof | |
| CN103489784B (en) | There is semiconductor device and the manufacture method thereof of the gate height uniformity of improvement | |
| US11676869B2 (en) | Semiconductor device and manufacturing method thereof | |
| CN108074817A (en) | Method for forming semiconductor device | |
| KR102370296B1 (en) | Semiconductor device and method of manufacture | |
| US11404418B2 (en) | Semiconductor device and manufacturing method thereof | |
| CN102299092B (en) | Semiconductor device and forming method thereof | |
| US9240325B2 (en) | Method for making an integrated circuit | |
| CN115458601A (en) | Semiconductor device and method for manufacturing the same |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| AS | Assignment |
Owner name: COMMISSARIAT A L'ENERGIE ATOMIQUE ET AUX ENERGIES Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:BARNOLA, SEBASTIEN;REEL/FRAME:037264/0139 Effective date: 20150319 Owner name: STMICROELECTRONICS SA, FRANCE Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:MORAND, YVES;NIEBOJEWSKI, HEIMANU;REEL/FRAME:037264/0069 Effective date: 20150319 Owner name: STMICROELECTRONICS (CROLLES 2) SAS, FRANCE Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:MORAND, YVES;NIEBOJEWSKI, HEIMANU;REEL/FRAME:037264/0069 Effective date: 20150319 |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: NON FINAL ACTION MAILED |
|
| STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |