US20160056817A1 - Power transistor with distributed diodes - Google Patents
Power transistor with distributed diodes Download PDFInfo
- Publication number
- US20160056817A1 US20160056817A1 US14/831,758 US201514831758A US2016056817A1 US 20160056817 A1 US20160056817 A1 US 20160056817A1 US 201514831758 A US201514831758 A US 201514831758A US 2016056817 A1 US2016056817 A1 US 2016056817A1
- Authority
- US
- United States
- Prior art keywords
- conductor
- sub
- transistors
- distributed
- transistor
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
Images
Classifications
-
- H—ELECTRICITY
- H02—GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
- H02M—APPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
- H02M3/00—Conversion of DC power input into DC power output
- H02M3/02—Conversion of DC power input into DC power output without intermediate conversion into AC
- H02M3/04—Conversion of DC power input into DC power output without intermediate conversion into AC by static converters
- H02M3/10—Conversion of DC power input into DC power output without intermediate conversion into AC by static converters using discharge tubes with control electrode or semiconductor devices with control electrode
- H02M3/145—Conversion of DC power input into DC power output without intermediate conversion into AC by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal
- H02M3/155—Conversion of DC power input into DC power output without intermediate conversion into AC by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal using semiconductor devices only
- H02M3/156—Conversion of DC power input into DC power output without intermediate conversion into AC by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal using semiconductor devices only with automatic control of output voltage or current, e.g. switching regulators
- H02M3/158—Conversion of DC power input into DC power output without intermediate conversion into AC by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal using semiconductor devices only with automatic control of output voltage or current, e.g. switching regulators including plural semiconductor devices as final control devices for a single load
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/5226—Via connections in a multilevel interconnection structure
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/528—Layout of the interconnection structure
-
- H01L27/0605—
-
- H01L27/0629—
-
- H01L29/2003—
-
- H01L29/872—
-
- H—ELECTRICITY
- H02—GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
- H02M—APPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
- H02M1/00—Details of apparatus for conversion
- H02M1/08—Circuits specially adapted for the generation of control voltages for semiconductor devices incorporated in static converters
- H02M1/088—Circuits specially adapted for the generation of control voltages for semiconductor devices incorporated in static converters for the simultaneous control of series or parallel connected semiconductor devices
-
- H—ELECTRICITY
- H02—GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
- H02M—APPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
- H02M1/00—Details of apparatus for conversion
- H02M1/08—Circuits specially adapted for the generation of control voltages for semiconductor devices incorporated in static converters
- H02M1/088—Circuits specially adapted for the generation of control voltages for semiconductor devices incorporated in static converters for the simultaneous control of series or parallel connected semiconductor devices
- H02M1/096—Circuits specially adapted for the generation of control voltages for semiconductor devices incorporated in static converters for the simultaneous control of series or parallel connected semiconductor devices the power supply of the control circuit being connected in parallel to the main switching element
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K17/00—Electronic switching or gating, i.e. not by contact-making and –breaking
- H03K17/51—Electronic switching or gating, i.e. not by contact-making and –breaking characterised by the components used
- H03K17/56—Electronic switching or gating, i.e. not by contact-making and –breaking characterised by the components used by the use, as active elements, of semiconductor devices
- H03K17/687—Electronic switching or gating, i.e. not by contact-making and –breaking characterised by the components used by the use, as active elements, of semiconductor devices the devices being field-effect transistors
- H03K17/6871—Electronic switching or gating, i.e. not by contact-making and –breaking characterised by the components used by the use, as active elements, of semiconductor devices the devices being field-effect transistors the output circuit comprising more than one controlled field-effect transistor
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/40—FETs having zero-dimensional [0D], one-dimensional [1D] or two-dimensional [2D] charge carrier gas channels
- H10D30/47—FETs having zero-dimensional [0D], one-dimensional [1D] or two-dimensional [2D] charge carrier gas channels having 2D charge carrier gas channels, e.g. nanoribbon FETs or high electron mobility transistors [HEMT]
- H10D30/471—High electron mobility transistors [HEMT] or high hole mobility transistors [HHMT]
- H10D30/475—High electron mobility transistors [HEMT] or high hole mobility transistors [HHMT] having wider bandgap layer formed on top of lower bandgap active layer, e.g. undoped barrier HEMTs such as i-AlGaN/GaN HEMTs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/20—Electrodes characterised by their shapes, relative sizes or dispositions
- H10D64/23—Electrodes carrying the current to be rectified, amplified, oscillated or switched, e.g. sources, drains, anodes or cathodes
- H10D64/251—Source or drain electrodes for field-effect devices
- H10D64/257—Source or drain electrodes for field-effect devices for lateral devices wherein the source or drain electrodes are characterised by top-view geometrical layouts, e.g. interdigitated, semi-circular, annular or L-shaped electrodes
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D8/00—Diodes
- H10D8/60—Schottky-barrier diodes
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/80—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of at least one component covered by groups H10D12/00 or H10D30/00, e.g. integration of IGFETs
- H10D84/811—Combinations of field-effect devices and one or more diodes, capacitors or resistors
-
- H10W20/42—
-
- H10W20/43—
-
- H10W20/484—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/80—Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials
- H10D62/85—Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials being Group III-V materials, e.g. GaAs
- H10D62/8503—Nitride Group III-V materials, e.g. AlN or GaN
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D8/00—Diodes
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/80—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of at least one component covered by groups H10D12/00 or H10D30/00, e.g. integration of IGFETs
- H10D84/82—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of at least one component covered by groups H10D12/00 or H10D30/00, e.g. integration of IGFETs of only field-effect components
- H10D84/83—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of at least one component covered by groups H10D12/00 or H10D30/00, e.g. integration of IGFETs of only field-effect components of only insulated-gate FETs [IGFET]
Definitions
- the present invention relates generally to transistors and in particular to power transistors formed in GaN-based technologies.
- Electronic devices such as computers, servers and televisions, among others, employ one or more electrical power conversion circuits to convert one form of electrical energy to another.
- the efficiency of this conversion is critical to avoid wasted energy and reduce waste heat generation.
- An example of a circuit topology that requires high frequency switching is a half bridge converter. New components with higher speed and efficiency are needed for converter circuits to meet the needs of new electronic devices.
- power transistors that can switch extremely fast are needed to enable frequency to increase without loss of efficiency. High frequency switching will reduce the size and cost of power electronic systems.
- conventional devices rely on drivers that are external to chip, and usually also to the package that houses the power transistor.
- GaN technology enables power transistors to be designed that are much smaller than conventional silicon devices, and capacitance can be reduced by 10-20 times. Because of this, GaN devices switch extremely fast, which can be hard to control with conventional gate drive circuits. It is essential to reduce the impedance between the driver and the power transistor as low as possible to enable good control of the switching operation.
- the electronic circuit includes a substrate including GaN, and a distributed power switch formed on the substrate, where the distributed power switch includes a plurality of power sub-transistors, and where each power sub-transistor includes a gate, a source, and a drain.
- the electronic circuit also includes a distributed diode formed on the substrate.
- the distributed diode includes a plurality of sub-diodes, where each sub-diode includes an anode, and a cathode.
- the anodes of the sub-diodes are each connected to a source of one or more corresponding power sub-transistors, and the cathodes of the sub-diodes are each connected to a drain of one or more corresponding power sub-transistors.
- the electronic circuit includes a substrate including GaN, and a distributed power switch formed on the substrate, where the distributed power switch includes a plurality of power sub-transistors, and where each power sub-transistor includes a gate, a source, and a drain.
- the electronic circuit also includes a distributed diode formed on the substrate.
- the distributed diode includes a plurality of sub-diodes, where each sub-diode includes an anode, and a cathode.
- the anodes of the sub-diodes are each connected to a source of one or more corresponding power sub-transistors, and the cathodes of the sub-diodes are each connected to a drain of one or more corresponding power sub-transistors.
- FIG. 1 is a simplified schematic of a half bridge power conversion circuit.
- FIG. 2 is a schematic illustration of a distributed transistor.
- FIGS. 3A and 3B are schematic illustrations of a portion of an embodiment of a layout of a distributed transistor.
- FIGS. 4A-4D are schematic illustrations of a portion of an embodiment of a layout of a distributed transistor.
- FIG. 5 is a schematic illustration of a distributed transistor having a distributed driver or driver output stage.
- FIG. 6 is a schematic illustration of portion of an embodiment of a layout of a distributed transistor and distributed driver or driver output stage.
- FIG. 7 is a simplified schematic of a half bridge power conversion circuit having been modified to include a low side pulldown FET and a high side pulldown FET.
- FIG. 8 is a schematic illustration of a circuit having a distributed transistor and a distributed pulldown FET.
- FIG. 9 a schematic illustration of an embodiment of a layout of the circuit of FIG. 8 .
- FIG. 10 is a schematic illustration of a circuit having a distributed transistor and pulldown FET, a distributed pulldown FET driver, and a distributed transistor driver.
- FIG. 11 is a schematic illustration of a circuit, which includes a drive transistor, a pulldown FET, and an inverter.
- FIG. 12 is a simplified schematic of a half bridge power conversion circuit having been modified to include clamping diodes.
- FIG. 13 is a schematic illustration of a circuit having a distributed transistor and a distributed diode.
- FIG. 14 is a schematic illustration of a portion of an embodiment of a layout of the circuit of FIG. 13 .
- FIG. 15 a schematic illustration of a cross section of the portion illustrated in FIG. 14 .
- FIG. 16 a schematic illustration of a cross section of the portion illustrated in FIG. 14 .
- FIG. 17 is a flowchart diagram illustrating an embodiment of a method of forming a distributed transistor integrated with a distributed driver.
- FIG. 18 is a flowchart diagram illustrating an embodiment of a method of forming first and second distributed transistors.
- FIG. 19 is a flowchart diagram illustrating an embodiment of a method of forming first and second distributed transistors.
- FIG. 20 is a flowchart diagram illustrating an embodiment of a method of forming a distributed transistor.
- Certain embodiments of the present invention are implemented in half bridge power conversion circuits that employ one or more gallium nitride (GaN) devices. While the present invention can be useful for a wide variety of circuits, some embodiments of the invention are particularly useful for half bridge circuits designed to operate at high frequencies and/or high efficiencies with integrated driver circuits, integrated level shift circuits, integrated bootstrap capacitor charging circuits, integrated startup circuits and/or hybrid solutions using GaN and silicon devices.
- GaN gallium nitride
- circuit 100 may include a pair of complementary power transistors (also referred to herein as switches) that are controlled by one or more control circuits configured to regulate power delivered to a load.
- a high side power transistor is disposed on a high side device along with a portion of the control circuit and a low side power transistor is disposed on a low side device along with a portion of the control circuit, as described in more detail below.
- the integrated half bridge power conversion circuit 100 illustrated in FIG. 1 includes a low side GaN device 103 , a high side GaN device 105 a load 107 , a bootstrap capacitor 110 and other circuit elements, as illustrated and discussed in more detail below. Some embodiments may also have an external controller (not shown in FIG. 1 ) providing one or more inputs to circuit 100 to regulate the operation of the circuit. Circuit 100 is for illustrative purposes only and other variants and configurations are within the scope of this disclosure.
- low side GaN device 103 may have a GaN-based low side circuit 104 that includes a low side power transistor 115 having a low side control gate 117 .
- Low side circuit 104 may further include an integrated low side transistor driver 120 having an output 123 connected to low side transistor control gate 117 .
- side GaN device 105 may have a GaN-based high side circuit 106 that includes a high side power transistor 125 having a high side control gate 127 .
- High side circuit 106 may further include an integrated high side transistor driver 130 having an output 133 connected to high side transistor control gate 127 .
- a voltage source 135 (also known as a rail voltage) may be connected to a drain 137 of high side transistor 125 , and the high side transistor may be used to control power input into power conversion circuit 100 .
- High side transistor 125 may further have a source 140 that is coupled to a drain 143 of low side transistor 115 , forming a switch node 145 .
- Low side transistor 115 may have a source 147 connected to ground.
- low side transistor 115 and high side transistor 125 may be GaN-based enhancement-mode field effect transistors.
- low side transistor 115 and high side transistor 125 may be any other type of device including, but not limited to, GaN-based depletion-mode transistors, GaN-based depletion-mode transistors connected in series with silicon based enhancement-mode field-effect transistors having the gate of the depletion-mode transistor connected to the source of the silicon-based enhancement-mode transistor, silicon carbide based transistors or silicon-based transistors.
- high side device 105 and low side device 103 may be made from a GaN-based material.
- the GaN-based material may include a layer of GaN on a layer of silicon.
- the GaN based material may include, but not limited to, a layer of GaN on a layer of silicon carbide, sapphire or aluminum nitride.
- the GaN based layer may include, but not limited to, a composite stack of other III nitrides such as aluminum nitride and indium nitride and III nitride alloys such as AlGaN and InGaN.
- GaN-based low side circuit 104 and GaN-based high side circuit 106 may be disposed on a monolithic GaN-based device. In other embodiments GaN-based low side circuit 104 may be disposed on a first GaN-based device and GaN-based high side circuit 106 may be disposed on a second GaN-based device. In yet further embodiments, GaN-based low side circuit 104 and GaN-based high side circuit 106 may be disposed on more than two GaN-based devices. In one embodiment, GaN-based low side circuit 104 and GaN-based high side circuit 106 may contain any number of active or passive circuit elements arranged in any configuration.
- half bridge power conversion circuit 100 is formed are on a GaN-based die secured to a package base of an electronic power conversion component.
- the component includes multiple GaN-based die secured to the package base.
- integrated half bridge power conversion circuit 100 may include features as described in further detail in U.S. application Ser. No. 14/737,259, filed Jun. 11, 2015, which is incorporated herein in its entirety for all purposes.
- FIG. 2 is a schematic illustration of a transistor 200 having such a topology.
- Transistor 200 includes three sub-transistors 202 , 204 , 206 , and 208 . As shown, sub-transistors 202 , 204 , 206 , and 208 have their respective drains, gates, and sources connected respectively to nodes D, G, and S, which respectively correspond with the drain, gate, and source of transistor 200 .
- FIGS. 3A and 3B are schematic illustrations of a portion 220 of an embodiment of a layout of transistor 200 .
- the embodiment of FIGS. 3A and 3B is provided as an example only. Numerous alternative layout configurations for transistor 200 are additionally contemplated.
- Source electrode fingers 242 , 244 , 246 , and 248 each form an ohmic contact with the underlying AlGaN or similar layer 224 on substrate 222 and collectively form the source electrode of transistor 200 .
- Source electrode fingers 242 , 244 , 246 , and 248 respectively form the source electrodes of sub-transistors 202 , 204 , 206 , and 208 .
- the source electrode fingers 242 , 244 , 246 , and 248 are electrically connected to one another and to one or more pins through one or more conductors (not shown). In some embodiments, such as those discussed in more detail below, source electrode fingers 242 , 244 , 246 , and 248 are electrically connected to one another and to one or more pins through overlying metallization layers.
- Drain electrode fingers 252 , 254 , 256 , and 258 each form an ohmic contact with the underlying AlGaN or similar layer 224 on substrate 222 and collectively form the drain electrode of transistor 200 .
- Drain electrode fingers 252 , 254 , 256 , and 258 respectively form the drain electrodes of sub-transistors 202 , 204 , 206 , and 208 .
- the drain electrode fingers 252 , 254 , 256 , and 258 are electrically connected to one another and to one or more pins through one or more conductors (not shown). In some embodiments, such as those discussed in more detail below, drain electrode fingers 252 , 254 , 256 , and 258 are electrically connected to one another and to one or more pins through overlying metallization layers.
- Gate electrode fingers 232 , 234 , 236 , and 238 are separated from AlGaN or similar layer 224 by respective gate structures. Gate structures corresponding with insulated gates, Schottky gates, PN gates, recessed gates, and other gates may be used. Gate electrode fingers 232 , 234 , 236 , and 238 collectively form the gate electrode of transistor 200 , and respectively form the gates electrodes of sub-transistors 202 , 204 , 206 , and 208 . Gate electrode fingers 232 , 234 , 236 , and 238 are electrically connected to one another and to one or more pins through one or more conductors (not shown). In some embodiments, such as those discussed in more detail below, gate electrode fingers 232 , 234 , 236 , and 238 are electrically connected to one another and to one or more pins through overlying metallization layers.
- Field plate electrode fingers 262 , 264 , 266 , and 268 are separated from AlGaN or similar layer 224 by respective insulation structures, and collectively form a field plate electrode of transistor 200 .
- Field plate electrode fingers 262 , 264 , 266 , and 268 respectively form field plate electrodes of sub-transistors 202 , 204 , 206 , and 208 .
- Field plate electrode fingers 262 , 264 , 266 , and 268 are electrically connected to one another and to one or more pins through one or more conductors (not shown). In some embodiments, such as those discussed in more detail below, field plate electrode fingers 262 , 264 , 266 , and 268 are electrically connected to one another and to one or more pins through overlying metallization layers.
- FIGS. 4A-4D are schematic illustrations of an embodiment of a particular one of the sub-transistors of FIGS. 3A and 3B having additional metallization.
- the additional metallization forms electrical connections between pins and the source electrode finger 248 , drain electrode finger 258 , gate electrode finger 238 , and field plate electrode finger 268 of the underlying sub-transistor.
- the additional metallization layers may be particularly advantageous for circuits such as half bridge power conversion circuit 100 .
- the effective gate and/or source resistance of low side transistor 115 and high side transistor 125 may be reduced by use of additional metal layers connecting the gate and/or source fingers of low side transistor 115 and high side transistor 125 .
- the reduced gate and/or source resistance results in, for example, faster switching times.
- FIG. 4A is a cross sectional view of the one particular sub-transistor.
- a first metal layer overlying and separated from the sub-transistor by one or more insulators, is formed so as to have metal 1 structures 255 , 245 a , and 245 b .
- Metal 1 structure 255 is electrically connected with drain electrode finger 258 through one or more vias (not shown).
- Metal 1 structure 245 a is electrically connected with field plate electrode finger 268 through one or more vias (not shown).
- Metal 1 structure 245 b is electrically connected with source electrode finger 248 through one or more vias (not shown).
- the first metal layer may, for example, be 0.5-2 microns thick and may comprise aluminum or copper.
- the first metal layer may comprise other metallic or non-metallic conductive materials.
- a second metal layer overlying and separated from the first metal layer and the sub-transistor by one or more insulators, is formed so as to have metal 2 structures 257 , 247 , and 237 .
- Metal 2 structure 257 is electrically connected with metal 1 structure 255 through one or more vias (not shown).
- Metal 2 structure 247 is electrically connected with metal 1 structures 245 a and 245 b through one or more vias (not shown).
- Metal 2 structure 237 is electrically connected with gate electrode finger 238 as discussed below with reference to FIGS. 4B-4D .
- the second metal layer may, for example, be greater than 2 microns thick and may comprise aluminum or copper.
- the second metal layer may comprise other metallic or non-metallic conductive materials.
- FIG. 4B is a plan view of source electrode finger 248 , gate electrode finger 238 , field plate electrode finger 268 , and drain electrode finger 258 .
- source electrode finger 248 is not continuous, and includes multiple segments separated by gaps. Each segment of source electrode finger 248 is electrically connected with metal 1 structure 245 b through one or more vias (not shown).
- gate electrode finger 238 includes projection portions which extend into the gaps between the segments of source electrode finger 248 .
- FIG. 4C is a plan view of metal 1 structures 255 , 245 a , and 245 b .
- metal 1 structure 245 b includes openings 249 , and metal 1 islands 243 within the openings 249 . Openings 249 and metal 1 islands 243 are formed in the metal 1 structure 245 b so as to overlap the projection portions of gate electrode finger 238 which extend into the gaps between the segments of source electrode finger 248 .
- metal 1 islands 243 are electrically connected with the projection portions of gate electrode finger 238 by one or more vias (not shown).
- FIG. 4D using plan view of metal 2 structures 257 , 247 , and 237 .
- Metal 2 structure 237 is formed so as to overlap metal 1 structure 245 b .
- metal 2 structure 237 is electrically connected with metal 1 islands 243 through one or more vias (not shown).
- metal 2 structure 257 is electrically connected with drain electrode finger 258 of the sub-transistor through metal 1 structure 255 .
- metal 2 structure 247 is electrically connected with plate electrode finger 268 and source electrode finger 248 through metal 1 structures 245 a and 245 b .
- metal 2 structure 237 is electrically connected with gate electrode finger 238 through the metal 1 islands 243 of metal 1 structure 245 b.
- either or both of power transistors 115 and 125 and their respective driver 120 and 130 may be implemented with a distributed or fingered topology.
- FIG. 5 is a schematic illustration of a distributed transistor 300 connected with a distributed driver or driver output stage 400 .
- Distributed driver or driver output stage 400 includes sub-drivers 402 , 404 , 406 , and 408 .
- Distributed transistor 300 may be similar to distributed transistor 200 of FIG. 2 and includes sub-transistors 302 , 304 , 306 , and 308 .
- sub-drivers 402 , 404 , 406 , and 408 have inputs connected to the same signal IN
- the outputs, however, of sub-drivers 402 , 404 , 406 , and 408 are respectively connected with gate inputs of different sub-transistors 302 , 304 , 306 , and 308 . Because sub-drivers 402 , 404 , 406 , and 408 have identical or substantially identical functionality, the outputs generated by sub-drivers 402 , 404 , 406 , and 408 are identical or substantially identical.
- sub-transistors 302 , 304 , 306 , and 308 have identical or substantially identical sizes.
- sub-drivers 402 , 404 , 406 , and 408 may likewise have identical or substantially identical sizes.
- sub-transistors 302 , 304 , 306 , and 308 do not have identical sizes.
- sub-drivers 402 , 404 , 406 , and 408 may likewise not have identical sizes, but, instead, may have sizes which scale or correspond with the size of sub-transistors 302 , 304 , 306 , and 308 .
- sub-driver 402 may have a size corresponding with or proportional to the size of sub-transistors 302
- sub-driver 404 may have a size corresponding with or proportional to the size of sub-transistors 304
- sub-driver 406 may have a size corresponding or proportional to with the size of sub-transistors 306 .
- each sub-driver of a distributed driver has an output which is connected to multiple sub-transistors.
- each sub-driver of a distributed driver may have an output which is electrically connected to 2, 4, 8, or another number of sub-transistors.
- the sub-transistors of the distributed power switch may be spaced according to a first pitch, and the sub-drivers of the distributed drive circuit are spaced according to a second pitch, and the second pitch is equal to n times the first pitch, wherein n is an integer.
- embodiments of integrated half bridge power conversion circuit 100 having power transistors and their respective drivers implemented with a distributed topology have superior timing performance. Because of the distributed topology, each segment of the power transistor is turned on or off at substantially the same time. Without the distributed technology, the time at which each particular portion of the power transistor is turned on or off is dependent on the propagation delay and arrival time of the controlling signal at each particular portion.
- FIG. 6 is a schematic illustration of portion 450 of an embodiment of a layout of transistor 300 and driver or driver output stage 400 .
- the embodiment of FIG. 6 is provided as an example only. Numerous alternative layout configurations for transistor 300 are additionally contemplated. To details of the layout of driver or driver output stage 400 is not illustrated, as the inventive aspects apply equally to any driver or driver output stage.
- sub-drivers 402 , 404 , 406 , and 408 are each connected to the input signal IN with a conductor of identical length and impedance.
- sub-drivers 402 , 404 , 406 , and 408 are respectively connected gate electrodes of sub-transistors 302 , 304 , 306 , and 308 with a conductor of identical length and impedance.
- FIG. 7 is a simplified schematic of half bridge power conversion circuit 100 having been modified to include low side pulldown FET 122 and high side pulldown FET 132 .
- parasitic inductances and capacitances result in transient voltages at the gate of low side transistor 115 and at the gate of high side transistor 125 .
- Low side pulldown FET 122 is configured to be on when low side transistor 115 is off, such that the transient voltages at the gate of low side transistor 115 remain low enough that low side transistor 115 is not turned on as a result of the transient voltages.
- high side pulldown FET 132 is configured to be on when high side transistor 125 is off, such that the transient voltages at the gate of high side transistor 125 remain low enough that high side transistor 125 is not turned on as a result of the transient voltages.
- the low side pulldown FET 122 and high side pulldown 132 advantageously help to reduce the voltages at the gates of low side transistor 115 and high side transistor 125 , such that low side transistor 115 and high side transistor 125 are turned off quickly, thus allowing for higher frequency operation.
- FIG. 8 is a schematic illustration of a circuit 500 having a distributed transistor and a distributed pulldown FET.
- the distributed transistor of circuit 500 includes sub-transistors 502 , 504 , 506 , and 508 .
- the distributed pulldown FET of circuit 500 includes sub-FETs 512 , 514 , 516 , and 518 . As shown, the gate of each sub-transistor is connected to the drain of a corresponding sub-FET.
- FIG. 9 a schematic illustration of an embodiment of a layout 520 of circuit 500 .
- the embodiment of FIG. 9 is provided as an example only. Numerous alternative layout configurations for circuit 500 are additionally contemplated.
- the layout 520 illustrates the metal 2 drain D, source S, and gate G structures of circuit 500 .
- the illustrated metal 2 drain D, source S, and gate G structures respectively correspond, for example, with metal 2 structures 257 , 247 , and 237 discussed above with reference to FIGS. 4A-4D .
- Interconnect structure 510 includes, for example, a metal 1 layer, a metal 2 layer, and vias connecting portions of the metal 1 layer with portions of the metal 2 layer.
- Interconnect structure 510 is configured to electrically connect metal 2 drain D structures of sub-transistors 512 , 514 , 516 , and 518 with metal 2 gate G structures of sub-transistors 502 , 504 , 506 , and 508 , respectively.
- interconnect structure 500 is configured to electrically connect metal 2 source S structures of sub-transistors 512 , 514 , 516 , and 518 with metal 2 source S structures of sub-transistors 502 , 504 , 506 , and 508 , respectively.
- interconnect structure 510 may comprise metal 2 jumpers configured to respectively make the appropriate connections between sub-transistors 502 , 504 , 506 , and 508 and sub-transistors 512 , 514 , 516 , and 518 .
- FIG. 10 is a schematic illustration of a circuit 600 having a distributed transistor and pulldown FET 605 , a distributed pulldown FET driver 610 , and a distributed transistor driver 620 .
- the distributed transistor and pulldown FET 605 of circuit 600 may be similar to circuit 500 of FIG. 8 .
- the distributed pulldown FET driver 610 includes sub-drivers 612 , 614 , 616 , and 618 .
- the distributed transistor driver 620 includes sub-drivers 622 , 624 , 626 , and 628 . As shown, the gate of each sub-transistor of the distributed transistor is connected to the output of a corresponding sub-driver of the distributed transistor driver 620 . Additionally, the gate of each sub-FET of the distributed pulldown FET is connected to the output of a corresponding sub-driver of the distributed pulldown FET driver 610 .
- the distributed transistor and pulldown FET 605 of circuit 600 corresponds with low side transistor 115 and low side pulldown FET 122 .
- distributed transistor driver 620 corresponds with low side transistor drive circuit 120
- distributed pulldown FET driver 610 corresponds with high side transistor drive circuit 130 , as illustrated, for example, in FIG. 7 .
- the distributed transistor and pulldown FET 605 of circuit 600 corresponds with high side transistor 125 and high side pulldown FET 132 .
- distributed transistor driver 620 corresponds with high side transistor drive circuit 130
- distributed pulldown FET driver 610 corresponds with low side transistor drive circuit 120 , as illustrated, for example, in FIG. 7 .
- the gates of low side pulldown FET 122 and high side pulldown FET 132 are respectively driven by inverter circuits having their inputs respectively driven by low side transistor drive circuit 120 and high side transistor drive circuit 130 .
- FIG. 11 is a schematic illustration of a circuit 650 , which includes drive transistor 652 , pulldown FET 653 , and an inverter comprising transistor 654 and resistor 655 .
- Circuit 650 also includes optional Zener diodes 656 , which may provide overvoltage and/or ESD protection.
- an instance of circuit 650 may be used instead of each of low side transistor 115 and high side transistor 125 .
- the Gate input signal is provided both to the gate of drive transistor 652 and to the gate of transistor 654 of the inverter.
- the output of the inverter is connected to the gate of pulldown FET 653 . Accordingly, if the drive transistor 652 is on as a result of sufficient voltage at the Gate input, the output of the inverter turns off the pulldown FET 653 to allow for the drive transistor 652 to be on. Similarly, if the drive transistor 652 is off as a result of insufficient voltage at the Gate input, the output of the inverter turns on the pulldown FET 653 to reduce the gate to source impedance of the drive transistor 652 . As a result of the pulldown FET 653 being on, transient voltages at the Gate input are minimized by pulldown FET 653 to be sufficiently low that the drive transistor 652 does not unwantedly turn on as a result of the transient voltages.
- FIG. 12 is a simplified schematic of half bridge power conversion circuit 100 having been modified to include diodes 124 and 134 .
- 124 and 134 have anodes respectively connected to the sources of low side transistor 115 and high side transistor 125 .
- 124 and 134 have cathodes respectively connected to the drains of low side transistor 115 and high side transistor 125 .
- Diodes 124 and 134 are respectively configured to conduct current from the sources of low side transistor 115 and high side transistor 125 to the drains of low side transistor 115 and high side transistor 125 if, for example, an inductive load causes current to flow in the opposite direction.
- the inductive load may cause the voltage at the node Vsw to go significantly below ground before low side transistor 115 turns on. Once on, low side transistor 115 clamps the voltage at the node Vsw to a voltage about equal to a transistor threshold below ground.
- the inductive load may cause the voltage at the node Vsw to go significantly above V+ before high side transistor 125 turns on. Once on, high side transistor 125 clamps the voltage at the node Vsw to a voltage about equal to a transistor threshold above V+.
- diodes 124 and 134 In contrast, with diodes 124 and 134 the voltage at the node Vsw is clamped to a diode threshold below ground and a diode threshold above V+. With diodes 124 and 134 , current flows earlier or at less extreme voltages. To turn on diode 124 , the voltage induced by the inductive load at the node Vsw must go lower than a diode threshold below ground. Similarly, to turn on diode 134 , the voltage induced by the inductive load at the node Vsw must go above a diode threshold above V+.
- diode threshold of diodes 124 and 134 is less than the transistor threshold voltages of low side transistor 115 and high side transistor 125 , with diodes 124 and 134 , the voltage at the node Vsw is clamped to a more preferable smaller range.
- diodes 124 and 134 may be distributed, for example, as part of a distributed implementation of low side transistor 115 or high side transistor 125 , for example, as discussed below in further detail.
- FIG. 13 is a schematic illustration of a circuit 690 having a distributed transistor and a distributed diode.
- the distributed diode has its anode connected to the source of the distributed transistor and its cathode connected to the drain of the distributed transistor.
- the distributed transistor includes sub-transistors 692 , and the distributed diode includes sub-diodes 693 . In this embodiment, there is one sub-diode for every two sub-transistors. In other embodiments, there is one sub-diode for every fewer or more sub-transistors.
- FIG. 14 is a schematic illustration of a portion 700 of an embodiment of a layout of circuit 690 .
- the embodiment of FIG. 14 is provided as an example only. Numerous alternative layout configurations for circuit 690 are additionally contemplated.
- Source electrode fingers 741 , 742 , 743 , and 744 each form an ohmic contact with an underlying AlGaN or similar layer and collectively form the source electrode of the distributed transistor of circuit 690 .
- Source electrode fingers 741 , 742 , 743 , and 744 respectively form the source electrodes of sub-transistors 692 .
- the source electrode fingers 741 , 742 , 743 , and 744 are electrically connected to one another and to one or more pins through one or more conductors (not shown). In some embodiments, source electrode fingers 743 , and 744 are electrically connected to one another and to one or more pins through overlying metallization layers.
- Drain electrode fingers 751 , 752 , 753 , 754 , 755 , and 756 each form an ohmic contact with the underlying AlGaN or similar layer and collectively form the drain electrode of the distributed transistor of circuit 690 .
- Drain electrode fingers 751 , 752 , 753 , 754 , 755 , and 756 respectively form the drain electrodes of sub-transistors 692 .
- the drain electrode fingers 751 , 752 , 753 , 754 , 755 , and 756 are electrically connected to one another and to one or more pins through one or more conductors (not shown). In some embodiments, drain electrode fingers 751 , 752 , 753 , 754 , 755 , and 756 are electrically connected to one another and to one or more pins through overlying metallization layers.
- Gate electrode fingers 731 , 732 , 733 , and 734 are separated from the AlGaN or similar layer by respective gate structures. Gate structures corresponding with insulated gates, Schottky gates, PN gates, recessed gates, and other gates may be used. Gate electrode fingers 731 , 732 , 733 , and 734 collectively form the gate electrode of the distributed transistor of circuit 690 , and respectively form the gates electrodes of sub-transistors 692 . Gate electrode fingers 731 , 732 , 733 , and 734 are electrically connected to one another and to one or more pins through one or more conductors (not shown). In some embodiments, gate electrode fingers, 731 , 732 , 733 , and 734 are electrically connected to one another and to one or more pins through overlying metallization layers.
- Field plate electrode fingers 761 , 762 , 764 , and 765 are separated from the AlGaN or similar layer by respective insulation structures, and collectively form a field plate electrode of the distributed transistor of circuit 690 .
- Field plate electrode fingers 761 , 762 , 764 , and 765 respectively form field plate electrodes of sub-transistors 692 .
- Field plate electrode fingers 761 , 762 , 764 , and 765 are electrically connected to one another and to one or more pins through one or more conductors (not shown).
- field plate electrode fingers 761 , 762 , 764 , and 765 are electrically connected to one another and to one or more pins through overlying metallization layers.
- Diode electrode fingers 748 and 749 form diodes 693 of circuit 690 .
- FIG. 15 a schematic illustration of a cross section of portion 700 taken along the top or bottom edge of FIG. 14 .
- Source electrode fingers 741 , 742 , 743 , and 744 , drain electrode fingers 751 , 752 , 753 , 754 , 755 , and 756 , gate electrode fingers 731 , 732 , 733 , and 734 , and field plate electrode fingers 761 , 762 , 764 , and 765 are similar to the corresponding structures of, for example, transistor 200 , as illustrated in FIG. 3B .
- every third sub-transistor functions as a sub-diode of the distributed diode because its gate is connected to its source.
- diode electrode fingers 748 and 749 contact the AlGaN or similar layer and overly the gate structure, thereby forming gate to source connections.
- diode electrode fingers 748 and 749 also form the filed plates of the diode connected sub-transistors.
- diode connected sub-transistors have cross-sectional architecture which is identical to that of transistor 200 , as illustrated in FIG. 3B .
- Gates and sources of the sub-transistors are connected, for example, in the additional metallization overlying the sub-transistors.
- FIG. 16 a schematic illustration of a cross section of portion 700 taken along the top or bottom edge of FIG. 14 .
- Source electrode fingers 741 , 742 , 743 , and 744 , drain electrode fingers 751 , 752 , 753 , 754 , 755 , and 756 , gate electrode fingers 731 , 732 , 733 , and 734 , and field plate electrode fingers 761 , 762 , 764 , and 765 are similar to the corresponding structures of, for example, transistor 200 , as illustrated in FIG. 3B .
- the gate structure of every third sub-transistor is omitted.
- Schottky barriers are respectively formed at the junctions of the AlGaN or similar layer and Schottky structures 750 and 755 beneath diode electrode fingers 748 and 749 .
- Schottky structures comprise a Schottky metal.
- diode electrode fingers 748 and 749 comprise a Schottky metal and are respectively integrated with Schottky structures 750 and 755 .
- FIG. 17 is a flowchart diagram illustrating an embodiment of a method 800 of forming a distributed transistor integrated with a distributed driver.
- a distributed transistor is formed.
- a transistor having fingered gates and fingered sources may be formed by forming multiple adjacent sub-transistors each including a source and a gate.
- the sources of the sub-transistors are electrically connected with a conductor.
- the gates of the sub-transistors are electrically connected with a conductor.
- the sub-transistors share a collective drain connection.
- the sub transistors each have a separate drain connection.
- the distributed driver includes at least an output stage which is distributed.
- the output stage of the driver may include a distributed pull up transistor and a distributed pulldown transistor, where the distributed pull up transistor includes multiple pull up sub-transistors and the distributed pulldown transistor includes multiple pull down sub-transistors.
- the distributed pull up transistor includes multiple pull up sub-transistors and the distributed pulldown transistor includes multiple pull down sub-transistors.
- other or all portions of the distributed driver or also distributed.
- the distributed pull up transistor and the distributed pulldown transistor are formed using a process similar to that described at 810 .
- sources of the pull up sub-transistors are each connected with a drain of a corresponding one of the pulldown sub-transistors with a conductor.
- Each pair of corresponding pull up and pulldown sub-transistors forms a sub-driver having an output electrode formed by the conductor connecting the source of the pull up sub-transistor and the drain of the pulldown sub-transistor thereof.
- the distributed pull up transistor, the distributed pulldown transistor, and the distributed transistor of 810 are formed having the same pitch.
- each sub-transistor of the distributed transistor of 810 may be aligned with a pair of corresponding pull up and pulldown sub-transistors forming a sub-driver.
- the outputs of the distributed driver are connected to the fingered gates of the distributed transistor.
- the gates of the sub-transistors of the distributed transistor may each be connected to an output electrode of a corresponding sub-driver with a conductor.
- the conductor connecting the gates of the sub-transistors to the output electrodes of the sub-drivers is the same conductor as that connecting the sources of the pull up sub-transistors with the drains of the pulldown sub-transistors of the sub-drivers.
- FIG. 18 is a flowchart diagram illustrating an embodiment of a method 900 of forming first and second distributed transistors.
- a first distributed transistor is formed.
- a first transistor having fingered gates and fingered sources may be formed by forming multiple adjacent sub-transistors each including a source and a gate.
- the sources of the sub-transistors are electrically connected with a conductor.
- the gates of the sub-transistors are electrically connected with a conductor.
- the sub-transistors share a collective drain connection.
- the sub transistors each have a separate drain connection.
- a second distributed transistor is formed.
- a second transistor having fingered gates and fingered sources may be formed by forming multiple adjacent sub-transistors each including a source and a gate.
- the sources of the sub-transistors are electrically connected with a conductor.
- the gates of the sub-transistors are electrically connected with a conductor.
- the sub-transistors share a collective drain connection.
- the sub transistors each have a separate drain connection.
- the first distributed transistor and the second distributed transistor are formed having the same pitch.
- each sub-transistor of the first distributed transistor may be aligned with one of the sub-transistors of the second distributed transistor.
- the first distributed transistor is connected to the second distributed transistor.
- the gates of the sub-transistors of the first distributed transistor may be connected by a first conductor with a collective drain of the second distributed transistor.
- the sources of each of the sub-transistors of the first distributed transistor may be connected by a second conductor with the sources of the sub-transistors of the second distributed transistor.
- the first distributed transistor may be formed with a first driver using a method such as method 800 described above.
- the second distributed transistor be formed with a second driver using a method such as method 800 describe above.
- FIG. 19 is a flowchart diagram illustrating an embodiment of a method 1000 of forming a distributed transistor and a distributed diode.
- a distributed transistor is formed.
- a transistor having fingered gates and fingered sources may be formed by forming multiple sub-transistors each including a source and a gate.
- the sources of the sub-transistors are electrically connected with a conductor.
- the gates of the sub-transistors are electrically connected with a conductor.
- the sub-transistors share a collective drain connection.
- the sub transistors each have a separate drain connection.
- a distributed diode is formed.
- a fingered diode may be formed such that the fingers of the fingered diode are interleaved with the fingered gates and sources of the sub-transistors of the distributed transistor.
- the distributed diode is formed by electrically connecting gates and sources of some of the sub-transistors of the distributed transistor.
- the distributed diode is formed by connecting a Schottky metal to the drain of the distributed transistor in multiple locations.
- the distributed transistor is connected to the distributed diode.
- the anodes of the sub-diodes may be connected with the sources of each of one or more sub-transistors of the distributed transistor, and the cathodes of the sub-diodes may be connected with the drain of the distributed transistor.
- the anodes of the sub-diodes are connected with the sources of each of one or more sub-transistors of the distributed transistor by electrically connecting the gates and sources of some of the sub-transistors of the distributed transistor. In some embodiments, the anodes of the sub-diodes are connected with the sources of each of one or more sub-transistors on the distributed transistor by electrically connecting the Schottky metal/drain junctions of the distributed diode to the sources of each of one or more sub-transistors of the distributed transistor.
- the distributed transistor may be formed with a driver using a method such as method 800 described above.
- the distributed transistor and the distributed diode may be formed with a driver using a method such as method 800 described above.
- the distributed transistor may be formed with a second distributed transistor using a method such as method 900 described above.
- FIG. 20 is a flowchart diagram illustrating an embodiment of a method 1100 of forming a distributed transistor.
- a distributed transistor is formed.
- a transistor having fingered gates and fingered sources may be formed by forming multiple sub-transistors each including a source and a gate.
- ohmic contacts to the gates and sources of the sub-transistors are formed by respectively contacting the gates and sources of the sub-transistors with ohmic gate and source conductors.
- the gates of the sub-transistors are electrically connected to one another with a conductor.
- the sources of the sub-transistors are electrically connected to one another with a conductor.
- the sub-transistors share a collective drain connection.
- the sub-transistors each have a separate drain connection.
- a first additional conductive layer is formed.
- the first additional conductive layer at least partially covers and electrically contacts the ohmic contact of the gates of the sub-transistors through one or more vias.
- the first additional conductive layer at least partially covers and electrically contacts the ohmic contact of the sources of the sub-transistors through one or more vias.
- a second additional conductive layer is formed.
- the second additional conductive layer at least partially covers and electrically contacts the ohmic contact of the gates of the sub-transistors through one or more vias and through an opening in the first additional conductive layer.
- the second additional conductive layer at least partially covers and electrically contacts the ohmic contact of the gates of the sub-transistors through one or more vias and through an opening in the first additional conductive layer.
- the ohmic gate conductor overlaps the sources of the sub-transistors. In some embodiments, the second additional conductive layer electrically contacts the ohmic contact of the gates of the sub-transistors and a portion of the ohmic conductor which overlaps the sources of the sub-transistors.
- the distributed transistor may be formed with a driver using a method such as method 800 described above. In some embodiments, the distributed transistor may be formed with a second distributed transistor using a method such as method 900 described above.
- circuits discussed herein include one or more inventive features.
- the various features of the circuits may be applied to other embodiments of circuits in combinations of features which are contemplated, but not specifically discussed for the sake of brevity.
- the various aspects of the devices discussed herein may be practiced in other semiconductor technologies.
- the various aspects of the devices discussed herein may be practiced in Silicon, Germanium, Gallium Arsenide, Silicon Carbide, Organic, and other technologies.
Landscapes
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- Physics & Mathematics (AREA)
- Junction Field-Effect Transistors (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Geometry (AREA)
- Semiconductor Integrated Circuits (AREA)
Abstract
Description
- This application claims the benefit of U.S. provisional patent application Ser. No. 62/039,742, entitled “POWER TRANSISTOR WITH DISTRIBUTED SCHOTTKY DIODE AND LOW Rg” filed on Aug. 20, 2014, which is hereby incorporated by reference in its entirety for all purposes.
- The present invention relates generally to transistors and in particular to power transistors formed in GaN-based technologies.
- Electronic devices such as computers, servers and televisions, among others, employ one or more electrical power conversion circuits to convert one form of electrical energy to another. The efficiency of this conversion is critical to avoid wasted energy and reduce waste heat generation. An example of a circuit topology that requires high frequency switching is a half bridge converter. New components with higher speed and efficiency are needed for converter circuits to meet the needs of new electronic devices. In addition, power transistors that can switch extremely fast are needed to enable frequency to increase without loss of efficiency. High frequency switching will reduce the size and cost of power electronic systems. However, conventional devices rely on drivers that are external to chip, and usually also to the package that houses the power transistor. In addition, the routing of interconnect on chip is inefficient, resulting in a gate resistance that is usually in the range of 1-10 ohms, which limits the switching speed and efficiency. GaN technology enables power transistors to be designed that are much smaller than conventional silicon devices, and capacitance can be reduced by 10-20 times. Because of this, GaN devices switch extremely fast, which can be hard to control with conventional gate drive circuits. It is essential to reduce the impedance between the driver and the power transistor as low as possible to enable good control of the switching operation.
- One inventive aspect is an electronic circuit. The electronic circuit includes a substrate including GaN, and a distributed power switch formed on the substrate, where the distributed power switch includes a plurality of power sub-transistors, and where each power sub-transistor includes a gate, a source, and a drain. The electronic circuit also includes a distributed diode formed on the substrate. The distributed diode includes a plurality of sub-diodes, where each sub-diode includes an anode, and a cathode. The anodes of the sub-diodes are each connected to a source of one or more corresponding power sub-transistors, and the cathodes of the sub-diodes are each connected to a drain of one or more corresponding power sub-transistors.
- Another inventive aspect is an electronic component, including a package base, and at least one GaN-based die secured to the package base and including an electronic circuit. The electronic circuit includes a substrate including GaN, and a distributed power switch formed on the substrate, where the distributed power switch includes a plurality of power sub-transistors, and where each power sub-transistor includes a gate, a source, and a drain. The electronic circuit also includes a distributed diode formed on the substrate. The distributed diode includes a plurality of sub-diodes, where each sub-diode includes an anode, and a cathode. The anodes of the sub-diodes are each connected to a source of one or more corresponding power sub-transistors, and the cathodes of the sub-diodes are each connected to a drain of one or more corresponding power sub-transistors.
-
FIG. 1 is a simplified schematic of a half bridge power conversion circuit. -
FIG. 2 is a schematic illustration of a distributed transistor. -
FIGS. 3A and 3B are schematic illustrations of a portion of an embodiment of a layout of a distributed transistor. -
FIGS. 4A-4D are schematic illustrations of a portion of an embodiment of a layout of a distributed transistor. -
FIG. 5 is a schematic illustration of a distributed transistor having a distributed driver or driver output stage. -
FIG. 6 is a schematic illustration of portion of an embodiment of a layout of a distributed transistor and distributed driver or driver output stage. -
FIG. 7 is a simplified schematic of a half bridge power conversion circuit having been modified to include a low side pulldown FET and a high side pulldown FET. -
FIG. 8 is a schematic illustration of a circuit having a distributed transistor and a distributed pulldown FET. -
FIG. 9 a schematic illustration of an embodiment of a layout of the circuit ofFIG. 8 . -
FIG. 10 is a schematic illustration of a circuit having a distributed transistor and pulldown FET, a distributed pulldown FET driver, and a distributed transistor driver. -
FIG. 11 is a schematic illustration of a circuit, which includes a drive transistor, a pulldown FET, and an inverter. -
FIG. 12 is a simplified schematic of a half bridge power conversion circuit having been modified to include clamping diodes. -
FIG. 13 is a schematic illustration of a circuit having a distributed transistor and a distributed diode. -
FIG. 14 is a schematic illustration of a portion of an embodiment of a layout of the circuit ofFIG. 13 . -
FIG. 15 a schematic illustration of a cross section of the portion illustrated inFIG. 14 . -
FIG. 16 a schematic illustration of a cross section of the portion illustrated inFIG. 14 . -
FIG. 17 is a flowchart diagram illustrating an embodiment of a method of forming a distributed transistor integrated with a distributed driver. -
FIG. 18 is a flowchart diagram illustrating an embodiment of a method of forming first and second distributed transistors. -
FIG. 19 is a flowchart diagram illustrating an embodiment of a method of forming first and second distributed transistors. -
FIG. 20 is a flowchart diagram illustrating an embodiment of a method of forming a distributed transistor. - Certain embodiments of the present invention are implemented in half bridge power conversion circuits that employ one or more gallium nitride (GaN) devices. While the present invention can be useful for a wide variety of circuits, some embodiments of the invention are particularly useful for half bridge circuits designed to operate at high frequencies and/or high efficiencies with integrated driver circuits, integrated level shift circuits, integrated bootstrap capacitor charging circuits, integrated startup circuits and/or hybrid solutions using GaN and silicon devices.
- Now referring to
FIG. 1 , in some embodiments,circuit 100 may include a pair of complementary power transistors (also referred to herein as switches) that are controlled by one or more control circuits configured to regulate power delivered to a load. In some embodiments a high side power transistor is disposed on a high side device along with a portion of the control circuit and a low side power transistor is disposed on a low side device along with a portion of the control circuit, as described in more detail below. - The integrated half bridge
power conversion circuit 100 illustrated inFIG. 1 includes a lowside GaN device 103, a high side GaN device 105 aload 107, abootstrap capacitor 110 and other circuit elements, as illustrated and discussed in more detail below. Some embodiments may also have an external controller (not shown inFIG. 1 ) providing one or more inputs tocircuit 100 to regulate the operation of the circuit.Circuit 100 is for illustrative purposes only and other variants and configurations are within the scope of this disclosure. - In one embodiment, low side GaN
device 103 may have a GaN-basedlow side circuit 104 that includes a lowside power transistor 115 having a lowside control gate 117.Low side circuit 104 may further include an integrated lowside transistor driver 120 having anoutput 123 connected to low sidetransistor control gate 117. In another embodiment high, side GaNdevice 105 may have a GaN-basedhigh side circuit 106 that includes a highside power transistor 125 having a highside control gate 127.High side circuit 106 may further include an integrated highside transistor driver 130 having anoutput 133 connected to high sidetransistor control gate 127. - A voltage source 135 (also known as a rail voltage) may be connected to a
drain 137 ofhigh side transistor 125, and the high side transistor may be used to control power input intopower conversion circuit 100.High side transistor 125 may further have asource 140 that is coupled to adrain 143 oflow side transistor 115, forming aswitch node 145.Low side transistor 115 may have asource 147 connected to ground. In one embodiment,low side transistor 115 andhigh side transistor 125 may be GaN-based enhancement-mode field effect transistors. In other embodimentslow side transistor 115 andhigh side transistor 125 may be any other type of device including, but not limited to, GaN-based depletion-mode transistors, GaN-based depletion-mode transistors connected in series with silicon based enhancement-mode field-effect transistors having the gate of the depletion-mode transistor connected to the source of the silicon-based enhancement-mode transistor, silicon carbide based transistors or silicon-based transistors. - In some embodiments
high side device 105 andlow side device 103 may be made from a GaN-based material. In one embodiment the GaN-based material may include a layer of GaN on a layer of silicon. In further embodiments the GaN based material may include, but not limited to, a layer of GaN on a layer of silicon carbide, sapphire or aluminum nitride. In one embodiment the GaN based layer may include, but not limited to, a composite stack of other III nitrides such as aluminum nitride and indium nitride and III nitride alloys such as AlGaN and InGaN. In further embodiments, GaN-basedlow side circuit 104 and GaN-basedhigh side circuit 106 may be disposed on a monolithic GaN-based device. In other embodiments GaN-basedlow side circuit 104 may be disposed on a first GaN-based device and GaN-basedhigh side circuit 106 may be disposed on a second GaN-based device. In yet further embodiments, GaN-basedlow side circuit 104 and GaN-basedhigh side circuit 106 may be disposed on more than two GaN-based devices. In one embodiment, GaN-basedlow side circuit 104 and GaN-basedhigh side circuit 106 may contain any number of active or passive circuit elements arranged in any configuration. - In some embodiments, half bridge
power conversion circuit 100 is formed are on a GaN-based die secured to a package base of an electronic power conversion component. In some embodiments, the component includes multiple GaN-based die secured to the package base. - The components of integrated half bridge
power conversion circuit 100 may include features as described in further detail in U.S. application Ser. No. 14/737,259, filed Jun. 11, 2015, which is incorporated herein in its entirety for all purposes. - In some embodiments of integrated half bridge
power conversion circuit 100, either or both of 115 and 125 may be implemented with a distributed or fingered topology. For example,power transistors FIG. 2 is a schematic illustration of atransistor 200 having such a topology.Transistor 200 includes three 202, 204, 206, and 208. As shown, sub-transistors 202, 204, 206, and 208 have their respective drains, gates, and sources connected respectively to nodes D, G, and S, which respectively correspond with the drain, gate, and source ofsub-transistors transistor 200. -
FIGS. 3A and 3B are schematic illustrations of aportion 220 of an embodiment of a layout oftransistor 200. The embodiment ofFIGS. 3A and 3B is provided as an example only. Numerous alternative layout configurations fortransistor 200 are additionally contemplated. -
242, 244, 246, and 248 each form an ohmic contact with the underlying AlGaN orSource electrode fingers similar layer 224 onsubstrate 222 and collectively form the source electrode oftransistor 200. 242, 244, 246, and 248 respectively form the source electrodes ofSource electrode fingers 202, 204, 206, and 208. The source electrodesub-transistors 242, 244, 246, and 248 are electrically connected to one another and to one or more pins through one or more conductors (not shown). In some embodiments, such as those discussed in more detail below, source electrodefingers 242, 244, 246, and 248 are electrically connected to one another and to one or more pins through overlying metallization layers.fingers -
252, 254, 256, and 258 each form an ohmic contact with the underlying AlGaN orDrain electrode fingers similar layer 224 onsubstrate 222 and collectively form the drain electrode oftransistor 200. 252, 254, 256, and 258 respectively form the drain electrodes ofDrain electrode fingers 202, 204, 206, and 208. Thesub-transistors 252, 254, 256, and 258 are electrically connected to one another and to one or more pins through one or more conductors (not shown). In some embodiments, such as those discussed in more detail below,drain electrode fingers 252, 254, 256, and 258 are electrically connected to one another and to one or more pins through overlying metallization layers.drain electrode fingers -
232, 234, 236, and 238 are separated from AlGaN orGate electrode fingers similar layer 224 by respective gate structures. Gate structures corresponding with insulated gates, Schottky gates, PN gates, recessed gates, and other gates may be used. 232, 234, 236, and 238 collectively form the gate electrode ofGate electrode fingers transistor 200, and respectively form the gates electrodes of 202, 204, 206, and 208.sub-transistors 232, 234, 236, and 238 are electrically connected to one another and to one or more pins through one or more conductors (not shown). In some embodiments, such as those discussed in more detail below,Gate electrode fingers 232, 234, 236, and 238 are electrically connected to one another and to one or more pins through overlying metallization layers.gate electrode fingers - Field
262, 264, 266, and 268 are separated from AlGaN orplate electrode fingers similar layer 224 by respective insulation structures, and collectively form a field plate electrode oftransistor 200. Field 262, 264, 266, and 268 respectively form field plate electrodes ofplate electrode fingers 202, 204, 206, and 208. Fieldsub-transistors 262, 264, 266, and 268 are electrically connected to one another and to one or more pins through one or more conductors (not shown). In some embodiments, such as those discussed in more detail below, fieldplate electrode fingers 262, 264, 266, and 268 are electrically connected to one another and to one or more pins through overlying metallization layers.plate electrode fingers -
FIGS. 4A-4D are schematic illustrations of an embodiment of a particular one of the sub-transistors ofFIGS. 3A and 3B having additional metallization. The additional metallization forms electrical connections between pins and thesource electrode finger 248,drain electrode finger 258,gate electrode finger 238, and fieldplate electrode finger 268 of the underlying sub-transistor. The additional metallization layers may be particularly advantageous for circuits such as half bridgepower conversion circuit 100. In some embodiments, the effective gate and/or source resistance oflow side transistor 115 andhigh side transistor 125 may be reduced by use of additional metal layers connecting the gate and/or source fingers oflow side transistor 115 andhigh side transistor 125. The reduced gate and/or source resistance results in, for example, faster switching times. -
FIG. 4A is a cross sectional view of the one particular sub-transistor. - A first metal layer, overlying and separated from the sub-transistor by one or more insulators, is formed so as to have
metal 1 255, 245 a, and 245 b.structures Metal 1structure 255 is electrically connected withdrain electrode finger 258 through one or more vias (not shown).Metal 1structure 245 a is electrically connected with fieldplate electrode finger 268 through one or more vias (not shown).Metal 1structure 245 b is electrically connected withsource electrode finger 248 through one or more vias (not shown). The first metal layer may, for example, be 0.5-2 microns thick and may comprise aluminum or copper. The first metal layer may comprise other metallic or non-metallic conductive materials. - A second metal layer, overlying and separated from the first metal layer and the sub-transistor by one or more insulators, is formed so as to have metal 2
257, 247, and 237. Metal 2structures structure 257 is electrically connected withmetal 1structure 255 through one or more vias (not shown). Metal 2structure 247 is electrically connected withmetal 1 245 a and 245 b through one or more vias (not shown). Metal 2structures structure 237 is electrically connected withgate electrode finger 238 as discussed below with reference toFIGS. 4B-4D . The second metal layer may, for example, be greater than 2 microns thick and may comprise aluminum or copper. The second metal layer may comprise other metallic or non-metallic conductive materials. -
FIG. 4B is a plan view ofsource electrode finger 248,gate electrode finger 238, fieldplate electrode finger 268, and drainelectrode finger 258. As shown,source electrode finger 248 is not continuous, and includes multiple segments separated by gaps. Each segment ofsource electrode finger 248 is electrically connected withmetal 1structure 245 b through one or more vias (not shown). As shown,gate electrode finger 238 includes projection portions which extend into the gaps between the segments ofsource electrode finger 248. -
FIG. 4C is a plan view ofmetal 1 255, 245 a, and 245 b. As shown,structures metal 1structure 245 b includesopenings 249, andmetal 1islands 243 within theopenings 249.Openings 249 andmetal 1islands 243 are formed in themetal 1structure 245 b so as to overlap the projection portions ofgate electrode finger 238 which extend into the gaps between the segments ofsource electrode finger 248. In addition,metal 1islands 243 are electrically connected with the projection portions ofgate electrode finger 238 by one or more vias (not shown). -
FIG. 4D using plan view of metal 2 257, 247, and 237. Metal 2structures structure 237 is formed so as to overlapmetal 1structure 245 b. In addition, metal 2structure 237 is electrically connected withmetal 1islands 243 through one or more vias (not shown). - Accordingly, metal 2
structure 257 is electrically connected withdrain electrode finger 258 of the sub-transistor throughmetal 1structure 255. In addition, metal 2structure 247 is electrically connected withplate electrode finger 268 andsource electrode finger 248 throughmetal 1 245 a and 245 b. Furthermore, metal 2structures structure 237 is electrically connected withgate electrode finger 238 through themetal 1islands 243 ofmetal 1structure 245 b. - In some embodiments of integrated half bridge
power conversion circuit 100, either or both of 115 and 125 and theirpower transistors 120 and 130 may be implemented with a distributed or fingered topology. For example,respective driver FIG. 5 is a schematic illustration of a distributedtransistor 300 connected with a distributed driver ordriver output stage 400. - Distributed driver or
driver output stage 400 includes 402, 404, 406, and 408. Distributedsub-drivers transistor 300 may be similar to distributedtransistor 200 ofFIG. 2 and includes 302, 304, 306, and 308. As shown, sub-drivers 402, 404, 406, and 408 have inputs connected to the same signal IN The outputs, however, ofsub-transistors 402, 404, 406, and 408 are respectively connected with gate inputs ofsub-drivers 302, 304, 306, and 308. Becausedifferent sub-transistors 402, 404, 406, and 408 have identical or substantially identical functionality, the outputs generated bysub-drivers 402, 404, 406, and 408 are identical or substantially identical.sub-drivers - In some embodiments, sub-transistors 302, 304, 306, and 308 have identical or substantially identical sizes. In such embodiments, sub-drivers 402, 404, 406, and 408 may likewise have identical or substantially identical sizes.
- In some embodiments, sub-transistors 302, 304, 306, and 308 do not have identical sizes. In such embodiments, sub-drivers 402, 404, 406, and 408 may likewise not have identical sizes, but, instead, may have sizes which scale or correspond with the size of
302, 304, 306, and 308. For example, sub-driver 402 may have a size corresponding with or proportional to the size ofsub-transistors sub-transistors 302, sub-driver 404 may have a size corresponding with or proportional to the size ofsub-transistors 304, andsub-driver 406 may have a size corresponding or proportional to with the size ofsub-transistors 306. - In some embodiments, each sub-driver of a distributed driver has an output which is connected to multiple sub-transistors. For example, each sub-driver of a distributed driver may have an output which is electrically connected to 2, 4, 8, or another number of sub-transistors. In such embodiments, the sub-transistors of the distributed power switch may be spaced according to a first pitch, and the sub-drivers of the distributed drive circuit are spaced according to a second pitch, and the second pitch is equal to n times the first pitch, wherein n is an integer.
- Among other benefits, embodiments of integrated half bridge
power conversion circuit 100 having power transistors and their respective drivers implemented with a distributed topology have superior timing performance. Because of the distributed topology, each segment of the power transistor is turned on or off at substantially the same time. Without the distributed technology, the time at which each particular portion of the power transistor is turned on or off is dependent on the propagation delay and arrival time of the controlling signal at each particular portion. -
FIG. 6 is a schematic illustration ofportion 450 of an embodiment of a layout oftransistor 300 and driver ordriver output stage 400. The embodiment ofFIG. 6 is provided as an example only. Numerous alternative layout configurations fortransistor 300 are additionally contemplated. To details of the layout of driver ordriver output stage 400 is not illustrated, as the inventive aspects apply equally to any driver or driver output stage. - As shown, sub-drivers 402, 404, 406, and 408 are each connected to the input signal IN with a conductor of identical length and impedance. In addition, sub-drivers 402, 404, 406, and 408 are respectively connected gate electrodes of
302, 304, 306, and 308 with a conductor of identical length and impedance.sub-transistors -
FIG. 7 is a simplified schematic of half bridgepower conversion circuit 100 having been modified to include lowside pulldown FET 122 and highside pulldown FET 132. In some half bridge power conversion circuits, parasitic inductances and capacitances result in transient voltages at the gate oflow side transistor 115 and at the gate ofhigh side transistor 125. Low side pulldownFET 122 is configured to be on whenlow side transistor 115 is off, such that the transient voltages at the gate oflow side transistor 115 remain low enough thatlow side transistor 115 is not turned on as a result of the transient voltages. Similarly, highside pulldown FET 132 is configured to be on whenhigh side transistor 125 is off, such that the transient voltages at the gate ofhigh side transistor 125 remain low enough thathigh side transistor 125 is not turned on as a result of the transient voltages. - In some embodiments, the low
side pulldown FET 122 and high side pulldown 132 advantageously help to reduce the voltages at the gates oflow side transistor 115 andhigh side transistor 125, such thatlow side transistor 115 andhigh side transistor 125 are turned off quickly, thus allowing for higher frequency operation. -
FIG. 8 is a schematic illustration of acircuit 500 having a distributed transistor and a distributed pulldown FET. The distributed transistor ofcircuit 500 includes 502, 504, 506, and 508. The distributed pulldown FET ofsub-transistors circuit 500 includes sub-FETs 512, 514, 516, and 518. As shown, the gate of each sub-transistor is connected to the drain of a corresponding sub-FET. -
FIG. 9 a schematic illustration of an embodiment of alayout 520 ofcircuit 500. The embodiment ofFIG. 9 is provided as an example only. Numerous alternative layout configurations forcircuit 500 are additionally contemplated. - The
layout 520 illustrates the metal 2 drain D, source S, and gate G structures ofcircuit 500. The illustrated metal 2 drain D, source S, and gate G structures respectively correspond, for example, with metal 2 257, 247, and 237 discussed above with reference tostructures FIGS. 4A-4D . - The
layout 520 also illustratesinterconnect structure 510.Interconnect structure 510 includes, for example, ametal 1 layer, a metal 2 layer, and vias connecting portions of themetal 1 layer with portions of the metal 2 layer.Interconnect structure 510 is configured to electrically connect metal 2 drain D structures of 512, 514, 516, and 518 with metal 2 gate G structures ofsub-transistors 502, 504, 506, and 508, respectively. In addition,sub-transistors interconnect structure 500 is configured to electrically connect metal 2 source S structures of 512, 514, 516, and 518 with metal 2 source S structures ofsub-transistors 502, 504, 506, and 508, respectively.sub-transistors - In some embodiments, the orientation of
502, 504, 506, and 508 is reversed with respect to the orientation ofsub-transistors 512, 514, 516, and 518. In such embodiments,sub-transistors interconnect structure 510 may comprise metal 2 jumpers configured to respectively make the appropriate connections between 502, 504, 506, and 508 andsub-transistors 512, 514, 516, and 518.sub-transistors -
FIG. 10 is a schematic illustration of acircuit 600 having a distributed transistor andpulldown FET 605, a distributedpulldown FET driver 610, and a distributedtransistor driver 620. The distributed transistor andpulldown FET 605 ofcircuit 600 may be similar tocircuit 500 ofFIG. 8 . - The distributed pulldown
FET driver 610 includes 612, 614, 616, and 618. The distributedsub-drivers transistor driver 620 includes 622, 624, 626, and 628. As shown, the gate of each sub-transistor of the distributed transistor is connected to the output of a corresponding sub-driver of the distributedsub-drivers transistor driver 620. Additionally, the gate of each sub-FET of the distributed pulldown FET is connected to the output of a corresponding sub-driver of the distributedpulldown FET driver 610. - In some embodiments of half bridge
power conversion circuit 100, the distributed transistor andpulldown FET 605 ofcircuit 600 corresponds withlow side transistor 115 and lowside pulldown FET 122. In such embodiments, distributedtransistor driver 620 corresponds with low sidetransistor drive circuit 120, and distributedpulldown FET driver 610 corresponds with high sidetransistor drive circuit 130, as illustrated, for example, inFIG. 7 . - In some embodiments of half bridge
power conversion circuit 100, the distributed transistor andpulldown FET 605 ofcircuit 600 corresponds withhigh side transistor 125 and highside pulldown FET 132. In such embodiments, distributedtransistor driver 620 corresponds with high sidetransistor drive circuit 130, and distributedpulldown FET driver 610 corresponds with low sidetransistor drive circuit 120, as illustrated, for example, inFIG. 7 . - In some embodiments of half bridge
power conversion circuit 100, the gates of lowside pulldown FET 122 and highside pulldown FET 132 are respectively driven by inverter circuits having their inputs respectively driven by low sidetransistor drive circuit 120 and high sidetransistor drive circuit 130. -
FIG. 11 is a schematic illustration of acircuit 650, which includesdrive transistor 652,pulldown FET 653, and aninverter comprising transistor 654 andresistor 655.Circuit 650 also includesoptional Zener diodes 656, which may provide overvoltage and/or ESD protection. - In some embodiments of half bridge
power conversion circuit 100 as shown inFIG. 1 , an instance ofcircuit 650 may be used instead of each oflow side transistor 115 andhigh side transistor 125. - As shown in
FIG. 11 , the Gate input signal is provided both to the gate ofdrive transistor 652 and to the gate oftransistor 654 of the inverter. The output of the inverter is connected to the gate ofpulldown FET 653. Accordingly, if thedrive transistor 652 is on as a result of sufficient voltage at the Gate input, the output of the inverter turns off thepulldown FET 653 to allow for thedrive transistor 652 to be on. Similarly, if thedrive transistor 652 is off as a result of insufficient voltage at the Gate input, the output of the inverter turns on thepulldown FET 653 to reduce the gate to source impedance of thedrive transistor 652. As a result of thepulldown FET 653 being on, transient voltages at the Gate input are minimized bypulldown FET 653 to be sufficiently low that thedrive transistor 652 does not unwantedly turn on as a result of the transient voltages. -
FIG. 12 is a simplified schematic of half bridgepower conversion circuit 100 having been modified to include 124 and 134. In 124 and 134 have anodes respectively connected to the sources ofdiodes low side transistor 115 andhigh side transistor 125. In addition, 124 and 134 have cathodes respectively connected to the drains oflow side transistor 115 andhigh side transistor 125. 124 and 134 are respectively configured to conduct current from the sources ofDiodes low side transistor 115 andhigh side transistor 125 to the drains oflow side transistor 115 andhigh side transistor 125 if, for example, an inductive load causes current to flow in the opposite direction. - Without
diode 124, the inductive load may cause the voltage at the node Vsw to go significantly below ground beforelow side transistor 115 turns on. Once on,low side transistor 115 clamps the voltage at the node Vsw to a voltage about equal to a transistor threshold below ground. Similarly, withoutdiode 134, the inductive load may cause the voltage at the node Vsw to go significantly above V+ beforehigh side transistor 125 turns on. Once on,high side transistor 125 clamps the voltage at the node Vsw to a voltage about equal to a transistor threshold above V+. - In contrast, with
124 and 134 the voltage at the node Vsw is clamped to a diode threshold below ground and a diode threshold above V+. Withdiodes 124 and 134, current flows earlier or at less extreme voltages. To turn ondiodes diode 124, the voltage induced by the inductive load at the node Vsw must go lower than a diode threshold below ground. Similarly, to turn ondiode 134, the voltage induced by the inductive load at the node Vsw must go above a diode threshold above V+. Because the diode threshold of 124 and 134 is less than the transistor threshold voltages ofdiodes low side transistor 115 andhigh side transistor 125, with 124 and 134, the voltage at the node Vsw is clamped to a more preferable smaller range.diodes - In some embodiments,
124 and 134 may be distributed, for example, as part of a distributed implementation ofdiodes low side transistor 115 orhigh side transistor 125, for example, as discussed below in further detail. -
FIG. 13 is a schematic illustration of acircuit 690 having a distributed transistor and a distributed diode. The distributed diode has its anode connected to the source of the distributed transistor and its cathode connected to the drain of the distributed transistor. The distributed transistor includessub-transistors 692, and the distributed diode includessub-diodes 693. In this embodiment, there is one sub-diode for every two sub-transistors. In other embodiments, there is one sub-diode for every fewer or more sub-transistors. -
FIG. 14 is a schematic illustration of aportion 700 of an embodiment of a layout ofcircuit 690. The embodiment ofFIG. 14 is provided as an example only. Numerous alternative layout configurations forcircuit 690 are additionally contemplated. -
741, 742, 743, and 744 each form an ohmic contact with an underlying AlGaN or similar layer and collectively form the source electrode of the distributed transistor ofSource electrode fingers circuit 690. 741, 742, 743, and 744 respectively form the source electrodes ofSource electrode fingers sub-transistors 692. The source electrode 741, 742, 743, and 744 are electrically connected to one another and to one or more pins through one or more conductors (not shown). In some embodiments, source electrodefingers 743, and 744 are electrically connected to one another and to one or more pins through overlying metallization layers.fingers -
751, 752, 753, 754, 755, and 756 each form an ohmic contact with the underlying AlGaN or similar layer and collectively form the drain electrode of the distributed transistor ofDrain electrode fingers circuit 690. 751, 752, 753, 754, 755, and 756 respectively form the drain electrodes ofDrain electrode fingers sub-transistors 692. The 751, 752, 753, 754, 755, and 756 are electrically connected to one another and to one or more pins through one or more conductors (not shown). In some embodiments,drain electrode fingers 751, 752, 753, 754, 755, and 756 are electrically connected to one another and to one or more pins through overlying metallization layers.drain electrode fingers -
731, 732, 733, and 734 are separated from the AlGaN or similar layer by respective gate structures. Gate structures corresponding with insulated gates, Schottky gates, PN gates, recessed gates, and other gates may be used.Gate electrode fingers 731, 732, 733, and 734 collectively form the gate electrode of the distributed transistor ofGate electrode fingers circuit 690, and respectively form the gates electrodes ofsub-transistors 692. 731, 732, 733, and 734 are electrically connected to one another and to one or more pins through one or more conductors (not shown). In some embodiments, gate electrode fingers, 731, 732, 733, and 734 are electrically connected to one another and to one or more pins through overlying metallization layers.Gate electrode fingers - Field
761, 762, 764, and 765 are separated from the AlGaN or similar layer by respective insulation structures, and collectively form a field plate electrode of the distributed transistor ofplate electrode fingers circuit 690. Field 761, 762, 764, and 765 respectively form field plate electrodes ofplate electrode fingers sub-transistors 692. Field 761, 762, 764, and 765 are electrically connected to one another and to one or more pins through one or more conductors (not shown). In some embodiments, fieldplate electrode fingers 761, 762, 764, and 765 are electrically connected to one another and to one or more pins through overlying metallization layers.plate electrode fingers -
748 and 749Diode electrode fingers form diodes 693 ofcircuit 690. -
FIG. 15 a schematic illustration of a cross section ofportion 700 taken along the top or bottom edge ofFIG. 14 . 741, 742, 743, and 744,Source electrode fingers 751, 752, 753, 754, 755, and 756,drain electrode fingers 731, 732, 733, and 734, and fieldgate electrode fingers 761, 762, 764, and 765 are similar to the corresponding structures of, for example,plate electrode fingers transistor 200, as illustrated inFIG. 3B . - In this embodiment, every third sub-transistor functions as a sub-diode of the distributed diode because its gate is connected to its source. As shown in
FIG. 15 , 748 and 749 contact the AlGaN or similar layer and overly the gate structure, thereby forming gate to source connections. In this embodiment,diode electrode fingers 748 and 749 also form the filed plates of the diode connected sub-transistors.diode electrode fingers - In alternative embodiments, diode connected sub-transistors have cross-sectional architecture which is identical to that of
transistor 200, as illustrated inFIG. 3B . in such embodiments, Gates and sources of the sub-transistors are connected, for example, in the additional metallization overlying the sub-transistors. -
FIG. 16 a schematic illustration of a cross section ofportion 700 taken along the top or bottom edge ofFIG. 14 . 741, 742, 743, and 744,Source electrode fingers 751, 752, 753, 754, 755, and 756,drain electrode fingers 731, 732, 733, and 734, and fieldgate electrode fingers 761, 762, 764, and 765 are similar to the corresponding structures of, for example,plate electrode fingers transistor 200, as illustrated inFIG. 3B . - In this embodiment, the gate structure of every third sub-transistor is omitted. In place of the omitted gate structures, Schottky barriers are respectively formed at the junctions of the AlGaN or similar layer and
750 and 755 beneathSchottky structures 748 and 749. Schottky structures comprise a Schottky metal. In some embodiments,diode electrode fingers 748 and 749 comprise a Schottky metal and are respectively integrated withdiode electrode fingers 750 and 755.Schottky structures -
FIG. 17 is a flowchart diagram illustrating an embodiment of amethod 800 of forming a distributed transistor integrated with a distributed driver. - At 810, a distributed transistor is formed. For example, a transistor having fingered gates and fingered sources may be formed by forming multiple adjacent sub-transistors each including a source and a gate. In some embodiments, the sources of the sub-transistors are electrically connected with a conductor. In some embodiments, the gates of the sub-transistors are electrically connected with a conductor. In some embodiments, the sub-transistors share a collective drain connection. In some embodiments, the sub transistors each have a separate drain connection.
- At 820, a distributed driver is formed. The distributed driver includes at least an output stage which is distributed. For example, the output stage of the driver may include a distributed pull up transistor and a distributed pulldown transistor, where the distributed pull up transistor includes multiple pull up sub-transistors and the distributed pulldown transistor includes multiple pull down sub-transistors. In some embodiments, other or all portions of the distributed driver or also distributed.
- In some embodiments, the distributed pull up transistor and the distributed pulldown transistor are formed using a process similar to that described at 810. In some embodiments, sources of the pull up sub-transistors are each connected with a drain of a corresponding one of the pulldown sub-transistors with a conductor. Each pair of corresponding pull up and pulldown sub-transistors forms a sub-driver having an output electrode formed by the conductor connecting the source of the pull up sub-transistor and the drain of the pulldown sub-transistor thereof.
- In some embodiments, the distributed pull up transistor, the distributed pulldown transistor, and the distributed transistor of 810 are formed having the same pitch. In such embodiments, each sub-transistor of the distributed transistor of 810 may be aligned with a pair of corresponding pull up and pulldown sub-transistors forming a sub-driver.
- At 830, the outputs of the distributed driver are connected to the fingered gates of the distributed transistor. For example, the gates of the sub-transistors of the distributed transistor may each be connected to an output electrode of a corresponding sub-driver with a conductor. In some embodiments, the conductor connecting the gates of the sub-transistors to the output electrodes of the sub-drivers is the same conductor as that connecting the sources of the pull up sub-transistors with the drains of the pulldown sub-transistors of the sub-drivers.
-
FIG. 18 is a flowchart diagram illustrating an embodiment of amethod 900 of forming first and second distributed transistors. - At 910, a first distributed transistor is formed. For example, a first transistor having fingered gates and fingered sources may be formed by forming multiple adjacent sub-transistors each including a source and a gate. In some embodiments, the sources of the sub-transistors are electrically connected with a conductor. In some embodiments, the gates of the sub-transistors are electrically connected with a conductor. In some embodiments, the sub-transistors share a collective drain connection. In some embodiments, the sub transistors each have a separate drain connection.
- At 920, a second distributed transistor is formed. For example, a second transistor having fingered gates and fingered sources may be formed by forming multiple adjacent sub-transistors each including a source and a gate. In some embodiments, the sources of the sub-transistors are electrically connected with a conductor. In some embodiments, the gates of the sub-transistors are electrically connected with a conductor. In some embodiments, the sub-transistors share a collective drain connection. In some embodiments, the sub transistors each have a separate drain connection.
- In some embodiments, the first distributed transistor and the second distributed transistor are formed having the same pitch. In such embodiments, each sub-transistor of the first distributed transistor may be aligned with one of the sub-transistors of the second distributed transistor.
- At 930, the first distributed transistor is connected to the second distributed transistor. For example, if the gates of the sub-transistors of the first distributed transistor may be connected by a first conductor with a collective drain of the second distributed transistor. In addition, the sources of each of the sub-transistors of the first distributed transistor may be connected by a second conductor with the sources of the sub-transistors of the second distributed transistor.
- In some embodiments, the first distributed transistor may be formed with a first driver using a method such as
method 800 described above. In some embodiments, the second distributed transistor be formed with a second driver using a method such asmethod 800 describe above. -
FIG. 19 is a flowchart diagram illustrating an embodiment of amethod 1000 of forming a distributed transistor and a distributed diode. - At 1010, a distributed transistor is formed. For example, a transistor having fingered gates and fingered sources may be formed by forming multiple sub-transistors each including a source and a gate. In some embodiments, the sources of the sub-transistors are electrically connected with a conductor. In some embodiments, the gates of the sub-transistors are electrically connected with a conductor. In some embodiments, the sub-transistors share a collective drain connection. In some embodiments, the sub transistors each have a separate drain connection.
- At 1020, a distributed diode is formed. For example, a fingered diode may be formed such that the fingers of the fingered diode are interleaved with the fingered gates and sources of the sub-transistors of the distributed transistor. In some embodiments, the distributed diode is formed by electrically connecting gates and sources of some of the sub-transistors of the distributed transistor. In some embodiments, the distributed diode is formed by connecting a Schottky metal to the drain of the distributed transistor in multiple locations.
- At 1030, the distributed transistor is connected to the distributed diode. For example, the anodes of the sub-diodes may be connected with the sources of each of one or more sub-transistors of the distributed transistor, and the cathodes of the sub-diodes may be connected with the drain of the distributed transistor.
- In some embodiments, the anodes of the sub-diodes are connected with the sources of each of one or more sub-transistors of the distributed transistor by electrically connecting the gates and sources of some of the sub-transistors of the distributed transistor. In some embodiments, the anodes of the sub-diodes are connected with the sources of each of one or more sub-transistors on the distributed transistor by electrically connecting the Schottky metal/drain junctions of the distributed diode to the sources of each of one or more sub-transistors of the distributed transistor.
- In some embodiments, the distributed transistor may be formed with a driver using a method such as
method 800 described above. In some embodiments, the distributed transistor and the distributed diode may be formed with a driver using a method such asmethod 800 described above. In some embodiments, the distributed transistor may be formed with a second distributed transistor using a method such asmethod 900 described above. -
FIG. 20 is a flowchart diagram illustrating an embodiment of amethod 1100 of forming a distributed transistor. - At 1110, a distributed transistor is formed. For example, a transistor having fingered gates and fingered sources may be formed by forming multiple sub-transistors each including a source and a gate.
- At 1120, ohmic contacts to the gates and sources of the sub-transistors are formed by respectively contacting the gates and sources of the sub-transistors with ohmic gate and source conductors. In some embodiments, the gates of the sub-transistors are electrically connected to one another with a conductor. In some embodiments, the sources of the sub-transistors are electrically connected to one another with a conductor. In some embodiments, the sub-transistors share a collective drain connection. In some embodiments, the sub-transistors each have a separate drain connection.
- At 1130, a first additional conductive layer is formed. In some embodiments, the first additional conductive layer at least partially covers and electrically contacts the ohmic contact of the gates of the sub-transistors through one or more vias. In some embodiments, the first additional conductive layer at least partially covers and electrically contacts the ohmic contact of the sources of the sub-transistors through one or more vias.
- At 1140, a second additional conductive layer is formed. In some embodiments, the second additional conductive layer at least partially covers and electrically contacts the ohmic contact of the gates of the sub-transistors through one or more vias and through an opening in the first additional conductive layer. In some embodiments, the second additional conductive layer at least partially covers and electrically contacts the ohmic contact of the gates of the sub-transistors through one or more vias and through an opening in the first additional conductive layer.
- In some embodiments, the ohmic gate conductor overlaps the sources of the sub-transistors. In some embodiments, the second additional conductive layer electrically contacts the ohmic contact of the gates of the sub-transistors and a portion of the ohmic conductor which overlaps the sources of the sub-transistors.
- In some embodiments, the distributed transistor may be formed with a driver using a method such as
method 800 described above. In some embodiments, the distributed transistor may be formed with a second distributed transistor using a method such asmethod 900 described above. - Each of the circuits discussed herein include one or more inventive features. The various features of the circuits may be applied to other embodiments of circuits in combinations of features which are contemplated, but not specifically discussed for the sake of brevity.
- The various aspects of the devices discussed herein may be practiced in other semiconductor technologies. For example, the various aspects of the devices discussed herein may be practiced in Silicon, Germanium, Gallium Arsenide, Silicon Carbide, Organic, and other technologies.
- While various embodiments of present invention have been described, it will be apparent to those of skill in the art that many more embodiments and implementations are possible that are within the scope of this invention. Accordingly, the present invention is not to be restricted except in light of the attached claims and their equivalents.
Claims (20)
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US14/831,758 US20160056817A1 (en) | 2014-08-20 | 2015-08-20 | Power transistor with distributed diodes |
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US201462039742P | 2014-08-20 | 2014-08-20 | |
| US14/831,758 US20160056817A1 (en) | 2014-08-20 | 2015-08-20 | Power transistor with distributed diodes |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| US20160056817A1 true US20160056817A1 (en) | 2016-02-25 |
Family
ID=55349140
Family Applications (3)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US14/831,742 Active US10587194B2 (en) | 2014-08-20 | 2015-08-20 | Power transistor with distributed gate |
| US14/831,758 Abandoned US20160056817A1 (en) | 2014-08-20 | 2015-08-20 | Power transistor with distributed diodes |
| US16/813,733 Active US11296601B2 (en) | 2014-08-20 | 2020-03-09 | Power transistor with distributed gate |
Family Applications Before (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US14/831,742 Active US10587194B2 (en) | 2014-08-20 | 2015-08-20 | Power transistor with distributed gate |
Family Applications After (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US16/813,733 Active US11296601B2 (en) | 2014-08-20 | 2020-03-09 | Power transistor with distributed gate |
Country Status (4)
| Country | Link |
|---|---|
| US (3) | US10587194B2 (en) |
| CN (1) | CN106796930B (en) |
| TW (3) | TWI736050B (en) |
| WO (1) | WO2016028967A1 (en) |
Cited By (3)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20160086980A1 (en) * | 2013-07-29 | 2016-03-24 | Efficient Power Conversion Corporation | Gan transistors with polysilicon layers used for creating additional components |
| US10587194B2 (en) | 2014-08-20 | 2020-03-10 | Navitas Semiconductor, Inc. | Power transistor with distributed gate |
| US12401358B1 (en) * | 2024-02-15 | 2025-08-26 | Aerojet Rocketdyne, Inc. | Shoot-through protection circuit |
Families Citing this family (5)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US10454481B1 (en) * | 2019-04-04 | 2019-10-22 | Navitas Semiconductor, Inc | GaN logic circuits |
| US10601302B1 (en) | 2019-04-04 | 2020-03-24 | Navitas Semiconductor, Inc. | Bootstrap power supply circuit |
| KR102797771B1 (en) * | 2019-04-29 | 2025-04-22 | 이피션트 파워 컨버젼 코퍼레이션 | GaN laser diode driving FET using gate current reuse |
| US20240063777A1 (en) * | 2022-08-19 | 2024-02-22 | Alpha And Omega Semiconductor International Lp | Hvic device with combined level shifter and boost diode in junction termination region |
| US12463525B2 (en) * | 2022-09-22 | 2025-11-04 | Qualcomm Incorporated | High-side n-type power transistor gate driving techniques without a bootstrap capacitor |
Citations (23)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5801572A (en) * | 1995-02-24 | 1998-09-01 | Nec Corporation | Power MOSFET |
| US5961215A (en) * | 1997-09-26 | 1999-10-05 | Advanced Micro Devices, Inc. | Temperature sensor integral with microprocessor and methods of using same |
| US20040207968A1 (en) * | 2003-04-09 | 2004-10-21 | Alstom | Power switching module and inverter equipped therewith |
| US20060081897A1 (en) * | 2004-09-30 | 2006-04-20 | The Furukawa Electric Co., Ltd. | GaN-based semiconductor integrated circuit |
| US20060118809A1 (en) * | 2004-12-06 | 2006-06-08 | Primit Parikh | High power density and/or linearity transistors |
| US20070162755A1 (en) * | 2006-01-09 | 2007-07-12 | Nokia Corporation | Enhancements for discovering device owners in a UPnP searching service |
| US20070241418A1 (en) * | 2006-04-13 | 2007-10-18 | Ming-I Wang | Image sensing device and fabrication method thereof |
| US20100019279A1 (en) * | 2008-04-02 | 2010-01-28 | The Hong Kong University Of Science And Technology | Integrated HEMT and Lateral Field-Effect Rectifier Combinations, Methods, and Systems |
| US20100109645A1 (en) * | 2006-08-07 | 2010-05-06 | Seoul National University Industry Foundation | Nanostructure sensors |
| US20100148718A1 (en) * | 2005-07-25 | 2010-06-17 | Matsushita Electric Industrial Co., Ltd. | Semiconductor element and electrical apparatus |
| US20110210337A1 (en) * | 2010-03-01 | 2011-09-01 | International Rectifier Corporation | Monolithic integration of silicon and group III-V devices |
| US20110210338A1 (en) * | 2010-03-01 | 2011-09-01 | International Rectifier Corporation | Efficient High Voltage Switching Circuits and Monolithic Integration of Same |
| US20110284862A1 (en) * | 2010-05-24 | 2011-11-24 | International Rectifier Corporation | III-nitride switching device with an emulated diode |
| US20120068678A1 (en) * | 2010-09-22 | 2012-03-22 | Mitsubishi Electric Corporation | Dc-dc converter |
| US20120273797A1 (en) * | 2009-07-30 | 2012-11-01 | Sumitomo Electric Device Innovations, Inc. | Semiconductor device and method for manufacturing same |
| US20130087803A1 (en) * | 2011-10-06 | 2013-04-11 | Epowersoft, Inc. | Monolithically integrated hemt and schottky diode |
| US20130248883A1 (en) * | 2011-09-11 | 2013-09-26 | Cree, Inc. | High performance power module |
| US20140077266A1 (en) * | 2012-09-14 | 2014-03-20 | Power Integrations, Inc. | Heterostructure Transistor with Multiple Gate Dielectric Layers |
| US20140138701A1 (en) * | 2012-11-19 | 2014-05-22 | Delta Electronics, Inc. | Semiconductor device |
| US20140209861A1 (en) * | 2011-10-14 | 2014-07-31 | Fujitsu Limited | Semiconductor device and fabrication method therefor, and power supply apparatus |
| US20140340124A1 (en) * | 2013-05-14 | 2014-11-20 | Infineon Technologies Austria Ag | Circuit with a Plurality of Bipolar Transistors and Method for Controlling Such a Circuit |
| US20150084118A1 (en) * | 2013-09-20 | 2015-03-26 | Cree, Inc. | Semiconductor device including a power transistor device and bypass diode |
| US9087812B2 (en) * | 2011-07-15 | 2015-07-21 | International Rectifier Corporation | Composite semiconductor device with integrated diode |
Family Cites Families (24)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US4616142A (en) * | 1984-12-31 | 1986-10-07 | Sundstrand Corporation | Method of operating parallel-connected semiconductor switch elements |
| FR2714547B1 (en) * | 1993-12-23 | 1996-01-12 | Commissariat Energie Atomique | DC actuator control system in power electronics. |
| TW442954B (en) | 2000-01-20 | 2001-06-23 | Prolific Technology Inc | Layout structure for promoting integration |
| US6255867B1 (en) * | 2000-02-23 | 2001-07-03 | Pericom Semiconductor Corp. | CMOS output buffer with feedback control on sources of pre-driver stage |
| TW484226B (en) | 2000-03-21 | 2002-04-21 | United Microelectronics Corp | Electrostatic discharge protection circuit of integrated circuit |
| TWI271845B (en) | 2002-03-28 | 2007-01-21 | Winbond Electronics Corp | Electrostatic discharge protection device |
| US7746155B2 (en) * | 2005-03-30 | 2010-06-29 | Texas Instruments Incorporated | Circuit and method for transistor turn-off with strong pulldown |
| US7737770B2 (en) * | 2006-03-31 | 2010-06-15 | Intel Corporation | Power switches having positive-channel high dielectric constant insulated gate field effect transistors |
| JP2008108818A (en) * | 2006-10-24 | 2008-05-08 | Matsushita Electric Ind Co Ltd | Semiconductor memory device |
| US7863877B2 (en) | 2006-12-11 | 2011-01-04 | International Rectifier Corporation | Monolithically integrated III-nitride power converter |
| WO2010004802A1 (en) * | 2008-07-10 | 2010-01-14 | 三菱電機株式会社 | Power semiconductor module |
| US20100128898A1 (en) * | 2008-11-26 | 2010-05-27 | Nuvoton Technology Corporation | Method and apparatus for operation sequencing of audio amplifiers |
| US8054110B2 (en) * | 2009-01-20 | 2011-11-08 | University Of South Carolina | Driver circuit for gallium nitride (GaN) heterojunction field effect transistors (HFETs) |
| US20110148376A1 (en) | 2009-12-23 | 2011-06-23 | Texas Instruments Incorporated | Mosfet with gate pull-down |
| EP2445110B1 (en) * | 2010-10-22 | 2014-05-14 | ABB Research Ltd | Gate driver unit for electrical switching device |
| US8559212B2 (en) * | 2011-07-06 | 2013-10-15 | Mediatek Inc. | Memory circuit and word line control circuit |
| EP2587670A1 (en) | 2011-10-26 | 2013-05-01 | ABB Technology AG | Control contact driving system |
| US8599618B2 (en) * | 2011-12-02 | 2013-12-03 | Cypress Semiconductor Corp. | High voltage tolerant row driver |
| US8710753B2 (en) * | 2011-12-07 | 2014-04-29 | Dialog Semiconductor Inc. | High performance adaptive switched LED driver |
| KR101946006B1 (en) * | 2012-03-14 | 2019-02-08 | 삼성전자주식회사 | Power Management Chip and Power Management Device having the same |
| US8779807B2 (en) * | 2012-08-27 | 2014-07-15 | Avago Technologies General Ip (Singapore) Pte. Ltd. | Method, system, and apparatus for efficiently driving a transistor with a booster in voltage supply |
| US9177925B2 (en) * | 2013-04-18 | 2015-11-03 | Fairfchild Semiconductor Corporation | Apparatus related to an improved package including a semiconductor die |
| TWI736050B (en) | 2014-08-20 | 2021-08-11 | 愛爾蘭商納維達斯半導體有限公司 | Power transistor with distributed gate |
| US9647476B2 (en) | 2014-09-16 | 2017-05-09 | Navitas Semiconductor Inc. | Integrated bias supply, reference and bias current circuits for GaN devices |
-
2015
- 2015-08-20 TW TW108144744A patent/TWI736050B/en active
- 2015-08-20 TW TW104127245A patent/TWI627723B/en active
- 2015-08-20 TW TW107115747A patent/TWI682515B/en active
- 2015-08-20 WO PCT/US2015/046022 patent/WO2016028967A1/en not_active Ceased
- 2015-08-20 US US14/831,742 patent/US10587194B2/en active Active
- 2015-08-20 CN CN201580053363.4A patent/CN106796930B/en active Active
- 2015-08-20 US US14/831,758 patent/US20160056817A1/en not_active Abandoned
-
2020
- 2020-03-09 US US16/813,733 patent/US11296601B2/en active Active
Patent Citations (23)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5801572A (en) * | 1995-02-24 | 1998-09-01 | Nec Corporation | Power MOSFET |
| US5961215A (en) * | 1997-09-26 | 1999-10-05 | Advanced Micro Devices, Inc. | Temperature sensor integral with microprocessor and methods of using same |
| US20040207968A1 (en) * | 2003-04-09 | 2004-10-21 | Alstom | Power switching module and inverter equipped therewith |
| US20060081897A1 (en) * | 2004-09-30 | 2006-04-20 | The Furukawa Electric Co., Ltd. | GaN-based semiconductor integrated circuit |
| US20060118809A1 (en) * | 2004-12-06 | 2006-06-08 | Primit Parikh | High power density and/or linearity transistors |
| US20100148718A1 (en) * | 2005-07-25 | 2010-06-17 | Matsushita Electric Industrial Co., Ltd. | Semiconductor element and electrical apparatus |
| US20070162755A1 (en) * | 2006-01-09 | 2007-07-12 | Nokia Corporation | Enhancements for discovering device owners in a UPnP searching service |
| US20070241418A1 (en) * | 2006-04-13 | 2007-10-18 | Ming-I Wang | Image sensing device and fabrication method thereof |
| US20100109645A1 (en) * | 2006-08-07 | 2010-05-06 | Seoul National University Industry Foundation | Nanostructure sensors |
| US20100019279A1 (en) * | 2008-04-02 | 2010-01-28 | The Hong Kong University Of Science And Technology | Integrated HEMT and Lateral Field-Effect Rectifier Combinations, Methods, and Systems |
| US20120273797A1 (en) * | 2009-07-30 | 2012-11-01 | Sumitomo Electric Device Innovations, Inc. | Semiconductor device and method for manufacturing same |
| US20110210337A1 (en) * | 2010-03-01 | 2011-09-01 | International Rectifier Corporation | Monolithic integration of silicon and group III-V devices |
| US20110210338A1 (en) * | 2010-03-01 | 2011-09-01 | International Rectifier Corporation | Efficient High Voltage Switching Circuits and Monolithic Integration of Same |
| US20110284862A1 (en) * | 2010-05-24 | 2011-11-24 | International Rectifier Corporation | III-nitride switching device with an emulated diode |
| US20120068678A1 (en) * | 2010-09-22 | 2012-03-22 | Mitsubishi Electric Corporation | Dc-dc converter |
| US9087812B2 (en) * | 2011-07-15 | 2015-07-21 | International Rectifier Corporation | Composite semiconductor device with integrated diode |
| US20130248883A1 (en) * | 2011-09-11 | 2013-09-26 | Cree, Inc. | High performance power module |
| US20130087803A1 (en) * | 2011-10-06 | 2013-04-11 | Epowersoft, Inc. | Monolithically integrated hemt and schottky diode |
| US20140209861A1 (en) * | 2011-10-14 | 2014-07-31 | Fujitsu Limited | Semiconductor device and fabrication method therefor, and power supply apparatus |
| US20140077266A1 (en) * | 2012-09-14 | 2014-03-20 | Power Integrations, Inc. | Heterostructure Transistor with Multiple Gate Dielectric Layers |
| US20140138701A1 (en) * | 2012-11-19 | 2014-05-22 | Delta Electronics, Inc. | Semiconductor device |
| US20140340124A1 (en) * | 2013-05-14 | 2014-11-20 | Infineon Technologies Austria Ag | Circuit with a Plurality of Bipolar Transistors and Method for Controlling Such a Circuit |
| US20150084118A1 (en) * | 2013-09-20 | 2015-03-26 | Cree, Inc. | Semiconductor device including a power transistor device and bypass diode |
Cited By (8)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20160086980A1 (en) * | 2013-07-29 | 2016-03-24 | Efficient Power Conversion Corporation | Gan transistors with polysilicon layers used for creating additional components |
| US9837438B2 (en) * | 2013-07-29 | 2017-12-05 | Efficient Power Conversion Corporation | GaN transistors with polysilicon layers used for creating additional components |
| US10312260B2 (en) | 2013-07-29 | 2019-06-04 | Efficient Power Conversion Corporation | GaN transistors with polysilicon layers used for creating additional components |
| US10587194B2 (en) | 2014-08-20 | 2020-03-10 | Navitas Semiconductor, Inc. | Power transistor with distributed gate |
| US11296601B2 (en) | 2014-08-20 | 2022-04-05 | Navitas Semiconductor Limited | Power transistor with distributed gate |
| US12401358B1 (en) * | 2024-02-15 | 2025-08-26 | Aerojet Rocketdyne, Inc. | Shoot-through protection circuit |
| JP2025125535A (en) * | 2024-02-15 | 2025-08-27 | エアロジェット ロケットダイン インコーポレイテッド | Circuit and method of operation of circuit |
| JP7774750B2 (en) | 2024-02-15 | 2025-11-21 | エアロジェット ロケットダイン インコーポレイテッド | Circuit and method of operation of circuit |
Also Published As
| Publication number | Publication date |
|---|---|
| CN106796930B (en) | 2021-03-30 |
| US11296601B2 (en) | 2022-04-05 |
| US10587194B2 (en) | 2020-03-10 |
| TWI682515B (en) | 2020-01-11 |
| US20160056721A1 (en) | 2016-02-25 |
| WO2016028967A1 (en) | 2016-02-25 |
| US20200212804A1 (en) | 2020-07-02 |
| TW201830641A (en) | 2018-08-16 |
| TWI627723B (en) | 2018-06-21 |
| TWI736050B (en) | 2021-08-11 |
| TW202015206A (en) | 2020-04-16 |
| TW201620110A (en) | 2016-06-01 |
| CN106796930A (en) | 2017-05-31 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US11296601B2 (en) | Power transistor with distributed gate | |
| US9818686B2 (en) | Semiconductor modules and methods of forming the same | |
| TWI740679B (en) | HALF BRIDGE GaN CIRCUIT AND SLEW DETECT CIRCUIT | |
| US9966945B2 (en) | Semiconductor device | |
| US9654001B2 (en) | Semiconductor device | |
| TWI499058B (en) | Gallium nitride diode and integrated components | |
| JP5584090B2 (en) | DC-DC converter | |
| US9666569B2 (en) | Switch circuit of cascode type having high speed switching performance | |
| KR20060110357A (en) | Integrated III-nitride Power Device | |
| TW201624669A (en) | Integrated level shifter | |
| US9123796B2 (en) | Semiconductor device | |
| CN111213241B (en) | Semiconductor device, semiconductor apparatus, and method of manufacturing the same | |
| JP2010212801A (en) | Switch circuit | |
| JP7128715B2 (en) | Semiconductor relay element and semiconductor relay module | |
| CN117121156A (en) | Circuits and methods for controlling voltage on a semiconductor substrate | |
| CN112117271B (en) | Monolithic components including gallium nitride power transistors | |
| US8901671B2 (en) | Scalable construction for lateral semiconductor components having high current-carrying capacity |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| AS | Assignment |
Owner name: NAVITAS SEMICONDUCTOR, INC., CALIFORNIA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:KINZER, DANIEL M.;REEL/FRAME:036406/0238 Effective date: 20150818 |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: ADVISORY ACTION MAILED |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: DOCKETED NEW CASE - READY FOR EXAMINATION |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: NON FINAL ACTION MAILED |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: RESPONSE TO NON-FINAL OFFICE ACTION ENTERED AND FORWARDED TO EXAMINER |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: FINAL REJECTION MAILED |
|
| STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |
|
| AS | Assignment |
Owner name: NAVITAS SEMICONDUCTOR LIMITED, IRELAND Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:NAVITAS SEMICONDUCTOR, INC.;REEL/FRAME:053864/0208 Effective date: 20200909 |
|
| AS | Assignment |
Owner name: NAVITAS SEMICONDUCTOR LIMITED, IRELAND Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE ASSIGNMENT DOCUMENTS AND THE RECEIVING PARTY'S POSTAL CODE PREVIOUSLY RECORDED AT REEL: 053864 FRAME: 0208. ASSIGNOR(S) HEREBY CONFIRMS THE ASSIGNMENT;ASSIGNOR:NAVITAS SEMICONDUCTOR, INC.;REEL/FRAME:056758/0314 Effective date: 20200909 |