US20160027892A1 - Metal gate structure - Google Patents
Metal gate structure Download PDFInfo
- Publication number
- US20160027892A1 US20160027892A1 US14/852,624 US201514852624A US2016027892A1 US 20160027892 A1 US20160027892 A1 US 20160027892A1 US 201514852624 A US201514852624 A US 201514852624A US 2016027892 A1 US2016027892 A1 US 2016027892A1
- Authority
- US
- United States
- Prior art keywords
- layer
- metal
- trench
- metal layer
- gate
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- H01L29/4966—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/60—Electrodes characterised by their materials
- H10D64/66—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes
- H10D64/667—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes the conductor comprising a layer of alloy material, compound material or organic material contacting the insulator, e.g. TiN workfunction layers
-
- H01L27/088—
-
- H01L29/4232—
-
- H10D64/01318—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/01—Manufacture or treatment
- H10D64/017—Manufacture or treatment using dummy gates in processes wherein at least parts of the final gates are self-aligned to the dummy gates, i.e. replacement gate processes
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/20—Electrodes characterised by their shapes, relative sizes or dispositions
- H10D64/27—Electrodes not carrying the current to be rectified, amplified, oscillated or switched, e.g. gates
- H10D64/311—Gate electrodes for field-effect devices
- H10D64/411—Gate electrodes for field-effect devices for FETs
- H10D64/511—Gate electrodes for field-effect devices for FETs for IGFETs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/0123—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs
- H10D84/0126—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs
- H10D84/0135—Manufacturing their gate conductors
- H10D84/0142—Manufacturing their gate conductors the gate conductors having different shapes or dimensions
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/0123—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs
- H10D84/0126—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs
- H10D84/0165—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs the components including complementary IGFETs, e.g. CMOS devices
- H10D84/0172—Manufacturing their gate conductors
- H10D84/0179—Manufacturing their gate conductors the gate conductors having different shapes or dimensions
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/02—Manufacture or treatment characterised by using material-based technologies
- H10D84/03—Manufacture or treatment characterised by using material-based technologies using Group IV technology, e.g. silicon technology or silicon-carbide [SiC] technology
- H10D84/038—Manufacture or treatment characterised by using material-based technologies using Group IV technology, e.g. silicon technology or silicon-carbide [SiC] technology using silicon technology, e.g. SiGe
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/80—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of at least one component covered by groups H10D12/00 or H10D30/00, e.g. integration of IGFETs
- H10D84/82—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of at least one component covered by groups H10D12/00 or H10D30/00, e.g. integration of IGFETs of only field-effect components
- H10D84/83—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of at least one component covered by groups H10D12/00 or H10D30/00, e.g. integration of IGFETs of only field-effect components of only insulated-gate FETs [IGFET]
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/60—Electrodes characterised by their materials
- H10D64/66—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes
- H10D64/68—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes characterised by the insulator, e.g. by the gate insulator
- H10D64/691—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes characterised by the insulator, e.g. by the gate insulator comprising metallic compounds, e.g. metal oxides or metal silicates
Definitions
- the present invention relates generally to the field of semiconductor devices, and more particularly to metal gate structures having gate trenches with different widths.
- manufactures are able to form both dense regions and sparse regions on one chip.
- etching rates in the dense regions are often different from those in the sparse regions due to density difference.
- the etching rate in the dense region is lower than that in the sparse regions.
- their depths often deviate from their predetermined values after the above-mentioned etching process.
- the trenches in the sparse regions are usually deeper than those in the dense regions, which may cause a pre-layer to be exposed from the bottom of the trenches and negatively affect the electrical propertied of the corresponding semiconductor devices.
- a metal gate structure and a method for fabricating the same are therefore disclosed according to embodiments of the present invention.
- a method for fabricating a metal gate structure includes the following steps: providing a substrate which a dielectric layer, a first trench disposed in the dielectric layer, a first metal layer filling up the first trench, a second trench disposed in the dielectric layer, a second metal layer filling up the second trench are disposed on the substrate, and the width of the first trench is less than the width of the second trench; forming a mask layer to completely cover the second trench; performing a first etching process to remove portions of the first metal layer when the second trench is covered by the mask layer; and performing a second etching process to concurrently remove portions of the first metal layer and portions of the second metal layer after the first etching process.
- a metal gate structure is also disclosed according to another embodiment of the present invention.
- the metal gate structure includes at least a substrate, a dielectric layer, first and second trenches, first metal layer and second metal layers, and two cap layers.
- the dielectric layer is disposed on the substrate, and the first and second trenches are disposed in the dielectric layer.
- the width of the first trench is less than the width of the second trench.
- the first and second metal layers are respectively disposed in the first trench and the second trench, and the height of the first metal layer is less than or equal to the height of the second metal layer.
- the cap layers are respectively disposed in a top surface of the first metal layer and a top surface of the second metal layer.
- FIG. 1 is a cross-sectional diagram of a semi-finished semiconductor device at the beginning of the fabrication process according to one embodiment of the invention.
- FIG. 2 is a cross-sectional diagram of a semi-finished semiconductor device after a first etching process according to one embodiment of the invention according to one embodiment of the invention.
- FIG. 3 is a cross-sectional diagram of a structure after a second etching process according to one embodiment of the invention.
- FIG. 4 is a schematic diagram showing a semi-finished semiconductor device after the step of depositing a cap layer according to an embodiment of the present invention.
- FIGS. 5 and 6 are cross-sectional diagrams respectively showing a semi-finished semiconductor device after the step of planarizing the cap layer according to one embodiment of the invention.
- FIG. 7 to FIG. 9 show a method for fabricating a metal gate structure according to another embodiment of the present invention.
- FIGS. 10 and 11 show a method for fabricating a metal gate structure according to still another embodiment of the present invention.
- FIG. 1 to FIG. 11 are cross-sectional diagrams showing a method for fabricating a metal gate structure according to embodiments of the present invention.
- FIG. 1 is a cross-sectional diagram showing a semi-finished semiconductor device at the beginning of the process according to one embodiment of the invention.
- the semi-finished semiconductor device 100 includes at least a substrate 10 , a dielectric layer 16 disposed on the substrate 10 , first and second trenches 18 a and 18 b disposed in the dielectric layer 16 , a first metal layer 24 disposed in first trench 18 a, and a second metal layer 24 b disposed in second trench 18 b.
- the substrate 10 may be divided to two regions: a first region A and a second region B, which may respectively correspond to a sparse region and a dense region.
- the sparse region may have a low device density while the dense region may have a higher device density.
- the substrate 10 disclosed above may be a silicon substrate, a germanium substrate, a germanium arsenide substrate, a germanium silicon substrate, a silicon-on-insulator substrate or other suitable substrate. Additionally, the substrate 10 may have fin-structures or planar structures.
- the first trench 18 a and the second trench 18 b are respectively disposed within the first region A and the second region B.
- the width W 1 of the first trench 18 a may be less than the width W 2 of the second trench 18 b and is preferably less than one-third of the width W 2 of the second trench 18 b.
- the term “trench width” disclosed throughout the following paragraphs should be interpreted as a lateral length of the trench which is parallel to the corresponding channel length. Also, it may be interpreted as a short side of a loop-shaped gate spacer or a short side of an enclosed region defined by an etch stop layer 14 .
- the first metal layer 24 a and the second metal layer 24 b respectively fill up the first trench 18 a and the second trench 18 b, and their top surfaces 28 a and 28 b of the first metal layer 24 a and the second metal layer 24 b are respectively aligned with a top surface of the dielectric layer 16 . Hence, their heights are all at a first predetermined height H 1 .
- Additional gate dielectric layers 20 a and 20 b, such as high k-dielectric layers, and additional gate material layers 22 a and 22 b, such as work function metal layers, may be respectively interposed between the first and second metal layers 24 a and 24 b and the substrate 10 .
- the gate dielectric layer 20 a and 20 b, the gate material layer 22 a and 22 b, and the metal layer 24 a and 24 b are sequentially disposed in respective trench 18 a and 18 b.
- additional barrier layer and/or adhesion layer may be interposed between the gate dielectric layer and the gate material layer and/or between the gate material layer and the metal layer, which may be used to prevent the diffusion of atoms in two adjacent layers or increase the adhesivity of two adjacent layers.
- the above-mentioned semi-finished semiconductor device 100 is fabricated through a replacement metal gate (RMG) process together with a high-k last process, which causes the first and second gate dielectric layers 20 a and 20 b and the first and second gate material layers 22 a and 22 b to have U-shaped cross-section.
- the semi-finished semiconductor device 100 may also be fabricated through a replacement metal gate (RMG) process together with a high-k first process. In this way, the gate dielectric layers may have I-shaped cross-section rather than U-shaped cross-section.
- the first gate dielectric layer 20 a and the second gate dielectric layer 20 b may be composed of metal oxides with dielectric constant substantially greater than 20 .
- the dielectric layers may be selected from the group consisting of hafnium oxide (HfO 2 ), hafnium silicon oxide (HfSiO 4 ), hafnium silicon oxynitride (HfSiON), aluminum oxide (Al2O 3 ), lanthanum oxide (La 2 O 3 ), lanthanum aluminum oxide (LaAlO), tantalum oxide (Ta 2 O 5 ), zirconium oxide (ZrO 2 ), zirconium silicon oxide (ZrSiO 4 ), hafnium zirconium oxide (HfZrO), strontium bismuth tantalite (SrBi 2 Ta 2 O 9 , SBT), lead zirconate titanate (PbZrxTi 1 -xO 3 , PZT), and barium strontium titanate (BaxSr 1 -
- the gate electrode 143 may include metal or metal oxide with superior filling ability and relatively low resistance, such as aluminum (Al), titanium aluminum (TiAl), titanium aluminum oxide (TiAlO), tungsten (W) or copper (Cu), but is not limited thereto.
- the first gate material layer 22 a and the second gate material layer 22 b are used as function layer, and the compositions of which are dependent on the types of the corresponding transistors.
- the function layer may be a titanium nitride layer when the corresponding transistor is P-type, while the function layer may be an aluminum nitride layer when the corresponding transistor is N-type.
- the barrier layer may be a titanium nitride layer, a tantanum nitride layer or a composite layer including a titanium nitride layer and a tantanum nitride layer, but is not limited thereto. Additionally, the first metal layer 24 a and the second metal layer 24 b may be chosen from metals or alloys with low resistance, such as aluminum, tungsten and the like.
- a mask layer 32 is then formed to completely cover the second trench 18 b.
- the mask layer 32 may be a patterned photoresist obtained through regular photolithographic process or a patterned dielectric layer obtained through a regular photolithographic process, a deposition process and an etching process, but is not limited thereto.
- the second gate dielectric layer 20 b, the second gate material layer 22 b and the second metal layer 24 b inside the second trench 18 b may all be completely covered by the mask layer 32 , while the first gate dielectric layer 20 a, the first gate material layer 22 a and the first metal layer 24 a inside the first trench 18 a are all exposed from the mask layer 32 .
- FIG. 2 is a cross-sectional diagram showing a semi-finished semiconductor device after the first etching process.
- a first etching process P 1 is carried out to remove portions of the first gate dielectric layer 20 a, portions of the first gate material layer 22 a and portions of first metal layer 24 a in the first trench 18 a until the top surfaces of first gate dielectric layer 20 a, the first gate material layer 22 a and the first metal layer 24 a reduce to a second predetermined height H 2 .
- portions of the mask layer 32 may be removed concurrently.
- the top surfaces of the first gate dielectric layer 20 a, the first gate material layer 22 a and the first metal layer 24 are not restricted to be at the equal height.
- the top surfaces of the first gate dielectric layer 20 a and the first gate material layer 22 a may be slightly lower than the top surface of the first metal layer 24 a, which means their heights are slightly lower than the second predetermined height H 2 .
- the above-mentioned first etching process P 1 may be a dry etching process, which uses, for example, a mixture of Cl 2 /BCl 3 /O 2 as etchants, but is not limited thereto. Additionally, the first etching process P 1 may also be a wet etching process. Moreover, the first etching process P 1 may include a plurality of sub-etching processes.
- FIG. 3 is a cross-sectional diagram showing a structure after the second etching process. Because the width W 1 of the first trench 18 a is less than the W 2 of the second trench 18 b, during the second etching process P 2 , etchants received by per unit area of the first trench 18 a are less than those received by per unit area of the second trench 18 b. As a result, the etching rates to each layer in the first trench 18 are slower than those to each layer in the second trench 18 b.
- the height of the top surface of each layer in the second trench 18 b may be kept in a certain range not lower than the predetermined height. Hence, the substrate 10 underneath the bottom of the second trench 18 b may not be exposed during the etching processes. In this way, the micro loading effect may be prevented, and the yield rate of the process is increased. Additionally, the height of the top surface of each layer in the first trench 18 a may be substantially equal to or slightly lower than that of the top surface of each layer in the second trench 18 b. Therefore, the uniformity of the metal gate electrodes in different regions may be increased.
- FIG. 4 is a schematic diagram showing a semi-finished semiconductor device after the step of depositing a cap layer according to an embodiment of the present invention.
- a single-layered or multi-layered cap layer 38 is blankly deposited to fill up the first trench 18 a and the second trench 18 b and cover the dielectric layer 16 .
- the cap layer 38 has a rough surface and is thick enough so that it can fill up the first trench 18 a and the second trench 18 b.
- FIG. 5 is a cross-sectional diagram showing a semi-finished semiconductor device after the step of planarizing the cap layer.
- the planarized cap layer 38 may have a predetermined width T 1 .
- part of the dielectric layer 16 may also be removed during the planarization process, which reduces its height from the third predetermined height H 3 to a fifth predetermined height H 5 .
- a metal gate structure according to the first embodiment of the present invention is therefore obtained.
- the first metal structure 26 a and the second metal structure 26 b may be respectively disposed within the first region A and the second region B.
- the top surface 28 a of the first metal layer 24 a may be aligned with or slightly lower than the top surface 28 b of the second metal layer 24 b.
- the structure of FIG. 6 shows the top surface 28 a of the first metal layer 24 a is slightly lower than the top surface 28 b of the second metal layer 24 b.
- the cap layer 38 may be used to protect the underneath metal layer 24 a and 24 b, the gate material layer 22 a and 22 b and the gate dielectric layer 20 a and 20 b from unnecessary electrical connection.
- the method may also be modified according to other embodiments derived from the first embodiment. These embodiments are disclosed in the following paragraphs. Structures and methods disclosed in the following embodiments are analogous to those disclosed in the first embodiment, and the similar parts are omitted for the sake of brevity.
- FIG. 7 to FIG. 9 is a method for fabricating a metal gate structure according to one embodiment of the present invention.
- One main difference between the present embodiment and the first embodiment is that additional dielectric films 40 are respectively interposed between the mask layer 32 and the first trench 18 a and between the mask layer 32 and the second trench 18 b.
- the mask layer 32 is used to prevent the layers in the first trench 18 a and the second trench 18 b from been removed or contaminated during the formation of the mask layer 32 .
- the semi-finished semiconductor device 100 is held by a platform and is applied with an electrostatic field with specific intensity.
- the first metal layer 24 a may react with the second metal layer 24 b under this electrostatic field.
- a metal compound 42 with high resistance may be formed at the interface between the dielectric film 40 and the first metal layer 24 a and between the dielectric film 40 and the second metal layer 24 b.
- the metal compound 42 may be made of metal oxide or metal nitride, but not limited thereto.
- the metal components of the metal compound 42 must be chosen from at least one of the metal components of the first metal layer 24 a or the second metal layer 24 b.
- the composition of the metal compound 42 may at least includes tungsten oxide.
- the metal compound 42 may be composed of tungsten nitride, aluminum oxide or aluminum nitride, bur is not limited thereto.
- FIG. 8 is a cross-sectional diagram showing a semi-finished semiconductor device after the first etching process according to one embodiment of the present invention.
- the first etching process P 1 applied in the first embodiment may then be applied after the formation of the metal compound 42 .
- Portions of the first gate dielectric layer 20 a, portions of the first gate material layer 22 a, and portions of the first metal layer 24 a may be removed during the first etching process P 1 .
- the top surface of the first metal layer 24 a may be reduced to a second predetermined height H 2 .
- the top surface 21 a of the first gate dielectric layer 20 a and the top surface of the first gate material layer 22 a may be slightly lower than the top surface 28 a of the first metal layer 24 a.
- the mask layer 32 is removed.
- a second etching process is then carried out to further reduce the heights of each layer in the first and second trenches 18 a and 18 b and completely remove the metal compound 42 in the first and second trenches 18 a and 18 b.
- the corresponding structure is shown in FIG. 9 . Because the metal compound 42 in the first trench and the second trench has high resistance, it is preferably completely removed through the second etching process P 2 so as to increase the electrical properties of the device.
- the top surface 21 b of the second gate dielectric layer 20 b and the top surface of the second gate material layer 22 b are slightly lower than the top surface 28 b of the second metal layer 24 b once the second etching process P 2 is completed. Hence, there is a height difference ⁇ H between them.
- a single-layered or multi-layered cap layer 38 is blankly deposited to fill up the first trench 18 a and the second trench 18 b and cover the dielectric layer 16 .
- the cap layer 38 has a rough surface and is thick enough so that it can fill up the first trench 18 a and the second trench 18 b.
- a CMP process is carried out to planarize the cap layer 38 until the top surface of the cap layer 38 is aligned with the top surface of the dielectric layer 16 .
- the planarized cap layer 38 may have a predetermined width T 1 , and part of the dielectric layer 16 may also be removed during the planarization process.
- the metal gate structure 26 a and 26 b include at least the gate dielectric layer 20 a and 20 b, the gate material layer 22 a and 22 b, the metal layer 24 a and 24 b and the cap layer 38 .
- the cap layer 38 has a predetermined width T 1 and is used to protect the underneath metal layer 24 a and 24 b, the gate material layer 22 a and 22 b and the gate dielectric layer 20 a and 20 b from unnecessary electrical connection to the subsequently formed self-aligned contact.
- the metal layers 24 a and 24 b often need to be partially etched before the step of filling of the cap layer 38 , which inevitably increases the initial height of the gummy gate height and in turn negatively affect the yield rates of the process.
- a method without over etching the metal layer is also disclosed according to one embodiment of the present invention.
- portions of the first metal layer and the second metal layer are removed in the second etching process.
- a dielectric cap layer 44 is blankly deposited to fill up the first trench 18 a and the second trench 18 b and cover the dielectric layer 16 .
- the dielectric cap layer 44 has a sixth predetermined height H 6 which is higher than the third predetermined height H 3 shown in FIG. 4
- the metal layers 24 a and 24 b have a seventh predetermined height H 7 which is higher than the fourth predetermined height H 4 shown in FIG. 4 .
- an electrostatic field is then applied to the semi-finished semiconductor device 100 , which causes a metal compound 42 with a predetermined width T 1 to be formed at the interface between the dielectric cap layer 44 and the first metal layer 24 a and between the dielectric cap layer 44 and second metal layer 24 b.
- a wafer involving the semi-finished semiconductor device is hold by a platform by electrostatic force, and a metal compound with high resistance may be therefore formed under this electrostatic field.
- the metal compound 42 with high resistance may be used as a barrier layer to prevent the self-aligned contact from electrically connecting to the underneath metal layers 24 a and 24 b.
- first metal structure 26 a and the second metal structure 26 b are respectively disposed in the first region A and the second region B, and the top surface 28 a of the first metal layer 24 a may be aligned with or slightly lower than the top surface 28 b of the second metal layer 24 b.
- the metal compound 42 is produced from the reaction between the dielectric cap layer 44 and the first metal layer 24 a and between the dielectric cap layer 44 and the second metal layer 24 b, the metal components of the metal compound 42 must be chosen from at least one of the metal components of the first metal layer 24 a or the second metal layer 24 b.
- the metal compound 42 may be composed of tungsten oxide, tungsten nitride, aluminum oxide or aluminum nitride, bur is not limited thereto.
- the metal compound is used as a barrier layer to prevent the self-aligned contact from contacting with the underneath metal layers 24 a and 24 b.
- the planarization may be optionally omitted in the present embodiment.
- the dielectric layer 16 and the metal layer 24 a and 24 b in the present embodiment may be consumed to a limited extent, which reduces the height of the initial dummy gate structure and thus increases the yield rate of the processes.
Landscapes
- Engineering & Computer Science (AREA)
- Electrodes Of Semiconductors (AREA)
- Chemical & Material Sciences (AREA)
- Composite Materials (AREA)
- Materials Engineering (AREA)
- General Physics & Mathematics (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- Manufacturing & Machinery (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- General Chemical & Material Sciences (AREA)
- Chemical Kinetics & Catalysis (AREA)
- Insulated Gate Type Field-Effect Transistor (AREA)
Abstract
Description
- This patent application is a continuation application of and claims priority to U.S. patent application Ser. No. 14/463,677, filed on Aug. 20, 2014, and entitled “Method of fabricating metal gate structure” the entire contents of which are incorporated herein by reference.
- 1. Field of the Invention
- The present invention relates generally to the field of semiconductor devices, and more particularly to metal gate structures having gate trenches with different widths.
- 2. Description of the Prior Art
- With the trend of miniaturization in the semiconductor industry with corresponding improvements in semiconductor manufacturing processes, manufactures are able to form both dense regions and sparse regions on one chip.
- During an etching process of fabricating patterned structures, however, etching rates in the dense regions are often different from those in the sparse regions due to density difference. In general, the etching rate in the dense region is lower than that in the sparse regions. Hence, for trenches respectively formed in the dense regions and the sparse regions, their depths often deviate from their predetermined values after the above-mentioned etching process. For example, the trenches in the sparse regions are usually deeper than those in the dense regions, which may cause a pre-layer to be exposed from the bottom of the trenches and negatively affect the electrical propertied of the corresponding semiconductor devices.
- A metal gate structure and a method for fabricating the same are therefore disclosed according to embodiments of the present invention.
- A method for fabricating a metal gate structure is disclosed according to one embodiment of the present invention. The method includes the following steps: providing a substrate which a dielectric layer, a first trench disposed in the dielectric layer, a first metal layer filling up the first trench, a second trench disposed in the dielectric layer, a second metal layer filling up the second trench are disposed on the substrate, and the width of the first trench is less than the width of the second trench; forming a mask layer to completely cover the second trench; performing a first etching process to remove portions of the first metal layer when the second trench is covered by the mask layer; and performing a second etching process to concurrently remove portions of the first metal layer and portions of the second metal layer after the first etching process.
- A metal gate structure is also disclosed according to another embodiment of the present invention. The metal gate structure includes at least a substrate, a dielectric layer, first and second trenches, first metal layer and second metal layers, and two cap layers. In particular, the dielectric layer is disposed on the substrate, and the first and second trenches are disposed in the dielectric layer. The width of the first trench is less than the width of the second trench. The first and second metal layers are respectively disposed in the first trench and the second trench, and the height of the first metal layer is less than or equal to the height of the second metal layer. The cap layers are respectively disposed in a top surface of the first metal layer and a top surface of the second metal layer.
- These and other objectives of the present invention will no doubt become obvious to those of ordinary skill in the art after reading the following detailed description of the preferred embodiment that is illustrated in the various figures and drawings.
-
FIG. 1 is a cross-sectional diagram of a semi-finished semiconductor device at the beginning of the fabrication process according to one embodiment of the invention. -
FIG. 2 is a cross-sectional diagram of a semi-finished semiconductor device after a first etching process according to one embodiment of the invention according to one embodiment of the invention. -
FIG. 3 is a cross-sectional diagram of a structure after a second etching process according to one embodiment of the invention. -
FIG. 4 is a schematic diagram showing a semi-finished semiconductor device after the step of depositing a cap layer according to an embodiment of the present invention. -
FIGS. 5 and 6 are cross-sectional diagrams respectively showing a semi-finished semiconductor device after the step of planarizing the cap layer according to one embodiment of the invention. -
FIG. 7 toFIG. 9 show a method for fabricating a metal gate structure according to another embodiment of the present invention. -
FIGS. 10 and 11 show a method for fabricating a metal gate structure according to still another embodiment of the present invention. - In the following description, numerous specific details are given to provide a thorough understanding of the invention. It will, however, be apparent to one of ordinary skill in the art that the invention may be practiced without these specific details. Furthermore, some well-known system configurations and process steps are not disclosed in detail.
- The drawings showing embodiments of the apparatus are not to scale and some dimensions are exaggerated for clarity of presentation. Also, where multiple embodiments are disclosed and described as having some features in common, like or similar features will usually be described with same reference numerals for ease of illustration and description thereof.
-
FIG. 1 toFIG. 11 are cross-sectional diagrams showing a method for fabricating a metal gate structure according to embodiments of the present invention.FIG. 1 is a cross-sectional diagram showing a semi-finished semiconductor device at the beginning of the process according to one embodiment of the invention. As shown inFIG. 1 , thesemi-finished semiconductor device 100 includes at least asubstrate 10, adielectric layer 16 disposed on thesubstrate 10, first and 18 a and 18 b disposed in thesecond trenches dielectric layer 16, a first metal layer 24 disposed infirst trench 18 a, and asecond metal layer 24 b disposed insecond trench 18 b. Also, thesubstrate 10 may be divided to two regions: a first region A and a second region B, which may respectively correspond to a sparse region and a dense region. In the following processes, the sparse region may have a low device density while the dense region may have a higher device density. Thesubstrate 10 disclosed above may be a silicon substrate, a germanium substrate, a germanium arsenide substrate, a germanium silicon substrate, a silicon-on-insulator substrate or other suitable substrate. Additionally, thesubstrate 10 may have fin-structures or planar structures. - The
first trench 18 a and thesecond trench 18 b are respectively disposed within the first region A and the second region B. The width W1 of thefirst trench 18 a may be less than the width W2 of thesecond trench 18 b and is preferably less than one-third of the width W2 of thesecond trench 18 b. It should be noted that the term “trench width” disclosed throughout the following paragraphs should be interpreted as a lateral length of the trench which is parallel to the corresponding channel length. Also, it may be interpreted as a short side of a loop-shaped gate spacer or a short side of an enclosed region defined by anetch stop layer 14. - The
first metal layer 24 a and thesecond metal layer 24 b respectively fill up thefirst trench 18 a and thesecond trench 18 b, and their 28 a and 28 b of thetop surfaces first metal layer 24 a and thesecond metal layer 24 b are respectively aligned with a top surface of thedielectric layer 16. Hence, their heights are all at a first predetermined height H1. Additional gate 20 a and 20 b, such as high k-dielectric layers, and additionaldielectric layers 22 a and 22 b, such as work function metal layers, may be respectively interposed between the first andgate material layers 24 a and 24 b and thesecond metal layers substrate 10. Preferably, the gate 20 a and 20 b, thedielectric layer 22 a and 22 b, and thegate material layer 24 a and 24 b are sequentially disposed inmetal layer 18 a and 18 b. Moreover, additional barrier layer and/or adhesion layer may be interposed between the gate dielectric layer and the gate material layer and/or between the gate material layer and the metal layer, which may be used to prevent the diffusion of atoms in two adjacent layers or increase the adhesivity of two adjacent layers.respective trench - The above-mentioned
semi-finished semiconductor device 100 is fabricated through a replacement metal gate (RMG) process together with a high-k last process, which causes the first and second gate 20 a and 20 b and the first and seconddielectric layers 22 a and 22 b to have U-shaped cross-section. Thegate material layers semi-finished semiconductor device 100, however, may also be fabricated through a replacement metal gate (RMG) process together with a high-k first process. In this way, the gate dielectric layers may have I-shaped cross-section rather than U-shaped cross-section. - The first gate
dielectric layer 20 a and the second gatedielectric layer 20 b may be composed of metal oxides with dielectric constant substantially greater than 20. As an example, the dielectric layers may be selected from the group consisting of hafnium oxide (HfO2), hafnium silicon oxide (HfSiO4), hafnium silicon oxynitride (HfSiON), aluminum oxide (Al2O3), lanthanum oxide (La2O3), lanthanum aluminum oxide (LaAlO), tantalum oxide (Ta2O5), zirconium oxide (ZrO2), zirconium silicon oxide (ZrSiO4), hafnium zirconium oxide (HfZrO), strontium bismuth tantalite (SrBi2Ta2O9, SBT), lead zirconate titanate (PbZrxTi1-xO3, PZT), and barium strontium titanate (BaxSr1-xTiO3, BST), but is not limited thereto. The gate electrode 143 may include metal or metal oxide with superior filling ability and relatively low resistance, such as aluminum (Al), titanium aluminum (TiAl), titanium aluminum oxide (TiAlO), tungsten (W) or copper (Cu), but is not limited thereto. The firstgate material layer 22 a and the secondgate material layer 22 b are used as function layer, and the compositions of which are dependent on the types of the corresponding transistors. For example, the function layer may be a titanium nitride layer when the corresponding transistor is P-type, while the function layer may be an aluminum nitride layer when the corresponding transistor is N-type. The barrier layer may be a titanium nitride layer, a tantanum nitride layer or a composite layer including a titanium nitride layer and a tantanum nitride layer, but is not limited thereto. Additionally, thefirst metal layer 24 a and thesecond metal layer 24 b may be chosen from metals or alloys with low resistance, such as aluminum, tungsten and the like. - A
mask layer 32 is then formed to completely cover thesecond trench 18 b. Themask layer 32 may be a patterned photoresist obtained through regular photolithographic process or a patterned dielectric layer obtained through a regular photolithographic process, a deposition process and an etching process, but is not limited thereto. Specifically, the secondgate dielectric layer 20 b, the secondgate material layer 22 b and thesecond metal layer 24 b inside thesecond trench 18 b may all be completely covered by themask layer 32, while the firstgate dielectric layer 20 a, the firstgate material layer 22 a and thefirst metal layer 24 a inside thefirst trench 18 a are all exposed from themask layer 32. -
FIG. 2 is a cross-sectional diagram showing a semi-finished semiconductor device after the first etching process. After the step of forming themask layer 32, at least a first etching process P1 is carried out to remove portions of the firstgate dielectric layer 20 a, portions of the firstgate material layer 22 a and portions offirst metal layer 24 a in thefirst trench 18 a until the top surfaces of firstgate dielectric layer 20 a, the firstgate material layer 22 a and thefirst metal layer 24 a reduce to a second predetermined height H2. During the first etching process P1, portions of themask layer 32 may be removed concurrently. In addition, according to various recipes, the top surfaces of the firstgate dielectric layer 20 a, the firstgate material layer 22 a and the first metal layer 24 are not restricted to be at the equal height. For instance, the top surfaces of the firstgate dielectric layer 20 a and the firstgate material layer 22 a may be slightly lower than the top surface of thefirst metal layer 24 a, which means their heights are slightly lower than the second predetermined height H2. - The above-mentioned first etching process P1 may be a dry etching process, which uses, for example, a mixture of Cl2/BCl3/O2 as etchants, but is not limited thereto. Additionally, the first etching process P1 may also be a wet etching process. Moreover, the first etching process P1 may include a plurality of sub-etching processes.
- A second etching process is then carried out after the removal of the
mask layer 32, and the height of each layer in the first and second trenches may be concurrently lowered during the second etching process. As shown inFIG. 3 ,FIG. 3 is a cross-sectional diagram showing a structure after the second etching process. Because the width W1 of thefirst trench 18 a is less than the W2 of thesecond trench 18 b, during the second etching process P2, etchants received by per unit area of thefirst trench 18 a are less than those received by per unit area of thesecond trench 18 b. As a result, the etching rates to each layer in the first trench 18 are slower than those to each layer in thesecond trench 18 b. - Through the preceding processes: forming the
mask layer 32, performing the first etching process P1 only to thefirst trench 18 a, removing themask layer 32, and performing the second etching process P2 to layers in thefirst trench 18 a and thesecond trench 18 b, the height of the top surface of each layer in thesecond trench 18 b may be kept in a certain range not lower than the predetermined height. Hence, thesubstrate 10 underneath the bottom of thesecond trench 18 b may not be exposed during the etching processes. In this way, the micro loading effect may be prevented, and the yield rate of the process is increased. Additionally, the height of the top surface of each layer in thefirst trench 18 a may be substantially equal to or slightly lower than that of the top surface of each layer in thesecond trench 18 b. Therefore, the uniformity of the metal gate electrodes in different regions may be increased. -
FIG. 4 is a schematic diagram showing a semi-finished semiconductor device after the step of depositing a cap layer according to an embodiment of the present invention. Subsequently to the second etching process P2, a single-layered ormulti-layered cap layer 38 is blankly deposited to fill up thefirst trench 18 a and thesecond trench 18 b and cover thedielectric layer 16. Preferably, thecap layer 38 has a rough surface and is thick enough so that it can fill up thefirst trench 18 a and thesecond trench 18 b. - A chemical mechanical polishing (CMP) process or an etching process together with a CMP process is then carried out to planarize the
cap layer 38 until the top surface of thecap layer 38 is aligned with the top surface of thedielectric layer 16.FIG. 5 is a cross-sectional diagram showing a semi-finished semiconductor device after the step of planarizing the cap layer. As shown inFIG. 5 , theplanarized cap layer 38 may have a predetermined width T1. In addition, in order to let thecap layer 38 within the first region A and the second region B have a flat surface, part of thedielectric layer 16 may also be removed during the planarization process, which reduces its height from the third predetermined height H3 to a fifth predetermined height H5. A metal gate structure according to the first embodiment of the present invention is therefore obtained. In particular, thefirst metal structure 26 a and thesecond metal structure 26 b may be respectively disposed within the first region A and the second region B. Thetop surface 28 a of thefirst metal layer 24 a may be aligned with or slightly lower than thetop surface 28 b of thesecond metal layer 24 b. The structure ofFIG. 6 shows thetop surface 28 a of thefirst metal layer 24 a is slightly lower than thetop surface 28 b of thesecond metal layer 24 b. - In the following processes for forming a self-aligned contact structure, the
cap layer 38 may be used to protect the 24 a and 24 b, theunderneath metal layer 22 a and 22 b and thegate material layer 20 a and 20 b from unnecessary electrical connection.gate dielectric layer - In addition to the above-mentioned method for fabricating the metal gate structure, the method may also be modified according to other embodiments derived from the first embodiment. These embodiments are disclosed in the following paragraphs. Structures and methods disclosed in the following embodiments are analogous to those disclosed in the first embodiment, and the similar parts are omitted for the sake of brevity.
-
FIG. 7 toFIG. 9 is a method for fabricating a metal gate structure according to one embodiment of the present invention. One main difference between the present embodiment and the first embodiment is that additionaldielectric films 40 are respectively interposed between themask layer 32 and thefirst trench 18 a and between themask layer 32 and thesecond trench 18 b. Themask layer 32 is used to prevent the layers in thefirst trench 18 a and thesecond trench 18 b from been removed or contaminated during the formation of themask layer 32. - As shown in
FIG. 7 , thesemi-finished semiconductor device 100 is held by a platform and is applied with an electrostatic field with specific intensity. Thefirst metal layer 24 a may react with thesecond metal layer 24 b under this electrostatic field. As a result, ametal compound 42 with high resistance may be formed at the interface between thedielectric film 40 and thefirst metal layer 24 a and between thedielectric film 40 and thesecond metal layer 24 b. Themetal compound 42 may be made of metal oxide or metal nitride, but not limited thereto. Because themetal compound 42 is produced from the reaction between thedielectric film 40 and thefirst metal layer 24 a and between thedielectric film 40 and thesecond metal layer 24 b, the metal components of themetal compound 42 must be chosen from at least one of the metal components of thefirst metal layer 24 a or thesecond metal layer 24 b. For example, when the composition of thedielectric film 40 is oxide, and the compositions of the first and second metal layers 24 a and 24 b are tungsten, the composition of themetal compound 42 may at least includes tungsten oxide. Analogically, in other circumstances, themetal compound 42 may be composed of tungsten nitride, aluminum oxide or aluminum nitride, bur is not limited thereto. -
FIG. 8 is a cross-sectional diagram showing a semi-finished semiconductor device after the first etching process according to one embodiment of the present invention. Similarly, the first etching process P1 applied in the first embodiment may then be applied after the formation of themetal compound 42. Portions of the firstgate dielectric layer 20 a, portions of the firstgate material layer 22 a, and portions of thefirst metal layer 24 a may be removed during the first etching process P1. When the first etching process P1 is completed, the top surface of thefirst metal layer 24 a may be reduced to a second predetermined height H2. Also, due to the relatively low etching rates of themetal compound 42, thetop surface 21 a of the firstgate dielectric layer 20 a and the top surface of the firstgate material layer 22 a may be slightly lower than thetop surface 28 a of thefirst metal layer 24 a. - Subsequently, the
mask layer 32 is removed. A second etching process is then carried out to further reduce the heights of each layer in the first and 18 a and 18 b and completely remove thesecond trenches metal compound 42 in the first and 18 a and 18 b. The corresponding structure is shown insecond trenches FIG. 9 . Because themetal compound 42 in the first trench and the second trench has high resistance, it is preferably completely removed through the second etching process P2 so as to increase the electrical properties of the device. - Similarly, due to the relatively low etching rates of the
metal compound 42, thetop surface 21 b of the secondgate dielectric layer 20 b and the top surface of the secondgate material layer 22 b are slightly lower than thetop surface 28 b of thesecond metal layer 24 b once the second etching process P2 is completed. Hence, there is a height difference ΔH between them. - Subsequently, similar to the steps shown in
FIG. 4 andFIG. 5 , a single-layered ormulti-layered cap layer 38 is blankly deposited to fill up thefirst trench 18 a and thesecond trench 18 b and cover thedielectric layer 16. Preferably, thecap layer 38 has a rough surface and is thick enough so that it can fill up thefirst trench 18 a and thesecond trench 18 b. Afterward, a CMP process is carried out to planarize thecap layer 38 until the top surface of thecap layer 38 is aligned with the top surface of thedielectric layer 16. Theplanarized cap layer 38 may have a predetermined width T1, and part of thedielectric layer 16 may also be removed during the planarization process. - According to the preceding embodiments, the
26 a and 26 b include at least themetal gate structure 20 a and 20 b, thegate dielectric layer 22 a and 22 b, thegate material layer 24 a and 24 b and themetal layer cap layer 38. Thecap layer 38 has a predetermined width T1 and is used to protect the 24 a and 24 b, theunderneath metal layer 22 a and 22 b and thegate material layer 20 a and 20 b from unnecessary electrical connection to the subsequently formed self-aligned contact. The metal layers 24 a and 24 b, however, often need to be partially etched before the step of filling of thegate dielectric layer cap layer 38, which inevitably increases the initial height of the gummy gate height and in turn negatively affect the yield rates of the process. - Accordingly, a method without over etching the metal layer is also disclosed according to one embodiment of the present invention. In detail, similar to the step shown in
FIG. 3 , portions of the first metal layer and the second metal layer are removed in the second etching process. Subsequently, as shown inFIG. 10 , adielectric cap layer 44 is blankly deposited to fill up thefirst trench 18 a and thesecond trench 18 b and cover thedielectric layer 16. Preferably, thedielectric cap layer 44 has a sixth predetermined height H6 which is higher than the third predetermined height H3 shown inFIG. 4 , while the metal layers 24 a and 24 b have a seventh predetermined height H7 which is higher than the fourth predetermined height H4 shown inFIG. 4 . - As shown in
FIG. 11 , an electrostatic field is then applied to thesemi-finished semiconductor device 100, which causes ametal compound 42 with a predetermined width T1 to be formed at the interface between thedielectric cap layer 44 and thefirst metal layer 24 a and between thedielectric cap layer 44 andsecond metal layer 24 b. For example, a wafer involving the semi-finished semiconductor device is hold by a platform by electrostatic force, and a metal compound with high resistance may be therefore formed under this electrostatic field. Themetal compound 42 with high resistance may be used as a barrier layer to prevent the self-aligned contact from electrically connecting to the 24 a and 24 b. In addition, theunderneath metal layers first metal structure 26 a and thesecond metal structure 26 b are respectively disposed in the first region A and the second region B, and thetop surface 28 a of thefirst metal layer 24 a may be aligned with or slightly lower than thetop surface 28 b of thesecond metal layer 24 b. - Similarly, because the
metal compound 42 is produced from the reaction between thedielectric cap layer 44 and thefirst metal layer 24 a and between thedielectric cap layer 44 and thesecond metal layer 24 b, the metal components of themetal compound 42 must be chosen from at least one of the metal components of thefirst metal layer 24 a or thesecond metal layer 24 b. For example, themetal compound 42 may be composed of tungsten oxide, tungsten nitride, aluminum oxide or aluminum nitride, bur is not limited thereto. - Because the metal compound is used as a barrier layer to prevent the self-aligned contact from contacting with the
24 a and 24 b. The planarization may be optionally omitted in the present embodiment. Furthermore, theunderneath metal layers dielectric layer 16 and the 24 a and 24 b in the present embodiment may be consumed to a limited extent, which reduces the height of the initial dummy gate structure and thus increases the yield rate of the processes.metal layer - Those skilled in the art will readily observe that numerous modifications and alterations of the device and method may be made while retaining the teachings of the invention. Accordingly, the above disclosure should be construed as limited only by the metes and bounds of the appended claims.
Claims (5)
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US14/852,624 US9263540B1 (en) | 2014-07-23 | 2015-09-13 | Metal gate structure |
Applications Claiming Priority (5)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| CN201410351939.2A CN105280486B (en) | 2014-07-23 | 2014-07-23 | Manufacturing method of metal gate structure |
| CN201410351939.2 | 2014-07-23 | ||
| CN201410351939 | 2014-07-23 | ||
| US14/463,677 US9209273B1 (en) | 2014-07-23 | 2014-08-20 | Method of fabricating metal gate structure |
| US14/852,624 US9263540B1 (en) | 2014-07-23 | 2015-09-13 | Metal gate structure |
Related Parent Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US14/463,677 Continuation US9209273B1 (en) | 2014-07-23 | 2014-08-20 | Method of fabricating metal gate structure |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| US20160027892A1 true US20160027892A1 (en) | 2016-01-28 |
| US9263540B1 US9263540B1 (en) | 2016-02-16 |
Family
ID=54708389
Family Applications (2)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US14/463,677 Active US9209273B1 (en) | 2014-07-23 | 2014-08-20 | Method of fabricating metal gate structure |
| US14/852,624 Active US9263540B1 (en) | 2014-07-23 | 2015-09-13 | Metal gate structure |
Family Applications Before (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US14/463,677 Active US9209273B1 (en) | 2014-07-23 | 2014-08-20 | Method of fabricating metal gate structure |
Country Status (2)
| Country | Link |
|---|---|
| US (2) | US9209273B1 (en) |
| CN (1) | CN105280486B (en) |
Families Citing this family (31)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US9570319B2 (en) * | 2014-05-30 | 2017-02-14 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method of manufacturing a semiconductor device |
| US10134861B2 (en) * | 2014-10-08 | 2018-11-20 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device structure and method for forming the same |
| US9425103B2 (en) * | 2014-12-04 | 2016-08-23 | Globalfoundries Inc. | Methods of using a metal protection layer to form replacement gate structures for semiconductor devices |
| KR102271239B1 (en) * | 2015-03-23 | 2021-06-29 | 삼성전자주식회사 | Semiconductor device and method for fabricating the same |
| US9728462B2 (en) * | 2015-03-30 | 2017-08-08 | International Business Machines Corporation | Stable multiple threshold voltage devices on replacement metal gate CMOS devices |
| US9536791B2 (en) * | 2015-03-30 | 2017-01-03 | International Business Machines Corporation | Stable multiple threshold voltage devices on replacement metal gate CMOS devices |
| TWI650833B (en) * | 2015-04-01 | 2019-02-11 | 聯華電子股份有限公司 | Semiconductor device having metal gate and method for manufacturing semiconductor device having metal gate |
| US9583485B2 (en) * | 2015-05-15 | 2017-02-28 | Taiwan Semiconductor Manufacturing Company, Ltd. | Fin field effect transistor (FinFET) device structure with uneven gate structure and method for forming the same |
| US9818841B2 (en) * | 2015-05-15 | 2017-11-14 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor structure with unleveled gate structure and method for forming the same |
| US10411113B2 (en) | 2015-05-22 | 2019-09-10 | Taiwan Semiconductor Manufacturing Co., Ltd. | Structure and formation method of semiconductor device structure |
| KR20160148795A (en) * | 2015-06-16 | 2016-12-27 | 삼성전자주식회사 | Semiconductor device and method for manufacturing the same |
| CN106531776B (en) * | 2015-09-11 | 2021-06-29 | 联华电子股份有限公司 | Semiconductor structure |
| US10163704B2 (en) | 2015-12-29 | 2018-12-25 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device and a method for fabricating the same |
| DE102016116026B4 (en) | 2015-12-29 | 2024-02-01 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device and manufacturing method |
| US9779997B2 (en) | 2015-12-31 | 2017-10-03 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device and a method for fabricating the same |
| US10431583B2 (en) | 2016-02-11 | 2019-10-01 | Samsung Electronics Co., Ltd. | Semiconductor device including transistors with adjusted threshold voltages |
| KR102481477B1 (en) * | 2016-04-22 | 2022-12-26 | 삼성전자 주식회사 | Integrated circuit device |
| US9929046B2 (en) | 2016-07-21 | 2018-03-27 | International Business Machines Corporation | Self-aligned contact cap |
| US9960254B1 (en) * | 2017-02-06 | 2018-05-01 | International Business Machines Corporation | Replacement metal gate scheme with self-alignment gate for vertical field effect transistors |
| US10186456B2 (en) * | 2017-04-20 | 2019-01-22 | Taiwan Semiconductor Manufacturing Company, Ltd. | Methods for forming contact plugs with reduced corrosion |
| US10141225B2 (en) | 2017-04-28 | 2018-11-27 | Taiwan Semiconductor Manufacturing Company, Ltd. | Metal gates of transistors having reduced resistivity |
| US11145747B2 (en) * | 2017-10-25 | 2021-10-12 | Taiwan Semiconductor Manufacturing Co., Ltd. | FinFET structure |
| US10461078B2 (en) * | 2018-02-26 | 2019-10-29 | Taiwan Semiconductor Manufacturing Co., Ltd. | Creating devices with multiple threshold voltage by cut-metal-gate process |
| CN110197788B (en) * | 2018-02-27 | 2021-07-06 | 中芯国际集成电路制造(上海)有限公司 | Forming method of gate groove |
| CN108766878B (en) * | 2018-05-21 | 2021-01-29 | 上海华力集成电路制造有限公司 | Method for manufacturing metal gate |
| US10714342B2 (en) * | 2018-07-31 | 2020-07-14 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device and method of forming the same |
| US10707131B2 (en) * | 2018-08-14 | 2020-07-07 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device and manufacturing method thereof |
| CN108987398B (en) * | 2018-09-11 | 2023-09-12 | 长鑫存储技术有限公司 | Semiconductor device and preparation method thereof |
| CN112151374B (en) * | 2019-06-28 | 2024-11-19 | 中芯国际集成电路制造(上海)有限公司 | Semiconductor device and method for forming the same |
| US12527019B2 (en) | 2022-06-03 | 2026-01-13 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method of manufacturing semiconductor devices having metal gate structure and semiconductor devices |
| CN120456556B (en) * | 2025-07-08 | 2025-09-16 | 合肥晶合集成电路股份有限公司 | Semiconductor device and preparation method thereof |
Family Cites Families (16)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| KR100350056B1 (en) * | 2000-03-09 | 2002-08-24 | 삼성전자 주식회사 | Method of forming a self-aligned contact pad in a damascene gate process |
| JP2007103694A (en) * | 2005-10-05 | 2007-04-19 | Matsushita Electric Ind Co Ltd | Semiconductor device and manufacturing method thereof |
| EP1801856A1 (en) * | 2005-12-23 | 2007-06-27 | Interuniversitair Microelektronica Centrum ( Imec) | Method for gate electrode height control |
| GB0625004D0 (en) * | 2006-12-15 | 2007-01-24 | Nxp Bv | Semiconductor device and method of manufacture |
| JP2009070840A (en) * | 2007-09-10 | 2009-04-02 | Elpida Memory Inc | Semiconductor device and manufacturing method thereof |
| DE102007046849B4 (en) * | 2007-09-29 | 2014-11-06 | Advanced Micro Devices, Inc. | Method of making large-gate-gate structures after transistor fabrication |
| US8436404B2 (en) | 2009-12-30 | 2013-05-07 | Intel Corporation | Self-aligned contacts |
| JP2012084636A (en) * | 2010-10-08 | 2012-04-26 | Panasonic Corp | Semiconductor device and method of manufacturing the same |
| US8084311B1 (en) | 2010-11-17 | 2011-12-27 | International Business Machines Corporation | Method of forming replacement metal gate with borderless contact and structure thereof |
| US8481415B2 (en) | 2010-12-02 | 2013-07-09 | International Business Machines Corporation | Self-aligned contact combined with a replacement metal gate/high-K gate dielectric |
| US8704294B2 (en) * | 2011-06-13 | 2014-04-22 | United Microelectronics Corp. | Semiconductor device having metal gate and manufacturing method thereof |
| CN102856255B (en) * | 2011-06-27 | 2016-05-25 | 联华电子股份有限公司 | Semiconductor element with metal gate and manufacturing method thereof |
| US9054148B2 (en) | 2011-08-26 | 2015-06-09 | Lam Research Corporation | Method for performing hot water seal on electrostatic chuck |
| US20130187236A1 (en) * | 2012-01-20 | 2013-07-25 | Globalfoundries Inc. | Methods of Forming Replacement Gate Structures for Semiconductor Devices |
| US8940626B2 (en) * | 2012-07-05 | 2015-01-27 | Globalfoundries Inc. | Integrated circuit and method for fabricating the same having a replacement gate structure |
| US8896030B2 (en) * | 2012-09-07 | 2014-11-25 | Intel Corporation | Integrated circuits with selective gate electrode recess |
-
2014
- 2014-07-23 CN CN201410351939.2A patent/CN105280486B/en active Active
- 2014-08-20 US US14/463,677 patent/US9209273B1/en active Active
-
2015
- 2015-09-13 US US14/852,624 patent/US9263540B1/en active Active
Also Published As
| Publication number | Publication date |
|---|---|
| US9209273B1 (en) | 2015-12-08 |
| US9263540B1 (en) | 2016-02-16 |
| CN105280486A (en) | 2016-01-27 |
| CN105280486B (en) | 2020-09-22 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US9263540B1 (en) | Metal gate structure | |
| US12334349B2 (en) | Semiconductor device having work function metal stack | |
| CN109585378B (en) | Method for cutting metal gate, semiconductor device and forming method thereof | |
| US9748144B1 (en) | Method of fabricating semiconductor device | |
| US9105720B2 (en) | Semiconductor device having metal gate and manufacturing method thereof | |
| US20130099307A1 (en) | Semiconductor device having metal gate and manufacturing method thereof | |
| US9570578B2 (en) | Gate and gate forming process | |
| US10134858B2 (en) | Semiconductor having isolated gate structure | |
| CN105826174B (en) | Semiconductor device and method of making the same | |
| US9093465B2 (en) | Method of fabricating semiconductor device | |
| TW201543552A (en) | Semiconductor component and method of forming | |
| US9337297B2 (en) | Fringe capacitance reduction for replacement gate CMOS | |
| US20170170308A1 (en) | Semiconductor device and method of manufacturing same | |
| US9543195B1 (en) | Semiconductor process | |
| US10847633B2 (en) | Method for forming semiconductor device | |
| TWI533360B (en) | Semiconductor device having metal gate and manufacturing method thereof | |
| US20160225872A1 (en) | Semiconductor structure with a multilayer gate oxide and method of fabricating the same | |
| CN113053815A (en) | Semiconductor device and forming method | |
| TWI520307B (en) | Resistor and manufacturing method thereof | |
| TWI625856B (en) | Semiconductor device structure and method of manufacturing the same | |
| CN104795394A (en) | Semiconductor structure and manufacturing method thereof | |
| TW201318068A (en) | Semiconductor device having metal gate and manufacturing method thereof | |
| TW201528514A (en) | Semiconductor structure and manufacturing method thereof |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| AS | Assignment |
Owner name: UNITED MICROELECTRONICS CORP., TAIWAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:LIN, CHING-LING;HUANG, CHIH-SEN;TZOU, SHIH-FANG;AND OTHERS;SIGNING DATES FROM 20140605 TO 20140611;REEL/FRAME:036598/0615 |
|
| STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
| MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 4 |
|
| AS | Assignment |
Owner name: MARLIN SEMICONDUCTOR LIMITED, IRELAND Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:UNITED MICROELECTRONICS CORPORATION;REEL/FRAME:056991/0292 Effective date: 20210618 Owner name: MARLIN SEMICONDUCTOR LIMITED, IRELAND Free format text: ASSIGNMENT OF ASSIGNOR'S INTEREST;ASSIGNOR:UNITED MICROELECTRONICS CORPORATION;REEL/FRAME:056991/0292 Effective date: 20210618 |
|
| MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 8 |