US20150371987A1 - Group III-V HEMT Having a Diode Controlled Substrate - Google Patents
Group III-V HEMT Having a Diode Controlled Substrate Download PDFInfo
- Publication number
- US20150371987A1 US20150371987A1 US14/728,563 US201514728563A US2015371987A1 US 20150371987 A1 US20150371987 A1 US 20150371987A1 US 201514728563 A US201514728563 A US 201514728563A US 2015371987 A1 US2015371987 A1 US 2015371987A1
- Authority
- US
- United States
- Prior art keywords
- hemt
- group iii
- substrate
- iii
- group
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D89/00—Aspects of integrated devices not covered by groups H10D84/00 - H10D88/00
- H10D89/60—Integrated devices comprising arrangements for electrical or thermal protection, e.g. protection circuits against electrostatic discharge [ESD]
- H10D89/601—Integrated devices comprising arrangements for electrical or thermal protection, e.g. protection circuits against electrostatic discharge [ESD] for devices having insulated gate electrodes, e.g. for IGFETs or IGBTs
- H10D89/811—Integrated devices comprising arrangements for electrical or thermal protection, e.g. protection circuits against electrostatic discharge [ESD] for devices having insulated gate electrodes, e.g. for IGFETs or IGBTs using FETs as protective elements
- H10D89/813—Integrated devices comprising arrangements for electrical or thermal protection, e.g. protection circuits against electrostatic discharge [ESD] for devices having insulated gate electrodes, e.g. for IGFETs or IGBTs using FETs as protective elements specially adapted to provide an electrical current path other than the field-effect induced current path
-
- H01L27/0629—
-
- H01L29/2003—
-
- H01L29/7787—
-
- H01L29/8616—
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K17/00—Electronic switching or gating, i.e. not by contact-making and –breaking
- H03K17/06—Modifications for ensuring a fully conducting state
- H03K17/063—Modifications for ensuring a fully conducting state in field-effect transistor switches
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K17/00—Electronic switching or gating, i.e. not by contact-making and –breaking
- H03K17/51—Electronic switching or gating, i.e. not by contact-making and –breaking characterised by the components used
- H03K17/56—Electronic switching or gating, i.e. not by contact-making and –breaking characterised by the components used by the use, as active elements, of semiconductor devices
- H03K17/687—Electronic switching or gating, i.e. not by contact-making and –breaking characterised by the components used by the use, as active elements, of semiconductor devices the devices being field-effect transistors
- H03K17/6871—Electronic switching or gating, i.e. not by contact-making and –breaking characterised by the components used by the use, as active elements, of semiconductor devices the devices being field-effect transistors the output circuit comprising more than one controlled field-effect transistor
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/01—Manufacture or treatment
- H10D30/021—Manufacture or treatment of FETs having insulated gates [IGFET]
- H10D30/025—Manufacture or treatment of FETs having insulated gates [IGFET] of vertical IGFETs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/40—FETs having zero-dimensional [0D], one-dimensional [1D] or two-dimensional [2D] charge carrier gas channels
- H10D30/47—FETs having zero-dimensional [0D], one-dimensional [1D] or two-dimensional [2D] charge carrier gas channels having 2D charge carrier gas channels, e.g. nanoribbon FETs or high electron mobility transistors [HEMT]
- H10D30/471—High electron mobility transistors [HEMT] or high hole mobility transistors [HHMT]
- H10D30/475—High electron mobility transistors [HEMT] or high hole mobility transistors [HHMT] having wider bandgap layer formed on top of lower bandgap active layer, e.g. undoped barrier HEMTs such as i-AlGaN/GaN HEMTs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/63—Vertical IGFETs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D8/00—Diodes
- H10D8/812—Charge-trapping diodes
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/02—Manufacture or treatment characterised by using material-based technologies
- H10D84/08—Manufacture or treatment characterised by using material-based technologies using combinations of technologies, e.g. using both Si and SiC technologies or using both Si and Group III-V technologies
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/40—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of at least one component covered by groups H10D12/00 or H10D30/00 with at least one component covered by groups H10D10/00 or H10D18/00, e.g. integration of IGFETs with BJTs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/80—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of at least one component covered by groups H10D12/00 or H10D30/00, e.g. integration of IGFETs
- H10D84/811—Combinations of field-effect devices and one or more diodes, capacitors or resistors
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/80—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of at least one component covered by groups H10D12/00 or H10D30/00, e.g. integration of IGFETs
- H10D84/82—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of at least one component covered by groups H10D12/00 or H10D30/00, e.g. integration of IGFETs of only field-effect components
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D88/00—Three-dimensional [3D] integrated devices
- H10D88/101—Three-dimensional [3D] integrated devices comprising components on opposite major surfaces of semiconductor substrates
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D89/00—Aspects of integrated devices not covered by groups H10D84/00 - H10D88/00
- H10D89/60—Integrated devices comprising arrangements for electrical or thermal protection, e.g. protection circuits against electrostatic discharge [ESD]
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D89/00—Aspects of integrated devices not covered by groups H10D84/00 - H10D88/00
- H10D89/60—Integrated devices comprising arrangements for electrical or thermal protection, e.g. protection circuits against electrostatic discharge [ESD]
- H10D89/601—Integrated devices comprising arrangements for electrical or thermal protection, e.g. protection circuits against electrostatic discharge [ESD] for devices having insulated gate electrodes, e.g. for IGFETs or IGBTs
- H10D89/811—Integrated devices comprising arrangements for electrical or thermal protection, e.g. protection circuits against electrostatic discharge [ESD] for devices having insulated gate electrodes, e.g. for IGFETs or IGBTs using FETs as protective elements
-
- H10W20/023—
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K17/00—Electronic switching or gating, i.e. not by contact-making and –breaking
- H03K17/51—Electronic switching or gating, i.e. not by contact-making and –breaking characterised by the components used
- H03K17/56—Electronic switching or gating, i.e. not by contact-making and –breaking characterised by the components used by the use, as active elements, of semiconductor devices
- H03K17/687—Electronic switching or gating, i.e. not by contact-making and –breaking characterised by the components used by the use, as active elements, of semiconductor devices the devices being field-effect transistors
- H03K2017/6875—Electronic switching or gating, i.e. not by contact-making and –breaking characterised by the components used by the use, as active elements, of semiconductor devices the devices being field-effect transistors using self-conductive, depletion FETs
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K2217/00—Indexing scheme related to electronic switching or gating, i.e. not by contact-making or -breaking covered by H03K17/00
- H03K2217/0018—Special modifications or use of the back gate voltage of a FET
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/17—Semiconductor regions connected to electrodes not carrying current to be rectified, amplified or switched, e.g. channel regions
- H10D62/351—Substrate regions of field-effect devices
- H10D62/357—Substrate regions of field-effect devices of FETs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/80—Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials
- H10D62/82—Heterojunctions
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/80—Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials
- H10D62/85—Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials being Group III-V materials, e.g. GaAs
- H10D62/8503—Nitride Group III-V materials, e.g. AlN or GaN
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D8/00—Diodes
- H10D8/411—PN diodes having planar bodies
-
- H10W20/20—
Definitions
- group III-V refers to a compound semiconductor including at least one group III element and at least one group V element.
- a group III-V semiconductor may take the form of a III-Nitride semiconductor.
- III-Nitride or “III-N” refers to a compound semiconductor that includes nitrogen and at least one group III element such as aluminum (Al), gallium (Ga), indium (In), and boron (B), and including but not limited to any of its alloys, such as aluminum gallium nitride (Al x Ga (1-x) N), indium gallium nitride (In y Ga (1-y) N), aluminum indium gallium nitride (Al x In y Ga (1-x-y) N), gallium arsenide phosphide nitride (GaAs a P b N (1-a-b) ), aluminum indium gallium arsenide phosphide nitride (A
- III-N also refers generally to any polarity including but not limited to Ga-polar, N-polar, semi-polar, or non-polar crystal orientations.
- a III-N material may also include either the Wurtzitic, Zincblende, or mixed polytypes, and may include single-crystal, monocrystalline, polycrystalline, or amorphous structures.
- Gallium nitride or GaN refers to a III-N compound semiconductor wherein the group III element or elements include some or a substantial amount of gallium, but may also include other group III elements in addition to gallium.
- group IV refers to a semiconductor that includes at least one group IV element such as silicon (Si), germanium (Ge), and carbon (C), and may also include compound semiconductors such as silicon germanium (SiGe) and silicon carbide (SiC), for example.
- group IV also refers to semiconductor materials which include more than one layer of group IV elements, or doping of group IV elements to produce strained group IV materials, and may also include group IV based composite substrates such as single-crystal or polycrystalline SiC on silicon, silicon on insulator (SOI), separation by implantation of oxygen (SIMOX) process substrates, and silicon on sapphire (SOS), for example.
- the terms “low voltage” or “LV” in reference to a transistor or switch describes a transistor or switch with a voltage range of up to approximately fifty volts (50V). It is further noted that use of the term “midvoltage” or “MV” refers to a voltage range from approximately fifty volts to approximately two hundred volts (approximately 50V to 200V). Moreover, the term “high voltage” or “HV,” as used herein, refers to a voltage range from approximately two hundred volts to approximately twelve hundred volts (approximately 200V to 1,200V), or higher.
- group III-V field-effect transistors such as gallium nitride (GaN) or other III-Nitride based high mobility electron transistors (HEMTs)
- FETs group III-V field-effect transistors
- GaN gallium nitride
- HEMTs III-Nitride based high mobility electron transistors
- FETs group III-V field-effect transistors
- III-Nitride and other group III-V HEMTs operate using polarization fields to generate a two-dimensional electron gas (2-DEG) allowing for high current densities with low resistive losses.
- 2-DEG two-dimensional electron gas
- III-Nitride and other group III-V HEMTs are susceptible to having their performance degraded due to charge trapping.
- Charge trapping may result from the presence of charge centers residing in the various material layers used to fabricate the HEMT, as well as at interfaces between those layers. For example, charge centers may be found in or at the interface of the device substrate, transition layers, and buffer layers underlying the active channel and barrier layers of a group III-V HEMT, as well as in or at the interface of the capping, passivation, dielectric, and package material layers overlying the active channel and barrier layers of the group III-V HEMT.
- One undesirable result of the presence of such charge centers is manifested as a short term trapping phenomenon in which the dynamic on-resistance or d-R dson of the HEMT is temporarily increased during pulsed applications.
- the present disclosure is directed to a group III-V HEMT having a diode controlled substrate, substantially as shown in and/or described in connection with at least one of the figures, and as set forth in the claims.
- FIG. 1A shows a diagram of an exemplary group III-V high electron mobility transistor (HEMT) having a selectably floating substrate, according to one implementation.
- HEMT high electron mobility transistor
- FIG. 1B shows a cross-sectional view of an exemplary group III-V HEMT having a selectably floating substrate that corresponds to the diagram shown in FIG. 1A , according to one implementation.
- FIG. 2A shows a diagram of an exemplary group III-V HEMT having a diode controlled substrate, according to one implementation.
- FIG. 2B shows a cross-sectional view of an exemplary group III-V HEMT having a diode controlled substrate that corresponds to the diagram shown in FIG. 2A , according to one implementation.
- FIG. 3A shows a diagram of a composite transistor including an exemplary group III-V HEMT having a selectably floating substrate, according to one implementation.
- FIG. 3B shows a cross-sectional view of an exemplary group III-V HEMT having a selectably floating substrate suitable for use in the composite transistor shown in FIG. 3A , according to one implementation.
- FIG. 4 shows a diagram of a composite transistor including an exemplary group III-V HEMT having a selectably floating substrate, according to another implementation.
- III-Nitride and other group III-V high electron mobility transistors are susceptible to having their performance degraded due to charge trapping.
- charge trapping may result from the presence of charge centers residing in the various material layers used to fabricate the HEMT, as well as at interfaces between those layers.
- charge centers may be found in or at the interface of the device substrate, transition layers, and buffer layers underlying the active channel and barrier layers of a group III-V HEMT, as well as in or at the interface of the capping, passivation, dielectric, and package material layers overlying the active channel and barrier layers of the group III-V HEMT.
- the causes of charge trapping are varied, and may include charge centers formed as point defects in the group III-V material (impurities, vacancies, interstitials, for example) or charge centers in the form of dangling bonds at the various bulk, surface, and layer interfaces.
- the fields arising from these charge centers are typically not screened from the device two-dimensional electron gas (2-DEG) and can degrade the transport properties of the high mobility electrons in the device 2-DEG.
- One undesirable result of the presence of such charge centers is manifested as a short term trapping phenomenon in which the dynamic on-resistance or d-R dson of the HEMT is temporarily increased during pulsed applications.
- the present application discloses group III-V HEMTs configured to have selectably floating substrates enabling prevention of the increase in d-R dson seen in the conventional art during pulsed operation.
- the performance of such a group III-V HEMT for direct current (DC) applications is substantially optimized by coupling the substrate of the group III-V HEMT to ground when the group III-V HEMT is in an off-state.
- coupling the substrate to ground and/or “grounding” the substrate in the present application refer to bringing the substrate voltage to a voltage equal to ground voltage or within 0.7 volts of ground voltage.
- the implementations disclosed herein advantageously reduce or substantially eliminate an increase in d-R dson during pulsed operation.
- FIG. 1A shows diagram 100 A of an exemplary group III-V HEMT having a selectably floating substrate, according to one implementation.
- Diagram 100 A shows group III-V HEMT 110 having drain 112 , source 114 , and gate 116 .
- group III-V HEMT 110 is coupled to transistor 120 having drain 122 , source 124 , gate 126 .
- transistor 120 is coupled between substrate 101 of group III-V HEMT 110 and ground, and also has a control terminal, shown in FIG. 1A as gate 126 , coupled, i.e., electrically coupled, to gate 116 of group III-V HEMT 110 .
- body diode 128 of transistor 120 is also shown in FIG. 1A providing substrate 101 .
- Group III-V HEMT 110 may be implemented as a III-Nitride HEMT, such as a gallium nitride (GaN) based HEMT, for example, configured to produce a two-dimensional electron gas (2-DEG).
- group III-V HEMT 110 may be a high voltage (HV) device, as described above in the “Definition” section.
- group III-V HEMT 110 may be configured to sustain a drain voltage of approximately six hundred volts (600V) and to have a gate rating of approximately 40V.
- Transistor 120 may be an HV group IV transistor, in the form of a vertical or lateral device.
- transistor 120 may be implemented as a vertical or lateral HV group IV metal-insulator-semiconductor field-effect transistor (MISFET), such as a vertical or lateral HV silicon metal-oxide-semiconductor FET (MOSFET), for example.
- MISFET metal-insulator-semiconductor field-effect transistor
- MOSFET metal-oxide-semiconductor FET
- transistor 120 may take the form of an HV MOSFET or MISFET implemented as a double-diffused MOSFET or MISFET (hereinafter “DMOS transistor”). As shown in FIG.
- transistor 120 may be a p-channel MOSFET or MISFET (hereinafter “PMOS transistor”), such as a p-channel DMOS transistor, having drain 122 electrically coupled to substrate 101 of group III-V HEMT 110 , and having gate 126 electrically coupled to gate 116 of group III-V HEMT 110 .
- PMOS transistor p-channel MOSFET or MISFET
- transistor 120 may take the form of another type of transistor.
- transistor 120 may be implemented as a VMOS, UMOS, HEXFET®, or trench FET, to name a few suitable transistor types.
- group III-V HEMT 110 may be an enhancement mode (normally off) HV III-Nitride or other group III-V HEMT situated over substrate 101 provided by semiconductor die 118 .
- transistor 120 may be implemented as a depletion mode HV silicon or other group IV PMOS transistor, such as a p-channel DMOS transistor, for example, having drain 122 electrically coupled to substrate 101 , source 124 electrically coupled to ground, and gate 126 electrically coupled to gate 116 of group III-V HEMT 110 .
- exemplary group III-V HEMT 110 and transistor 120 shown in FIG. 1A When no driving voltage is applied to gate 116 , i.e., voltage at gate 116 is substantially zero, enhancement mode group III-V HEMT 110 is in the blocking or off-state, depletion mode PMOS transistor 120 is in the conducting or on-state, and substrate 101 is electrically coupled to ground by transistor 120 .
- a driving voltage is applied to gate 116 , e.g., a +15V driving voltage
- enhancement mode group III-V HEMT 110 switches to the on-state, and depletion mode PMOS transistor 120 switches to the off-state.
- transistor 120 is configured to selectably couple substrate 101 to ground when group III-V HEMT 110 is in the off-state, and to selectably decouple substrate 101 from ground and cause substrate 101 to float when group III-V HEMT 110 is in the on-state.
- group III-V HEMT 110 and transistor 120 are monolithically integrated on substrate 101 provided by semiconductor die 118 .
- Examples of monolithically integrated group III-V transistors and group IV devices are disclosed in U.S. Pat. No. 7,915,645, entitled “Monolithic Vertically Integrated Composite Group III-V and Group IV Semiconductor Device and Method for Fabricating Same”, filed on May 28, 2009, and issued on Mar. 29, 2011; U.S. Pat. No. 8,557,644, entitled “Method for Fabricating a Monolithic Integrated Composite Group III-V and Group IV Semiconductor Device”, filed on Feb. 15, 2011, and issued on Oct. 15, 2013; U.S. Pat. No.
- FIG. 1B shows a cross-sectional view of an exemplary group III-V HEMT having a selectably floating substrate that corresponds to diagram 100 A in FIG. 1A , according to one implementation.
- Structure 100 B includes group III-V HEMT 110 situated over substrate 101 and having drain 112 , source 114 , and gate 116 , and further includes transistor 120 having drain 122 , source 124 , gate 126 , and body diode 128 .
- transistor 120 is coupled between substrate 101 of group III-V HEMT 110 and ground, and has gate 126 electrically coupled to gate 116 of group III-V HEMT 110 by through-substrate via 130 .
- Group III-V HEMT 110 , substrate 101 , and transistor 120 correspond respectively to the features identified by reference numbers 110 , 101 , and 120 in FIG. 1A and described above.
- substrate 101 is a P type substrate having first major surface 105 and second major surface 103 opposite first major surface 105 .
- Substrate 101 may be formed of any commonly utilized substrate material.
- substrate 101 may be a group IV substrate, such as a silicon substrate, as described in greater detail above in the “Definition” section.
- Group III-V HEMT 110 includes transition layer or layers 104 , group III-V channel layer 106 , and group III-V barrier layer 108 , all situated over first major surface 105 of substrate 101 .
- Transition layer(s) 104 may include multiple group III-V layers.
- transition layer(s) 104 may also include a strain-absorbing layer formed over first major surface 105 of substrate 101 .
- Such a strain-absorbing layer may be an amorphous strain-absorbing layer, for example, an amorphous silicon nitride layer. It is noted that transition layer(s) 104 is/are provided to mediate the transition in lattice properties from group IV substrate 101 to group III-V channel layer 106 and group III-V barrier layer 108 .
- transition layer(s) 104 may include a nucleation layer in addition to a layer or layers formed so as to reduce the net mismatch in thermal coefficient of expansion between substrate 101 and later formed group III-V active layers, such as group III-V channel layer 106 and group III-V barrier layer 108 .
- transition layer(s) 104 may include an aluminum nitride (AlN) layer formed on substrate 101 , or on a stress reducing layer and/or a nucleation layer formed on substrate 101 , and may further include a series of intermediate layers, such as AlGaN layers having a progressively reduced aluminum content relative to their gallium content, until a suitable transition to a GaN buffer layer included in transition layer(s) 104 is achieved.
- transition layer(s) 104 may take the form of a compositionally graded body including one or more layers having different group III-V alloy compositions at respective top and bottom surfaces. It is noted that the specific compositions and thicknesses of transition layer(s) 104 may depend on the diameter and thickness of substrate 101 , and the desired performance of group III-V HEMT 110 .
- group III-V channel layer 106 is formed over transition layer(s) 104
- group III-V barrier layer 108 is formed over group III-V channel layer 106
- group III-V channel layer 106 and group III-V barrier layer 108 are configured to produce 2-DEG 107 near their heterostructure interface.
- a group III-V HEMT 110 may take the form of a III-Nitride HEMT having a GaN layer as group III-V channel layer 106 and an AlGaN layer as group III-V barrier layer 108 .
- Transistor 120 is shown as a vertical PMOS transistor fabricated in P type substrate 101 and N type group IV epitaxial layer 102 formed over second major surface 103 of substrate 101 . Also shown in FIG. 1B are highly doped P+ source regions 125 of transistor 120 formed in N type group IV epitaxial layer 102 . As further shown in FIG. 1B , P type substrate 101 provides drain 122 of transistor 120 , while the interface between P type substrate 101 and N type group IV epitaxial layer 102 provides body diode 128 of transistor 120 . Thus, according to the implementation shown in FIG. 1B , group III-V HEMT 110 and transistor 120 are monolithically integrated on substrate 101 .
- drain 122 of transistor 120 is formed in substrate 101 , and source 124 of transistor 120 is tied to ground, as shown in FIG. 1B , substrate 101 is coupled to ground when transistor 120 is in the conducting or on-state and is decoupled from ground and floating when transistor 120 is in the blocking or off-state.
- group III-V HEMT 110 and transistor 110 may be implemented as HV transistors. Regardless of the specific voltage rating of group III-V HEMT 110 however, it may be advantageous or desirable to implement transistor 120 such that transistor 120 has a breakdown voltage no less than that of group III-V HEMT 110 . That is to say, in some implementations, transistor 120 is configured to have a breakdown voltage greater than or approximately equal to the breakdown voltage of group III-V HEMT 110 .
- Gate 126 of transistor 120 is shown to be electrically coupled to gate 116 of group III-V HEMT 110 by conductive via 130 extending through substrate 101 , i.e., through-substrate via 130 .
- through-substrate via 130 is shown having dashed sidewalls to indicate that the electrical coupling provided by through-substrate via 130 is provided in the third dimension relative to the cross-section shown in FIG. 1B .
- through-substrate via 130 is depicted in FIG. 1B as though “seen through” portions of group IV epitaxial layer 102 , substrate 101 , transition layer(s) 104 , group III-V channel layer 106 , and group III-V barrier layer 108 .
- 2-DEG 107 is shown as being continuous through the depiction of through-substrate via 130 to indicate that the presence of through-substrate via 130 in the third dimension does not interrupt 2-DEG 107 between drain 112 and source 114 of group III-V HEMT 110 .
- group III-V HEMT 110 takes the form of an enhancement mode group III-V HEMT, while transistor 120 takes the form of a depletion mode group IV PMOS transistor.
- transistor 120 takes the form of a depletion mode group IV PMOS transistor.
- transistor 120 is configured to selectably couple substrate 101 to ground when group III-V HEMT 110 is in the off-state, and to selectably decouple substrate 101 from ground and cause substrate 101 to float when group III-V HEMT 110 is in the on-state. Consequently, group HEMT 110 having selectably floating substrate 101 is configured to reduce or substantially eliminate the undesirable increase in d-R dson during pulsed operation seen in the conventional art.
- FIG. 2A shows diagram 200 A of an exemplary group III-V HEMT having a diode controlled substrate, according to one implementation.
- Diagram 200 A shows group III-V HEMT 240 having drain 242 , source 244 , and gate 246 .
- group III-V HEMT 240 is coupled to diode 250 having anode 252 and cathode 254 .
- substrate 201 of group III-V HEMT provides anode 252 of diode 250 , while cathode 254 of diode 250 is coupled to ground.
- diode 250 is coupled between substrate 201 and ground so as to enable substrate 201 to be selectably floating or grounded.
- semiconductor die 218 including substrate 201 .
- Group III-V HEMT 240 may be implemented as either a depletion mode (normally on) or as an enhancement mode (normally off) HEMT situated over substrate 201 and configured to produce a 2-DEG.
- group III-V HEMT 240 may take the form of a depletion mode or enhancement mode III-Nitride HEMT, such as a GaN based HEMT.
- group III-V HEMT 240 may be an HV transistor, as described above in the “Definition” section.
- group III-V HEMT 240 may be configured to sustain a drain voltage of approximately 600V and to have a gate rating of approximately 40V.
- Diode 250 may be a group IV diode, such as a silicon diode, for example. Moreover, in some implementations, diode 250 may be implemented as an HV diode having a breakdown voltage greater than or approximately equal to the breakdown voltage of group III-V HEMT 240 .
- substrate 201 of group HI-V HEMT 240 is at a negative voltage when group III-V HEMT 240 is in a conducting or on-state, and is at a positive voltage when group III-V HEMT 240 is in a blocking or off-state.
- diode 250 is reverse biased when group III-V HEMT 240 is in the on-state, and is forward biased when group III-V HEMT 240 is in the off-state. Consequently, diode 250 is configured to ground substrate 201 when group III-V HEMT 240 is in the off-state and to cause substrate 201 to float when group III-V HEMT 240 is in the on-state.
- group III-V HEMT 240 and diode 250 are monolithically integrated on substrate 201 of semiconductor die 218 .
- FIG. 2B shows a cross-sectional view of an exemplary group III-V HEMT having a diode controlled substrate that corresponds to diagram 200 A in FIG. 2A , according to one implementation.
- Structure 200 B includes group III-V HEMT 240 situated over substrate 201 and having drain 242 , source 244 , and gate 246 , and further includes diode 250 having anode 252 and cathode 254 .
- substrate 201 of group III-V HEMT provides anode 252 of diode 250 , while cathode 254 of diode 250 is coupled to ground.
- Diode 250 is coupled between substrate 201 and ground so as to enable substrate 201 to be selectably floating or grounded.
- Group ITT-V HEMT 240 , substrate 201 , and diode 250 correspond respectively to the features identified by reference numbers 240 , 201 , and 250 in FIG. 2A and described above.
- substrate 201 corresponds to substrate 101 in FIG. 1A and FIG. 1B , and may share any of the characteristics attributed to that corresponding feature, above.
- substrate 201 may be a P type substrate having first major surface 205 and second major surface 203 opposite first major surface 205 .
- substrate 201 may be formed of any commonly utilized substrate material.
- substrate 201 may be a group IV substrate, such as a silicon substrate, as described in greater detail above in the “Definition” section.
- Structure 200 B further includes transition layer(s) 204 , group III-V channel layer 206 , group III-V barrier layer 208 , and 2-DEG 207 , all situated over first major surface 205 of substrate 201 , as well as group IV epitaxial layer 202 formed below substrate 201 at second major surface 203 .
- Transition layer(s) 204 , group III-V channel layer 206 , group III-V barrier layer 208 , and 2-DEG 207 corresponding respectively to transition layer(s) 104 , group III-V channel layer 106 , group Ill-V barrier layer 108 , and 2-DEG 107 , in FIG. 1B , and may share any of the characteristics attributed to those corresponding features, above.
- transition layer(s) 204 , group III-V channel layer 206 , group III-V barrier layer 208 , and 2-DEG 207 all situated over first major surface 205 of substrate 201 , as well as group IV epitaxial layer 202 formed below substrate 201 at second major surface
- structure 200 B may also include the strain-absorbing and/or nucleation layers discussed above by reference to structure 100 B, in FIG. 1B .
- group IV epitaxial layer 202 in FIG. 2B , corresponds to group IV epitaxial layer 102 , in FIG. 1B , and may share any of the characteristics attributed to that corresponding feature, above.
- Diode 250 is shown as a PN junction diode fabricated in P type substrate 201 and N type group IV epitaxial layer 202 formed at second major surface 203 of substrate 201 .
- P type substrate 201 provides anode 252 of diode 250
- grounded N type group IV epitaxial layer 202 provides cathode 254 of diode 250 .
- group III-V HEMT 240 and diode 250 are monolithically integrated on substrate 201 .
- group III-V HEMT 240 and diode 250 may be implemented as HV devices. Regardless of the specific voltage rating of group III-V HEMT 240 , however, it may be advantageous or desirable to implement diode 250 such that diode 250 has a breakdown voltage no less than that of group III-V HEMT 240 . That is to say, in some implementations, diode 250 is configured to have a breakdown voltage greater than or approximately equal to the breakdown voltage of group III-V HEMT 240 .
- substrate 201 of group III-V HEMT 240 is at a negative voltage when group III-V HEMT 240 is in a conducting or on-state, and is at a positive voltage when group III-V HEMT 240 is in a blocking or off-state.
- diode 250 is reverse biased when group III-V HEMT 240 is in the on-state, and is forward biased when group III-V HEMT 240 is in the off-state. Consequently, diode 250 is configured to ground substrate 201 when group III-V HEMT 240 is in the off-state and to cause substrate 201 to float when group III-V HEMT 240 is in the on-state.
- group III-V HEMT 240 having selectably floating substrate 201 is configured to reduce or substantially eliminate the undesirable increase in d-R dson during pulsed operation seen in the conventional art.
- a depletion mode (normally-on) group III-V HEMT can be cascoded with an enhancement mode (normally-off) group IV transistor to produce an enhancement mode composite transistor.
- group IV MOSFETs for example, are disclosed in U.S. Pat. No. 8,017,978, entitled “Hybrid Semiconductor Device”, filed on Mar. 10, 2006, and issued on Sep. 13, 2011; and U.S. Pat. No. 8,368,120, entitled “Hybrid Semiconductor Device Having a GaN Transistor and a Silicon MOSFET”, filed on Sep. 2, 2011, and issued on Feb. 5, 2013.
- the disclosures in the above-referenced patents are hereby incorporated fully by reference into the present application.
- FIG. 3A shows a diagram of a composite transistor including an exemplary group III-V HEMT having a selectably floating substrate, according to one implementation.
- composite transistor 300 A includes group III-V HEMT 370 cascoded with enhancement mode group IV FET 380 to produce enhancement mode composite FET 360 . That is to say, drain 382 of enhancement mode group IV FET 380 is electrically coupled to source 374 of group III-V HEMT 370 , and source 384 of enhancement mode group IV FET 380 is electrically coupled to gate 376 of group III-V HEMT 370 and provides composite source 364 .
- gate 386 of enhancement mode group IV FET 380 provides composite gate 366 , and drain 372 of group III-V HEMT 370 provides composite drain 362 .
- composite transistor 300 A also includes transistor 320 having drain 322 electrically coupled to substrate 301 of group III-V HEMT 370 , source 324 electrically coupled to gate 376 of group III-V FET 370 and to source 384 of enhancement mode group IV FET 380 , and gate 326 electrically coupled to gate 386 of enhancement mode group IV FET 380 .
- body diode 328 of transistor 320 body diode 388 of enhancement mode group IV FET 380
- semiconductor die 318 providing substrate 301 .
- transistor 320 having drain 322 , source 324 , gate 326 , and body diode 328 corresponds to transistor 120 in FIGS. 1A and 1B and may share any of the characteristics attributed to that corresponding feature, above. That is to say, transistor 320 may be implemented as an HV depletion mode PMOS transistor, such as a depletion mode p-channel DMOS transistor, for example. It is further noted that, according to the exemplary implementation shown in FIG. 3A , composite source 364 is electrically coupled to ground, resulting in the concurrent electrical coupling of source 384 of enhancement mode group IV FET 380 , source 324 of transistor 320 , and gate 376 of group III-V HEMT 370 to ground.
- group III-V HEMT 370 is typically a depletion mode (normally on) HEMT. However, it is noted that in some implementations group III-V HEMT 370 , while not normally in a fully conducting on-state, may require a very low or nearly zero threshold voltage to be turned on. Group III-V HEMT 370 is situated over substrate 301 and is configured to produce a 2-DEG. For example, group III-V HEMT 370 may take the form of a depletion mode III-Nitride HEMT, such as a GaN based HEMT.
- group III-V HEMT 370 may be a depletion mode HV device, as described above in the “Definition” section.
- group III-V HEMT 370 may be configured to sustain a drain voltage of approximately 600V and to have a gate rating of approximately 40V.
- enhancement mode group IV FET 380 may be implemented as an enhancement mode n-channel MISFET, such as an N type MOSFET, including drain 382 , source 384 , gate 386 , and body diode 388 .
- enhancement mode group IV FET 380 may be implemented as an LV group IV FET, even when group III-V HEMT 370 is implemented as an HV HEMT.
- enhancement mode group IV FET 380 may take the form of an LV silicon or other group IV FET having a breakdown voltage of approximately 25V, for example.
- the cascoded combination of group III-V HEMT 370 with enhancement mode group IV FET 380 produces a composite three terminal device functioning in effect as enhancement mode composite FET 360 providing composite drain 362 , composite source 364 , and composite gate 366 .
- composite transistor 300 A will now be described under the alternative exemplary conditions wherein composite gate 366 is biased at 0V and wherein composite gate 366 is biased at +15V.
- enhancement mode group IV FET 380 is in the blocking or off-state.
- Group III-V HEMT 370 may be initially in the conducting or on-state when composite gate 366 is biased to 0V. However, group III-V HEMT 370 will rapidly switch to the off-state as the drain-to-source voltage across enhancement mode group IV FET 380 becomes substantially equal to the pinch-off voltage of group III-V HEMT 370 , such as approximately 15V, for example.
- gate 326 of transistor 320 is electrically coupled to composite gate 366 , biasing composite gate 366 at 0V results in transistor 320 being in the conducting or on-state, thereby coupling substrate 301 of group III-V HEMT to ground while group III-V HEMT 370 is in the off-state.
- enhancement mode group IV FET 380 When composite gate 366 is biased at +15V, enhancement mode group IV FET 380 is in the on-state, resulting in group III-V HEMT 370 being in the on-state as well. Because gate 326 of transistor 320 , implemented as a depletion mode PMOS transistor, is electrically coupled to composite gate 366 , biasing composite gate 366 at 15V results in transistor 320 being in the off-state, thereby decoupling substrate 301 of group III-V HEMT from ground and causing substrate 301 to float when group HI-V HEMT 370 is in the on-state.
- transistor 320 is configured to selectably couple substrate 301 to ground when group III-V HEMT 370 is in the off-state, and to selectably decouple substrate 301 from ground and cause substrate 301 to float when group III-V HEMT 370 is in the on-state.
- FIG. 3B shows a cross-sectional view of an exemplary group III-V HEMT having a selectably floating substrate suitable for use in the composite transistor shown in FIG. 3A , according to one implementation.
- Structure 300 B includes group III-V HEMT 370 situated over substrate 301 and having drain 372 providing composite drain 362 , source 374 , and gate 376 , and further includes transistor 320 having drain 322 , source 324 , gate 326 , and body diode 328 .
- transistor 320 is coupled between substrate 301 of group III-V HEMT 370 and ground, and has source 324 electrically coupled to gate 376 of group III-V HEMT 370 by through-substrate via 330 .
- Group III-V HEMT 370 , substrate 301 , composite drain 362 , and transistor 320 correspond respectively to the features identified by reference numbers 370 , 301 , 362 , and 320 in FIG. 3A and described above.
- substrate 301 corresponds to substrate 101 in FIG. 1A and FIG. 1B , and may share any of the characteristics attributed to that corresponding feature above.
- substrate 301 may be a P type substrate having first major surface 305 and second major surface 303 opposite first major surface 305 .
- substrate 301 may be formed of any commonly utilized substrate material.
- substrate 301 may be a group IV substrate, such as a silicon substrate, as described in greater detail above in the “Definition” section.
- Structure 300 B further includes transition layer(s) 304 , group III-V channel layer 306 , group III-V barrier layer 308 , and 2-DEG 307 , all situated over first major surface 305 of substrate 301 , as well as trough-substrate via 330 , and group IV epitaxial layer 302 formed below substrate 301 at second major surface 303 .
- Transition layer(s) 304 , group III-V channel layer 306 , group III-V barrier layer 308 , and 2-DEG 307 correspond respectively to transition layer(s) 104 , group III-V channel layer 106 , group III-V barrier layer 108 , and 2-DEG 107 , in FIG.
- structure 300 B may also include the strain-absorbing and/or nucleation layers discussed above by reference to structure 100 B, in FIG. 1B .
- through-substrate via 330 and group IV epitaxial layer 302 in FIG. 3B , correspond respectively to through-substrate via 130 and group IV epitaxial layer 102 , in FIG. 1B , and may share any of the characteristics attributed to those corresponding features, above.
- Transistor 320 is shown as a vertical PMOS transistor fabricated in P type substrate 301 and N type group IV epitaxial layer 302 formed at second major surface 303 of substrate 301 . Also shown in FIG. 3B are highly doped P+ source regions 325 of transistor 320 formed in N type group IV epitaxial layer 302 . As further shown in FIG. 3B , P type substrate 301 provides drain 322 of transistor 320 , while the interface between P type substrate 301 and N type group IV epitaxial layer 302 provides body diode 328 of transistor 320 . Thus, according to the implementation shown in FIG. 3B , group III-V HEMT 370 and transistor 320 are monolithically integrated on substrate 301 .
- drain 322 of transistor 320 is formed in substrate 301 , and source 324 of transistor 320 is tied to ground, as shown in FIG. 3B , substrate 301 is coupled to ground when transistor 320 is in the on-state and is decoupled from ground and caused to float when transistor 320 is in the off-state.
- group III-V HEMT 370 and transistor 320 may be implemented as HV transistors. Regardless of the specific voltage rating of group III-V HEMT 370 however, it may be advantageous or desirable to implement transistor 320 such that transistor 320 has a breakdown voltage no less than that of group III-V HEMT 370 . That is to say, in some implementations, transistor 320 is configured to have a breakdown voltage greater than or approximately equal to the breakdown voltage of group III-V HEMT 370 .
- Source 324 of transistor 320 is shown to be electrically coupled to gate 376 of group III-V HEMT 370 by through-substrate via 330 .
- through-substrate via 330 is shown having dashed sidewalls to indicate that the electrical coupling provided by through-substrate via 330 is provided in the third dimension relative to the cross-section shown in FIG. 3B .
- through-substrate via 330 is depicted in FIG. 3B as though “seen through” portions of group IV epitaxial layer 302 , substrate 301 , transition layer(s) 304 , group III-V channel layer 306 , and group III-V barrier layer 308 .
- 2-DEG 307 is shown as being continuous through the depiction of through-substrate via 330 to indicate that the presence of through-substrate via 330 in the third dimension does not interrupt 2-DEG 307 between drain 372 and source 374 of group III-V HEMT 370 .
- group III-V HEMT 370 typically takes the form of a depletion mode group III-V HEMT, while transistor 320 takes the form of a depletion mode group IV PMOS transistor.
- composite gate 366 shown in FIG. 3A to be electrically coupled to gate 326 of transistor 320 , is biased at 0V
- depletion mode group III-V HEMT 370 is in the off-state
- depletion mode PMOS transistor 320 is in the on-state
- substrate 301 is electrically coupled to ground by drain 322 and source 324 of transistor 320 .
- transistor 320 is configured to selectably couple substrate 301 to ground when group III-V HEMT 370 is in the off-state, and to selectably decouple substrate 301 from ground and cause substrate 301 to float when group III-V HEMT 370 is in the on-state. Consequently, group III-V HEMT 370 having selectably floating substrate 301 is configured to reduce or substantially eliminate the undesirable increase in d-R dson during pulsed operation seen in the conventional art.
- FIG. 4 shows a diagram of a composite transistor including an exemplary group III-V HEMT having a selectably floating substrate, according to another implementation.
- composite transistor 400 includes group III-V HEMT 470 cascoded with enhancement mode group IV FET 480 to produce enhancement mode composite FET 460 . That is to say, drain 482 of enhancement mode group IV FET 480 is electrically coupled to source 474 of group III-V HEMT 470 , and source 484 of enhancement mode group IV FET 480 is electrically coupled to gate 476 of group III-V HEMT 470 and provides composite source 464 .
- gate 486 of enhancement mode group IV FET 480 provides composite gate 466 , and drain 472 of group III-V HEMT 470 provides composite drain 462 .
- composite transistor 400 also includes transistor 420 having drain 422 electrically coupled to substrate 401 of group III-V HEMT 470 , source 424 electrically coupled to gate 476 of group III-V FET 470 and to source 484 of enhancement mode group IV FET 480 , and gate 426 electrically coupled to gate 486 of enhancement mode group IV FET 480 . Also shown in FIG. 4 are body diode 428 of transistor 420 , body diode 488 of enhancement mode group IV FET 480 , and semiconductor die 418 providing substrate 401 .
- composite transistor 400 corresponds in general to composite transistor 300 A, shown in FIG. 3A . That is to say, group III-V HEMT 470 , enhancement mode group IV FET 480 , enhancement mode composite FET 460 , and transistor 420 , in FIG. 4 , correspond respectively to group III-V HEMT 370 , enhancement mode group IV FET 380 , enhancement mode composite FET 360 , and transistor 320 , in FIG. 3A and may share any of the characteristics attributed to those corresponding features, above. However, composite transistor 400 differs from composite transistor 300 A in the extent to which monolithic integration is employed. For example, and as shown in FIG.
- group III-V HEMT 470 , enhancement mode group IV FET 480 , and transistor 420 may all be monolithically integrated on common semiconductor die 418 . Moreover, in other implementations, any two, but not necessarily all of group III-V HEMT 470 , enhancement mode group IV FET 480 , and transistor 420 may be monolithically integrated on a common semiconductor die.
- the present application discloses a group III-V HEMT configured to have a selectably floating substrate enabling prevention of the increase in d-R dson seen in the conventional art.
- the performance of the group III-V HEMT is substantially optimized for DC applications.
- the implementations disclosed herein advantageously reduce or substantially eliminate an increase in d-R dson during pulsed applications.
Landscapes
- Engineering & Computer Science (AREA)
- Junction Field-Effect Transistors (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Manufacturing & Machinery (AREA)
Abstract
Description
- The present application claims the benefit of and priority to a provisional application entitled “Integrated III-Nitride Device and P-Channel Silicon DMOS,” Ser. No. 62/015,631 filed on Jun. 23, 2014. The disclosure in this provisional application is hereby incorporated fully by reference into the present application.
- As used herein, the phrase “group III-V” refers to a compound semiconductor including at least one group III element and at least one group V element. By way of example, a group III-V semiconductor may take the form of a III-Nitride semiconductor. “III-Nitride” or “III-N” refers to a compound semiconductor that includes nitrogen and at least one group III element such as aluminum (Al), gallium (Ga), indium (In), and boron (B), and including but not limited to any of its alloys, such as aluminum gallium nitride (AlxGa(1-x)N), indium gallium nitride (InyGa(1-y)N), aluminum indium gallium nitride (AlxInyGa(1-x-y)N), gallium arsenide phosphide nitride (GaAsaPbN(1-a-b)), aluminum indium gallium arsenide phosphide nitride (AlxInyGa(1-x-y)AsaPbN(1-a-b), for example. III-N also refers generally to any polarity including but not limited to Ga-polar, N-polar, semi-polar, or non-polar crystal orientations. A III-N material may also include either the Wurtzitic, Zincblende, or mixed polytypes, and may include single-crystal, monocrystalline, polycrystalline, or amorphous structures. Gallium nitride or GaN, as used herein, refers to a III-N compound semiconductor wherein the group III element or elements include some or a substantial amount of gallium, but may also include other group III elements in addition to gallium.
- In addition, as used herein, the phrase “group IV” refers to a semiconductor that includes at least one group IV element such as silicon (Si), germanium (Ge), and carbon (C), and may also include compound semiconductors such as silicon germanium (SiGe) and silicon carbide (SiC), for example. Group IV also refers to semiconductor materials which include more than one layer of group IV elements, or doping of group IV elements to produce strained group IV materials, and may also include group IV based composite substrates such as single-crystal or polycrystalline SiC on silicon, silicon on insulator (SOI), separation by implantation of oxygen (SIMOX) process substrates, and silicon on sapphire (SOS), for example.
- It is noted that, as used herein, the terms “low voltage” or “LV” in reference to a transistor or switch describes a transistor or switch with a voltage range of up to approximately fifty volts (50V). It is further noted that use of the term “midvoltage” or “MV” refers to a voltage range from approximately fifty volts to approximately two hundred volts (approximately 50V to 200V). Moreover, the term “high voltage” or “HV,” as used herein, refers to a voltage range from approximately two hundred volts to approximately twelve hundred volts (approximately 200V to 1,200V), or higher.
- In high power and high performance circuit applications, group III-V field-effect transistors (FETs), such as gallium nitride (GaN) or other III-Nitride based high mobility electron transistors (HEMTs), are often desirable for their high efficiency and high-voltage operation. III-Nitride and other group III-V HEMTs operate using polarization fields to generate a two-dimensional electron gas (2-DEG) allowing for high current densities with low resistive losses. Although their high breakdown voltage, high current density, and very low specific on-resistance render group III-V HEMTs potentially advantageous for use in power applications, III-Nitride and other group III-V HEMTs are susceptible to having their performance degraded due to charge trapping.
- Charge trapping may result from the presence of charge centers residing in the various material layers used to fabricate the HEMT, as well as at interfaces between those layers. For example, charge centers may be found in or at the interface of the device substrate, transition layers, and buffer layers underlying the active channel and barrier layers of a group III-V HEMT, as well as in or at the interface of the capping, passivation, dielectric, and package material layers overlying the active channel and barrier layers of the group III-V HEMT. One undesirable result of the presence of such charge centers is manifested as a short term trapping phenomenon in which the dynamic on-resistance or d-Rdson of the HEMT is temporarily increased during pulsed applications.
- The present disclosure is directed to a group III-V HEMT having a diode controlled substrate, substantially as shown in and/or described in connection with at least one of the figures, and as set forth in the claims.
-
FIG. 1A shows a diagram of an exemplary group III-V high electron mobility transistor (HEMT) having a selectably floating substrate, according to one implementation. -
FIG. 1B shows a cross-sectional view of an exemplary group III-V HEMT having a selectably floating substrate that corresponds to the diagram shown inFIG. 1A , according to one implementation. -
FIG. 2A shows a diagram of an exemplary group III-V HEMT having a diode controlled substrate, according to one implementation. -
FIG. 2B shows a cross-sectional view of an exemplary group III-V HEMT having a diode controlled substrate that corresponds to the diagram shown inFIG. 2A , according to one implementation. -
FIG. 3A shows a diagram of a composite transistor including an exemplary group III-V HEMT having a selectably floating substrate, according to one implementation. -
FIG. 3B shows a cross-sectional view of an exemplary group III-V HEMT having a selectably floating substrate suitable for use in the composite transistor shown inFIG. 3A , according to one implementation. -
FIG. 4 shows a diagram of a composite transistor including an exemplary group III-V HEMT having a selectably floating substrate, according to another implementation. - The following description contains specific information pertaining to implementations in the present disclosure. One skilled in the art will recognize that the present disclosure may be implemented in a manner different from that specifically discussed herein. The drawings in the present application and their accompanying detailed description are directed to merely exemplary implementations. Unless noted otherwise, like or corresponding elements among the figures may be indicated by like or corresponding reference numerals. Moreover, the drawings and illustrations in the present application are generally not to scale, and are not intended to correspond to actual relative dimensions.
- As noted above, despite their many desirable performance characteristics, including high breakdown voltage, high current density, and very low specific on-resistance, III-Nitride and other group III-V high electron mobility transistors (HEMTs) are susceptible to having their performance degraded due to charge trapping. As further noted above, charge trapping may result from the presence of charge centers residing in the various material layers used to fabricate the HEMT, as well as at interfaces between those layers. For example, charge centers may be found in or at the interface of the device substrate, transition layers, and buffer layers underlying the active channel and barrier layers of a group III-V HEMT, as well as in or at the interface of the capping, passivation, dielectric, and package material layers overlying the active channel and barrier layers of the group III-V HEMT.
- The causes of charge trapping are varied, and may include charge centers formed as point defects in the group III-V material (impurities, vacancies, interstitials, for example) or charge centers in the form of dangling bonds at the various bulk, surface, and layer interfaces. The fields arising from these charge centers are typically not screened from the device two-dimensional electron gas (2-DEG) and can degrade the transport properties of the high mobility electrons in the device 2-DEG. One undesirable result of the presence of such charge centers is manifested as a short term trapping phenomenon in which the dynamic on-resistance or d-Rdson of the HEMT is temporarily increased during pulsed applications.
- The present application discloses group III-V HEMTs configured to have selectably floating substrates enabling prevention of the increase in d-Rdson seen in the conventional art during pulsed operation. According to the present inventive principles, the performance of such a group III-V HEMT for direct current (DC) applications is substantially optimized by coupling the substrate of the group III-V HEMT to ground when the group III-V HEMT is in an off-state. It is noted that coupling the substrate to ground and/or “grounding” the substrate in the present application refer to bringing the substrate voltage to a voltage equal to ground voltage or within 0.7 volts of ground voltage. Moreover, by selectably decoupling the group III-V HEMT substrate from ground and enabling the substrate to float when the group III-V HEMT is in an on-state, the implementations disclosed herein advantageously reduce or substantially eliminate an increase in d-Rdson during pulsed operation.
-
FIG. 1A shows diagram 100A of an exemplary group III-V HEMT having a selectably floating substrate, according to one implementation. Diagram 100A shows group III-V HEMT 110 havingdrain 112,source 114, andgate 116. As further shown inFIG. 1A , group III-V HEMT 110 is coupled totransistor 120 havingdrain 122,source 124,gate 126. According to the implementation shown inFIG. 1A ,transistor 120 is coupled betweensubstrate 101 of group III-V HEMT 110 and ground, and also has a control terminal, shown inFIG. 1A asgate 126, coupled, i.e., electrically coupled, togate 116 of group III-V HEMT 110. Also shown inFIG. 1A isbody diode 128 oftransistor 120, and semiconductor die 118 providingsubstrate 101. - Group III-
V HEMT 110 may be implemented as a III-Nitride HEMT, such as a gallium nitride (GaN) based HEMT, for example, configured to produce a two-dimensional electron gas (2-DEG). According to one implementation, group III-V HEMT 110 may be a high voltage (HV) device, as described above in the “Definition” section. For example, group III-V HEMT 110 may be configured to sustain a drain voltage of approximately six hundred volts (600V) and to have a gate rating of approximately 40V. -
Transistor 120 may be an HV group IV transistor, in the form of a vertical or lateral device. For example,transistor 120 may be implemented as a vertical or lateral HV group IV metal-insulator-semiconductor field-effect transistor (MISFET), such as a vertical or lateral HV silicon metal-oxide-semiconductor FET (MOSFET), for example. According to one implementation,transistor 120 may take the form of an HV MOSFET or MISFET implemented as a double-diffused MOSFET or MISFET (hereinafter “DMOS transistor”). As shown inFIG. 1A , in some implementations,transistor 120 may be a p-channel MOSFET or MISFET (hereinafter “PMOS transistor”), such as a p-channel DMOS transistor, havingdrain 122 electrically coupled tosubstrate 101 of group III-V HEMT 110, and havinggate 126 electrically coupled togate 116 of group III-V HEMT 110. - It is noted that although
FIG. 1A representstransistor 120 as a MOSFET orMISFET including drain 122,source 124,gate 126, andbody diode 128, in other implementations,transistor 120 may take the form of another type of transistor. For example,transistor 120 may be implemented as a VMOS, UMOS, HEXFET®, or trench FET, to name a few suitable transistor types. - According to the exemplary implementation shown in
FIG. 1A , group III-V HEMT 110 may be an enhancement mode (normally off) HV III-Nitride or other group III-V HEMT situated oversubstrate 101 provided by semiconductor die 118. Moreover,transistor 120 may be implemented as a depletion mode HV silicon or other group IV PMOS transistor, such as a p-channel DMOS transistor, for example, havingdrain 122 electrically coupled tosubstrate 101,source 124 electrically coupled to ground, andgate 126 electrically coupled togate 116 of group III-V HEMT 110. - The operation of exemplary group III-
V HEMT 110 andtransistor 120 shown inFIG. 1A will now be described. When no driving voltage is applied togate 116, i.e., voltage atgate 116 is substantially zero, enhancement mode group III-V HEMT 110 is in the blocking or off-state, depletionmode PMOS transistor 120 is in the conducting or on-state, andsubstrate 101 is electrically coupled to ground bytransistor 120. However, when a driving voltage is applied togate 116, e.g., a +15V driving voltage, enhancement mode group III-V HEMT 110 switches to the on-state, and depletionmode PMOS transistor 120 switches to the off-state. As a result,transistor 120 is configured to selectablycouple substrate 101 to ground when group III-V HEMT 110 is in the off-state, and to selectablydecouple substrate 101 from ground andcause substrate 101 to float when group III-V HEMT 110 is in the on-state. - It is noted that according to the specific example shown in
FIG. 1A , group III-V HEMT 110 andtransistor 120 are monolithically integrated onsubstrate 101 provided by semiconductor die 118. Examples of monolithically integrated group III-V transistors and group IV devices are disclosed in U.S. Pat. No. 7,915,645, entitled “Monolithic Vertically Integrated Composite Group III-V and Group IV Semiconductor Device and Method for Fabricating Same”, filed on May 28, 2009, and issued on Mar. 29, 2011; U.S. Pat. No. 8,557,644, entitled “Method for Fabricating a Monolithic Integrated Composite Group III-V and Group IV Semiconductor Device”, filed on Feb. 15, 2011, and issued on Oct. 15, 2013; U.S. Pat. No. 8,981,380, entitled “Monolithic Integration of Silicon and Group III-V Devices”, filed on Dec. 3, 2010, and issued on Mar. 17, 2015; U.S. patent application Ser. No. 12/174,329, entitled “III-Nitride Device”, filed on Jul. 16, 2008, and published as U.S. Patent Application Publication Number 2009/0050939 on Feb. 26, 2009; and U.S. Patent Application Publication Number 13/945,276, entitled “Integrated III-Nitride and Silicon Device”, filed on Jul. 18, 2013, and published as U.S. Patent Application Publication Number 2013/0299877 on Nov. 14, 2013. The disclosures in the above-referenced patents and patent applications are hereby incorporated fully by reference into the present application. - Moving to
FIG. 1B ,FIG. 1B shows a cross-sectional view of an exemplary group III-V HEMT having a selectably floating substrate that corresponds to diagram 100A inFIG. 1A , according to one implementation.Structure 100B includes group III-V HEMT 110 situated oversubstrate 101 and havingdrain 112,source 114, andgate 116, and further includestransistor 120 havingdrain 122,source 124,gate 126, andbody diode 128. According to the implementation shown inFIG. 1B ,transistor 120 is coupled betweensubstrate 101 of group III-V HEMT 110 and ground, and hasgate 126 electrically coupled togate 116 of group III-V HEMT 110 by through-substrate via 130. Group III-V HEMT 110,substrate 101, andtransistor 120 correspond respectively to the features identified by 110, 101, and 120 inreference numbers FIG. 1A and described above. - According to the exemplary implementation shown in
FIG. 1B ,substrate 101 is a P type substrate having firstmajor surface 105 and secondmajor surface 103 opposite firstmajor surface 105.Substrate 101 may be formed of any commonly utilized substrate material. For example,substrate 101 may be a group IV substrate, such as a silicon substrate, as described in greater detail above in the “Definition” section. Group III-V HEMT 110 includes transition layer or layers 104, group III-V channel layer 106, and group III-V barrier layer 108, all situated over firstmajor surface 105 ofsubstrate 101. Transition layer(s) 104 may include multiple group III-V layers. According to one implementation, transition layer(s) 104 may also include a strain-absorbing layer formed over firstmajor surface 105 ofsubstrate 101. Such a strain-absorbing layer may be an amorphous strain-absorbing layer, for example, an amorphous silicon nitride layer. It is noted that transition layer(s) 104 is/are provided to mediate the transition in lattice properties fromgroup IV substrate 101 to group III-V channel layer 106 and group III-V barrier layer 108. - In one implementation, transition layer(s) 104 may include a nucleation layer in addition to a layer or layers formed so as to reduce the net mismatch in thermal coefficient of expansion between
substrate 101 and later formed group III-V active layers, such as group III-V channel layer 106 and group III-V barrier layer 108. For instance, when forming a GaN based HEMT, transition layer(s) 104 may include an aluminum nitride (AlN) layer formed onsubstrate 101, or on a stress reducing layer and/or a nucleation layer formed onsubstrate 101, and may further include a series of intermediate layers, such as AlGaN layers having a progressively reduced aluminum content relative to their gallium content, until a suitable transition to a GaN buffer layer included in transition layer(s) 104 is achieved. Moreover, in some implementations, transition layer(s) 104 may take the form of a compositionally graded body including one or more layers having different group III-V alloy compositions at respective top and bottom surfaces. It is noted that the specific compositions and thicknesses of transition layer(s) 104 may depend on the diameter and thickness ofsubstrate 101, and the desired performance of group III-V HEMT 110. - As shown in
FIG. 1B , group III-V channel layer 106 is formed over transition layer(s) 104, and group III-V barrier layer 108 is formed over group III-V channel layer 106. As further shown inFIG. 1B , group III-V channel layer 106 and group III-V barrier layer 108 are configured to produce 2-DEG 107 near their heterostructure interface. In one implementation, for example, a group III-V HEMT 110 may take the form of a III-Nitride HEMT having a GaN layer as group III-V channel layer 106 and an AlGaN layer as group III-V barrier layer 108. -
Transistor 120 is shown as a vertical PMOS transistor fabricated inP type substrate 101 and N type groupIV epitaxial layer 102 formed over secondmajor surface 103 ofsubstrate 101. Also shown inFIG. 1B are highly dopedP+ source regions 125 oftransistor 120 formed in N type groupIV epitaxial layer 102. As further shown inFIG. 1B ,P type substrate 101 providesdrain 122 oftransistor 120, while the interface betweenP type substrate 101 and N type groupIV epitaxial layer 102 providesbody diode 128 oftransistor 120. Thus, according to the implementation shown inFIG. 1B , group III-V HEMT 110 andtransistor 120 are monolithically integrated onsubstrate 101. Moreover, becausedrain 122 oftransistor 120 is formed insubstrate 101, andsource 124 oftransistor 120 is tied to ground, as shown inFIG. 1B ,substrate 101 is coupled to ground whentransistor 120 is in the conducting or on-state and is decoupled from ground and floating whentransistor 120 is in the blocking or off-state. - As noted above, in some implementations, group III-
V HEMT 110 andtransistor 110 may be implemented as HV transistors. Regardless of the specific voltage rating of group III-V HEMT 110 however, it may be advantageous or desirable to implementtransistor 120 such thattransistor 120 has a breakdown voltage no less than that of group III-V HEMT 110. That is to say, in some implementations,transistor 120 is configured to have a breakdown voltage greater than or approximately equal to the breakdown voltage of group III-V HEMT 110. -
Gate 126 oftransistor 120 is shown to be electrically coupled togate 116 of group III-V HEMT 110 by conductive via 130 extending throughsubstrate 101, i.e., through-substrate via 130. It is noted that through-substrate via 130 is shown having dashed sidewalls to indicate that the electrical coupling provided by through-substrate via 130 is provided in the third dimension relative to the cross-section shown inFIG. 1B . In other words, through-substrate via 130 is depicted inFIG. 1B as though “seen through” portions of group IVepitaxial layer 102,substrate 101, transition layer(s) 104, group III-V channel layer 106, and group III-V barrier layer 108. It is further noted that 2-DEG 107 is shown as being continuous through the depiction of through-substrate via 130 to indicate that the presence of through-substrate via 130 in the third dimension does not interrupt 2-DEG 107 betweendrain 112 andsource 114 of group III-V HEMT 110. - As noted above by reference to
FIG. 1A , according to the present exemplary implementation, group III-V HEMT 110 takes the form of an enhancement mode group III-V HEMT, whiletransistor 120 takes the form of a depletion mode group IV PMOS transistor. Thus, when no driving voltage is applied togate 116, enhancement mode group III-V HEMT 110 is in the off-state, depletionmode PMOS transistor 120 is in the on-state, andsubstrate 101 is electrically coupled to ground bydrain 122 andsource 124 oftransistor 120. However, when a driving voltage is applied togate 116, enhancement mode group III-V HEMT 110 switches to the on-state, and depletionmode PMOS transistor 120 switches to the off-state. As a result,transistor 120 is configured to selectablycouple substrate 101 to ground when group III-V HEMT 110 is in the off-state, and to selectablydecouple substrate 101 from ground andcause substrate 101 to float when group III-V HEMT 110 is in the on-state. Consequently,group HEMT 110 having selectably floatingsubstrate 101 is configured to reduce or substantially eliminate the undesirable increase in d-Rdson during pulsed operation seen in the conventional art. - Referring to
FIG. 2A ,FIG. 2A shows diagram 200A of an exemplary group III-V HEMT having a diode controlled substrate, according to one implementation. Diagram 200A shows group III-V HEMT 240 havingdrain 242,source 244, andgate 246. As further shown inFIG. 2A , group III-V HEMT 240 is coupled todiode 250 havinganode 252 andcathode 254. According to the implementation shown inFIG. 2A ,substrate 201 of group III-V HEMT providesanode 252 ofdiode 250, whilecathode 254 ofdiode 250 is coupled to ground. It is noted thatdiode 250 is coupled betweensubstrate 201 and ground so as to enablesubstrate 201 to be selectably floating or grounded. Also shown inFIG. 2A is semiconductor die 218 includingsubstrate 201. - Group III-
V HEMT 240 may be implemented as either a depletion mode (normally on) or as an enhancement mode (normally off) HEMT situated oversubstrate 201 and configured to produce a 2-DEG. For example, group III-V HEMT 240 may take the form of a depletion mode or enhancement mode III-Nitride HEMT, such as a GaN based HEMT. According to one implementation, group III-V HEMT 240 may be an HV transistor, as described above in the “Definition” section. For example, group III-V HEMT 240 may be configured to sustain a drain voltage of approximately 600V and to have a gate rating of approximately 40V.Diode 250 may be a group IV diode, such as a silicon diode, for example. Moreover, in some implementations,diode 250 may be implemented as an HV diode having a breakdown voltage greater than or approximately equal to the breakdown voltage of group III-V HEMT 240. - Significantly,
substrate 201 of group HI-V HEMT 240 is at a negative voltage when group III-V HEMT 240 is in a conducting or on-state, and is at a positive voltage when group III-V HEMT 240 is in a blocking or off-state. As a result,diode 250 is reverse biased when group III-V HEMT 240 is in the on-state, and is forward biased when group III-V HEMT 240 is in the off-state. Consequently,diode 250 is configured to groundsubstrate 201 when group III-V HEMT 240 is in the off-state and to causesubstrate 201 to float when group III-V HEMT 240 is in the on-state. Furthermore, it is noted that according to the specific example shown inFIG. 2A , group III-V HEMT 240 anddiode 250 are monolithically integrated onsubstrate 201 of semiconductor die 218. - Continuing to
FIG. 2B ,FIG. 2B shows a cross-sectional view of an exemplary group III-V HEMT having a diode controlled substrate that corresponds to diagram 200A inFIG. 2A , according to one implementation.Structure 200B includes group III-V HEMT 240 situated oversubstrate 201 and havingdrain 242,source 244, andgate 246, and further includesdiode 250 havinganode 252 andcathode 254. According to the implementation shown inFIG. 2B ,substrate 201 of group III-V HEMT providesanode 252 ofdiode 250, whilecathode 254 ofdiode 250 is coupled to ground.Diode 250 is coupled betweensubstrate 201 and ground so as to enablesubstrate 201 to be selectably floating or grounded. - Group ITT-
V HEMT 240,substrate 201, anddiode 250 correspond respectively to the features identified by 240, 201, and 250 inreference numbers FIG. 2A and described above. Moreover,substrate 201 corresponds tosubstrate 101 inFIG. 1A andFIG. 1B , and may share any of the characteristics attributed to that corresponding feature, above. For example, and as shown inFIG. 2B ,substrate 201 may be a P type substrate having firstmajor surface 205 and secondmajor surface 203 opposite firstmajor surface 205. As noted above by reference to correspondingsubstrate 101 inFIGS. 1A and 1B ,substrate 201 may be formed of any commonly utilized substrate material. For example,substrate 201 may be a group IV substrate, such as a silicon substrate, as described in greater detail above in the “Definition” section. -
Structure 200B further includes transition layer(s) 204, group III-V channel layer 206, group III-V barrier layer 208, and 2-DEG 207, all situated over firstmajor surface 205 ofsubstrate 201, as well as groupIV epitaxial layer 202 formed belowsubstrate 201 at secondmajor surface 203. Transition layer(s) 204, group III-V channel layer 206, group III-V barrier layer 208, and 2-DEG 207 corresponding respectively to transition layer(s) 104, group III-V channel layer 106, group Ill-V barrier layer 108, and 2-DEG 107, inFIG. 1B , and may share any of the characteristics attributed to those corresponding features, above. In addition, although not shown inFIG. 2B ,structure 200B may also include the strain-absorbing and/or nucleation layers discussed above by reference to structure 100B, inFIG. 1B . Moreover, groupIV epitaxial layer 202, inFIG. 2B , corresponds to groupIV epitaxial layer 102, inFIG. 1B , and may share any of the characteristics attributed to that corresponding feature, above. -
Diode 250 is shown as a PN junction diode fabricated inP type substrate 201 and N type groupIV epitaxial layer 202 formed at secondmajor surface 203 ofsubstrate 201. As further shown inFIG. 2B ,P type substrate 201 providesanode 252 ofdiode 250, while grounded N type groupIV epitaxial layer 202 providescathode 254 ofdiode 250. Thus, according to the implementation shown inFIG. 2B , group III-V HEMT 240 anddiode 250 are monolithically integrated onsubstrate 201. - As noted above, in some implementations, group III-
V HEMT 240 anddiode 250 may be implemented as HV devices. Regardless of the specific voltage rating of group III-V HEMT 240, however, it may be advantageous or desirable to implementdiode 250 such thatdiode 250 has a breakdown voltage no less than that of group III-V HEMT 240. That is to say, in some implementations,diode 250 is configured to have a breakdown voltage greater than or approximately equal to the breakdown voltage of group III-V HEMT 240. - As noted above by reference to
FIG. 2A ,substrate 201 of group III-V HEMT 240 is at a negative voltage when group III-V HEMT 240 is in a conducting or on-state, and is at a positive voltage when group III-V HEMT 240 is in a blocking or off-state. As a result,diode 250 is reverse biased when group III-V HEMT 240 is in the on-state, and is forward biased when group III-V HEMT 240 is in the off-state. Consequently,diode 250 is configured to groundsubstrate 201 when group III-V HEMT 240 is in the off-state and to causesubstrate 201 to float when group III-V HEMT 240 is in the on-state. Thus, group III-V HEMT 240 having selectably floatingsubstrate 201 is configured to reduce or substantially eliminate the undesirable increase in d-Rdson during pulsed operation seen in the conventional art. - In power management applications where normally-off characteristics of power devices are required, a depletion mode (normally-on) group III-V HEMT can be cascoded with an enhancement mode (normally-off) group IV transistor to produce an enhancement mode composite transistor. Various implementations of cascoded group III-V transistors with group IV MOSFETs, for example, are disclosed in U.S. Pat. No. 8,017,978, entitled “Hybrid Semiconductor Device”, filed on Mar. 10, 2006, and issued on Sep. 13, 2011; and U.S. Pat. No. 8,368,120, entitled “Hybrid Semiconductor Device Having a GaN Transistor and a Silicon MOSFET”, filed on Sep. 2, 2011, and issued on Feb. 5, 2013. The disclosures in the above-referenced patents are hereby incorporated fully by reference into the present application.
- Referring to
FIG. 3A ,FIG. 3A shows a diagram of a composite transistor including an exemplary group III-V HEMT having a selectably floating substrate, according to one implementation. As shown inFIG. 3A ,composite transistor 300A includes group III-V HEMT 370 cascoded with enhancement modegroup IV FET 380 to produce enhancementmode composite FET 360. That is to say, drain 382 of enhancement modegroup IV FET 380 is electrically coupled tosource 374 of group III-V HEMT 370, andsource 384 of enhancement modegroup IV FET 380 is electrically coupled togate 376 of group III-V HEMT 370 and providescomposite source 364. In addition,gate 386 of enhancement modegroup IV FET 380 providescomposite gate 366, and drain 372 of group III-V HEMT 370 providescomposite drain 362. - As further shown in
FIG. 3A ,composite transistor 300A also includestransistor 320 havingdrain 322 electrically coupled tosubstrate 301 of group III-V HEMT 370,source 324 electrically coupled togate 376 of group III-V FET 370 and to source 384 of enhancement modegroup IV FET 380, andgate 326 electrically coupled togate 386 of enhancement modegroup IV FET 380. Also shown inFIG. 3A arebody diode 328 oftransistor 320,body diode 388 of enhancement modegroup IV FET 380, and semiconductor die 318 providingsubstrate 301. - It is noted that
transistor 320 havingdrain 322,source 324,gate 326, andbody diode 328 corresponds totransistor 120 inFIGS. 1A and 1B and may share any of the characteristics attributed to that corresponding feature, above. That is to say,transistor 320 may be implemented as an HV depletion mode PMOS transistor, such as a depletion mode p-channel DMOS transistor, for example. It is further noted that, according to the exemplary implementation shown inFIG. 3A ,composite source 364 is electrically coupled to ground, resulting in the concurrent electrical coupling ofsource 384 of enhancement modegroup IV FET 380,source 324 oftransistor 320, andgate 376 of group III-V HEMT 370 to ground. - According to the implementation shown in
FIG. 3A , group III-V HEMT 370 is typically a depletion mode (normally on) HEMT. However, it is noted that in some implementations group III-V HEMT 370, while not normally in a fully conducting on-state, may require a very low or nearly zero threshold voltage to be turned on. Group III-V HEMT 370 is situated oversubstrate 301 and is configured to produce a 2-DEG. For example, group III-V HEMT 370 may take the form of a depletion mode III-Nitride HEMT, such as a GaN based HEMT. According to one implementation, group III-V HEMT 370 may be a depletion mode HV device, as described above in the “Definition” section. For example, group III-V HEMT 370 may be configured to sustain a drain voltage of approximately 600V and to have a gate rating of approximately 40V. - As shown in
FIG. 3A , enhancement modegroup IV FET 380 may be implemented as an enhancement mode n-channel MISFET, such as an N type MOSFET, includingdrain 382,source 384,gate 386, andbody diode 388. Moreover, enhancement modegroup IV FET 380 may be implemented as an LV group IV FET, even when group III-V HEMT 370 is implemented as an HV HEMT. For example, enhancement modegroup IV FET 380 may take the form of an LV silicon or other group IV FET having a breakdown voltage of approximately 25V, for example. The cascoded combination of group III-V HEMT 370 with enhancement modegroup IV FET 380 produces a composite three terminal device functioning in effect as enhancementmode composite FET 360 providingcomposite drain 362,composite source 364, andcomposite gate 366. - The operation of
composite transistor 300A will now be described under the alternative exemplary conditions whereincomposite gate 366 is biased at 0V and whereincomposite gate 366 is biased at +15V. Whencomposite gate 366 is biased at 0V, enhancement modegroup IV FET 380 is in the blocking or off-state. Group III-V HEMT 370 may be initially in the conducting or on-state whencomposite gate 366 is biased to 0V. However, group III-V HEMT 370 will rapidly switch to the off-state as the drain-to-source voltage across enhancement modegroup IV FET 380 becomes substantially equal to the pinch-off voltage of group III-V HEMT 370, such as approximately 15V, for example. Becausegate 326 oftransistor 320, implemented as a depletion mode PMOS transistor, is electrically coupled tocomposite gate 366, biasingcomposite gate 366 at 0V results intransistor 320 being in the conducting or on-state, thereby couplingsubstrate 301 of group III-V HEMT to ground while group III-V HEMT 370 is in the off-state. - When
composite gate 366 is biased at +15V, enhancement modegroup IV FET 380 is in the on-state, resulting in group III-V HEMT 370 being in the on-state as well. Becausegate 326 oftransistor 320, implemented as a depletion mode PMOS transistor, is electrically coupled tocomposite gate 366, biasingcomposite gate 366 at 15V results intransistor 320 being in the off-state, therebydecoupling substrate 301 of group III-V HEMT from ground and causingsubstrate 301 to float when group HI-V HEMT 370 is in the on-state. In other words,transistor 320 is configured to selectablycouple substrate 301 to ground when group III-V HEMT 370 is in the off-state, and to selectablydecouple substrate 301 from ground andcause substrate 301 to float when group III-V HEMT 370 is in the on-state. - Moving to
FIG. 3B ,FIG. 3B shows a cross-sectional view of an exemplary group III-V HEMT having a selectably floating substrate suitable for use in the composite transistor shown inFIG. 3A , according to one implementation.Structure 300B includes group III-V HEMT 370 situated oversubstrate 301 and havingdrain 372 providingcomposite drain 362,source 374, andgate 376, and further includestransistor 320 havingdrain 322,source 324,gate 326, andbody diode 328. According to the implementation shown inFIG. 3B ,transistor 320 is coupled betweensubstrate 301 of group III-V HEMT 370 and ground, and hassource 324 electrically coupled togate 376 of group III-V HEMT 370 by through-substrate via 330. - Group III-
V HEMT 370,substrate 301,composite drain 362, andtransistor 320 correspond respectively to the features identified by 370, 301, 362, and 320 inreference numbers FIG. 3A and described above. Moreover,substrate 301 corresponds tosubstrate 101 inFIG. 1A andFIG. 1B , and may share any of the characteristics attributed to that corresponding feature above. For example, and as shown inFIG. 3B ,substrate 301 may be a P type substrate having firstmajor surface 305 and secondmajor surface 303 opposite firstmajor surface 305. As noted above by reference to correspondingsubstrate 101 inFIGS. 1A and 1B ,substrate 301 may be formed of any commonly utilized substrate material. For example,substrate 301 may be a group IV substrate, such as a silicon substrate, as described in greater detail above in the “Definition” section. -
Structure 300B further includes transition layer(s) 304, group III-V channel layer 306, group III-V barrier layer 308, and 2-DEG 307, all situated over firstmajor surface 305 ofsubstrate 301, as well as trough-substrate via 330, and groupIV epitaxial layer 302 formed belowsubstrate 301 at secondmajor surface 303. Transition layer(s) 304, group III-V channel layer 306, group III-V barrier layer 308, and 2-DEG 307 correspond respectively to transition layer(s) 104, group III-V channel layer 106, group III-V barrier layer 108, and 2-DEG 107, inFIG. 1B , and may share any of the characteristics attributed to those corresponding features, above. In addition, although not shown inFIG. 3B ,structure 300B may also include the strain-absorbing and/or nucleation layers discussed above by reference to structure 100B, inFIG. 1B . Moreover, through-substrate via 330 and groupIV epitaxial layer 302, inFIG. 3B , correspond respectively to through-substrate via 130 and groupIV epitaxial layer 102, inFIG. 1B , and may share any of the characteristics attributed to those corresponding features, above. -
Transistor 320 is shown as a vertical PMOS transistor fabricated inP type substrate 301 and N type groupIV epitaxial layer 302 formed at secondmajor surface 303 ofsubstrate 301. Also shown inFIG. 3B are highly dopedP+ source regions 325 oftransistor 320 formed in N type groupIV epitaxial layer 302. As further shown inFIG. 3B ,P type substrate 301 providesdrain 322 oftransistor 320, while the interface betweenP type substrate 301 and N type groupIV epitaxial layer 302 providesbody diode 328 oftransistor 320. Thus, according to the implementation shown inFIG. 3B , group III-V HEMT 370 andtransistor 320 are monolithically integrated onsubstrate 301. Moreover, becausedrain 322 oftransistor 320 is formed insubstrate 301, andsource 324 oftransistor 320 is tied to ground, as shown inFIG. 3B ,substrate 301 is coupled to ground whentransistor 320 is in the on-state and is decoupled from ground and caused to float whentransistor 320 is in the off-state. - As noted above, in some implementations, group III-
V HEMT 370 andtransistor 320 may be implemented as HV transistors. Regardless of the specific voltage rating of group III-V HEMT 370 however, it may be advantageous or desirable to implementtransistor 320 such thattransistor 320 has a breakdown voltage no less than that of group III-V HEMT 370. That is to say, in some implementations,transistor 320 is configured to have a breakdown voltage greater than or approximately equal to the breakdown voltage of group III-V HEMT 370. -
Source 324 oftransistor 320 is shown to be electrically coupled togate 376 of group III-V HEMT 370 by through-substrate via 330. It is noted that through-substrate via 330 is shown having dashed sidewalls to indicate that the electrical coupling provided by through-substrate via 330 is provided in the third dimension relative to the cross-section shown inFIG. 3B . In other words, through-substrate via 330 is depicted inFIG. 3B as though “seen through” portions of group IVepitaxial layer 302,substrate 301, transition layer(s) 304, group III-V channel layer 306, and group III-V barrier layer 308. It is further noted that 2-DEG 307 is shown as being continuous through the depiction of through-substrate via 330 to indicate that the presence of through-substrate via 330 in the third dimension does not interrupt 2-DEG 307 betweendrain 372 andsource 374 of group III-V HEMT 370. - As noted above by reference to
FIG. 3A , according to the present exemplary implementation, group III-V HEMT 370 typically takes the form of a depletion mode group III-V HEMT, whiletransistor 320 takes the form of a depletion mode group IV PMOS transistor. Thus, whencomposite gate 366, shown inFIG. 3A to be electrically coupled togate 326 oftransistor 320, is biased at 0V, depletion mode group III-V HEMT 370 is in the off-state, depletionmode PMOS transistor 320 is in the on-state, andsubstrate 301 is electrically coupled to ground bydrain 322 andsource 324 oftransistor 320. However, whencomposite gate 366 is biased at 15V, for example, depletion mode group III-V HEMT 370 switches to the on-state, and depletionmode PMOS transistor 120 switches to the off-state. As a result,transistor 320 is configured to selectablycouple substrate 301 to ground when group III-V HEMT 370 is in the off-state, and to selectablydecouple substrate 301 from ground andcause substrate 301 to float when group III-V HEMT 370 is in the on-state. Consequently, group III-V HEMT 370 having selectably floatingsubstrate 301 is configured to reduce or substantially eliminate the undesirable increase in d-Rdson during pulsed operation seen in the conventional art. - Continuing to
FIG. 4 ,FIG. 4 shows a diagram of a composite transistor including an exemplary group III-V HEMT having a selectably floating substrate, according to another implementation. As shown inFIG. 4 ,composite transistor 400 includes group III-V HEMT 470 cascoded with enhancement modegroup IV FET 480 to produce enhancementmode composite FET 460. That is to say, drain 482 of enhancement modegroup IV FET 480 is electrically coupled tosource 474 of group III-V HEMT 470, andsource 484 of enhancement modegroup IV FET 480 is electrically coupled togate 476 of group III-V HEMT 470 and providescomposite source 464. In addition,gate 486 of enhancement modegroup IV FET 480 providescomposite gate 466, and drain 472 of group III-V HEMT 470 providescomposite drain 462. - As further shown in
FIG. 4 ,composite transistor 400 also includestransistor 420 havingdrain 422 electrically coupled tosubstrate 401 of group III-V HEMT 470,source 424 electrically coupled togate 476 of group III-V FET 470 and to source 484 of enhancement modegroup IV FET 480, andgate 426 electrically coupled togate 486 of enhancement modegroup IV FET 480. Also shown inFIG. 4 are body diode 428 oftransistor 420,body diode 488 of enhancement modegroup IV FET 480, and semiconductor die 418 providingsubstrate 401. - It is noted that
composite transistor 400 corresponds in general tocomposite transistor 300A, shown inFIG. 3A . That is to say, group III-V HEMT 470, enhancement modegroup IV FET 480, enhancementmode composite FET 460, andtransistor 420, inFIG. 4 , correspond respectively to group III-V HEMT 370, enhancement modegroup IV FET 380, enhancementmode composite FET 360, andtransistor 320, inFIG. 3A and may share any of the characteristics attributed to those corresponding features, above. However,composite transistor 400 differs fromcomposite transistor 300A in the extent to which monolithic integration is employed. For example, and as shown inFIG. 4 , in some implementations, group III-V HEMT 470, enhancement modegroup IV FET 480, andtransistor 420 may all be monolithically integrated on common semiconductor die 418. Moreover, in other implementations, any two, but not necessarily all of group III-V HEMT 470, enhancement modegroup IV FET 480, andtransistor 420 may be monolithically integrated on a common semiconductor die. - Thus, the present application discloses a group III-V HEMT configured to have a selectably floating substrate enabling prevention of the increase in d-Rdson seen in the conventional art. By coupling the substrate of the group III-V HEMT to ground when the group III-V HEMT is in an off-state, the performance of the group III-V HEMT is substantially optimized for DC applications. Moreover, by selectably decoupling the group III-V HEMT substrate from ground and causing the substrate to float when the group III-V HEMT is in an on-state, the implementations disclosed herein advantageously reduce or substantially eliminate an increase in d-Rdson during pulsed applications.
- From the above description it is manifest that various techniques can be used for implementing the concepts described in the present application without departing from the scope of those concepts. Moreover, while the concepts have been described with specific reference to certain implementations, a person of ordinary skill in the art would recognize that changes can be made in form and detail without departing from the scope of those concepts. As such, the described implementations are to be considered in all respects as illustrative and not restrictive. It should also be understood that the present application is not limited to the particular implementations described herein, but many rearrangements, modifications, and substitutions are possible without departing from the scope of the present disclosure.
Claims (20)
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US14/728,563 US20150371987A1 (en) | 2014-06-23 | 2015-06-02 | Group III-V HEMT Having a Diode Controlled Substrate |
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US201462015631P | 2014-06-23 | 2014-06-23 | |
| US14/728,563 US20150371987A1 (en) | 2014-06-23 | 2015-06-02 | Group III-V HEMT Having a Diode Controlled Substrate |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| US20150371987A1 true US20150371987A1 (en) | 2015-12-24 |
Family
ID=54870352
Family Applications (3)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US14/728,206 Active US9397089B2 (en) | 2014-06-23 | 2015-06-02 | Group III-V HEMT having a selectably floating substrate |
| US14/728,754 Expired - Fee Related US9461034B2 (en) | 2014-06-23 | 2015-06-02 | Composite group III-V and group IV transistor having a switched substrate |
| US14/728,563 Abandoned US20150371987A1 (en) | 2014-06-23 | 2015-06-02 | Group III-V HEMT Having a Diode Controlled Substrate |
Family Applications Before (2)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US14/728,206 Active US9397089B2 (en) | 2014-06-23 | 2015-06-02 | Group III-V HEMT having a selectably floating substrate |
| US14/728,754 Expired - Fee Related US9461034B2 (en) | 2014-06-23 | 2015-06-02 | Composite group III-V and group IV transistor having a switched substrate |
Country Status (1)
| Country | Link |
|---|---|
| US (3) | US9397089B2 (en) |
Cited By (9)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20160086980A1 (en) * | 2013-07-29 | 2016-03-24 | Efficient Power Conversion Corporation | Gan transistors with polysilicon layers used for creating additional components |
| US20160118490A1 (en) * | 2014-10-28 | 2016-04-28 | Semiconductor Components Industries, Llc | Heterojunction semiconductor device having integrated clamping device |
| US20170271327A1 (en) * | 2015-03-26 | 2017-09-21 | Wen-Jang Jiang | Group-iii nitride semiconductor device and method for fabricating the same |
| US10319644B2 (en) * | 2015-10-30 | 2019-06-11 | Taiwan Semiconductor Manufacturing Company Ltd. | Method for manufacturing semiconductor structure |
| US10536140B1 (en) * | 2015-12-03 | 2020-01-14 | Navitas Semiconductor, Inc. | Half bridge and oscillator power integrated circuit |
| CN111312712A (en) * | 2020-02-25 | 2020-06-19 | 英诺赛科(珠海)科技有限公司 | Semiconductor device and method of manufacturing the same |
| JP2021111676A (en) * | 2020-01-09 | 2021-08-02 | 株式会社東芝 | Semiconductor device |
| US11251294B2 (en) * | 2020-03-24 | 2022-02-15 | Infineon Technologies Austria Ag | High voltage blocking III-V semiconductor device |
| WO2023130336A1 (en) * | 2022-01-07 | 2023-07-13 | Innoscience (Suzhou) Technology Co., Ltd. | Nitride-based semiconductor circuit and method for manufacturing the same |
Families Citing this family (14)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| WO2017071635A1 (en) | 2015-10-30 | 2017-05-04 | The Hong Kong University Of Science And Technology | Semiconductor device with iii-nitride channel region and silicon carbide drift region |
| US10062693B2 (en) * | 2016-02-24 | 2018-08-28 | International Business Machines Corporation | Patterned gate dielectrics for III-V-based CMOS circuits |
| US10593600B2 (en) | 2016-02-24 | 2020-03-17 | International Business Machines Corporation | Distinct gate stacks for III-V-based CMOS circuits comprising a channel cap |
| US9954089B2 (en) * | 2016-06-20 | 2018-04-24 | Infineon Technologies Americas Corp. | Low dislocation density III-nitride semiconductor component |
| US10497602B2 (en) * | 2016-08-01 | 2019-12-03 | Semiconductor Components Industries, Llc | Process of forming an electronic device including forming an electronic component and removing a portion of a substrate |
| US11088688B2 (en) | 2019-02-13 | 2021-08-10 | Logisic Devices, Inc. | Configurations of composite devices comprising of a normally-on FET and a normally-off FET |
| US11211484B2 (en) | 2019-02-13 | 2021-12-28 | Monolithic Power Systems, Inc. | Vertical transistor structure with buried channel and resurf regions and method of manufacturing the same |
| GB2594669B (en) * | 2019-02-19 | 2022-12-14 | Mitsubishi Electric Corp | Semiconductor device, and method of manufacturing semiconductor device |
| US10991722B2 (en) | 2019-03-15 | 2021-04-27 | International Business Machines Corporation | Ultra low parasitic inductance integrated cascode GaN devices |
| JP7544734B2 (en) | 2019-03-21 | 2024-09-03 | トランスフォーム テクノロジー,インコーポレーテッド | Integrated Design for III-Nitride Devices |
| US11569182B2 (en) * | 2019-10-22 | 2023-01-31 | Analog Devices, Inc. | Aluminum-based gallium nitride integrated circuits |
| US11749656B2 (en) | 2020-06-16 | 2023-09-05 | Transphorm Technology, Inc. | Module configurations for integrated III-Nitride devices |
| CN113594245B (en) * | 2021-07-23 | 2024-03-01 | 王晓波 | A double-sided three-dimensional HEMT device and its preparation method |
| TWI808759B (en) * | 2022-05-13 | 2023-07-11 | 天光材料科技股份有限公司 | Electrode connection structure and method of forming the same |
Citations (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20110260216A1 (en) * | 2010-04-23 | 2011-10-27 | Intersil Americas Inc. | GaN BASED POWER DEVICES WITH INTEGRATED PROTECTION DEVICES: STRUCUTRES AND METHODS |
Family Cites Families (4)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US7910993B2 (en) | 2005-07-11 | 2011-03-22 | Peregrine Semiconductor Corporation | Method and apparatus for use in improving linearity of MOSFET's using an accumulated charge sink |
| KR20130004707A (en) | 2011-07-04 | 2013-01-14 | 삼성전기주식회사 | Nitride semiconductor device, manufacturing method thereof and nitride semiconductor power device |
| KR101922117B1 (en) * | 2012-08-16 | 2018-11-26 | 삼성전자주식회사 | Electronic device including transistor and method of operating the same |
| US9142550B2 (en) | 2013-06-18 | 2015-09-22 | Infineon Technologies Austria Ag | High-voltage cascaded diode with HEMT and monolithically integrated semiconductor diode |
-
2015
- 2015-06-02 US US14/728,206 patent/US9397089B2/en active Active
- 2015-06-02 US US14/728,754 patent/US9461034B2/en not_active Expired - Fee Related
- 2015-06-02 US US14/728,563 patent/US20150371987A1/en not_active Abandoned
Patent Citations (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20110260216A1 (en) * | 2010-04-23 | 2011-10-27 | Intersil Americas Inc. | GaN BASED POWER DEVICES WITH INTEGRATED PROTECTION DEVICES: STRUCUTRES AND METHODS |
Cited By (23)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US9837438B2 (en) * | 2013-07-29 | 2017-12-05 | Efficient Power Conversion Corporation | GaN transistors with polysilicon layers used for creating additional components |
| US10312260B2 (en) | 2013-07-29 | 2019-06-04 | Efficient Power Conversion Corporation | GaN transistors with polysilicon layers used for creating additional components |
| US20160086980A1 (en) * | 2013-07-29 | 2016-03-24 | Efficient Power Conversion Corporation | Gan transistors with polysilicon layers used for creating additional components |
| US10593666B2 (en) | 2014-10-28 | 2020-03-17 | Semiconductor Components Industries, Llc | Method of forming a heterojunction semiconductor device having integrated clamping device |
| US20160118490A1 (en) * | 2014-10-28 | 2016-04-28 | Semiconductor Components Industries, Llc | Heterojunction semiconductor device having integrated clamping device |
| US9748224B2 (en) * | 2014-10-28 | 2017-08-29 | Semiconductor Components Industries, Llc | Heterojunction semiconductor device having integrated clamping device |
| US10199373B2 (en) | 2014-10-28 | 2019-02-05 | Semiconductor Components Industries, Llc | Method of forming a heterojunction semiconductor device having integrated clamping device |
| US20170271327A1 (en) * | 2015-03-26 | 2017-09-21 | Wen-Jang Jiang | Group-iii nitride semiconductor device and method for fabricating the same |
| US10756084B2 (en) * | 2015-03-26 | 2020-08-25 | Wen-Jang Jiang | Group-III nitride semiconductor device and method for fabricating the same |
| US11430702B2 (en) * | 2015-10-30 | 2022-08-30 | Taiwan Semiconductor Manufacturing Company Ltd. | Semiconductor structure and method for manufacturing thereof |
| US11854909B2 (en) * | 2015-10-30 | 2023-12-26 | Taiwan Semiconductor Manufacturing Company Ltd. | Semiconductor structure and method for manufacturing thereof |
| US20240087962A1 (en) * | 2015-10-30 | 2024-03-14 | Taiwan Semiconductor Manufacturing Company Ltd. | Semiconductor structure and method for manufacturing thereof |
| US10319644B2 (en) * | 2015-10-30 | 2019-06-11 | Taiwan Semiconductor Manufacturing Company Ltd. | Method for manufacturing semiconductor structure |
| US20220359295A1 (en) * | 2015-10-30 | 2022-11-10 | Taiwan Semiconductor Manufacturing Company Ltd. | Semiconductor structure and method for manufacturing thereof |
| US10536140B1 (en) * | 2015-12-03 | 2020-01-14 | Navitas Semiconductor, Inc. | Half bridge and oscillator power integrated circuit |
| JP2021111676A (en) * | 2020-01-09 | 2021-08-02 | 株式会社東芝 | Semiconductor device |
| US11362653B2 (en) * | 2020-01-09 | 2022-06-14 | Kabushiki Kaisha Toshiba | Semiconductor device |
| JP7280206B2 (en) | 2020-01-09 | 2023-05-23 | 株式会社東芝 | semiconductor equipment |
| US11817451B2 (en) * | 2020-02-25 | 2023-11-14 | Innoscience (Zhuhai) Technology Co., Ltd. | Semiconductor device and manufacturing method thereof |
| CN111312712A (en) * | 2020-02-25 | 2020-06-19 | 英诺赛科(珠海)科技有限公司 | Semiconductor device and method of manufacturing the same |
| US11923448B2 (en) | 2020-03-24 | 2024-03-05 | Infineon Technologies Austria Ag | High voltage blocking III-V semiconductor device |
| US11251294B2 (en) * | 2020-03-24 | 2022-02-15 | Infineon Technologies Austria Ag | High voltage blocking III-V semiconductor device |
| WO2023130336A1 (en) * | 2022-01-07 | 2023-07-13 | Innoscience (Suzhou) Technology Co., Ltd. | Nitride-based semiconductor circuit and method for manufacturing the same |
Also Published As
| Publication number | Publication date |
|---|---|
| US20150371982A1 (en) | 2015-12-24 |
| US20150371986A1 (en) | 2015-12-24 |
| US9461034B2 (en) | 2016-10-04 |
| US9397089B2 (en) | 2016-07-19 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US9461034B2 (en) | Composite group III-V and group IV transistor having a switched substrate | |
| US9343562B2 (en) | Dual-gated group III-V merged transistor | |
| US9281388B2 (en) | Composite semiconductor device with a SOI substrate having an integrated diode | |
| US9087812B2 (en) | Composite semiconductor device with integrated diode | |
| US20160005821A1 (en) | Group III-V Lateral Transistor with Backside Contact | |
| US9837522B2 (en) | III-nitride bidirectional device | |
| US9406674B2 (en) | Integrated III-nitride D-mode HFET with cascoded pair half bridge | |
| US9859882B2 (en) | High voltage composite semiconductor device with protection for a low voltage device | |
| US8969881B2 (en) | Power transistor having segmented gate | |
| US9184243B2 (en) | Monolithic composite III-nitride transistor with high voltage group IV enable switch | |
| US10211329B2 (en) | Charge trapping prevention III-Nitride transistor | |
| US9673286B2 (en) | Group III-V transistor with semiconductor field plate | |
| US20150162832A1 (en) | Group III-V Voltage Converter with Monolithically Integrated Level Shifter, High Side Driver, and High Side Power Switch | |
| US20150340483A1 (en) | Group III-V Device Including a Shield Plate | |
| US8988133B2 (en) | Nested composite switch | |
| US20130015501A1 (en) | Nested Composite Diode | |
| US20150115327A1 (en) | Group III-V Device Including a Buffer Termination Body | |
| EP2503692B1 (en) | Composite Semiconductor Device with Higher Threshold Voltage | |
| US20140239349A1 (en) | Drain Pad Having a Reduced Termination Electric Field |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| AS | Assignment |
Owner name: INTERNATIONAL RECTIFIER CORPORATION, CALIFORNIA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:PAN, YANG;IMAM, MOHAMED;REEL/FRAME:035768/0113 Effective date: 20150515 |
|
| AS | Assignment |
Owner name: INFINEON TECHNOLOGIES AMERICAS CORP., CALIFORNIA Free format text: MERGER AND CHANGE OF NAME;ASSIGNORS:INFINEON TECHNOLOGIES NORTH AMERICA CORP.;INTERNATIONAL RECTIFIER CORPORATION;REEL/FRAME:038463/0859 Effective date: 20150929 Owner name: INFINEON TECHNOLOGIES AMERICAS CORP., CALIFORNIA Free format text: MERGER AND CHANGE OF NAME;ASSIGNORS:INFINEON TECHNOLOGIES NORTH AMERICA CORP.;INTERNATIONAL RECTIFIER CORPORATION;INTERNATIONAL RECTIFIER CORPORATION;REEL/FRAME:038463/0859 Effective date: 20150929 |
|
| STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |