[go: up one dir, main page]

US20150108422A1 - Double patterning method to form sub-lithographic pillars - Google Patents

Double patterning method to form sub-lithographic pillars Download PDF

Info

Publication number
US20150108422A1
US20150108422A1 US14/578,704 US201414578704A US2015108422A1 US 20150108422 A1 US20150108422 A1 US 20150108422A1 US 201414578704 A US201414578704 A US 201414578704A US 2015108422 A1 US2015108422 A1 US 2015108422A1
Authority
US
United States
Prior art keywords
contact pillars
pillars
base contact
shallow trench
emitter
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US14/578,704
Inventor
Fabio Pellizzer
Marcello Mariani
Giorgio Servalli
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Micron Technology Inc
Original Assignee
Micron Technology Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Micron Technology Inc filed Critical Micron Technology Inc
Priority to US14/578,704 priority Critical patent/US20150108422A1/en
Publication of US20150108422A1 publication Critical patent/US20150108422A1/en
Assigned to U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT reassignment U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT SECURITY INTEREST Assignors: MICRON TECHNOLOGY, INC.
Assigned to MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT reassignment MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT PATENT SECURITY AGREEMENT Assignors: MICRON TECHNOLOGY, INC.
Assigned to U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT reassignment U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT CORRECTIVE ASSIGNMENT TO CORRECT THE REPLACE ERRONEOUSLY FILED PATENT #7358718 WITH THE CORRECT PATENT #7358178 PREVIOUSLY RECORDED ON REEL 038669 FRAME 0001. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY INTEREST. Assignors: MICRON TECHNOLOGY, INC.
Priority to US15/851,422 priority patent/US20180114813A1/en
Assigned to JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT reassignment JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT SECURITY INTEREST Assignors: MICRON SEMICONDUCTOR PRODUCTS, INC., MICRON TECHNOLOGY, INC.
Assigned to MICRON TECHNOLOGY, INC. reassignment MICRON TECHNOLOGY, INC. RELEASE OF SECURITY INTEREST Assignors: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT
Assigned to MICRON TECHNOLOGY, INC. reassignment MICRON TECHNOLOGY, INC. RELEASE OF SECURITY INTEREST Assignors: MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT
Assigned to MICRON SEMICONDUCTOR PRODUCTS, INC., MICRON TECHNOLOGY, INC. reassignment MICRON SEMICONDUCTOR PRODUCTS, INC. RELEASE OF SECURITY INTEREST Assignors: JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT
Abandoned legal-status Critical Current

Links

Images

Classifications

    • H01L27/2463
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B63/00Resistance change memory devices, e.g. resistive RAM [ReRAM] devices
    • H10B63/30Resistance change memory devices, e.g. resistive RAM [ReRAM] devices comprising selection components having three or more electrodes, e.g. transistors
    • H10B63/32Resistance change memory devices, e.g. resistive RAM [ReRAM] devices comprising selection components having three or more electrodes, e.g. transistors of the bipolar type
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/76Making of isolation regions between components
    • H01L21/762Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers
    • H01L21/76224Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using trench refilling with dielectric materials
    • H01L29/0649
    • H01L29/41708
    • H01L29/42304
    • H01L29/66272
    • H01L29/732
    • H01L45/06
    • H01L45/16
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B63/00Resistance change memory devices, e.g. resistive RAM [ReRAM] devices
    • H10B63/80Arrangements comprising multiple bistable or multi-stable switching components of the same type on a plane parallel to the substrate, e.g. cross-point arrays
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D10/00Bipolar junction transistors [BJT]
    • H10D10/01Manufacture or treatment
    • H10D10/051Manufacture or treatment of vertical BJTs
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D10/00Bipolar junction transistors [BJT]
    • H10D10/40Vertical BJTs
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D62/00Semiconductor bodies, or regions thereof, of devices having potential barriers
    • H10D62/10Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
    • H10D62/113Isolations within a component, i.e. internal isolations
    • H10D62/115Dielectric isolations, e.g. air gaps
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D64/00Electrodes of devices having potential barriers
    • H10D64/20Electrodes characterised by their shapes, relative sizes or dispositions 
    • H10D64/23Electrodes carrying the current to be rectified, amplified, oscillated or switched, e.g. sources, drains, anodes or cathodes
    • H10D64/231Emitter or collector electrodes for bipolar transistors
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D64/00Electrodes of devices having potential barriers
    • H10D64/20Electrodes characterised by their shapes, relative sizes or dispositions 
    • H10D64/27Electrodes not carrying the current to be rectified, amplified, oscillated or switched, e.g. gates
    • H10D64/281Base electrodes for bipolar transistors
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10NELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10N70/00Solid-state devices having no potential barriers, and specially adapted for rectifying, amplifying, oscillating or switching
    • H10N70/011Manufacture or treatment of multistable switching devices
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10NELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10N70/00Solid-state devices having no potential barriers, and specially adapted for rectifying, amplifying, oscillating or switching
    • H10N70/20Multistable switching devices, e.g. memristors
    • H10N70/231Multistable switching devices, e.g. memristors based on solid-state phase change, e.g. between amorphous and crystalline phases, Ovshinsky effect
    • H10W10/014
    • H10W10/17
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10NELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10N70/00Solid-state devices having no potential barriers, and specially adapted for rectifying, amplifying, oscillating or switching
    • H10N70/801Constructional details of multistable switching devices
    • H10N70/821Device geometry
    • H10N70/826Device geometry adapted for essentially vertical current flow, e.g. sandwich or pillar type devices
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10NELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10N70/00Solid-state devices having no potential barriers, and specially adapted for rectifying, amplifying, oscillating or switching
    • H10N70/801Constructional details of multistable switching devices
    • H10N70/841Electrodes
    • H10N70/8413Electrodes adapted for resistive heating
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10NELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10N70/00Solid-state devices having no potential barriers, and specially adapted for rectifying, amplifying, oscillating or switching
    • H10N70/801Constructional details of multistable switching devices
    • H10N70/881Switching materials
    • H10N70/882Compounds of sulfur, selenium or tellurium, e.g. chalcogenides
    • H10N70/8828Tellurides, e.g. GeSbTe
    • H10P76/4088

Definitions

  • Embodiments of the invention relate to a method of fabricating a regular array of vertical bipolar junction transistors with dimensions below the minimum lithographical resolution.
  • the present description refers to the manufacture of a regular array of vertical bipolar junction transistors operating as selection devices in a phase change memory.
  • Phase change memories are formed by memory cells connected at the intersections of bit-lines and word-lines and comprising each a memory element and a selection element.
  • a memory element comprises a phase change region made of a phase change material, i.e., a material that may be electrically switched between a generally amorphous and a generally crystalline state across the entire spectrum between completely amorphous and completely crystalline states.
  • Typical materials suitable for the phase change region of the memory elements include various chalcogenide elements.
  • the state of the phase change materials is non-volatile, absent application of excess temperatures, such as those in excess of 150° C., for extended times.
  • the memory is set in either a crystalline, semi-crystalline, amorphous, or semi-amorphous state representing a resistance value, that value is retained until reprogrammed, even if power is removed.
  • Selection elements may be formed according to different technologies. For example, they can be implemented by diodes, metal oxide semiconductor (MOS) transistors or bipolar transistors.
  • MOS metal oxide semiconductor
  • FIG. 1A is a top view illustration of a regular array of pillars in accordance with an embodiment.
  • FIG. 1B is a side view illustration along the BL′-BL′′ line in FIG. 1A .
  • FIG. 1C is a side view illustration along the WL′-WL′′ line in FIG. 1A .
  • FIG. 2-FIG . 23 are side view illustrations of an embodiment for fabricating the structure illustrated in FIG. 1A-FIG . 1 C.
  • FIG. 24A is a top view illustration of a plug landing on base contact pillars.
  • FIG. 24B is a side view illustration along the BL′-BL′′ line in FIG. 24A .
  • FIG. 24C is a side view illustration along the WL′-WL′′ line in FIG. 24A .
  • FIG. 25 is a side view illustration of a storage element placed below a word line.
  • FIG. 26 is an illustration of a system in accordance with an embodiment.
  • Embodiments of the present invention disclose a method of fabricating a regular array of vertical bipolar junction transistors with dimensions below the minimum lithographical resolution.
  • a method for forming a regular array of vertical bipolar junction transistors is disclosed.
  • a regular array of base contact pillars and emitter contact pillars are formed with a lithographic technique having a minimum lithographical resolution F. Double patterning techniques can be performed to form the base contact pillars and emitter contact pillars having a width below the minimum lithographical resolution F.
  • the pillar array features have a dimension of approximately F/2, though this dimension could be reduced down to other values compatible with embodiments of the invention.
  • the regular array of base contact pillars and emitter contact pillars can be defined by a first set of parallel trenches in a first direction and a second set of parallel trenches in a second direction perpendicular to the first direction.
  • a storage element such as a phase change storage element, can be formed above the regular array of base contact pillars and emitter contact pillars.
  • FIG. 1A-FIG . 1 C illustrate a top view, side view Y-array (i.e., the array viewed in the Y direction which will become the bit-line BL′-BL′′ of FIG. 1A ), and side view X-array (i.e., the array viewed in the X direction which will become the word-line WL′-WL′′ of FIG. 1A ) of a regular array of pillars with dual shallow trench isolation in accordance with embodiments of the present invention.
  • a semiconductor substrate is doped by a p-type collector implant to form a p-type collector (common) 12 under a shallower base implant that forms an n-type base (word-line) 14 including upper part 14 a and lower part 14 b.
  • the base implant may be antimony and arsenic in one embodiment.
  • the collector implant may be boron in one embodiment.
  • a plurality of emitter pillars 16 may be arranged in four columns, each column extending in the Y-direction, in one embodiment. Each set of four columns of emitter pillars 16 is separated by a set of two base electrodes or contact pillars 18 . Thus, a Y-direction column of base contact pillars 18 is followed in the X-direction by four columns of emitter pillars 16 , each column extending in the Y direction, followed by another column of base contact pillars 18 , and this pattern repeats.
  • each row of emitter pillars 16 is separated from an adjacent row by shallow trench isolation 22 .
  • each column of emitter pillars 16 is separated from adjacent emitter pillars 16 in the X-direction by shallow trench isolation 20 .
  • the depth of the shallow trench isolation 20 may range between 50 nm and 200 nm and so it may be much shallower than the shallow trench isolations 22 , whose depth may range between 200 nm and 500 nm.
  • the deeper shallow trench isolations 22 may extend all the way into (or alternatively to the top of) the p-type collector 12 while the shallow trench isolations 20 may extend only into the n-type base or word-line 14 , in one embodiment.
  • the n-type base or word-line 14 is made up of a lower part 14 b which is below the shallow trench isolation 20 , and an upper part 14 a which is above the bottom of shallow trench isolation 20 .
  • the base contact pillars 18 have n+ base contacts 54 , the emitter pillars 16 are p-type with p+ emitter contacts 56 , and the word-line is n-type.
  • the polarities may also be reversed in some cases.
  • the number of columns of emitter pillars 16 between base contact emitter pillars 18 may be more or less than four.
  • a bipolar junction transistor is formed with emitter pillars 16 , base contact pillars 18 , bases or word-lines 14 , and collector 12 .
  • the collector 12 is common to all the transistors.
  • the word-line or base 14 is common to each row in the X-direction. Individual transistors are formed by the segmented emitter pillars 16 and segmented base contact pillars 18 .
  • FIG. 2 - FIG.23 are illustrations of an embodiment for fabricating the structure shown in FIG. 1A-FIG . 1 C. While the embodiment illustrates the formation of a first set of parallel trenches with a first depth and in a first direction, and a second set of parallel trenches with a second depth and in a second direction perpendicular to the first direction, embodiments of the invention are not so limited and the order of forming the trenches can be reversed. Furthermore, it is to be appreciated that doping of the base contact pillars and emitter contact pillars can be performed at various stages, such as before, during, and/or after the process illustrated in FIG. 2-FIG . 23 .
  • FIG. 2 is a side view illustration of the layers used for patterning.
  • the layers include a substrate 10 , dielectric layer 24 , etch stop layer 26 , and fin patterning layer 28 .
  • substrate 10 is a silicon substrate, though other known semiconductor materials can be used.
  • the substrate 10 may be doped with a p-type collector implant to form the p-type collector (common) 12 under a shallower base implant that forms the n-type base (word-line) lower part 14 b.
  • the base implant may be antimony and/or arsenic in one embodiment.
  • the collector implant may be boron in one embodiment.
  • the n-type dopant forming the word-line 14 does not extend beyond the shallow trench isolation regions 22 , which may be 200-500 nm deep, separating each row of emitter pillars 16 . Stated differently, when shallow trench isolation regions 22 are formed, they extend in the array all the way through the n-base or word-line 14 into the underlying p-type collector 12 .
  • dielectric layer 24 is an oxide 5-10 nm thick
  • etch stop layer 26 is a nitride 40-60 nm thick.
  • the fin patterning layer 28 is an approximately 160 nm thick polysilicon layer. The polysilicon may be amorphous or undoped, as two examples.
  • fin patterning layer 26 is not limited to polysilicon, and can be any material, such as a dielectric or photoresist, which can be selectively removed relative to the etch stop layer 26 .
  • the first shallow trench isolation mask is exposed to define horizontal strips of active area.
  • the exposure resolves the minimum lithographical dimension F.
  • a masking layer 30 such as photoresist or suitable hard-mask is patterned in strips with the minimum lithographical dimension F.
  • the fin patterning layer 28 is then patterned as illustrated in FIG. 4 to form fins 32 .
  • the fins 32 are etched utilizing a partially isotropic etching technique such that the dimensions are reduced to approximately F/2. This dimension will not determine the width of the Y-direction active area strips, but only their spacing, as further described.
  • a conformal layer 34 is then deposited over the fins 32 , as illustrated in FIG. 5 .
  • the conformal layer 34 may be silicon oxide, for example.
  • the conformal layer 34 has a thickness of F/2 on the sidewalls of fins 32 and the distance between the conformal layer 34 on the sidewalls of adjacent fins 32 is also F/2.
  • the conformal layer 34 is then anisotropically etched back as shown in FIG. 6 , and the fins 32 are selectively removed as shown in FIG. 7 leaving a regular grid of spacers 36 having a controlled width of F/2.
  • the regular grid of spacers 36 are separated by a distance of F/2 and have a pitch of F.
  • F is approximately 60 nm when utilizing 193 nm lithographic wavelength and immersion lithography techniques. Though, this dimension could be reduced down to any value compatible with thickness control of the conformal layer 34 and spacers 36 . The final pitch will not go below F, being definitely linked to the minimal lithographical dimension (i.e. to the minimum lithographical half-pitch).
  • Spacers 36 are then used as a hard mask to define Y-direction active area strips with sub-lithographical dimensions. As shown in FIG. 8 , spacers 36 are used as a hard mask to anisotropically etch the underlying etch stop layer 26 , dielectric layer 24 , and substrate 10 to form shallow trench isolations 22 which in turn define the Y-direction active area strips. In an embodiment, shallow trench isolations 22 are etched approximately 200-500 nm deep into the substrate 10 . In an embodiment, shallow trench isolations 22 are etched to a depth of approximately 270 nm from the top surface of the substrate 10 .
  • shallow trench isolations 22 are etched all the way through the n-base or word-line 14 and into (or alternatively to the top of) the underlying p-type collector 12 . Spacers 36 may then be selectively removed, though complete removal is not necessary to the practice of embodiments of the invention.
  • the regular array of base contact pillars and emitter contact pillars which will subsequently be formed are partially defined by the first set of parallel shallow trench isolations 22 in the Y-direction.
  • dielectric layer 38 is blanket deposited over the substrate, filling the shallow trench isolations 22 and covering the top surface of the patterned etch stop layer 26 .
  • dielectric layer 38 is the same material as conformal layer 34 .
  • both layers may be silicon oxide.
  • a particular benefit of utilizing the same material for both dielectric layer 38 and conformal layer 34 is that any residual spacer 36 material not removed after etching shallow trench isolations 22 is now included in dielectric layer 38 on top of etch stop layer 26 .
  • etch stop layer 26 Chemical mechanical polishing (CMP) is then performed to remove dielectric layer 38 on top of patterned etch stop layer 26 , forming a planar surface as shown in FIG. 10 .
  • CMP Chemical mechanical polishing
  • the etch stop layer 26 performs a dual function. Firstly, etch stop layer 26 assists in the etching process of fin patterning layer 28 to form fins 32 , and additionally functions as a physical stopping layer during CMP.
  • the presence of the patterned etch stop layer 26 could potentially be problematic during subsequent lithographical processes because the presence of multiple different materials on the top surface of the substrate can cause wave reflection which is particularly detrimental to sub-lithographical resolution in embodiments of the present invention.
  • the etch stop layer 26 could represent a discontinuity during etching of the shallow trench 20 , because it would be present only on half of the exposed area. Thus, the etch stop layer 26 is removed.
  • the dielectric material 38 within the patterned etch stop layer 26 is partially removed, for example by selective wet etch with a buffered HF solution. Then, as shown in FIG. 12 , the patterned etch stop layer 26 is selectively removed leaving surface topography including a top surface of dielectric material 38 that is approximately planar with the top surface of dielectric layer 24 . In an embodiment, the top surface of dielectric material 38 is above or even with the top surface of dielectric layer 24 , but is not below the top surface of dielectric layer 24 . In an embodiment, dielectric material 38 is removed with regard to at least 80% of the original etch stop layer 26 thickness.
  • etch stop layer is approximately 50 nm thick
  • approximately 40 nm of dielectric material 38 is removed so that the top surface of dielectric material 38 is approximately 10 nm or less above the top surface of dielectric layer 24 .
  • the surface topography is not chemical mechanical polished at this point because an etch stop layer is not present to control removal.
  • the substrate 10 is not already doped for the collector and/or base.
  • the substrate 10 including the Y-direction active area strips can be doped by a p-type collector implant to form a p-type collector (common) 12 under a shallower base implant that forms an n-type base (word-line) 14 .
  • the base implant may be antimony and arsenic in one embodiment.
  • the collector implant may be boron in one embodiment.
  • etch stop layer 40 is deposited over the top surface of dielectric material 38 and dielectric layer 24 , followed by a fin patterning layer 42 , and masking layer 44 .
  • Layers 40 , 42 and 44 can be the same materials as layers 26 , 28 and 30 , respectively.
  • the lithographical exposure of masking layer 44 is rotated by 90 degrees, with respect to the exposure of masking layer 30 and the previous procedure is repeated. The exposure resolves the minimum lithographical dimension F in masking layer 44 .
  • the fin patterning layer 42 is then patterned to form fins 46 .
  • the fins 46 are etched utilizing an isotropic etching technique such that the dimensions are reduced to approximately F/2. This dimension will not determine the width of the active areas (pillars), but only their spacing, as further described.
  • a conformal layer 48 is then deposited over the fins 46 , as illustrated in FIG. 16 .
  • the conformal layer 48 may be silicon oxide, for example.
  • the conformal layer 48 has a thickness of F/2 on the sidewalls of fins 46 and the distance between the conformal layer 48 on the sidewalls of adjacent fins 46 is also F/2.
  • the conformal layer 48 is then anisotropically etched back as shown in FIG. 17 , and the fins 46 are selectively removed as shown in FIG. 18 leaving a regular grid of spacers 50 having a controlled width of F/2.
  • the regular grid of spacers 50 are separated by a distance of F/2 and have a pitch of F.
  • F is approximately 60 nm when utilizing 193 nm lithographic wavelength and immersion lithography techniques. Though, this dimension could be reduced down to any value compatible with thickness control of the conformal layer 48 and spacers 50 . The final pitch will not go below F, being definitely linked to the minimal lithographical dimension (i.e. to the minimum lithographical half-pitch).
  • Spacers 50 are then used as a hard mask to define the X-direction active area strips with sub-lithographical dimensions.
  • the X-direction active area strips intersect the Y-direction active area strips to form the regular array of active area pillars with sub-lithographical dimensions in accordance with embodiments of the present invention.
  • spacers 50 are used as a hard mask to anisotropically etch the underlying etch stop layer 40 , dielectric layer 24 , and substrate 10 to form shallow trench isolations 20 .
  • shallow trench isolations 20 are etched approximately 50-200 nm deep into the substrate 10 . Spacers 50 may then be selectively removed, though complete removal is not necessary to the practice of embodiments of the invention.
  • dielectric layer 52 is blanket deposited over the substrate filling the shallow trench isolations 20 and covering the top surface of the patterned etch stop layer 40 .
  • dielectric layer 52 is the same material as conformal layer 48 .
  • both layers may be silicon oxide.
  • a particular benefit of utilizing the same material for both dielectric layer 52 and conformal layer 48 is that any residual spacer 50 material not removed after etching shallow trench isolations 20 is now included in dielectric layer 52 on top of etch stop layer 40 .
  • CMP Chemical mechanical polishing
  • etch stop layer 40 assists in the etching process of fin patterning layer 42 to form fins 46 , and additionally functions as a physical stopping layer during CMP.
  • Etch stop layer 40 is subsequently removed as illustrated in FIG. 23 .
  • the dielectric material 52 within the patterned etch stop layer 40 is partially removed, for example by selective wet etch with a buffered HF solution. Then, as shown in FIG. 23 , the patterned etch stop layer 40 is selectively removed leaving surface topography including a top surface of dielectric material 52 that is approximately planar with the top surface of dielectric layers 24 and 38 . In an embodiment, the top surface of dielectric material 52 is above or even with the top surface of dielectric layer 24 , but is not below the top surface of dielectric layer 24 . In an embodiment, dielectric material 52 is removed with regard to at least 80% of the original etch stop layer 40 thickness.
  • etch stop layer is approximately 50 nm thick
  • approximately 40 nm of dielectric material 52 is removed so that the top surface of dielectric material 52 is approximately 10 nm or less above the top surface of dielectric layer 24 .
  • the surface topography is not chemical mechanical polished at this point because an etch stop layer is not present to control removal.
  • the substrate 10 is not already doped for the collector and/or base.
  • the substrate 10 including the partially completed structure can be doped by a p-type collector implant to form a p-type collector (common) 12 under a shallower base implant that forms an n-type base (word-line) 14 .
  • the base implant may be antimony and arsenic in one embodiment.
  • the collector implant may be boron in one embodiment.
  • the emitter pillars 16 are now doped with a p-type dopant to form p+ emitter contacts 56 .
  • the base pillars 18 are now doped with an n-type implant to form the n+ base contacts 54 .
  • FIG. 1 The regular array of pillars with planar dimensions F/2 ⁇ F/2 and a pitch F is illustrated in FIG. 1 .
  • implants and thermal treatments could be performed in order to create the vertical pnp BJTs at several times during processing such as with the original substrate provided in FIG. 2 , after the etch stop layer 26 removal in FIG. 12 , and after the etch stop layer 40 removal in FIG. 23 .
  • implant and thermal treatments can be performed in a combination of the above mentioned periods.
  • collector 12 p-doping and word-line 14 n-doping is performed in the original substrate prior to.
  • FIG. 2 while p+ emitter contact 56 doping and n+ base contact 54 doping are performed after etch stop layer 26 removal in FIG. 23 .
  • the top of all pillars, both base contacts 18 and emitter 16 may be silicided (e.g. with Titanium, Cobalt or Nickel).”
  • FIG. 24A-FIG . 24 C are illustrations of a contact plug 83 landing on the base contact pillars 18 .
  • contact plug 83 landing is made with two base contact pillars 18 , which gives a workable margin for landing since the base contact pillars 18 are below lithographic resolution.
  • base contact plugs 83 contact two base contact pillars 18 .
  • the base contact plugs 83 are illustrates as rectangles, in fabrication the lithographic resolution can make them elliptical.
  • the contacting scheme is peculiar to embodiments of the present invention as an elongated contact is needed to satisfy lithographic requirements and two base contact pillars 18 are needed to preserve the regularity of the pillar array and to guarantee margins for relative registration of these contacts to the underlying active areas.
  • the string is made of four emitter pillars and two base contact pillars, though the string can also be made of 2 n emitter pillars (n is an integer>0) or any other positive number of emitter pillars.
  • the pillar array features have a dimension of approximately F/2, though this dimension could be reduced down to any value compatible with thickness control of the conformal layers 34 , 48 and spacers 36 , 50 . The final pitch will not go below F, being definitely linked to the minimal lithographical dimension (i.e. to the minimum lithographical half-pitch).
  • a non-volatile storage element array may be formed over the bipolar junction transistors that act as selection devices for each storage element array.
  • the structure illustrated in FIG. 24A-FIG . 24 C does not illustrate a storage element, such as phase change memory (PCM), phase-change random access memory (PRAM or PCRAM), ovonic unified memory (UOM) or chalcogenide random access memory (C-RAM), though such, a storage element can be below or above the word-line 82 .
  • PCM phase change memory
  • PRAM or PCRAM phase-change random access memory
  • UOM ovonic unified memory
  • C-RAM chalcogenide random access memory
  • FIG. 25 is an illustration of an embodiment in which a storage element is placed below the word-line 82 .
  • Base contact pillars 18 and the emitter contact pillars 16 separated by shallow trench isolations 20 may be covered with a first dielectric layer 71 that may be undoped silicon glass with a thickness of 700 nm, which is deposited and planarized down to 600 nm, in one embodiment.
  • first dielectric layer 71 and optional first nitride layer are etched where contacts may be formed so as to form openings that reach the silicide region 68 .
  • the apertures may be filled with a barrier layer such as multiple titanium/titanium nitride layers (not shown), and by a tungsten layer (not shown), and the deposited layers may be planarized to form first level plugs 73 a and 73 b.
  • the first level plugs 73 a are in contact with the base contact pillars 18
  • the first level plugs 73 b are in electrical contact with the emitter contact pillars 16 .
  • a second dielectric layer 76 is deposited. Openings are formed in the second dielectric layer 76 above the emitter contact pillars 16 .
  • a spacer layer 75 of silicon nitride is formed on the walls of the openings, using deposition and subsequent etch-back.
  • Heater layer 77 and a sheath layer 74 may be subsequently deposited to cover the walls and the bottom of the openings.
  • a third dielectric layer 67 may be deposited to fill the openings.
  • the wafer is planarized in one embodiment. Accordingly, the heaters 77 may generally be cup-shaped. The heaters 77 extend on a first level plug 73 b which is in electric contact with the emitter contact pillars 16 .
  • chalcogenide layer 78 which may be GST (Ge 2 Sb 2 Te 5 ), and a metal layer 79 are deposited and defined to form resistive bit-lines, which run perpendicularly to the plane and the sheet. Metal lines 79 then create a first metal level.
  • a sealing level 80 and a fourth dielectric layer 81 may be deposited. Holes are opened, coated with a barrier layer, and filled by a metal layer 83 of copper in one embodiment.
  • word-lines 82 from the second metal layer are formed on the fourth dielectric layer 81 in electrical contact with the second level, base plugs 83 , and thus the base regions, through the first level plugs 73 a on the base contacts 18 .
  • a third nitride layer 88 may be joined over the word-lines 82 .
  • the bit-lines BL may be formed in the sixth dielectric layer 89 from a third metal layer.
  • Programming to alter the state or phase of the material may be accomplished by applying voltage potentials to the heater 77 and the metal layer 79 , thereby generating a voltage potential across a memory element including the chalcogenide layer 78 .
  • the voltage potential is greater than the threshold voltages of any select device and memory element, then an electrical current may flow through the phase change layer 26 in response to the applied voltage potentials, and may result in heating of the chalcogenide layer 78 .
  • This heating may alter the memory state or phase of the layer 78 , in one embodiment. Altering the phase or state of the phase change layer 78 may alter the electrical characteristic of memory material, e.g., the resistance of the material may be altered by altering the phase of the memory material. Memory material may also be referred to as a programmable resistive material.
  • memory material In the “reset” state, memory material may be in an amorphous or semi-amorphous state and in the “set” state, memory material may be in a crystalline or semi-crystalline state.
  • the resistance of memory material in the amorphous or semi-amorphous state may be greater than the resistance of memory material in the crystalline or semi-crystalline state.
  • memory material may be heated to a relatively higher temperature to amorphize memory material and “reset” memory material (e.g., program memory material to a logic “0” value). Heating the volume of memory material to a relatively lower crystallization temperature may crystallize memory material and “set” memory material (e.g., program memory material to a logic “1” value).
  • Various resistances of memory material may be achieved to store information by varying the amount of current flow and duration through the volume of memory material.
  • System 100 may be used in wireless devices such as, for example, a personal digital assistant (PDA), a laptop or portable computer with wireless capability, a web tablet, a wireless telephone, a pager, an instant messaging device, a digital music player, a digital camera, or other devices that may be adapted to transmit and/or receive information wirelessly.
  • PDA personal digital assistant
  • System 100 may be used in any of the following systems: a wireless local area network (WLAN) system, a wireless personal area network (WPAN) system, a cellular network, although the scope of the present invention is not limited in this respect.
  • WLAN wireless local area network
  • WPAN wireless personal area network
  • cellular network although the scope of the present invention is not limited in this respect.
  • System 100 may include a controller 110 , an input/output (I/ 0 ) device 120 (e.g. a keypad, display), static random access memory (SRAM) 160 , a memory 130 , and a wireless interface 140 coupled to each other via a bus 150 .
  • I/ 0 input/output
  • SRAM static random access memory
  • a battery 180 may be used in some embodiments. It should be noted that the scope of the present invention is not limited to embodiments having any or all of these components.
  • Controller 110 may comprise, for example, one or more microprocessors, digital signal processors, microcontrollers, or the like.
  • Memory 130 may be used to store messages transmitted to or by system 100 .
  • Memory 130 may also optionally be used to store instructions that are executed by controller 110 during the operation of system 100 , and may be used to store user data.
  • Memory 130 may be provided by one or more different types of memory.
  • memory 130 may comprise any type of random access memory, a volatile memory, a non-volatile memory such as a flash memory and/or a memory discussed herein.
  • I/O device 120 may be used by a user to generate a message.
  • System 100 may use wireless interface 140 to transmit and receive messages to and from a wireless communication network with a radio frequency (RF) signal.
  • wireless interface 140 may include an antenna or a wireless transceiver, although the scope of the present invention is not limited in this respect.

Landscapes

  • Engineering & Computer Science (AREA)
  • Manufacturing & Machinery (AREA)
  • Semiconductor Memories (AREA)
  • Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Computer Hardware Design (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)

Abstract

A method and resulting structure, is disclosed to fabricate vertical bipolar junction transistors including a regular array of base contact pillars and emitter contact pillars with a at least one dimension below the minimum lithographical resolution, F, of the lithographic technique employed. A storage element, such as a phase change storage element, can be formed above the regular array of base contact pillars and emitter contact pillars.

Description

    BACKGROUND
  • Embodiments of the invention relate to a method of fabricating a regular array of vertical bipolar junction transistors with dimensions below the minimum lithographical resolution. In particular, the present description refers to the manufacture of a regular array of vertical bipolar junction transistors operating as selection devices in a phase change memory.
  • Phase change memories are formed by memory cells connected at the intersections of bit-lines and word-lines and comprising each a memory element and a selection element. A memory element comprises a phase change region made of a phase change material, i.e., a material that may be electrically switched between a generally amorphous and a generally crystalline state across the entire spectrum between completely amorphous and completely crystalline states.
  • Typical materials suitable for the phase change region of the memory elements include various chalcogenide elements. The state of the phase change materials is non-volatile, absent application of excess temperatures, such as those in excess of 150° C., for extended times. When the memory is set in either a crystalline, semi-crystalline, amorphous, or semi-amorphous state representing a resistance value, that value is retained until reprogrammed, even if power is removed.
  • Selection elements may be formed according to different technologies. For example, they can be implemented by diodes, metal oxide semiconductor (MOS) transistors or bipolar transistors.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIG. 1A is a top view illustration of a regular array of pillars in accordance with an embodiment.
  • FIG. 1B is a side view illustration along the BL′-BL″ line in FIG. 1A.
  • FIG. 1C is a side view illustration along the WL′-WL″ line in FIG. 1A.
  • FIG. 2-FIG. 23 are side view illustrations of an embodiment for fabricating the structure illustrated in FIG. 1A-FIG. 1C.
  • FIG. 24A is a top view illustration of a plug landing on base contact pillars.
  • FIG. 24B is a side view illustration along the BL′-BL″ line in FIG. 24A.
  • FIG. 24C is a side view illustration along the WL′-WL″ line in FIG. 24A.
  • FIG. 25 is a side view illustration of a storage element placed below a word line.
  • FIG. 26 is an illustration of a system in accordance with an embodiment.
  • DETAILED DESCRIPTION
  • Embodiments of the present invention disclose a method of fabricating a regular array of vertical bipolar junction transistors with dimensions below the minimum lithographical resolution.
  • Various embodiments described herein are described with reference to figures. However, certain embodiments may be practiced without one or more of these specific details, or in combination with other known methods and configurations. Reference throughout this specification to “one embodiment” or “an embodiment” means that a particular feature, configuration, composition, or characteristic described in connection with the embodiment is included in at least one embodiment of the invention. Thus, the appearances of the phrase “in one embodiment” or “an embodiment” in various places throughout this specification are not necessarily referring to the same embodiment of the invention. Furthermore, the particular features, configurations, compositions, or characteristics may be combined in any suitable manner in one or more embodiments.
  • A method is disclosed for forming a regular array of vertical bipolar junction transistors. A regular array of base contact pillars and emitter contact pillars are formed with a lithographic technique having a minimum lithographical resolution F. Double patterning techniques can be performed to form the base contact pillars and emitter contact pillars having a width below the minimum lithographical resolution F. In an embodiment, the pillar array features have a dimension of approximately F/2, though this dimension could be reduced down to other values compatible with embodiments of the invention. The regular array of base contact pillars and emitter contact pillars can be defined by a first set of parallel trenches in a first direction and a second set of parallel trenches in a second direction perpendicular to the first direction. A storage element, such as a phase change storage element, can be formed above the regular array of base contact pillars and emitter contact pillars.
  • FIG. 1A-FIG. 1C illustrate a top view, side view Y-array (i.e., the array viewed in the Y direction which will become the bit-line BL′-BL″ of FIG. 1A), and side view X-array (i.e., the array viewed in the X direction which will become the word-line WL′-WL″ of FIG. 1A) of a regular array of pillars with dual shallow trench isolation in accordance with embodiments of the present invention. A semiconductor substrate is doped by a p-type collector implant to form a p-type collector (common) 12 under a shallower base implant that forms an n-type base (word-line) 14 including upper part 14 a and lower part 14 b. The base implant may be antimony and arsenic in one embodiment. The collector implant may be boron in one embodiment.
  • A plurality of emitter pillars 16 may be arranged in four columns, each column extending in the Y-direction, in one embodiment. Each set of four columns of emitter pillars 16 is separated by a set of two base electrodes or contact pillars 18. Thus, a Y-direction column of base contact pillars 18 is followed in the X-direction by four columns of emitter pillars 16, each column extending in the Y direction, followed by another column of base contact pillars 18, and this pattern repeats.
  • Each row of emitter pillars 16 is separated from an adjacent row by shallow trench isolation 22. Likewise, each column of emitter pillars 16 is separated from adjacent emitter pillars 16 in the X-direction by shallow trench isolation 20. In this embodiment the depth of the shallow trench isolation 20 may range between 50 nm and 200 nm and so it may be much shallower than the shallow trench isolations 22, whose depth may range between 200 nm and 500 nm.
  • The deeper shallow trench isolations 22 may extend all the way into (or alternatively to the top of) the p-type collector 12 while the shallow trench isolations 20 may extend only into the n-type base or word-line 14, in one embodiment. Thus, the n-type base or word-line 14 is made up of a lower part 14 b which is below the shallow trench isolation 20, and an upper part 14 a which is above the bottom of shallow trench isolation 20.
  • In one embodiment, the base contact pillars 18 have n+ base contacts 54, the emitter pillars 16 are p-type with p+ emitter contacts 56, and the word-line is n-type. However, the polarities may also be reversed in some cases. In addition, the number of columns of emitter pillars 16 between base contact emitter pillars 18 may be more or less than four.
  • As a result, a bipolar junction transistor is formed with emitter pillars 16, base contact pillars 18, bases or word-lines 14, and collector 12. The collector 12 is common to all the transistors. The word-line or base 14 is common to each row in the X-direction. Individual transistors are formed by the segmented emitter pillars 16 and segmented base contact pillars 18.
  • FIG. 2-FIG.23 are illustrations of an embodiment for fabricating the structure shown in FIG. 1A-FIG. 1C. While the embodiment illustrates the formation of a first set of parallel trenches with a first depth and in a first direction, and a second set of parallel trenches with a second depth and in a second direction perpendicular to the first direction, embodiments of the invention are not so limited and the order of forming the trenches can be reversed. Furthermore, it is to be appreciated that doping of the base contact pillars and emitter contact pillars can be performed at various stages, such as before, during, and/or after the process illustrated in FIG. 2-FIG. 23.
  • FIG. 2 is a side view illustration of the layers used for patterning. As shown, the layers include a substrate 10, dielectric layer 24, etch stop layer 26, and fin patterning layer 28. In an embodiment, substrate 10 is a silicon substrate, though other known semiconductor materials can be used. In an embodiment, the substrate 10 may be doped with a p-type collector implant to form the p-type collector (common) 12 under a shallower base implant that forms the n-type base (word-line) lower part 14 b. The base implant may be antimony and/or arsenic in one embodiment. The collector implant may be boron in one embodiment.
  • Referring again to FIG. 1B, the n-type dopant forming the word-line 14 does not extend beyond the shallow trench isolation regions 22, which may be 200-500 nm deep, separating each row of emitter pillars 16. Stated differently, when shallow trench isolation regions 22 are formed, they extend in the array all the way through the n-base or word-line 14 into the underlying p-type collector 12. In an embodiment, dielectric layer 24 is an oxide 5-10 nm thick, and etch stop layer 26 is a nitride 40-60 nm thick. In an embodiment, the fin patterning layer 28 is an approximately 160 nm thick polysilicon layer. The polysilicon may be amorphous or undoped, as two examples. However, fin patterning layer 26 is not limited to polysilicon, and can be any material, such as a dielectric or photoresist, which can be selectively removed relative to the etch stop layer 26.
  • Then, as illustrated in FIG. 3, the first shallow trench isolation mask is exposed to define horizontal strips of active area. The exposure resolves the minimum lithographical dimension F. A masking layer 30 such as photoresist or suitable hard-mask is patterned in strips with the minimum lithographical dimension F.
  • The fin patterning layer 28 is then patterned as illustrated in FIG. 4 to form fins 32. The fins 32 are etched utilizing a partially isotropic etching technique such that the dimensions are reduced to approximately F/2. This dimension will not determine the width of the Y-direction active area strips, but only their spacing, as further described.
  • A conformal layer 34 is then deposited over the fins 32, as illustrated in FIG. 5. The conformal layer 34 may be silicon oxide, for example. In an embodiment, the conformal layer 34 has a thickness of F/2 on the sidewalls of fins 32 and the distance between the conformal layer 34 on the sidewalls of adjacent fins 32 is also F/2. The conformal layer 34 is then anisotropically etched back as shown in FIG. 6, and the fins 32 are selectively removed as shown in FIG. 7 leaving a regular grid of spacers 36 having a controlled width of F/2. The regular grid of spacers 36 are separated by a distance of F/2 and have a pitch of F. In a particular embodiment, F is approximately 60 nm when utilizing 193 nm lithographic wavelength and immersion lithography techniques. Though, this dimension could be reduced down to any value compatible with thickness control of the conformal layer 34 and spacers 36. The final pitch will not go below F, being definitely linked to the minimal lithographical dimension (i.e. to the minimum lithographical half-pitch).
  • Spacers 36 are then used as a hard mask to define Y-direction active area strips with sub-lithographical dimensions. As shown in FIG. 8, spacers 36 are used as a hard mask to anisotropically etch the underlying etch stop layer 26, dielectric layer 24, and substrate 10 to form shallow trench isolations 22 which in turn define the Y-direction active area strips. In an embodiment, shallow trench isolations 22 are etched approximately 200-500 nm deep into the substrate 10. In an embodiment, shallow trench isolations 22 are etched to a depth of approximately 270 nm from the top surface of the substrate 10. In an embodiment, where word-line 14 and/or collector 12 doping has already been performed, shallow trench isolations 22 are etched all the way through the n-base or word-line 14 and into (or alternatively to the top of) the underlying p-type collector 12. Spacers 36 may then be selectively removed, though complete removal is not necessary to the practice of embodiments of the invention. The regular array of base contact pillars and emitter contact pillars which will subsequently be formed are partially defined by the first set of parallel shallow trench isolations 22 in the Y-direction.
  • Referring now to FIG. 9, a dielectric layer 38 is blanket deposited over the substrate, filling the shallow trench isolations 22 and covering the top surface of the patterned etch stop layer 26. In an embodiment, dielectric layer 38 is the same material as conformal layer 34. For example, both layers may be silicon oxide. A particular benefit of utilizing the same material for both dielectric layer 38 and conformal layer 34 is that any residual spacer 36 material not removed after etching shallow trench isolations 22 is now included in dielectric layer 38 on top of etch stop layer 26.
  • Chemical mechanical polishing (CMP) is then performed to remove dielectric layer 38 on top of patterned etch stop layer 26, forming a planar surface as shown in FIG. 10. In particular, the etch stop layer 26 performs a dual function. Firstly, etch stop layer 26 assists in the etching process of fin patterning layer 28 to form fins 32, and additionally functions as a physical stopping layer during CMP. However, as will become apparent, the presence of the patterned etch stop layer 26 could potentially be problematic during subsequent lithographical processes because the presence of multiple different materials on the top surface of the substrate can cause wave reflection which is particularly detrimental to sub-lithographical resolution in embodiments of the present invention. Moreover the etch stop layer 26 could represent a discontinuity during etching of the shallow trench 20, because it would be present only on half of the exposed area. Thus, the etch stop layer 26 is removed.
  • As shown in FIG. 11, prior to removal of patterned etch stop layer 26, the dielectric material 38 within the patterned etch stop layer 26 is partially removed, for example by selective wet etch with a buffered HF solution. Then, as shown in FIG. 12, the patterned etch stop layer 26 is selectively removed leaving surface topography including a top surface of dielectric material 38 that is approximately planar with the top surface of dielectric layer 24. In an embodiment, the top surface of dielectric material 38 is above or even with the top surface of dielectric layer 24, but is not below the top surface of dielectric layer 24. In an embodiment, dielectric material 38 is removed with regard to at least 80% of the original etch stop layer 26 thickness. For example, where original etch stop layer is approximately 50 nm thick, approximately 40 nm of dielectric material 38 is removed so that the top surface of dielectric material 38 is approximately 10 nm or less above the top surface of dielectric layer 24. In accordance with embodiments of the invention, the surface topography is not chemical mechanical polished at this point because an etch stop layer is not present to control removal.
  • In one embodiment, the substrate 10 is not already doped for the collector and/or base. In such an embodiment, the substrate 10 including the Y-direction active area strips can be doped by a p-type collector implant to form a p-type collector (common) 12 under a shallower base implant that forms an n-type base (word-line) 14. The base implant may be antimony and arsenic in one embodiment. The collector implant may be boron in one embodiment.
  • Then, as illustrated in FIG. 13 and FIG. 14, another etch stop layer 40 is deposited over the top surface of dielectric material 38 and dielectric layer 24, followed by a fin patterning layer 42, and masking layer 44. Layers 40, 42 and 44 can be the same materials as layers 26, 28 and 30, respectively. As shown in FIG. 14, the lithographical exposure of masking layer 44 is rotated by 90 degrees, with respect to the exposure of masking layer 30 and the previous procedure is repeated. The exposure resolves the minimum lithographical dimension F in masking layer 44.
  • As illustrated in FIG. 15, the fin patterning layer 42 is then patterned to form fins 46. The fins 46 are etched utilizing an isotropic etching technique such that the dimensions are reduced to approximately F/2. This dimension will not determine the width of the active areas (pillars), but only their spacing, as further described.
  • A conformal layer 48 is then deposited over the fins 46, as illustrated in FIG. 16. The conformal layer 48 may be silicon oxide, for example. In an embodiment, the conformal layer 48 has a thickness of F/2 on the sidewalls of fins 46 and the distance between the conformal layer 48 on the sidewalls of adjacent fins 46 is also F/2. The conformal layer 48 is then anisotropically etched back as shown in FIG. 17, and the fins 46 are selectively removed as shown in FIG. 18 leaving a regular grid of spacers 50 having a controlled width of F/2. The regular grid of spacers 50 are separated by a distance of F/2 and have a pitch of F. In a particular embodiment, F is approximately 60 nm when utilizing 193 nm lithographic wavelength and immersion lithography techniques. Though, this dimension could be reduced down to any value compatible with thickness control of the conformal layer 48 and spacers 50. The final pitch will not go below F, being definitely linked to the minimal lithographical dimension (i.e. to the minimum lithographical half-pitch).
  • Spacers 50 are then used as a hard mask to define the X-direction active area strips with sub-lithographical dimensions. The X-direction active area strips intersect the Y-direction active area strips to form the regular array of active area pillars with sub-lithographical dimensions in accordance with embodiments of the present invention. As shown in FIG. 19, spacers 50 are used as a hard mask to anisotropically etch the underlying etch stop layer 40, dielectric layer 24, and substrate 10 to form shallow trench isolations 20. In an embodiment, shallow trench isolations 20 are etched approximately 50-200 nm deep into the substrate 10. Spacers 50 may then be selectively removed, though complete removal is not necessary to the practice of embodiments of the invention.
  • Referring now to FIG. 20, a dielectric layer 52 is blanket deposited over the substrate filling the shallow trench isolations 20 and covering the top surface of the patterned etch stop layer 40. In an embodiment, dielectric layer 52 is the same material as conformal layer 48. For example, both layers may be silicon oxide. A particular benefit of utilizing the same material for both dielectric layer 52 and conformal layer 48 is that any residual spacer 50 material not removed after etching shallow trench isolations 20 is now included in dielectric layer 52 on top of etch stop layer 40.
  • Chemical mechanical polishing (CMP) is then performed to remove dielectric layer 52 on top of patterned etch stop layer 40, forming a planar surface as shown in FIG. 21. In particular, the patterned etch stop layer 40 performs a dual function. Firstly, etch stop layer 40 assists in the etching process of fin patterning layer 42 to form fins 46, and additionally functions as a physical stopping layer during CMP. Etch stop layer 40 is subsequently removed as illustrated in FIG. 23.
  • Prior to removal of patterned etch stop layer 40, as shown in FIG. 22, the dielectric material 52 within the patterned etch stop layer 40 is partially removed, for example by selective wet etch with a buffered HF solution. Then, as shown in FIG. 23, the patterned etch stop layer 40 is selectively removed leaving surface topography including a top surface of dielectric material 52 that is approximately planar with the top surface of dielectric layers 24 and 38. In an embodiment, the top surface of dielectric material 52 is above or even with the top surface of dielectric layer 24, but is not below the top surface of dielectric layer 24. In an embodiment, dielectric material 52 is removed with regard to at least 80% of the original etch stop layer 40 thickness. For example, where original etch stop layer is approximately 50 nm thick, approximately 40 nm of dielectric material 52 is removed so that the top surface of dielectric material 52 is approximately 10 nm or less above the top surface of dielectric layer 24. In accordance with embodiments of the invention, the surface topography is not chemical mechanical polished at this point because an etch stop layer is not present to control removal.
  • In one embodiment, the substrate 10 is not already doped for the collector and/or base. In such an embodiment, the substrate 10 including the partially completed structure can be doped by a p-type collector implant to form a p-type collector (common) 12 under a shallower base implant that forms an n-type base (word-line) 14. The base implant may be antimony and arsenic in one embodiment. The collector implant may be boron in one embodiment. In an embodiment, the emitter pillars 16 are now doped with a p-type dopant to form p+ emitter contacts 56. In an embodiment the base pillars 18 are now doped with an n-type implant to form the n+ base contacts 54.
  • The regular array of pillars with planar dimensions F/2×F/2 and a pitch F is illustrated in FIG. 1. As previously described, implants and thermal treatments could be performed in order to create the vertical pnp BJTs at several times during processing such as with the original substrate provided in FIG. 2, after the etch stop layer 26 removal in FIG. 12, and after the etch stop layer 40 removal in FIG. 23. Likewise, implant and thermal treatments can be performed in a combination of the above mentioned periods. In an embodiment, collector 12 p-doping and word-line 14 n-doping is performed in the original substrate prior to. FIG. 2, while p+ emitter contact 56 doping and n+ base contact 54 doping are performed after etch stop layer 26 removal in FIG. 23. After all implants and activation have been completed, the top of all pillars, both base contacts 18 and emitter 16, may be silicided (e.g. with Titanium, Cobalt or Nickel).”
  • FIG. 24A-FIG. 24C are illustrations of a contact plug 83 landing on the base contact pillars 18. In an embodiment, contact plug 83 landing is made with two base contact pillars 18, which gives a workable margin for landing since the base contact pillars 18 are below lithographic resolution. As shown, base contact plugs 83 contact two base contact pillars 18. While the base contact plugs 83 are illustrates as rectangles, in fabrication the lithographic resolution can make them elliptical. The contacting scheme is peculiar to embodiments of the present invention as an elongated contact is needed to satisfy lithographic requirements and two base contact pillars 18 are needed to preserve the regularity of the pillar array and to guarantee margins for relative registration of these contacts to the underlying active areas.
  • In an embodiment, the string is made of four emitter pillars and two base contact pillars, though the string can also be made of 2n emitter pillars (n is an integer>0) or any other positive number of emitter pillars. In an embodiment, the pillar array features have a dimension of approximately F/2, though this dimension could be reduced down to any value compatible with thickness control of the conformal layers 34, 48 and spacers 36, 50. The final pitch will not go below F, being definitely linked to the minimal lithographical dimension (i.e. to the minimum lithographical half-pitch).
  • In one embodiment, a non-volatile storage element array may be formed over the bipolar junction transistors that act as selection devices for each storage element array. The structure illustrated in FIG. 24A-FIG. 24C does not illustrate a storage element, such as phase change memory (PCM), phase-change random access memory (PRAM or PCRAM), ovonic unified memory (UOM) or chalcogenide random access memory (C-RAM), though such, a storage element can be below or above the word-line 82.
  • FIG. 25 is an illustration of an embodiment in which a storage element is placed below the word-line 82. Base contact pillars 18 and the emitter contact pillars 16 separated by shallow trench isolations 20 may be covered with a first dielectric layer 71 that may be undoped silicon glass with a thickness of 700 nm, which is deposited and planarized down to 600 nm, in one embodiment.
  • Thereafter, the first dielectric layer 71 and optional first nitride layer are etched where contacts may be formed so as to form openings that reach the silicide region 68. The apertures may be filled with a barrier layer such as multiple titanium/titanium nitride layers (not shown), and by a tungsten layer (not shown), and the deposited layers may be planarized to form first level plugs 73 a and 73 b. The first level plugs 73 a are in contact with the base contact pillars 18, and the first level plugs 73 b are in electrical contact with the emitter contact pillars 16.
  • Then, a second dielectric layer 76 is deposited. Openings are formed in the second dielectric layer 76 above the emitter contact pillars 16. A spacer layer 75 of silicon nitride is formed on the walls of the openings, using deposition and subsequent etch-back. Heater layer 77 and a sheath layer 74 may be subsequently deposited to cover the walls and the bottom of the openings. A third dielectric layer 67 may be deposited to fill the openings. The wafer is planarized in one embodiment. Accordingly, the heaters 77 may generally be cup-shaped. The heaters 77 extend on a first level plug 73 b which is in electric contact with the emitter contact pillars 16.
  • Next, a chalcogenide layer 78, which may be GST (Ge2Sb2Te5), and a metal layer 79 are deposited and defined to form resistive bit-lines, which run perpendicularly to the plane and the sheet. Metal lines 79 then create a first metal level.
  • Then, a sealing level 80 and a fourth dielectric layer 81 may be deposited. Holes are opened, coated with a barrier layer, and filled by a metal layer 83 of copper in one embodiment.
  • Then, word-lines 82 from the second metal layer are formed on the fourth dielectric layer 81 in electrical contact with the second level, base plugs 83, and thus the base regions, through the first level plugs 73 a on the base contacts 18. A third nitride layer 88 may be joined over the word-lines 82.
  • The bit-lines BL may be formed in the sixth dielectric layer 89 from a third metal layer.
  • Programming to alter the state or phase of the material may be accomplished by applying voltage potentials to the heater 77 and the metal layer 79, thereby generating a voltage potential across a memory element including the chalcogenide layer 78. When the voltage potential is greater than the threshold voltages of any select device and memory element, then an electrical current may flow through the phase change layer 26 in response to the applied voltage potentials, and may result in heating of the chalcogenide layer 78.
  • This heating may alter the memory state or phase of the layer 78, in one embodiment. Altering the phase or state of the phase change layer 78 may alter the electrical characteristic of memory material, e.g., the resistance of the material may be altered by altering the phase of the memory material. Memory material may also be referred to as a programmable resistive material.
  • In the “reset” state, memory material may be in an amorphous or semi-amorphous state and in the “set” state, memory material may be in a crystalline or semi-crystalline state. The resistance of memory material in the amorphous or semi-amorphous state may be greater than the resistance of memory material in the crystalline or semi-crystalline state. It is to be appreciated that the association of reset and set with amorphous and crystalline states, respectively, is a convention and that at least an opposite convention may be adopted.
  • Using electrical current, memory material may be heated to a relatively higher temperature to amorphize memory material and “reset” memory material (e.g., program memory material to a logic “0” value). Heating the volume of memory material to a relatively lower crystallization temperature may crystallize memory material and “set” memory material (e.g., program memory material to a logic “1” value). Various resistances of memory material may be achieved to store information by varying the amount of current flow and duration through the volume of memory material.
  • Turning to FIG. 26, a portion of a system 100 in accordance with an embodiment of the present invention is described. System 100 may be used in wireless devices such as, for example, a personal digital assistant (PDA), a laptop or portable computer with wireless capability, a web tablet, a wireless telephone, a pager, an instant messaging device, a digital music player, a digital camera, or other devices that may be adapted to transmit and/or receive information wirelessly. System 100 may be used in any of the following systems: a wireless local area network (WLAN) system, a wireless personal area network (WPAN) system, a cellular network, although the scope of the present invention is not limited in this respect.
  • System 100 may include a controller 110, an input/output (I/0) device 120 (e.g. a keypad, display), static random access memory (SRAM) 160, a memory 130, and a wireless interface 140 coupled to each other via a bus 150. A battery 180 may be used in some embodiments. It should be noted that the scope of the present invention is not limited to embodiments having any or all of these components.
  • Controller 110 may comprise, for example, one or more microprocessors, digital signal processors, microcontrollers, or the like. Memory 130 may be used to store messages transmitted to or by system 100. Memory 130 may also optionally be used to store instructions that are executed by controller 110 during the operation of system 100, and may be used to store user data. Memory 130 may be provided by one or more different types of memory. For example, memory 130 may comprise any type of random access memory, a volatile memory, a non-volatile memory such as a flash memory and/or a memory discussed herein.
  • I/O device 120 may be used by a user to generate a message. System 100 may use wireless interface 140 to transmit and receive messages to and from a wireless communication network with a radio frequency (RF) signal. Examples of wireless interface 140 may include an antenna or a wireless transceiver, although the scope of the present invention is not limited in this respect.
  • In the foregoing specification, various embodiments of the invention have been described. It will, however, be evident that various modifications and changes may be made thereto without departing from the broader spirit and scope of the invention as set forth in the appended claims. The specification and drawings are, accordingly, to be regarded in an illustrative sense rather than a restrictive sense. It is intended that the appended claims cover all such modifications and variations as fall within the true spirit and scope of the present invention.

Claims (22)

1. A structure of vertical bipolar junction transistors, the structure comprising:
a regular array of base contact pillars and a regular array of emitter contact pillars, the base contact pillars and the emitter contact pillars each having a width below a minimum lithographical resolution, F;
a first level base contact plug in electrical contact with a plurality of the base contact pillars; and
a storage element located above the regular array of base contact pillars and the regular array of emitter contact pillars.
2. The structure of claim 1, wherein the storage element is a phase change storage element.
3. The structure of claim 1, wherein the storage element is located below a word line.
4. The structure of claim 1, further comprising a first level emitter contact in electrical contact with a single emitter contact pillar.
5. A system, comprising:
a controller; and
a memory array including:
a phase change memory cell;
a regular array of base contact pillars and a regular array of emitter contact pillars, the base contact pillars and the emitter contact pillars each having a width below a minimum lithographical resolution, F; and
a first level base contact plug in electrical contact with a plurality of the base contact pillars.
6. The system of claim 5, wherein the regular array of base contact pillars and the regular array of emitter contact pillars share a common collector.
7. The system of claim 5, wherein the regular array of base contact pillars and the regular array of emitter contact pillars are defined by a first set of parallel trenches in a first direction and a second set of parallel trenches in a second direction that is approximately perpendicular to the first direction.
8. The system of claim 5, wherein the base contact pillars and the emitter contact pillars have a width of about F/2.
9. The system of claim 5, wherein each row of the emitter contact pillars is separated from an adjacent row by a shallow trench isolation region.
10. The system of claim 5, wherein each row of the emitter contact pillars is separated from an adjacent row by a shallow trench isolation region.
11. The system of claim 5, further comprising:
a first region having a dopant of a first polarity; and
a second region having a dopant of a second polarity, the second region being formed over the first region.
12. The system of claim 11, further comprising:
a first plurality of shallow trench isolation regions extending to the first region; and
a second plurality of shallow trench isolation regions extending at least to an uppermost portion of the second region but not as far as the first region.
13. The system of claim 5, wherein the regular array of base contact pillars and a regular array of emitter contact pillars each have a pitch of about F.
14. A device, comprising:
a structure of vertical bipolar transistors having a regular array including a plurality of base contact pillars and a plurality emitter contact pillars, the plurality of base contact pillars and the plurality of emitter contact pillars each having a width below a minimum lithographical resolution;
a first level base contact plug in electrical contact with each of the plurality of the base contact pillars; and
a storage element coupled to the regular array of the base contact pillars and the emitter contact pillars.
15. The device of claim 14, wherein the storage element comprises a plurality of phase change memory elements, and ones of the vertical bipolar transistors are coupled to respective ones of the plurality of phase change memory elements, the vertical bipolar transistors being configured as switching elements for the respective ones of the plurality of phase change memory elements.
16. The device of claim 14, wherein the plurality of base contact pillars include a first set of shallow trench isolation regions that extend at least to a first doped region, and the plurality of emitter contact pillars include a second set of shallow trench isolation regions which do not extend to the first doped region.
17. The device of claim 16, wherein the first doped region is a common collector, and the second set of shallow trench isolation regions are formed substantially perpendicular to the first set of shallow trench isolation regions.
18. A method of fabricating an electronic device, the method comprising:
forming an array of base contact pillars and an array of emitter contact pillars, the forming of the array of base contact pillars and the array of the emitter contact pillars including a double-patterning technique including
forming a first set of shallow trench isolation regions extending at least to a first doped region, and
forming a second set of shallow trench isolation regions which do not extend to the first doped region, the first doped region being a common collector, the second set of shallow trench isolation regions being formed substantially perpendicular to the first set of shallow trench isolation regions.
19. The method of claim 18, wherein the second set of shallow trench isolation regions extend to a second doped region, the second doped region having a polarity opposite that of the first doped region.
20. The method of claim 18, further comprising forming the base contact pillars and the emitter contact pillars to each have a width of about F/2, where F is a minimum lithographical resolution of a lithographic system used to form the electronic device.
21. The method of claim 18, wherein the double-patterning technique further includes:
partially removing a dielectric material from between a patterned etch stop layer after filling each set of shallow trench isolation regions with the dielectric material; and
removing the patterned etch stop layer after partially removing the dielectric material from between the patterned etch stop layer.
22. The method of claim 18, further comprising forming a storage element above the array of base contact pillars and the array of emitter contact pillars.
US14/578,704 2008-12-30 2014-12-22 Double patterning method to form sub-lithographic pillars Abandoned US20150108422A1 (en)

Priority Applications (2)

Application Number Priority Date Filing Date Title
US14/578,704 US20150108422A1 (en) 2008-12-30 2014-12-22 Double patterning method to form sub-lithographic pillars
US15/851,422 US20180114813A1 (en) 2008-12-30 2017-12-21 Double patterning method to form sub-lithographic pillars

Applications Claiming Priority (3)

Application Number Priority Date Filing Date Title
PCT/IT2008/000813 WO2010076825A1 (en) 2008-12-30 2008-12-30 Double patterning method for creating a regular array of pillars with dual shallow trench isolation
US201113132602A 2011-06-02 2011-06-02
US14/578,704 US20150108422A1 (en) 2008-12-30 2014-12-22 Double patterning method to form sub-lithographic pillars

Related Parent Applications (2)

Application Number Title Priority Date Filing Date
PCT/IT2008/000813 Division WO2010076825A1 (en) 2008-12-30 2008-12-30 Double patterning method for creating a regular array of pillars with dual shallow trench isolation
US13/132,602 Division US8921196B2 (en) 2008-12-30 2008-12-30 Double patterning method for creating a regular array of pillars with dual shallow trench isolation

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US15/851,422 Division US20180114813A1 (en) 2008-12-30 2017-12-21 Double patterning method to form sub-lithographic pillars

Publications (1)

Publication Number Publication Date
US20150108422A1 true US20150108422A1 (en) 2015-04-23

Family

ID=40996624

Family Applications (3)

Application Number Title Priority Date Filing Date
US13/132,602 Active 2029-09-19 US8921196B2 (en) 2008-12-30 2008-12-30 Double patterning method for creating a regular array of pillars with dual shallow trench isolation
US14/578,704 Abandoned US20150108422A1 (en) 2008-12-30 2014-12-22 Double patterning method to form sub-lithographic pillars
US15/851,422 Abandoned US20180114813A1 (en) 2008-12-30 2017-12-21 Double patterning method to form sub-lithographic pillars

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US13/132,602 Active 2029-09-19 US8921196B2 (en) 2008-12-30 2008-12-30 Double patterning method for creating a regular array of pillars with dual shallow trench isolation

Family Applications After (1)

Application Number Title Priority Date Filing Date
US15/851,422 Abandoned US20180114813A1 (en) 2008-12-30 2017-12-21 Double patterning method to form sub-lithographic pillars

Country Status (2)

Country Link
US (3) US8921196B2 (en)
WO (1) WO2010076825A1 (en)

Cited By (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20150144866A1 (en) * 2013-11-22 2015-05-28 Unisantis Electronics Singapore Pte. Ltd. Semiconductor device and method for producing semiconductor device
US9425298B2 (en) * 2015-01-22 2016-08-23 International Business Machines Corporation Lateral bipolar transistor
US9768232B2 (en) 2016-02-22 2017-09-19 Samsung Electronics Co., Ltd. Variable resistance memory device and a method of manufacturing the same
US10916700B2 (en) 2017-06-27 2021-02-09 Samsung Electronics Co., Ltd. Memory device with memory cell pillar having resistive memory layer with wedge memory portion and body memory portion, and method of fabricating the same

Families Citing this family (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8847224B2 (en) * 2011-09-27 2014-09-30 Broadcom Corporation Fin-based bipolar junction transistor and method for fabrication
US8546231B2 (en) * 2011-11-17 2013-10-01 Micron Technology, Inc. Memory arrays and methods of forming memory cells
US9786719B2 (en) * 2012-03-07 2017-10-10 Micron Technology, Inc. Method for base contact layout, such as for memory
US8766235B2 (en) 2012-03-08 2014-07-01 Micron Technology, Inc. Bipolar junction transistors and memory arrays
US8900937B2 (en) 2013-03-11 2014-12-02 Taiwan Semiconductor Manufacturing Company, Ltd. FinFET device structure and methods of making same
US9293358B2 (en) * 2014-01-23 2016-03-22 Silicon Storage Technology, Inc. Double patterning method of forming semiconductor active areas and isolation regions
US9425269B1 (en) 2015-06-23 2016-08-23 Globalfoundries Inc. Replacement emitter for reduced contact resistance
US10340149B2 (en) * 2017-09-05 2019-07-02 Nanya Technology Corporation Method of forming dense hole patterns of semiconductor devices
US10181401B1 (en) 2018-01-08 2019-01-15 Nanya Technology Corporation Method for manufacturing a semiconductor device
US11329089B1 (en) 2019-06-07 2022-05-10 Gigajot Technology, Inc. Image sensor with multi-patterned isolation well
US12543302B2 (en) * 2023-04-07 2026-02-03 Nanya Technology Corporation Memory device having planarized fins and method of manufacturing the same

Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20050212088A1 (en) * 2004-03-29 2005-09-29 Sanyo Electric Co., Ltd. Semiconductor device
US20070254446A1 (en) * 2006-04-26 2007-11-01 Fabio Pellizzer Self-aligned biopolar junction transistors

Family Cites Families (13)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
DE3853313T2 (en) * 1987-04-14 1995-11-16 Fairchild Semiconductor Integrated transistor and its manufacturing process.
US5328810A (en) * 1990-05-07 1994-07-12 Micron Technology, Inc. Method for reducing, by a factor or 2-N, the minimum masking pitch of a photolithographic process
US5929477A (en) * 1997-01-22 1999-07-27 International Business Machines Corporation Self-aligned diffused source vertical transistors with stack capacitors in a 4F-square memory cell array
US6225165B1 (en) * 1998-05-13 2001-05-01 Micron Technology, Inc. High density SRAM cell with latched vertical transistors
EP1318552A1 (en) * 2001-12-05 2003-06-11 STMicroelectronics S.r.l. Small area contact region, high efficiency phase change memory cell and fabrication method thereof
DE60306893T2 (en) * 2003-05-07 2007-02-01 Stmicroelectronics S.R.L., Agrate Brianza Method for producing an electrical memory device with selection transistors for memory elements and memory device produced accordingly
US7329941B2 (en) * 2004-07-20 2008-02-12 International Business Machines Corporation Creating increased mobility in a bipolar device
KR100663358B1 (en) * 2005-02-24 2007-01-02 삼성전자주식회사 Phase Shift Memory Adopting Cell Diodes and Methods of Manufacturing the Same
US7572572B2 (en) * 2005-09-01 2009-08-11 Micron Technology, Inc. Methods for forming arrays of small, closely spaced features
US20080017890A1 (en) * 2006-06-30 2008-01-24 Sandisk 3D Llc Highly dense monolithic three dimensional memory array and method for forming
US7838860B2 (en) * 2007-06-21 2010-11-23 Qimonda Ag Integrated circuit including vertical diode
US7847374B1 (en) * 2007-07-06 2010-12-07 Chih-Hsin Wang Non-volatile memory cell array and logic
EP2015357A1 (en) * 2007-07-09 2009-01-14 STMicroelectronics S.r.l. Process for manufacturing an array of cells including selection bipolar junction transistors with projecting conduction regions

Patent Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20050212088A1 (en) * 2004-03-29 2005-09-29 Sanyo Electric Co., Ltd. Semiconductor device
US20070254446A1 (en) * 2006-04-26 2007-11-01 Fabio Pellizzer Self-aligned biopolar junction transistors

Cited By (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20150144866A1 (en) * 2013-11-22 2015-05-28 Unisantis Electronics Singapore Pte. Ltd. Semiconductor device and method for producing semiconductor device
US9281472B2 (en) * 2013-11-22 2016-03-08 Unisantis Electronics Singapore Pte. Ltd. Semiconductor device and method for producing semiconductor device
US9478737B2 (en) 2013-11-22 2016-10-25 Unisantis Electronics Singapore Pte. Ltd. Semiconductor device and method for producing semiconductor device
US9484532B2 (en) 2013-11-22 2016-11-01 Unisantis Electronics Singapore Pte. Ltd. Semiconductor device and method for producing semiconductor device
US9634249B2 (en) 2013-11-22 2017-04-25 Unisantis Electronics Singapore Pte. Ltd. Semiconductor device and method for producing semiconductor device
US9793475B2 (en) 2013-11-22 2017-10-17 Unisantis Electronics Singapore Pte. Ltd. Semiconductor device and method for producing semiconductor device
US9425298B2 (en) * 2015-01-22 2016-08-23 International Business Machines Corporation Lateral bipolar transistor
US9905667B2 (en) 2015-01-22 2018-02-27 International Business Machines Corporation Lateral bipolar transistor
US9768232B2 (en) 2016-02-22 2017-09-19 Samsung Electronics Co., Ltd. Variable resistance memory device and a method of manufacturing the same
US10916700B2 (en) 2017-06-27 2021-02-09 Samsung Electronics Co., Ltd. Memory device with memory cell pillar having resistive memory layer with wedge memory portion and body memory portion, and method of fabricating the same
DE102018103436B4 (en) 2017-06-27 2025-03-27 Samsung Electronics Co., Ltd. Memory devices and methods of manufacturing the same

Also Published As

Publication number Publication date
US20180114813A1 (en) 2018-04-26
US20110248382A1 (en) 2011-10-13
US8921196B2 (en) 2014-12-30
WO2010076825A1 (en) 2010-07-08

Similar Documents

Publication Publication Date Title
US8921196B2 (en) Double patterning method for creating a regular array of pillars with dual shallow trench isolation
JP5631645B2 (en) Phase change memory cell with self-aligned vertical heater and low resistivity interface
US7985959B2 (en) Self-aligned vertical bipolar junction transistor for phase change memories
US6605527B2 (en) Reduced area intersection between electrode and programming element
US9231103B2 (en) Vertical MOSFET transistor, in particular operating as a selector in nonvolatile memory devices
CN100405629C (en) Lateral phase change memory and system including same
US20100308296A1 (en) Phase change memory cell with self-aligned vertical heater
US7422926B2 (en) Self-aligned process for manufacturing phase change memory cells
US9893281B2 (en) Semiconductor device and method of fabricating the same
US20100163820A1 (en) Phase change memory device having a reduced contact area and method for manufacturing the same
CN101483185B (en) Memory cells and memory arrays
US20090161406A1 (en) Non-volatile memory and method for fabricating the same
US7872326B2 (en) Array of vertical bipolar junction transistors, in particular selectors in a phase change memory device
US8536013B2 (en) Forming phase change memory cells
US8293598B2 (en) Process for manufacturing a memory device including a vertical bipolar junction transistor and a CMOS transistor with spacers
KR100548583B1 (en) Formation method of phase change memory device

Legal Events

Date Code Title Description
AS Assignment

Owner name: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT, CALIFORNIA

Free format text: SECURITY INTEREST;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:038669/0001

Effective date: 20160426

Owner name: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGEN

Free format text: SECURITY INTEREST;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:038669/0001

Effective date: 20160426

AS Assignment

Owner name: MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT, MARYLAND

Free format text: PATENT SECURITY AGREEMENT;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:038954/0001

Effective date: 20160426

Owner name: MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL

Free format text: PATENT SECURITY AGREEMENT;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:038954/0001

Effective date: 20160426

AS Assignment

Owner name: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT, CALIFORNIA

Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REPLACE ERRONEOUSLY FILED PATENT #7358718 WITH THE CORRECT PATENT #7358178 PREVIOUSLY RECORDED ON REEL 038669 FRAME 0001. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY INTEREST;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:043079/0001

Effective date: 20160426

Owner name: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGEN

Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REPLACE ERRONEOUSLY FILED PATENT #7358718 WITH THE CORRECT PATENT #7358178 PREVIOUSLY RECORDED ON REEL 038669 FRAME 0001. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY INTEREST;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:043079/0001

Effective date: 20160426

AS Assignment

Owner name: JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT, ILLINOIS

Free format text: SECURITY INTEREST;ASSIGNORS:MICRON TECHNOLOGY, INC.;MICRON SEMICONDUCTOR PRODUCTS, INC.;REEL/FRAME:047540/0001

Effective date: 20180703

Owner name: JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT, IL

Free format text: SECURITY INTEREST;ASSIGNORS:MICRON TECHNOLOGY, INC.;MICRON SEMICONDUCTOR PRODUCTS, INC.;REEL/FRAME:047540/0001

Effective date: 20180703

AS Assignment

Owner name: MICRON TECHNOLOGY, INC., IDAHO

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT;REEL/FRAME:047243/0001

Effective date: 20180629

STPP Information on status: patent application and granting procedure in general

Free format text: FINAL REJECTION MAILED

STPP Information on status: patent application and granting procedure in general

Free format text: ADVISORY ACTION MAILED

STPP Information on status: patent application and granting procedure in general

Free format text: DOCKETED NEW CASE - READY FOR EXAMINATION

STPP Information on status: patent application and granting procedure in general

Free format text: NON FINAL ACTION MAILED

AS Assignment

Owner name: MICRON TECHNOLOGY, INC., IDAHO

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT;REEL/FRAME:050937/0001

Effective date: 20190731

AS Assignment

Owner name: MICRON SEMICONDUCTOR PRODUCTS, INC., IDAHO

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT;REEL/FRAME:051028/0001

Effective date: 20190731

Owner name: MICRON TECHNOLOGY, INC., IDAHO

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS COLLATERAL AGENT;REEL/FRAME:051028/0001

Effective date: 20190731

STPP Information on status: patent application and granting procedure in general

Free format text: RESPONSE TO NON-FINAL OFFICE ACTION ENTERED AND FORWARDED TO EXAMINER

STPP Information on status: patent application and granting procedure in general

Free format text: FINAL REJECTION MAILED

STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION