US20150097227A1 - Semiconductor device with reduced gate length - Google Patents
Semiconductor device with reduced gate length Download PDFInfo
- Publication number
- US20150097227A1 US20150097227A1 US14/046,960 US201314046960A US2015097227A1 US 20150097227 A1 US20150097227 A1 US 20150097227A1 US 201314046960 A US201314046960 A US 201314046960A US 2015097227 A1 US2015097227 A1 US 2015097227A1
- Authority
- US
- United States
- Prior art keywords
- region
- type
- forming
- semiconductor device
- mask
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/63—Vertical IGFETs
-
- H01L29/7827—
-
- B—PERFORMING OPERATIONS; TRANSPORTING
- B82—NANOTECHNOLOGY
- B82Y—SPECIFIC USES OR APPLICATIONS OF NANOSTRUCTURES; MEASUREMENT OR ANALYSIS OF NANOSTRUCTURES; MANUFACTURE OR TREATMENT OF NANOSTRUCTURES
- B82Y10/00—Nanotechnology for information processing, storage or transmission, e.g. quantum computing or single electron logic
-
- H01L29/66666—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/01—Manufacture or treatment
- H10D30/014—Manufacture or treatment of FETs having zero-dimensional [0D] or one-dimensional [1D] channels, e.g. quantum wire FETs, single-electron transistors [SET] or Coulomb blockade transistors
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/01—Manufacture or treatment
- H10D30/021—Manufacture or treatment of FETs having insulated gates [IGFET]
- H10D30/025—Manufacture or treatment of FETs having insulated gates [IGFET] of vertical IGFETs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/40—FETs having zero-dimensional [0D], one-dimensional [1D] or two-dimensional [2D] charge carrier gas channels
- H10D30/43—FETs having zero-dimensional [0D], one-dimensional [1D] or two-dimensional [2D] charge carrier gas channels having 1D charge carrier gas channels, e.g. quantum wire FETs or transistors having 1D quantum-confined channels
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/67—Thin-film transistors [TFT]
- H10D30/6729—Thin-film transistors [TFT] characterised by the electrodes
- H10D30/673—Thin-film transistors [TFT] characterised by the electrodes characterised by the shapes, relative sizes or dispositions of the gate electrodes
- H10D30/6735—Thin-film transistors [TFT] characterised by the electrodes characterised by the shapes, relative sizes or dispositions of the gate electrodes having gates fully surrounding the channels, e.g. gate-all-around
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/01—Manufacture or treatment
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/20—Electrodes characterised by their shapes, relative sizes or dispositions
- H10D64/205—Nanosized electrodes, e.g. nanowire electrodes
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/0123—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs
- H10D84/0126—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs
- H10D84/0165—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs the components including complementary IGFETs, e.g. CMOS devices
- H10D84/0195—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs the components including complementary IGFETs, e.g. CMOS devices the components including vertical IGFETs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/02—Manufacture or treatment characterised by using material-based technologies
- H10D84/03—Manufacture or treatment characterised by using material-based technologies using Group IV technology, e.g. silicon technology or silicon-carbide [SiC] technology
- H10D84/038—Manufacture or treatment characterised by using material-based technologies using Group IV technology, e.g. silicon technology or silicon-carbide [SiC] technology using silicon technology, e.g. SiGe
-
- H10P30/222—
-
- H10W10/0145—
-
- H10W10/17—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/117—Shapes of semiconductor bodies
- H10D62/118—Nanostructure semiconductor bodies
- H10D62/119—Nanowire, nanosheet or nanotube semiconductor bodies
- H10D62/122—Nanowire, nanosheet or nanotube semiconductor bodies oriented at angles to substrates, e.g. perpendicular to substrates
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/0123—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs
- H10D84/0126—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs
- H10D84/0165—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs the components including complementary IGFETs, e.g. CMOS devices
- H10D84/0188—Manufacturing their isolation regions
Definitions
- a semiconductor device In a semiconductor device, current flows through a channel region between a source region and a drain region upon application of a sufficient voltage or bias to a gate of the device. When current flows through the channel region, the device is generally regarded as being in an ‘on’ state, and when current is not flowing through the channel region, the device is generally regarded as being in an ‘off’ state.
- FIG. 1 illustrates a portion of a semiconductor device, according to an embodiment
- FIG. 2 illustrates a portion of a semiconductor device, according to an embodiment
- FIG. 3 illustrates a portion of a semiconductor device, according to an embodiment
- FIG. 4 illustrates a portion of a semiconductor device, according to an embodiment
- FIG. 5 illustrates a portion of a semiconductor device, according to an embodiment
- FIG. 6 illustrates a portion of a semiconductor device, according to an embodiment
- FIG. 7 illustrates a portion of a semiconductor device, according to an embodiment
- FIG. 8 illustrates a portion of a semiconductor device, according to an embodiment
- FIG. 9 illustrates a portion of a semiconductor device, according to an embodiment
- FIG. 10 illustrates a portion of a semiconductor device, according to an embodiment
- FIG. 11 illustrates a portion of a semiconductor device, according to an embodiment
- FIG. 12 illustrates a portion of a semiconductor device, according to an embodiment
- FIG. 13 illustrates a portion of a a semiconductor device, according to an embodiment
- FIG. 14 illustrates a portion of a semiconductor device, according to an embodiment
- FIG. 15 illustrates a portion of a semiconductor device, according to an embodiment
- FIG. 16 illustrates a portion of a semiconductor device, according to an embodiment
- FIG. 17 illustrates a portion of a semiconductor device, according to an embodiment
- FIG. 18 illustrates a portion of a semiconductor device, according to an embodiment
- FIG. 19 illustrates a portion of a semiconductor device, according to an embodiment
- FIG. 20 illustrates a portion of a semiconductor device, according to an embodiment
- FIG. 21 illustrates a portion of a semiconductor device, according to an embodiment
- FIG. 22 illustrates a portion of a semiconductor device, according to an embodiment
- FIG. 23 a illustrates a portion of a semiconductor device, according to an embodiment
- FIG. 23 b illustrates a portion of a semiconductor device, according to an embodiment
- FIG. 24 illustrates a semiconductor device, according to an embodiment
- FIG. 25 illustrates a method of forming a semiconductor device, according to an embodiment
- FIG. 26 illustrates a method of forming a semiconductor device, according to an embodiment.
- One or more techniques for forming a semiconductor device and resulting structures formed thereby are provided herein.
- FIG. 1 is a perspective view illustrating a portion of a semiconductor device 100 according to some embodiments.
- the semiconductor device 100 is formed upon a substrate region 102 .
- the substrate region 102 comprises any number of materials, such as, for example, silicon, polysilicon, germanium, etc., alone or in combination.
- the substrate region 102 comprises an epitaxial layer, a silicon-on-insulator (SOI) structure, a wafer, or a die formed from a wafer, etc.
- SOI silicon-on-insulator
- the semiconductor device 100 comprises one or more vertical nanowires 110 .
- the vertical nanowires 110 project from the substrate region 102 .
- the vertical nanowires 110 comprise any number of materials such as, for example, silicon, polysilicon, germanium, etc., alone or in combination.
- the vertical nanowires 110 are formed in any number of ways, such as by patterning and etching, in some embodiments.
- a first oxide region 200 is formed on the substrate region 102 surrounding the vertical nanowires 110 .
- the first oxide region 200 is formed in any number of ways, such as by deposition, chemical vapor deposition (CVD), spin-on deposition, or other suitable methods, for example.
- the first oxide region 200 comprises any number of materials, including oxides, silicon oxide, nitrides, silicon nitride, oxynitrides, SiO 2 , etc., alone or in combination.
- the first oxide region 200 is planarized, such that a top surface 202 of the first oxide region 200 is substantially planar.
- the top surface 202 of the first oxide region 200 is substantially co-planar with a top surface 220 of the vertical nanowires 110 .
- a first mask region 300 is formed over the first oxide region 200 .
- the first mask region 300 is formed in any number of ways, such as by deposition, chemical vapor deposition (CVD), or other suitable methods, for example.
- the first mask region 300 comprises any number of materials, including oxides, silicon oxide, nitrides, silicon nitride, Si 3 N 4 , photoresist, etc., alone or in combination.
- the first mask region 300 is patterned and etched to form a first mask portion 302 and a second mask portion 304 .
- the first mask portion 302 is formed over a first portion 320 of the vertical nanowires 110 .
- the first portion 320 of the vertical nanowires 110 comprises four vertical nanowires.
- the second mask portion 304 of the first mask region 300 is formed over a second portion 322 of the vertical nanowires 110 .
- the second portion 322 of the vertical nanowires 110 comprises a number of vertical nanowires.
- the second portion 322 of the vertical nanowires 110 comprises more than four vertical nanowires.
- the second portion 322 of the vertical nanowires 110 comprises fewer than four vertical nanowires.
- a third portion 400 of the of the vertical nanowires 110 that is not covered by the first mask portion 302 or the second mask portion 304 of the first mask region 300 is removed.
- the third portion 400 of the vertical nanowires 110 comprises the vertical nanowires 110 that are not comprised as part of the first portion 320 or the second portion 322 .
- the third portion 400 of the vertical nanowires 110 is removed in any number of ways, such as by etching, for example.
- the third portion 400 of the vertical nanowires 110 are removed by etching while the first portion 320 and the second portion 322 of the vertical nanowires 110 , located underneath the first mask portion 302 and second mask portion 304 , respectively, are not removed.
- one or more recesses 410 extend through or exist within the first oxide region 200 at the previous locations of the third portion 400 of the vertical nanowires 110 .
- the first mask portion 302 and second mask portion 304 of the first mask region 300 are removed, such as by etching, for example.
- the first oxide region 200 is removed, such as by etching. Following removal of the first mask portion 302 , second mask portion 304 , and first oxide region 200 , the first portion 320 and the second portion 322 of the vertical nanowires 110 are substantially uncovered.
- a second oxide region 600 is formed on the substrate region 102 surrounding the first portion 320 and the second portion 322 of the vertical nanowires 110 .
- the second oxide region 600 is formed in any number of ways, such as by deposition, chemical vapor deposition (CVD), spin-on deposition, or other suitable methods, for example.
- the second oxide region 600 comprises any number of materials, including oxides, silicon oxide, nitrides, silicon nitride, oxynitrides, SiO 2 , etc., alone or in combination.
- the second oxide region 600 is planarized, such that a top surface 602 of the second oxide region 600 is substantially planar.
- the top surface 602 of the second oxide region 600 is substantially co-planar with the top surface 220 (e.g., illustrated in FIG. 2 ) of the vertical nanowires 110 .
- a second mask region 610 is formed over the second oxide region 600 .
- the second mask region 610 is formed in any number of ways, such as by deposition, chemical vapor deposition (CVD), or other suitable methods, for example.
- the second mask region 610 comprises any number of materials, including oxides, silicon oxide, nitrides, silicon nitride, Si 3 N 4 , etc., alone or in combination.
- a shallow trench isolation (STI) region 700 is formed within the substrate region 102 .
- the STI region 700 defines an opening 702 that extends through the second mask region 610 and the second oxide region 600 and into the substrate region 102 .
- the STI region is formed in any number of ways, such as by etching, for example.
- the opening 702 defined by the STI region 700 is located between a first portion 710 and a second portion 712 of the second mask region 610 .
- the opening 702 defined by the STI region 700 is located between a first portion 720 and a second portion 722 of the second oxide region 600 .
- a third oxide region 800 is formed within the STI region 700 , opening 702 , and over the first portion 720 and second portion 722 of the second oxide region 600 .
- the third oxide region 800 is formed in any number of ways, such as by deposition, chemical vapor deposition (CVD), spin-on deposition, or other suitable methods, for example.
- the third oxide region 800 comprises any number of materials, including oxides, silicon oxide, nitrides, silicon nitride, oxynitrides, SiO 2 , etc., alone or in combination.
- the third oxide region 800 is planarized, such that a top surface 802 of the third oxide region 800 is substantially planar.
- a portion of the third oxide region 800 is removed, such as by etching. According to some embodiments, the third oxide region 800 is removed such that a first portion 900 of the third oxide region 800 remains. In an embodiment, the first portion 900 of the third oxide region 800 is located within the STI region 700 . In some embodiments, the first portion 900 of the third oxide region 800 is planarized.
- a third mask region 1000 is formed over the second portion 722 of the second oxide region 600 .
- the third mask region 1000 if formed over the second portion 322 of the vertical nanowires 110 and over a second portion 1010 of the substrate region 102 .
- the third mask region 1000 is formed in any number of ways, such as by deposition, chemical vapor deposition (CVD), or other suitable methods, for example.
- the third mask region 1000 comprises any number of materials, including oxides, silicon oxide, nitrides, silicon nitride, Si 3 N 4 , etc., alone or in combination.
- the first portion 720 (e.g., illustrated in FIG. 9 ) of the second oxide region 600 is removed, such as by etching.
- a first portion 1020 of the substrate region 102 is substantially uncovered and is doped 1030 .
- the first portion 1020 of the substrate region 102 is doped 1030 such that the first portion 1020 of the substrate region 102 comprises a first conductivity type.
- a first well region 1040 is formed on or within the substrate region 102 .
- the first conductivity type of the first well region 1040 comprises a p-type such that the first well region 1040 comprises a p-well. In some embodiments, the first conductivity type of the first well region 1040 comprises an n-type, such that the first well region 1040 comprises an n-well.
- a fourth oxide region 1100 is formed on the first well region 1040 .
- the fourth oxide region 1100 is formed in any number of ways, such as by deposition, chemical vapor deposition (CVD), spin-on deposition, or other suitable methods, for example.
- the fourth oxide region 1100 comprises any number of materials, including oxides, silicon oxide, nitrides, silicon nitride, oxynitrides, SiO 2 , etc., alone or in combination.
- the fourth oxide region 1100 is planarized, such that a top surface 1102 of the fourth oxide region 1100 is substantially planar.
- a fourth mask region 1110 is formed over the fourth oxide region 1100 .
- the fourth mask region 1110 is formed over the first portion 320 of the vertical nanowires 110 and over the first portion 1020 of the substrate region 102 .
- the fourth mask region 1110 is formed in any number of ways, such as by deposition, chemical vapor deposition (CVD), or other suitable methods, for example.
- the fourth mask region 1110 comprises any number of materials, including oxides, silicon oxide, nitrides, silicon nitride, Si 3 N 4 , etc., alone or in combination.
- the third mask region 1000 and the second portion 722 of the second oxide region 600 are removed, such as by etching.
- the second portion 1010 of the substrate region 102 is substantially uncovered.
- the second portion 1010 of the substrate region 102 is doped 1120 such that the second portion 1010 of the substrate region 102 comprises a second conductivity type.
- the second conductivity type is opposite the first conductivity type.
- a second well region 1130 is formed on or within the substrate region 102 .
- the second conductivity type of the second well region 1130 comprises a p-type such that the second well region 1130 comprises a p-well. In some embodiments, the second conductivity type of the second well region 1130 comprises an n-type, such that the second well region 1130 comprises an n-well.
- the fourth oxide region 1100 and the fourth mask region 1110 are removed, such as by etching. In some embodiments, following removal of the fourth oxide region 1100 and the fourth mask region 1110 , the first well region 1040 is substantially exposed.
- FIG. 13 illustrates the vertical nanowires 110 over the second well region 1130 , according to some embodiments.
- the following description is the same for the vertical nanowires 110 over the first well region 1040 (e.g., not illustrated in FIGS. 13 to 23 ).
- a fifth mask region 1300 is formed over a first portion 1302 of the second well region 1130 while a second portion 1312 of the second well region 1130 remains substantially uncovered.
- the fifth mask region 1300 is formed in any number of ways, such as by deposition, chemical vapor deposition (CVD), or other suitable methods, for example.
- the fifth mask region 1300 comprises any number of materials, including oxides, silicon oxide, nitrides, silicon nitride, Si 3 N 4 , etc., alone or in combination.
- a first type region 1320 is formed by a first doping 1310 of the vertical nanowires 110 and the second well region 1130 .
- the first type region 1320 comprises a first conductivity type.
- the first conductivity type of the first type region 1320 comprises a p-type material, p+ type material, p++ type material, p-type dopants such as Boron, Gallium, Indium, etc., alone or in combination.
- the first conductivity type of the first type region 1320 comprises an n-type material, n+ type material, n++ type material, n-type dopants such as Phosphorous, Arsenic, Antimony, etc., alone or in combination.
- the first type region 1320 comprises a source region. In some embodiments, the first type region 1320 comprises a drain region. In an embodiment, the first type region 1320 comprises a first portion 1322 formed on or within the second well region 1130 . In an embodiment, a second portion 1324 of the first type region 1320 is formed at a first end 1326 of the vertical nanowires 110 . In an embodiment, the second portion 1324 of the first type region 1320 is formed by diffusion from the first portion 1322 of the first type region 1320 into the first end of 1326 of the vertical nanowires 110 .
- a second type region 1330 is formed, such as by the first doping 1310 of a second end 1332 of the vertical nanowires 110 .
- the second type region 1330 comprises a second conductivity type.
- the second conductivity type of the second type region 1330 comprises a p-type material, p+ type material, p++ type material, p-type dopants such as Boron, Gallium, Indium, etc., alone or in combination.
- the second conductivity type of the second type region 1330 comprises an n-type material, n+ type material, n++ type material, n-type dopants such as Phosphorous, Arsenic, Antimony, etc., alone or in combination.
- the second type region 1330 comprises a source region.
- the second type region 1330 comprises a drain region.
- the first conductivity type of the first type region 1320 is the same or substantially similar to the second conductivity type of the second type region 1330 .
- the first conductivity type of the first type region 1320 and the second conductivity type of the second type region 1330 comprises a p-type material, p+ type material, p++ type material, p-type dopants such as Boron, Gallium, Indium, etc., alone or in combination.
- the first conductivity type of the first type region 1320 and the second conductivity type of the second type region 1330 comprises an n-type material, n+ type material, n++ type material, n-type dopants such as Phosphorous, Arsenic, Antimony, etc., alone or in combination.
- a channel region 1400 is formed, such as by a second doping 1410 of the vertical nanowires 110 .
- the channel region 1400 is formed by a tilted or angled doping process, in which dopants are imparted to the vertical nanowires 110 at a non-vertical angle relative to the second well region 1130 from which the vertical nanowires 110 project.
- the channel region 1400 extends between the first type region 1320 and the second type region 1330 .
- the channel region 1400 comprises a third conductivity type.
- the third conductivity type of the channel region 1400 comprises a p-type material, p+ type material, p++ type material, p-type dopants such as Boron, Gallium, Indium, etc., alone or in combination.
- the third conductivity type of the channel region 1400 comprises an n-type material, n+ type material, n++ type material, n-type dopants such as Phosphorous, Arsenic, Antimony, etc., alone or in combination.
- the third conductivity type of the channel region 1400 is the same or substantially similar to the first conductivity type of the first type region 1320 and the second conductivity type of the second type region 1330 . In some embodiments, the third conductivity type of the channel region 1400 is different from the first conductivity type of the first type region 1320 and the second conductivity type of the second type region 1330 .
- the fifth mask region 1300 is removed from the first portion 1302 of the second well region 1130 , such as by etching.
- a first dielectric region 1500 is formed on the first portion 1322 of the first type region 1320 and on the first portion 1302 of the second well region 1130 .
- the first dielectric region 1500 comprises a dielectric material with a relatively high dielectric constant.
- the first dielectric region 1500 comprises a standard dielectric material with a medium or low dielectric constant, such as SiO 2 .
- the first dielectric region 1500 is formed in any number of ways, such as by thermal growth, chemical growth, atomic layer deposition (ALD), chemical vapor deposition (CVD), plasma-enhanced chemical vapor deposition (PECVD), etc.
- a gate region 1510 is formed over the first dielectric region 1500 .
- the gate region 1510 illustrated in more detail in FIG. 24 , is formed surrounding the vertical nanowires 110 .
- the gate region 1510 surrounds the channel region 1400 , with a portion of the vertical nanowires 110 , such as the second type region 1330 , extending upwardly from the gate region 1510 .
- a sixth mask region 1600 is formed over the gate region 1510 .
- the sixth mask region 1600 is formed in any number of ways, such as by deposition, chemical vapor deposition (CVD), or other suitable methods, for example.
- the sixth mask region 1600 comprises any number of materials, including oxides, silicon oxide, nitrides, silicon nitride, Si 3 N 4 , etc., alone or in combination.
- the sixth mask region 1600 substantially covers the vertical nanowires 110 , including the second type region 1330 .
- a gate mask region 1700 is formed over a first portion 1702 of the sixth mask region 1600 .
- the gate mask region 1700 is formed over the vertical nanowires 110 .
- the gate mask region 1700 is formed in any number of ways, such as by deposition, chemical vapor deposition (CVD), photoresist, or other suitable methods, for example.
- the gate mask region 1700 comprises any number of materials, including oxides, silicon oxide, nitrides, silicon nitride, Si 3 N 4 , photoresist, etc., alone or in combination.
- a second portion 1704 of the sixth mask region 1600 remains substantially uncovered by the gate mask region 1700 .
- the second portion 1704 (e.g., illustrated in FIG. 17 ) of the sixth mask region 1600 is removed, such as by etching.
- a first portion 1706 (e.g., illustrated in FIG. 17 ) of the gate region 1510 is removed, such as by etching.
- a first portion 1800 of the first dielectric region 1500 is substantially exposed and uncovered.
- the sixth mask region 1600 and the gate mask region 1700 are removed, such as by etching. In some embodiments, following removal of the sixth mask region 1600 and the gate mask region 1700 , the gate region 1510 and portions of the vertical nanowires 110 , such as the second type region 1330 , are exposed.
- a second dielectric region 2000 is formed on the gate region 1510 and on the first dielectric region 1500 .
- the second dielectric region 2000 comprises a dielectric material with a relatively high dielectric constant.
- the second dielectric region 2000 comprises a standard dielectric material with a medium or low dielectric constant, such as SiO 2 .
- the second dielectric region 2000 is formed in any number of ways, such as by thermal growth, chemical growth, atomic layer deposition (ALD), chemical vapor deposition (CVD), plasma-enhanced chemical vapor deposition (PECVD), etc.
- the second dielectric region 2000 is planarized, such that a top surface 2010 of the second dielectric region 2000 is substantially co-planar with respect to the top surfaces 220 of the vertical nanowires 110 .
- a silicide layer 2100 is formed.
- the silicide layer 2100 is formed in any number of ways, such as by deposition, for example, or by successive deposition of amorphous silicon and a metal.
- the silicide layer 2100 is formed on the second dielectric region 2000 over the top surfaces 220 of the vertical nanowires 110 .
- the silicide layer 2100 is formed by depositing a layer of metal, such as nickel, platinum, tantalum, titanium, cobalt, tungsten, erbium, etc., alone or in combination.
- silicide layer 2100 is heated or annealed, such that the metal in silicide layer 2100 reacts with silicon in the second type region 1330 . In some embodiments, this heating or annealing of the silicide layer 2100 forms a silicide layer that is formed from the reaction between the silicon in the second type region 1330 and the layer of metal of the silicide layer 2100 . Accordingly, in some embodiments, the silicide layer 2100 is annealed to the second type region 1330 .
- an interlayer dielectric region 2200 is formed over the second dielectric region 2000 and over the silicide layer 2100 .
- the interlayer dielectric region 2200 comprises a dielectric material with a relatively high dielectric constant.
- the interlayer dielectric region 2200 comprises a standard dielectric material with a medium or low dielectric constant, such as SiO 2 .
- the interlayer dielectric region 2200 is formed in any number of ways, such as by thermal growth, chemical growth, atomic layer deposition (ALD), chemical vapor deposition (CVD), plasma-enhanced chemical vapor deposition (PECVD), etc.
- FIGS. 22 , 23 a , and 23 b a first type region contact 2250 , a gate region contact 2252 and a second type region contact 2254 are formed.
- FIG. 23 a is a sectional view looking in to the embodiment of FIG. 22 from a perspective indicated by line 23 a - 23 a .
- FIG. 23 b is a sectional view looking in to the embodiment of FIG. 22 from a perspective indicated by line 23 b - 23 b.
- the first type region contact 2250 , the gate region contact 2252 , and the second type region contact 2254 comprise a metal material.
- the first type region contact 2250 is formed within an opening in the interlayer dielectric region 2200 .
- the first type region contact 2250 is formed in contact with the first portion 1322 of the first type region 1320 .
- the gate region contact 2252 is formed within an opening in the interlayer dielectric region 2200 .
- the gate region contact 2252 is formed in contact with a gate electrode (e.g., illustrated in FIG. 24 ) of the gate region 1510 .
- the second type region contact 2254 is formed within an opening in the interlayer dielectric region 2200 .
- the second type region contact 2254 is formed in contact with the silicide layer 2100 .
- FIG. 24 is a cross-sectional view of the embodiment of FIG. 22 taken along lines 24 - 24 in FIG. 22 .
- the gate region 1510 comprises a gate electrode 2400 .
- the gate electrode 2400 as part of the gate region 1510 , is formed in any number of ways, such as by atomic layer deposition (ALD), sputtering, thermal evaporation, e-beam evaporation, chemical vapor deposition (CVD), etc., for example.
- the gate electrode 2400 of the gate region 1510 is formed over the first dielectric region 1500 and surrounding the channel region 1400 .
- the gate electrode 2400 comprises a conductive material, such as TiN, TaN, TaC, aluminum, copper, polysilicon, etc., alone or in combination. In some embodiments, a gate electrode length 2402 of the gate electrode 2400 is less than about 10 nm.
- the first dielectric region 1500 is between the gate electrode 2400 and the first portion 1322 of the first type region 1320 . In an embodiment, the first dielectric region 1500 surrounds the second portion 1324 of the first type region 1320 . In some embodiments, the second dielectric region 2000 is formed on the gate electrode 2400 .
- the gate region 1510 comprises an interlayer dielectric layer 2450 .
- the interlayer dielectric layer 2450 is formed over the first dielectric region 1500 and surrounding the channel region 1400 . In some embodiments, the interlayer dielectric layer 2450 is in closer proximity to the channel region 1400 than the gate electrode 2400 .
- the interlayer dielectric layer 2450 is formed in any number of ways, such as by thermal growth, chemical growth, atomic layer deposition (ALD), chemical vapor deposition (CVD), plasma-enhanced chemical vapor deposition (PECVD), thermal or chemical growth, oxidation, etc.
- the interlayer dielectric layer 2450 comprises a standard dielectric material with a medium or low dielectric constant, such as SiO 2 .
- the gate region 1510 comprises a high-k dielectric layer 2460 .
- the high-k dielectric layer 2460 is formed over the first dielectric region 1500 and surrounding the channel region 1400 and the interlayer dielectric layer 2450 .
- the high-k dielectric layer 2460 is in closer proximity to the channel region 1400 than the gate electrode 2400 .
- the high-k dielectric layer 2460 is formed in any number of ways, such as by thermal growth, chemical growth, atomic layer deposition (ALD), chemical vapor deposition (CVD), plasma-enhanced chemical vapor deposition (PECVD), etc.
- the high-k dielectric layer 2460 comprises a dielectric material with a relatively high dielectric constant.
- the gate dielectric comprises a multilayer structure such as oxide-nitride-oxide.
- FIG. 25 An example method 2500 of forming a semiconductor device, such as semiconductor device 100 according to some embodiments, is illustrated in FIG. 25 .
- a first type region 1320 is formed comprising a first conductivity type.
- a second type region 1330 is formed comprising a second conductivity type.
- a channel region 1400 is formed extending between the first type region 1320 and the second type region 1330 .
- a gate region 1510 is formed surrounding the channel region 1400 .
- the gate region 1510 comprises a gate electrode 2400 , wherein a gate electrode length 2402 of the gate electrode 2400 is less than about 10 nm.
- FIG. 26 An example method 2600 of forming a semiconductor device, such as semiconductor device 100 according to some embodiments, is illustrated in FIG. 26 .
- a first type region 1320 is formed comprising a first conductivity type.
- a second type region 1330 is formed comprising a second conductivity type.
- a channel region 1400 is formed extending between the first type region 1320 and the second type region 1330 .
- a first dielectric region 1500 is formed on a first portion 1322 of the first type region 1320 .
- a gate electrode 2400 is formed over the first dielectric region 1500 and surrounding the channel region 1400 , wherein a gate electrode length 2402 of the gate electrode 2400 is less than about 10 nm.
- a second dielectric region is formed on the gate electrode 2400 .
- the semiconductor device 100 comprises the channel region 1400 surrounded by the gate electrode 2400 of the gate region 1510 .
- the gate electrode length 2402 of the gate electrode 2400 is less than about 10 nm. According to some embodiments, control of short channel effects is improved even at the relatively short gate electrode length 2402 of less than about 10 nm. In some embodiments, mobility of the semiconductor device 100 is also improved.
- a semiconductor device comprises a first type region comprising a first conductivity type. In an embodiment, the semiconductor device comprises a second type region comprising a second conductivity type. In an embodiment, the semiconductor device comprises a channel region extending between the first type region and the second type region. In an embodiment, the semiconductor device comprises a gate region surrounding the channel region, the gate region comprising a gate electrode, wherein a gate electrode length of the gate electrode is less than about 10 nm.
- a method of forming a semiconductor device comprises forming a first type region comprising a first conductivity type. In an embodiment, the method comprises forming a second type region comprising a second conductivity type. In an embodiment, the method comprises forming a channel region extending between the first type region and the second type region. In an embodiment, the method comprises forming a gate region surrounding the channel region, the gate region comprising a gate electrode, wherein a gate electrode length of the gate electrode is less than about 10 nm.
- a method of forming a semiconductor device comprises forming a first type region comprising a first conductivity type. In an embodiment, the method comprises forming a second type region comprising a second conductivity type. In an embodiment, the method comprises forming a channel region extending between the first type region and the second type region. In an embodiment, the method comprises forming a first dielectric region on a first portion of the first type region. In an embodiment, the method comprises forming a gate electrode over the first dielectric region and surrounding the channel region, wherein a gate electrode length of the gate electrode is less than about 20 nm. In an embodiment, the method comprises forming a second dielectric region on the gate electrode.
- exemplary is used herein to mean serving as an example, instance, illustration, etc., and not necessarily as advantageous.
- “or” is intended to mean an inclusive “or” rather than an exclusive “or”.
- “a” and “an” as used in this application and the appended claims are generally be construed to mean “one or more” unless specified otherwise or clear from context to be directed to a singular form.
- at least one of A and B and/or the like generally means A or B or both A and B.
- such terms are intended to be inclusive in a manner similar to the term “comprising”.
- first,” “second,” or the like are not intended to imply a temporal aspect, a spatial aspect, an ordering, etc. Rather, such terms are merely used as identifiers, names, etc. for features, elements, items, etc.
- a first region and a second region generally correspond to region A and region B or two different or two identical regions or the same type region.
Landscapes
- Engineering & Computer Science (AREA)
- Chemical & Material Sciences (AREA)
- Nanotechnology (AREA)
- Physics & Mathematics (AREA)
- Mathematical Physics (AREA)
- Theoretical Computer Science (AREA)
- Crystallography & Structural Chemistry (AREA)
- Thin Film Transistor (AREA)
Abstract
Description
- In a semiconductor device, current flows through a channel region between a source region and a drain region upon application of a sufficient voltage or bias to a gate of the device. When current flows through the channel region, the device is generally regarded as being in an ‘on’ state, and when current is not flowing through the channel region, the device is generally regarded as being in an ‘off’ state.
- Aspects of the disclosure are understood from the following detailed description when read with the accompanying drawings. It will be appreciated that elements and/or structures of the drawings are not necessarily be drawn to scale. Accordingly, the dimensions of the various features may be arbitrarily increased and/or reduced for clarity of discussion.
-
FIG. 1 illustrates a portion of a semiconductor device, according to an embodiment; -
FIG. 2 illustrates a portion of a semiconductor device, according to an embodiment; -
FIG. 3 illustrates a portion of a semiconductor device, according to an embodiment; -
FIG. 4 illustrates a portion of a semiconductor device, according to an embodiment; -
FIG. 5 illustrates a portion of a semiconductor device, according to an embodiment; -
FIG. 6 illustrates a portion of a semiconductor device, according to an embodiment; -
FIG. 7 illustrates a portion of a semiconductor device, according to an embodiment; -
FIG. 8 illustrates a portion of a semiconductor device, according to an embodiment; -
FIG. 9 illustrates a portion of a semiconductor device, according to an embodiment; -
FIG. 10 illustrates a portion of a semiconductor device, according to an embodiment; -
FIG. 11 illustrates a portion of a semiconductor device, according to an embodiment; -
FIG. 12 illustrates a portion of a semiconductor device, according to an embodiment; -
FIG. 13 illustrates a portion of a a semiconductor device, according to an embodiment; -
FIG. 14 illustrates a portion of a semiconductor device, according to an embodiment; -
FIG. 15 illustrates a portion of a semiconductor device, according to an embodiment; -
FIG. 16 illustrates a portion of a semiconductor device, according to an embodiment; -
FIG. 17 illustrates a portion of a semiconductor device, according to an embodiment; -
FIG. 18 illustrates a portion of a semiconductor device, according to an embodiment; -
FIG. 19 illustrates a portion of a semiconductor device, according to an embodiment; -
FIG. 20 illustrates a portion of a semiconductor device, according to an embodiment; -
FIG. 21 illustrates a portion of a semiconductor device, according to an embodiment; -
FIG. 22 illustrates a portion of a semiconductor device, according to an embodiment; -
FIG. 23 a illustrates a portion of a semiconductor device, according to an embodiment; -
FIG. 23 b illustrates a portion of a semiconductor device, according to an embodiment; -
FIG. 24 illustrates a semiconductor device, according to an embodiment; -
FIG. 25 illustrates a method of forming a semiconductor device, according to an embodiment; and -
FIG. 26 illustrates a method of forming a semiconductor device, according to an embodiment. - The claimed subject matter is now described with reference to the drawings, wherein like reference numerals are generally used to refer to like elements throughout. In the following description, for purposes of explanation, numerous specific details are set forth in order to provide an understanding of the claimed subject matter. It is evident, however, that the claimed subject matter may be practiced without these specific details. In other instances, structures and devices are illustrated in block diagram form in order to facilitate describing the claimed subject matter.
- One or more techniques for forming a semiconductor device and resulting structures formed thereby are provided herein.
-
FIG. 1 is a perspective view illustrating a portion of asemiconductor device 100 according to some embodiments. In an embodiment, thesemiconductor device 100 is formed upon asubstrate region 102. Thesubstrate region 102 comprises any number of materials, such as, for example, silicon, polysilicon, germanium, etc., alone or in combination. According to some embodiments, thesubstrate region 102 comprises an epitaxial layer, a silicon-on-insulator (SOI) structure, a wafer, or a die formed from a wafer, etc. - In an embodiment, the
semiconductor device 100 comprises one or morevertical nanowires 110. According to some embodiments, the vertical nanowires 110 project from thesubstrate region 102. Thevertical nanowires 110 comprise any number of materials such as, for example, silicon, polysilicon, germanium, etc., alone or in combination. Thevertical nanowires 110 are formed in any number of ways, such as by patterning and etching, in some embodiments. - Turning to
FIG. 2 , in an embodiment, afirst oxide region 200 is formed on thesubstrate region 102 surrounding thevertical nanowires 110. Thefirst oxide region 200 is formed in any number of ways, such as by deposition, chemical vapor deposition (CVD), spin-on deposition, or other suitable methods, for example. Thefirst oxide region 200 comprises any number of materials, including oxides, silicon oxide, nitrides, silicon nitride, oxynitrides, SiO2, etc., alone or in combination. In some embodiments, thefirst oxide region 200 is planarized, such that atop surface 202 of thefirst oxide region 200 is substantially planar. In some embodiments, thetop surface 202 of thefirst oxide region 200 is substantially co-planar with atop surface 220 of thevertical nanowires 110. - Turning to
FIG. 3 , according to some embodiments, afirst mask region 300 is formed over thefirst oxide region 200. Thefirst mask region 300 is formed in any number of ways, such as by deposition, chemical vapor deposition (CVD), or other suitable methods, for example. Thefirst mask region 300 comprises any number of materials, including oxides, silicon oxide, nitrides, silicon nitride, Si3N4, photoresist, etc., alone or in combination. - In some embodiments, the
first mask region 300 is patterned and etched to form afirst mask portion 302 and asecond mask portion 304. In an embodiment, thefirst mask portion 302 is formed over afirst portion 320 of thevertical nanowires 110. In an embodiment, thefirst portion 320 of thevertical nanowires 110 comprises four vertical nanowires. In some embodiments, thesecond mask portion 304 of thefirst mask region 300 is formed over asecond portion 322 of thevertical nanowires 110. In an embodiment, thesecond portion 322 of thevertical nanowires 110 comprises a number of vertical nanowires. In some embodiments, thesecond portion 322 of thevertical nanowires 110 comprises more than four vertical nanowires. In some embodiments, thesecond portion 322 of thevertical nanowires 110 comprises fewer than four vertical nanowires. - Turning to
FIG. 4 , according to some embodiments, athird portion 400 of the of thevertical nanowires 110 that is not covered by thefirst mask portion 302 or thesecond mask portion 304 of thefirst mask region 300 is removed. In an embodiment, thethird portion 400 of thevertical nanowires 110 comprises thevertical nanowires 110 that are not comprised as part of thefirst portion 320 or thesecond portion 322. Thethird portion 400 of thevertical nanowires 110 is removed in any number of ways, such as by etching, for example. In some embodiments, thethird portion 400 of thevertical nanowires 110 are removed by etching while thefirst portion 320 and thesecond portion 322 of thevertical nanowires 110, located underneath thefirst mask portion 302 andsecond mask portion 304, respectively, are not removed. In an embodiment, following the removal of thethird portion 400 of thevertical nanowires 110, one ormore recesses 410 extend through or exist within thefirst oxide region 200 at the previous locations of thethird portion 400 of thevertical nanowires 110. - Turning to
FIG. 5 , according to some embodiments, thefirst mask portion 302 andsecond mask portion 304 of thefirst mask region 300 are removed, such as by etching, for example. In some embodiments, thefirst oxide region 200 is removed, such as by etching. Following removal of thefirst mask portion 302,second mask portion 304, andfirst oxide region 200, thefirst portion 320 and thesecond portion 322 of thevertical nanowires 110 are substantially uncovered. - Turning to
FIG. 6 , according to some embodiments, asecond oxide region 600 is formed on thesubstrate region 102 surrounding thefirst portion 320 and thesecond portion 322 of thevertical nanowires 110. Thesecond oxide region 600 is formed in any number of ways, such as by deposition, chemical vapor deposition (CVD), spin-on deposition, or other suitable methods, for example. Thesecond oxide region 600 comprises any number of materials, including oxides, silicon oxide, nitrides, silicon nitride, oxynitrides, SiO2, etc., alone or in combination. In some embodiments, thesecond oxide region 600 is planarized, such that atop surface 602 of thesecond oxide region 600 is substantially planar. In some embodiments, thetop surface 602 of thesecond oxide region 600 is substantially co-planar with the top surface 220 (e.g., illustrated inFIG. 2 ) of thevertical nanowires 110. - According to some embodiments, a
second mask region 610 is formed over thesecond oxide region 600. Thesecond mask region 610 is formed in any number of ways, such as by deposition, chemical vapor deposition (CVD), or other suitable methods, for example. Thesecond mask region 610 comprises any number of materials, including oxides, silicon oxide, nitrides, silicon nitride, Si3N4, etc., alone or in combination. - Turning to
FIG. 7 , according to some embodiments, a shallow trench isolation (STI)region 700 is formed within thesubstrate region 102. In some embodiments, theSTI region 700 defines anopening 702 that extends through thesecond mask region 610 and thesecond oxide region 600 and into thesubstrate region 102. The STI region is formed in any number of ways, such as by etching, for example. In an embodiment, theopening 702 defined by theSTI region 700 is located between afirst portion 710 and asecond portion 712 of thesecond mask region 610. In an embodiment, theopening 702 defined by theSTI region 700 is located between afirst portion 720 and asecond portion 722 of thesecond oxide region 600. - Turning to
FIG. 8 , in some embodiments, thefirst portion 710 andsecond portion 712 of thesecond mask region 610 are removed, such as by etching. According to some embodiments, athird oxide region 800 is formed within theSTI region 700, opening 702, and over thefirst portion 720 andsecond portion 722 of thesecond oxide region 600. Thethird oxide region 800 is formed in any number of ways, such as by deposition, chemical vapor deposition (CVD), spin-on deposition, or other suitable methods, for example. Thethird oxide region 800 comprises any number of materials, including oxides, silicon oxide, nitrides, silicon nitride, oxynitrides, SiO2, etc., alone or in combination. In some embodiments, thethird oxide region 800 is planarized, such that atop surface 802 of thethird oxide region 800 is substantially planar. - Turning to
FIG. 9 , in some embodiments, a portion of thethird oxide region 800 is removed, such as by etching. According to some embodiments, thethird oxide region 800 is removed such that afirst portion 900 of thethird oxide region 800 remains. In an embodiment, thefirst portion 900 of thethird oxide region 800 is located within theSTI region 700. In some embodiments, thefirst portion 900 of thethird oxide region 800 is planarized. - Turning to
FIG. 10 , in some embodiments, athird mask region 1000 is formed over thesecond portion 722 of thesecond oxide region 600. In an embodiment, thethird mask region 1000 if formed over thesecond portion 322 of thevertical nanowires 110 and over asecond portion 1010 of thesubstrate region 102. Thethird mask region 1000 is formed in any number of ways, such as by deposition, chemical vapor deposition (CVD), or other suitable methods, for example. Thethird mask region 1000 comprises any number of materials, including oxides, silicon oxide, nitrides, silicon nitride, Si3N4, etc., alone or in combination. - According to some embodiments, the first portion 720 (e.g., illustrated in
FIG. 9 ) of thesecond oxide region 600 is removed, such as by etching. In an embodiment, following removal of thefirst portion 720 of thesecond oxide region 600, afirst portion 1020 of thesubstrate region 102 is substantially uncovered and is doped 1030. In some embodiments, thefirst portion 1020 of thesubstrate region 102 is doped 1030 such that thefirst portion 1020 of thesubstrate region 102 comprises a first conductivity type. In some embodiments, following thedoping 1030 of thefirst portion 1020 of thesubstrate region 102, afirst well region 1040 is formed on or within thesubstrate region 102. According to some embodiment, the first conductivity type of thefirst well region 1040 comprises a p-type such that thefirst well region 1040 comprises a p-well. In some embodiments, the first conductivity type of thefirst well region 1040 comprises an n-type, such that thefirst well region 1040 comprises an n-well. - Turning to
FIG. 11 , in some embodiments, afourth oxide region 1100 is formed on thefirst well region 1040. Thefourth oxide region 1100 is formed in any number of ways, such as by deposition, chemical vapor deposition (CVD), spin-on deposition, or other suitable methods, for example. Thefourth oxide region 1100 comprises any number of materials, including oxides, silicon oxide, nitrides, silicon nitride, oxynitrides, SiO2, etc., alone or in combination. In some embodiments, thefourth oxide region 1100 is planarized, such that atop surface 1102 of thefourth oxide region 1100 is substantially planar. - In some embodiments, a
fourth mask region 1110 is formed over thefourth oxide region 1100. In an embodiment, thefourth mask region 1110 is formed over thefirst portion 320 of thevertical nanowires 110 and over thefirst portion 1020 of thesubstrate region 102. Thefourth mask region 1110 is formed in any number of ways, such as by deposition, chemical vapor deposition (CVD), or other suitable methods, for example. Thefourth mask region 1110 comprises any number of materials, including oxides, silicon oxide, nitrides, silicon nitride, Si3N4, etc., alone or in combination. - According to some embodiments, the
third mask region 1000 and thesecond portion 722 of the second oxide region 600 (e.g., illustrated inFIG. 10 ) are removed, such as by etching. In an embodiment, following removal of thesecond portion 722 of thesecond oxide region 600, thesecond portion 1010 of thesubstrate region 102 is substantially uncovered. In some embodiments, thesecond portion 1010 of thesubstrate region 102 is doped 1120 such that thesecond portion 1010 of thesubstrate region 102 comprises a second conductivity type. In some embodiments, the second conductivity type is opposite the first conductivity type. In some embodiments, following thedoping 1120 of thesecond portion 1010 of thesubstrate region 102, asecond well region 1130 is formed on or within thesubstrate region 102. According to some embodiment, the second conductivity type of thesecond well region 1130 comprises a p-type such that thesecond well region 1130 comprises a p-well. In some embodiments, the second conductivity type of thesecond well region 1130 comprises an n-type, such that thesecond well region 1130 comprises an n-well. - Turning to
FIG. 12 , according to some embodiments, thefourth oxide region 1100 and thefourth mask region 1110 are removed, such as by etching. In some embodiments, following removal of thefourth oxide region 1100 and thefourth mask region 1110, thefirst well region 1040 is substantially exposed. -
FIG. 13 illustrates thevertical nanowires 110 over thesecond well region 1130, according to some embodiments. In some embodiments, the following description is the same for thevertical nanowires 110 over the first well region 1040 (e.g., not illustrated inFIGS. 13 to 23 ). As illustrated inFIG. 13 , in some embodiments, afifth mask region 1300 is formed over afirst portion 1302 of thesecond well region 1130 while asecond portion 1312 of thesecond well region 1130 remains substantially uncovered. Thefifth mask region 1300 is formed in any number of ways, such as by deposition, chemical vapor deposition (CVD), or other suitable methods, for example. Thefifth mask region 1300 comprises any number of materials, including oxides, silicon oxide, nitrides, silicon nitride, Si3N4, etc., alone or in combination. - In some embodiments, a
first type region 1320 is formed by afirst doping 1310 of thevertical nanowires 110 and thesecond well region 1130. In an embodiment, thefirst type region 1320 comprises a first conductivity type. In some embodiments, the first conductivity type of thefirst type region 1320 comprises a p-type material, p+ type material, p++ type material, p-type dopants such as Boron, Gallium, Indium, etc., alone or in combination. In some embodiments, the first conductivity type of thefirst type region 1320 comprises an n-type material, n+ type material, n++ type material, n-type dopants such as Phosphorous, Arsenic, Antimony, etc., alone or in combination. In some embodiments, thefirst type region 1320 comprises a source region. In some embodiments, thefirst type region 1320 comprises a drain region. In an embodiment, thefirst type region 1320 comprises afirst portion 1322 formed on or within thesecond well region 1130. In an embodiment, asecond portion 1324 of thefirst type region 1320 is formed at afirst end 1326 of thevertical nanowires 110. In an embodiment, thesecond portion 1324 of thefirst type region 1320 is formed by diffusion from thefirst portion 1322 of thefirst type region 1320 into the first end of 1326 of thevertical nanowires 110. - In some embodiments, a
second type region 1330 is formed, such as by thefirst doping 1310 of asecond end 1332 of thevertical nanowires 110. According to some embodiments, thesecond type region 1330 comprises a second conductivity type. In some embodiments, the second conductivity type of thesecond type region 1330 comprises a p-type material, p+ type material, p++ type material, p-type dopants such as Boron, Gallium, Indium, etc., alone or in combination. In some embodiments, the second conductivity type of thesecond type region 1330 comprises an n-type material, n+ type material, n++ type material, n-type dopants such as Phosphorous, Arsenic, Antimony, etc., alone or in combination. According to some embodiments, thesecond type region 1330 comprises a source region. According to some embodiments, thesecond type region 1330 comprises a drain region. - According to some embodiments, the first conductivity type of the
first type region 1320 is the same or substantially similar to the second conductivity type of thesecond type region 1330. In some embodiments, the first conductivity type of thefirst type region 1320 and the second conductivity type of thesecond type region 1330 comprises a p-type material, p+ type material, p++ type material, p-type dopants such as Boron, Gallium, Indium, etc., alone or in combination. In some embodiments, the first conductivity type of thefirst type region 1320 and the second conductivity type of thesecond type region 1330 comprises an n-type material, n+ type material, n++ type material, n-type dopants such as Phosphorous, Arsenic, Antimony, etc., alone or in combination. - Turning to
FIG. 14 , in some embodiments, achannel region 1400 is formed, such as by asecond doping 1410 of thevertical nanowires 110. In some embodiments, thechannel region 1400 is formed by a tilted or angled doping process, in which dopants are imparted to thevertical nanowires 110 at a non-vertical angle relative to thesecond well region 1130 from which thevertical nanowires 110 project. In some embodiments, thechannel region 1400 extends between thefirst type region 1320 and thesecond type region 1330. - According to some embodiments, the
channel region 1400 comprises a third conductivity type. In some embodiments, the third conductivity type of thechannel region 1400 comprises a p-type material, p+ type material, p++ type material, p-type dopants such as Boron, Gallium, Indium, etc., alone or in combination. In some embodiments, the third conductivity type of thechannel region 1400 comprises an n-type material, n+ type material, n++ type material, n-type dopants such as Phosphorous, Arsenic, Antimony, etc., alone or in combination. In some embodiments, the third conductivity type of thechannel region 1400 is the same or substantially similar to the first conductivity type of thefirst type region 1320 and the second conductivity type of thesecond type region 1330. In some embodiments, the third conductivity type of thechannel region 1400 is different from the first conductivity type of thefirst type region 1320 and the second conductivity type of thesecond type region 1330. - Turning to
FIG. 15 , according to some embodiments, thefifth mask region 1300 is removed from thefirst portion 1302 of thesecond well region 1130, such as by etching. In some embodiments, a firstdielectric region 1500 is formed on thefirst portion 1322 of thefirst type region 1320 and on thefirst portion 1302 of thesecond well region 1130. In some embodiments, thefirst dielectric region 1500 comprises a dielectric material with a relatively high dielectric constant. In some embodiments, thefirst dielectric region 1500 comprises a standard dielectric material with a medium or low dielectric constant, such as SiO2. Thefirst dielectric region 1500 is formed in any number of ways, such as by thermal growth, chemical growth, atomic layer deposition (ALD), chemical vapor deposition (CVD), plasma-enhanced chemical vapor deposition (PECVD), etc. - According to some embodiments, a
gate region 1510 is formed over thefirst dielectric region 1500. In some embodiments, thegate region 1510, illustrated in more detail inFIG. 24 , is formed surrounding thevertical nanowires 110. In some embodiments, thegate region 1510 surrounds thechannel region 1400, with a portion of thevertical nanowires 110, such as thesecond type region 1330, extending upwardly from thegate region 1510. - Turning to
FIG. 16 , in some embodiments, asixth mask region 1600 is formed over thegate region 1510. Thesixth mask region 1600 is formed in any number of ways, such as by deposition, chemical vapor deposition (CVD), or other suitable methods, for example. Thesixth mask region 1600 comprises any number of materials, including oxides, silicon oxide, nitrides, silicon nitride, Si3N4, etc., alone or in combination. In some embodiments, thesixth mask region 1600 substantially covers thevertical nanowires 110, including thesecond type region 1330. - Turning to
FIG. 17 , in some embodiments, agate mask region 1700 is formed over afirst portion 1702 of thesixth mask region 1600. In an embodiment, thegate mask region 1700 is formed over thevertical nanowires 110. Thegate mask region 1700 is formed in any number of ways, such as by deposition, chemical vapor deposition (CVD), photoresist, or other suitable methods, for example. Thegate mask region 1700 comprises any number of materials, including oxides, silicon oxide, nitrides, silicon nitride, Si3N4, photoresist, etc., alone or in combination. In some embodiments, a second portion 1704 of thesixth mask region 1600 remains substantially uncovered by thegate mask region 1700. - Turning to
FIG. 18 , in some embodiments, the second portion 1704 (e.g., illustrated inFIG. 17 ) of thesixth mask region 1600 is removed, such as by etching. In some embodiments, a first portion 1706 (e.g., illustrated inFIG. 17 ) of thegate region 1510 is removed, such as by etching. In an embodiment, following the removal of the second portion 1704 of thesixth mask region 1600 and the first portion 1706 of thegate region 1510, afirst portion 1800 of thefirst dielectric region 1500 is substantially exposed and uncovered. - Turning to
FIG. 19 , in some embodiments, thesixth mask region 1600 and thegate mask region 1700 are removed, such as by etching. In some embodiments, following removal of thesixth mask region 1600 and thegate mask region 1700, thegate region 1510 and portions of thevertical nanowires 110, such as thesecond type region 1330, are exposed. - Turning to
FIG. 20 , according to some embodiments, asecond dielectric region 2000 is formed on thegate region 1510 and on thefirst dielectric region 1500. In some embodiments, thesecond dielectric region 2000 comprises a dielectric material with a relatively high dielectric constant. In some embodiments, thesecond dielectric region 2000 comprises a standard dielectric material with a medium or low dielectric constant, such as SiO2. Thesecond dielectric region 2000 is formed in any number of ways, such as by thermal growth, chemical growth, atomic layer deposition (ALD), chemical vapor deposition (CVD), plasma-enhanced chemical vapor deposition (PECVD), etc. In some embodiments, thesecond dielectric region 2000 is planarized, such that atop surface 2010 of thesecond dielectric region 2000 is substantially co-planar with respect to thetop surfaces 220 of thevertical nanowires 110. - Turning to
FIG. 21 , in an embodiment, asilicide layer 2100 is formed. Thesilicide layer 2100 is formed in any number of ways, such as by deposition, for example, or by successive deposition of amorphous silicon and a metal. In some embodiments, thesilicide layer 2100 is formed on thesecond dielectric region 2000 over thetop surfaces 220 of thevertical nanowires 110. According to some embodiments, thesilicide layer 2100 is formed by depositing a layer of metal, such as nickel, platinum, tantalum, titanium, cobalt, tungsten, erbium, etc., alone or in combination. In an embodiment,silicide layer 2100 is heated or annealed, such that the metal insilicide layer 2100 reacts with silicon in thesecond type region 1330. In some embodiments, this heating or annealing of thesilicide layer 2100 forms a silicide layer that is formed from the reaction between the silicon in thesecond type region 1330 and the layer of metal of thesilicide layer 2100. Accordingly, in some embodiments, thesilicide layer 2100 is annealed to thesecond type region 1330. - Turning to
FIG. 22 , in some embodiments, aninterlayer dielectric region 2200 is formed over thesecond dielectric region 2000 and over thesilicide layer 2100. In some embodiments, theinterlayer dielectric region 2200 comprises a dielectric material with a relatively high dielectric constant. In some embodiments, theinterlayer dielectric region 2200 comprises a standard dielectric material with a medium or low dielectric constant, such as SiO2. Theinterlayer dielectric region 2200 is formed in any number of ways, such as by thermal growth, chemical growth, atomic layer deposition (ALD), chemical vapor deposition (CVD), plasma-enhanced chemical vapor deposition (PECVD), etc. - Turning to
FIGS. 22 , 23 a, and 23 b, according to some embodiments, a firsttype region contact 2250, agate region contact 2252 and a secondtype region contact 2254 are formed.FIG. 23 a is a sectional view looking in to the embodiment ofFIG. 22 from a perspective indicated by line 23 a-23 a.FIG. 23 b is a sectional view looking in to the embodiment ofFIG. 22 from a perspective indicated byline 23 b-23 b. - In an embodiment, the first
type region contact 2250, thegate region contact 2252, and the secondtype region contact 2254 comprise a metal material. In some embodiments, the firsttype region contact 2250 is formed within an opening in theinterlayer dielectric region 2200. In an embodiment, the firsttype region contact 2250 is formed in contact with thefirst portion 1322 of thefirst type region 1320. In an embodiment, thegate region contact 2252 is formed within an opening in theinterlayer dielectric region 2200. In an embodiment, thegate region contact 2252 is formed in contact with a gate electrode (e.g., illustrated inFIG. 24 ) of thegate region 1510. In some embodiments, the secondtype region contact 2254 is formed within an opening in theinterlayer dielectric region 2200. In an embodiment, the secondtype region contact 2254 is formed in contact with thesilicide layer 2100. -
FIG. 24 is a cross-sectional view of the embodiment ofFIG. 22 taken along lines 24-24 inFIG. 22 . In some embodiments, thegate region 1510 comprises agate electrode 2400. Thegate electrode 2400, as part of thegate region 1510, is formed in any number of ways, such as by atomic layer deposition (ALD), sputtering, thermal evaporation, e-beam evaporation, chemical vapor deposition (CVD), etc., for example. According to some embodiments, thegate electrode 2400 of thegate region 1510 is formed over thefirst dielectric region 1500 and surrounding thechannel region 1400. In some embodiments, thegate electrode 2400 comprises a conductive material, such as TiN, TaN, TaC, aluminum, copper, polysilicon, etc., alone or in combination. In some embodiments, agate electrode length 2402 of thegate electrode 2400 is less than about 10 nm. According to some embodiments, thefirst dielectric region 1500 is between thegate electrode 2400 and thefirst portion 1322 of thefirst type region 1320. In an embodiment, thefirst dielectric region 1500 surrounds thesecond portion 1324 of thefirst type region 1320. In some embodiments, thesecond dielectric region 2000 is formed on thegate electrode 2400. - In some embodiments, the
gate region 1510 comprises aninterlayer dielectric layer 2450. In an embodiment, theinterlayer dielectric layer 2450 is formed over thefirst dielectric region 1500 and surrounding thechannel region 1400. In some embodiments, theinterlayer dielectric layer 2450 is in closer proximity to thechannel region 1400 than thegate electrode 2400. Theinterlayer dielectric layer 2450 is formed in any number of ways, such as by thermal growth, chemical growth, atomic layer deposition (ALD), chemical vapor deposition (CVD), plasma-enhanced chemical vapor deposition (PECVD), thermal or chemical growth, oxidation, etc. In some embodiments, theinterlayer dielectric layer 2450 comprises a standard dielectric material with a medium or low dielectric constant, such as SiO2. - In some embodiments, the
gate region 1510 comprises a high-k dielectric layer 2460. In an embodiment, the high-k dielectric layer 2460 is formed over thefirst dielectric region 1500 and surrounding thechannel region 1400 and theinterlayer dielectric layer 2450. In some embodiments, the high-k dielectric layer 2460 is in closer proximity to thechannel region 1400 than thegate electrode 2400. The high-k dielectric layer 2460 is formed in any number of ways, such as by thermal growth, chemical growth, atomic layer deposition (ALD), chemical vapor deposition (CVD), plasma-enhanced chemical vapor deposition (PECVD), etc. In some embodiments, the high-k dielectric layer 2460 comprises a dielectric material with a relatively high dielectric constant. - In some embodiments the gate dielectric comprises a multilayer structure such as oxide-nitride-oxide.
- An
example method 2500 of forming a semiconductor device, such assemiconductor device 100 according to some embodiments, is illustrated inFIG. 25 . At 2502, afirst type region 1320 is formed comprising a first conductivity type. At 2504, asecond type region 1330 is formed comprising a second conductivity type. At 2506, achannel region 1400 is formed extending between thefirst type region 1320 and thesecond type region 1330. In At 2508, agate region 1510 is formed surrounding thechannel region 1400. In an embodiment, thegate region 1510 comprises agate electrode 2400, wherein agate electrode length 2402 of thegate electrode 2400 is less than about 10 nm. - An
example method 2600 of forming a semiconductor device, such assemiconductor device 100 according to some embodiments, is illustrated inFIG. 26 . At 2602, afirst type region 1320 is formed comprising a first conductivity type. At 2604, asecond type region 1330 is formed comprising a second conductivity type. At 2606, achannel region 1400 is formed extending between thefirst type region 1320 and thesecond type region 1330. At 2608, a firstdielectric region 1500 is formed on afirst portion 1322 of thefirst type region 1320. At 2610, agate electrode 2400 is formed over thefirst dielectric region 1500 and surrounding thechannel region 1400, wherein agate electrode length 2402 of thegate electrode 2400 is less than about 10 nm. At 2612, a second dielectric region is formed on thegate electrode 2400. - According to some embodiments, the
semiconductor device 100 comprises thechannel region 1400 surrounded by thegate electrode 2400 of thegate region 1510. In some embodiments, thegate electrode length 2402 of thegate electrode 2400 is less than about 10 nm. According to some embodiments, control of short channel effects is improved even at the relatively shortgate electrode length 2402 of less than about 10 nm. In some embodiments, mobility of thesemiconductor device 100 is also improved. - In an embodiment, a semiconductor device comprises a first type region comprising a first conductivity type. In an embodiment, the semiconductor device comprises a second type region comprising a second conductivity type. In an embodiment, the semiconductor device comprises a channel region extending between the first type region and the second type region. In an embodiment, the semiconductor device comprises a gate region surrounding the channel region, the gate region comprising a gate electrode, wherein a gate electrode length of the gate electrode is less than about 10 nm.
- In an embodiment, a method of forming a semiconductor device comprises forming a first type region comprising a first conductivity type. In an embodiment, the method comprises forming a second type region comprising a second conductivity type. In an embodiment, the method comprises forming a channel region extending between the first type region and the second type region. In an embodiment, the method comprises forming a gate region surrounding the channel region, the gate region comprising a gate electrode, wherein a gate electrode length of the gate electrode is less than about 10 nm.
- In an embodiment, a method of forming a semiconductor device comprises forming a first type region comprising a first conductivity type. In an embodiment, the method comprises forming a second type region comprising a second conductivity type. In an embodiment, the method comprises forming a channel region extending between the first type region and the second type region. In an embodiment, the method comprises forming a first dielectric region on a first portion of the first type region. In an embodiment, the method comprises forming a gate electrode over the first dielectric region and surrounding the channel region, wherein a gate electrode length of the gate electrode is less than about 20 nm. In an embodiment, the method comprises forming a second dielectric region on the gate electrode.
- Although the subject matter has been described in language specific to structural features or methodological acts, it is to be understood that the subject matter of the appended claims is not necessarily limited to the specific features or acts described above. Rather, the specific features and acts described above are disclosed as example forms of implementing at least some of the claims.
- Various operations of embodiments are provided herein. The order in which some or all of the operations are described should not be construed to imply that these operations are necessarily order dependent. Alternative ordering will be appreciated having the benefit of this description. Further, it will be understood that not all operations are necessarily present in each embodiment provided herein. Also, it will be understood that not all operations are necessary in some embodiments.
- It will be appreciated that layers, regions, features, elements, etc. depicted herein are illustrated with particular dimensions relative to one another, such as structural dimensions and/or orientations, for example, for purposes of simplicity and ease of understanding and that actual dimensions of the same differ substantially from that illustrated herein, in some embodiments. Additionally, a variety of techniques exist for forming the layers, regions, features, elements, etc. mentioned herein, such as implanting techniques, doping techniques, spin-on techniques, sputtering techniques, growth techniques, such as thermal growth and/or deposition techniques such as chemical vapor deposition (CVD), for example.
- Moreover, “exemplary” is used herein to mean serving as an example, instance, illustration, etc., and not necessarily as advantageous. As used in this application, “or” is intended to mean an inclusive “or” rather than an exclusive “or”. In addition, “a” and “an” as used in this application and the appended claims are generally be construed to mean “one or more” unless specified otherwise or clear from context to be directed to a singular form. Also, at least one of A and B and/or the like generally means A or B or both A and B. Furthermore, to the extent that “includes”, “having”, “has”, “with”, or variants thereof are used, such terms are intended to be inclusive in a manner similar to the term “comprising”. Also, unless specified otherwise, “first,” “second,” or the like are not intended to imply a temporal aspect, a spatial aspect, an ordering, etc. Rather, such terms are merely used as identifiers, names, etc. for features, elements, items, etc. For example, a first region and a second region generally correspond to region A and region B or two different or two identical regions or the same type region.
- Also, although the disclosure has been shown and described with respect to one or more implementations, equivalent alterations and modifications will occur to others skilled in the art based upon a reading and understanding of this specification and the annexed drawings. The disclosure comprises all such modifications and alterations and is limited only by the scope of the following claims. In particular regard to the various functions performed by the above described components (e.g., elements, resources, etc.), the terms used to describe such components are intended to correspond, unless otherwise indicated, to any component which performs the specified function (e.g., that is functionally equivalent), even though not structurally equivalent to the disclosed structure. In addition, while a particular feature of the disclosure may have been disclosed with respect to only one of several implementations, such feature may be combined with one or more other features of the other implementations as may be desired and advantageous for any given or particular application.
Claims (20)
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US14/046,960 US8999805B1 (en) | 2013-10-05 | 2013-10-05 | Semiconductor device with reduced gate length |
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US14/046,960 US8999805B1 (en) | 2013-10-05 | 2013-10-05 | Semiconductor device with reduced gate length |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| US8999805B1 US8999805B1 (en) | 2015-04-07 |
| US20150097227A1 true US20150097227A1 (en) | 2015-04-09 |
Family
ID=52745082
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US14/046,960 Active US8999805B1 (en) | 2013-10-05 | 2013-10-05 | Semiconductor device with reduced gate length |
Country Status (1)
| Country | Link |
|---|---|
| US (1) | US8999805B1 (en) |
Cited By (3)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20190088488A1 (en) * | 2013-10-07 | 2019-03-21 | Nanya Technology Corporation | Method for manufacturing semiconductor device |
| US10714601B2 (en) | 2017-08-07 | 2020-07-14 | Commissariat A L'energie Atomique Et Aux Energies Alternatives | Fabrication of a transistor with a channel structure and semimetal source and drain regions |
| CN113035867A (en) * | 2019-12-24 | 2021-06-25 | 三星电子株式会社 | Memory device and semiconductor device |
Families Citing this family (3)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US9368619B2 (en) | 2013-02-08 | 2016-06-14 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method for inducing strain in vertical semiconductor columns |
| US9564493B2 (en) | 2015-03-13 | 2017-02-07 | Taiwan Semiconductor Manufacturing Company, Ltd. | Devices having a semiconductor material that is semimetal in bulk and methods of forming the same |
| US9680012B1 (en) | 2016-03-16 | 2017-06-13 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device structure and method for forming the same |
Citations (6)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US8093664B2 (en) * | 2008-02-29 | 2012-01-10 | Kabushiki Kaisha Toshiba | Non-volatile semiconductor memory device and depletion-type MOS transistor |
| US8319316B2 (en) * | 2009-05-29 | 2012-11-27 | Kabushiki Kaisha Toshiba | Depletion MOS transistor and enhancement MOS transistor |
| US8395197B2 (en) * | 2009-12-15 | 2013-03-12 | Elpida Memory, Inc. | Semiconductor device and method of forming the same |
| US8633075B2 (en) * | 2009-11-09 | 2014-01-21 | Fujitsu Semiconductor Limited | Semiconductor device with high voltage transistor |
| US8653570B2 (en) * | 2009-04-10 | 2014-02-18 | Sharp Kabushiki Kaisha | Solid-state image capturing element and driving method for the same, method for manufacturing solid-state image capturing element, and electronic information device |
| US8716774B2 (en) * | 2011-05-27 | 2014-05-06 | Noriaki Mikasa | Semiconductor device having a buried gate type MOS transistor and method of manufacturing same |
-
2013
- 2013-10-05 US US14/046,960 patent/US8999805B1/en active Active
Patent Citations (6)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US8093664B2 (en) * | 2008-02-29 | 2012-01-10 | Kabushiki Kaisha Toshiba | Non-volatile semiconductor memory device and depletion-type MOS transistor |
| US8653570B2 (en) * | 2009-04-10 | 2014-02-18 | Sharp Kabushiki Kaisha | Solid-state image capturing element and driving method for the same, method for manufacturing solid-state image capturing element, and electronic information device |
| US8319316B2 (en) * | 2009-05-29 | 2012-11-27 | Kabushiki Kaisha Toshiba | Depletion MOS transistor and enhancement MOS transistor |
| US8633075B2 (en) * | 2009-11-09 | 2014-01-21 | Fujitsu Semiconductor Limited | Semiconductor device with high voltage transistor |
| US8395197B2 (en) * | 2009-12-15 | 2013-03-12 | Elpida Memory, Inc. | Semiconductor device and method of forming the same |
| US8716774B2 (en) * | 2011-05-27 | 2014-05-06 | Noriaki Mikasa | Semiconductor device having a buried gate type MOS transistor and method of manufacturing same |
Cited By (3)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20190088488A1 (en) * | 2013-10-07 | 2019-03-21 | Nanya Technology Corporation | Method for manufacturing semiconductor device |
| US10714601B2 (en) | 2017-08-07 | 2020-07-14 | Commissariat A L'energie Atomique Et Aux Energies Alternatives | Fabrication of a transistor with a channel structure and semimetal source and drain regions |
| CN113035867A (en) * | 2019-12-24 | 2021-06-25 | 三星电子株式会社 | Memory device and semiconductor device |
Also Published As
| Publication number | Publication date |
|---|---|
| US8999805B1 (en) | 2015-04-07 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US10854721B2 (en) | Semiconductor device with silicide | |
| US10734503B2 (en) | Asymmetric semiconductor device | |
| US9876079B2 (en) | Nanowire device and method of manufacturing the same | |
| US7704844B2 (en) | High performance MOSFET | |
| US10008566B2 (en) | Semiconductor device with reduced electrical resistance and capacitance | |
| US9620422B2 (en) | Semiconductor arrangement | |
| US9472651B2 (en) | Spacerless fin device with reduced parasitic resistance and capacitance and method to fabricate same | |
| CN101414621A (en) | Semiconductor device with a plurality of semiconductor chips | |
| US10840145B2 (en) | Vertical field-effect transistor devices with non-uniform thickness bottom spacers | |
| US8999805B1 (en) | Semiconductor device with reduced gate length | |
| KR101653461B1 (en) | Semiconductor device with conformal doping and method of making | |
| US9349634B2 (en) | Semiconductor arrangement and formation thereof | |
| US20210050440A1 (en) | Semiconductor structure and fabrication method thereof |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| AS | Assignment |
Owner name: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY LIMITED Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:COLINGE, JEAN-PIERRE;CHING, KUO-CHENG;GUO, TA-PEN;AND OTHERS;SIGNING DATES FROM 20130930 TO 20131001;REEL/FRAME:031353/0053 |
|
| STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
| MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 4 |
|
| MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 8 |