US20150014621A1 - Variable resistance memory device and method of manufacturing the same - Google Patents
Variable resistance memory device and method of manufacturing the same Download PDFInfo
- Publication number
- US20150014621A1 US20150014621A1 US14/044,367 US201314044367A US2015014621A1 US 20150014621 A1 US20150014621 A1 US 20150014621A1 US 201314044367 A US201314044367 A US 201314044367A US 2015014621 A1 US2015014621 A1 US 2015014621A1
- Authority
- US
- United States
- Prior art keywords
- spacer
- insulating layer
- forming
- variable resistance
- hole
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N—ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N70/00—Solid-state devices having no potential barriers, and specially adapted for rectifying, amplifying, oscillating or switching
- H10N70/801—Constructional details of multistable switching devices
- H10N70/841—Electrodes
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N—ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N70/00—Solid-state devices having no potential barriers, and specially adapted for rectifying, amplifying, oscillating or switching
- H10N70/20—Multistable switching devices, e.g. memristors
- H10N70/231—Multistable switching devices, e.g. memristors based on solid-state phase change, e.g. between amorphous and crystalline phases, Ovshinsky effect
-
- H01L45/1683—
-
- H01L45/1253—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N—ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N70/00—Solid-state devices having no potential barriers, and specially adapted for rectifying, amplifying, oscillating or switching
- H10N70/011—Manufacture or treatment of multistable switching devices
- H10N70/061—Shaping switching materials
- H10N70/066—Shaping switching materials by filling of openings, e.g. damascene method
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N—ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N70/00—Solid-state devices having no potential barriers, and specially adapted for rectifying, amplifying, oscillating or switching
- H10N70/011—Manufacture or treatment of multistable switching devices
- H10N70/061—Shaping switching materials
- H10N70/068—Shaping switching materials by processes specially adapted for achieving sub-lithographic dimensions, e.g. using spacers
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N—ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N70/00—Solid-state devices having no potential barriers, and specially adapted for rectifying, amplifying, oscillating or switching
- H10N70/801—Constructional details of multistable switching devices
- H10N70/821—Device geometry
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N—ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N70/00—Solid-state devices having no potential barriers, and specially adapted for rectifying, amplifying, oscillating or switching
- H10N70/801—Constructional details of multistable switching devices
- H10N70/821—Device geometry
- H10N70/826—Device geometry adapted for essentially vertical current flow, e.g. sandwich or pillar type devices
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N—ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N70/00—Solid-state devices having no potential barriers, and specially adapted for rectifying, amplifying, oscillating or switching
- H10N70/801—Constructional details of multistable switching devices
- H10N70/821—Device geometry
- H10N70/828—Current flow limiting means within the switching material region, e.g. constrictions
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N—ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N70/00—Solid-state devices having no potential barriers, and specially adapted for rectifying, amplifying, oscillating or switching
- H10N70/801—Constructional details of multistable switching devices
- H10N70/881—Switching materials
- H10N70/882—Compounds of sulfur, selenium or tellurium, e.g. chalcogenides
- H10N70/8828—Tellurides, e.g. GeSbTe
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N—ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10N70/00—Solid-state devices having no potential barriers, and specially adapted for rectifying, amplifying, oscillating or switching
- H10N70/801—Constructional details of multistable switching devices
- H10N70/881—Switching materials
- H10N70/883—Oxides or nitrides
- H10N70/8833—Binary metal oxides, e.g. TaOx
Definitions
- Various embodiments of the inventive concept relate to a nonvolatile memory device, and more particularly, to a variable resistance memory device and a method of manufacturing the same.
- variable resistance memory devices include random access memory devices (PCRAMs), resistive RAMs (ReRAMs), magnetic RAMs (MRAMs), spin-transfer torque magnetoresistive RAMs (STTMRAMs), and polymer RAMs (PoRAMs) operation to have a set state or a reset state by controlling a phase-change material, which constitutes a data storage unit, to a crystalline state or an amorphous state.
- PCRAMs random access memory devices
- ReRAMs resistive RAMs
- MRAMs magnetic RAMs
- STTMRAMs spin-transfer torque magnetoresistive RAMs
- PoRAMs polymer RAMs
- Reduction in the reset current of the PCRAMs may be determined by a resistance of the phase-change material layer and a contact area between a lower electrode and the data storage unit.
- variable resistance memory device capable of reducing a reset current, and a method of manufacturing the same.
- variable resistance memory device may include a multi-layered insulating layer including a plurality of holes formed on a semiconductor substrate, a lower electrode formed in a bottom of each of the holes, a first spacer formed on the lower electrode and a sidewall of each of the holes, a second spacer formed on an upper sidewall of the first spacer, a third spacer formed on a lower sidewall of the first spacer below the second spacer, a variable resistance part that is formed on the lower electrode has a height lower than a height of a top of each hole, and an upper electrode formed on the variable resistance part to be buried in each hole.
- a method of manufacturing a variable resistance memory device may include forming a multi-layered insulating layer on a semiconductor substrate, forming a hole exposing a portion of an upper surface of the semiconductor substrate by etching the multi-layered insulating layer, forming a lower electrode in a bottom of the hole, forming a first spacer on the lower electrode and a sidewall of the hole, forming a second spacer on an upper sidewall of the first spacer, forming a third spacer on a lower sidewall of the first spacer, forming a variable resistance part in the hole to have a height lower than that of the hole, and forming an upper electrode on the variable resistance part to be buried in the hole.
- a method of manufacturing a variable resistance memory device may include forming a multi-layered insulating layer on a semiconductor substrate, forming a hole exposing a portion of an upper surface of the semiconductor substrate by etching the multi-layered insulating layer, forming a lower electrode in a bottom of the hole, forming a first spacer on the lower electrode and a sidewall of the hole, forming a second spacer protruded from an upper sidewall of the first spacer, depositing a third spacer material into the hole, forming a third spacer on a lower sidewall of the first spacer and below the second spacer by selectively etching the third spacer material, forming a variable resistance part in the hole to have a height lower than that of the hole.
- FIGS. 1 to 8 are views illustrating e method manufacturing a variable resistance memory device according to an embodiment of the inventive concept.
- Exemplary embodiments are described herein with reference to cross-sectional illustrations that are schematic illustrations of exemplary embodiments (and intermediate structures). As such, variations from the shapes of the illustrations as a result, for example, of manufacturing techniques and/or tolerances, are to be expected. Thus, exemplary embodiments should not be construed as limited to the particular shapes of regions illustrated herein but may be to include deviations in shapes that result, for example, from manufacturing. In the drawings, lengths and sizes of layers and regions may be exaggerated for clarity. Like reference numerals in the drawings denote like elements. It is also understood that when a layer is referred to as being “on” another layer or substrate, it can be directly on the other or substrate, or intervening layers may also be present. In addition, a singular form may include a plural form as long as it is not specifically mentioned in a sentence.
- an insulating layer 120 is formed on a semiconductor substrate 110 , and a hole H is formed in the insulating layer 120 .
- a conductive material is gap-filled in the hole H, and recessed using a C ⁇ or F ⁇ -based etching gas to form a lower electrode 130 having a certain height in a bottom of the hole H.
- the semiconductor substrate 110 may include a word line and a switching device.
- the insulating layer 120 may be a multi-layered insulating layer including a nitride layer 121 formed on the semiconductor substrate 110 , an oxide layer 122 formed on the nitride layer 121 , a buffer nitride layer 123 formed on the oxide layer 122 , and a buffer oxide layer 124 formed on the buffer nitride layer 123 .
- a polysilicon material is deposited to be buried in the hole H in which the lower electrode 130 is formed, and then the polysilicon material is etched back to remain only on a sidewall of the hole H to form a first spacer 140 .
- the etch back process may be performed using HBr gas, which may prevent the lower electrode 130 from being lost.
- a nitride layer is deposited to be buried in the hole H in which the first spacer 140 is formed and then recessed to form a sacrificial layer 145 having a certain height on the lower electrode 130 .
- the sacrificial layer 145 may be formed through a wet etch method.
- the first spacer 140 formed on the sidewall of the hole H is selectively oxidized to form a second spacer 150 on a sidewall of the first spacer 140 .
- the sacrificial layer 145 formed in the hole H is removed.
- a third spacer material 60 a is deposited in the hole H.
- the third spacer material 160 a may be nitride.
- the third spacer material 160 a has a form protruding toward the center of the hole H, and thus the third spacer material 160 a may not be easily buried. Therefore, the third spacer material 160 a is formed in a state in which the third spacer material 160 a is not completely buried in the hole H and a key hole pattern KH is formed in the hole H.
- the key hole pattern KH is generated by a physical shape of the hole H, and a size of the key hole pattern KH may be controlled according to a degree of protrusion of the second spacer 150 , that is, according to a width of oxidation of the first spacer 140 .
- the third spacer material 160 a is selectively etched to form a third spacer 160 on the lower electrode 130 and below the second spacer 150 .
- the etching of the third spacer material 160 a may be performed using a combination of CH 3 F gas and O 2 gas.
- variable resistance material 170 is deposited to be buried in the hole H.
- the variable resistance material 170 may be recessed to have a certain height, and thus a variable resistance part 170 having a height lower than that of the hole H may be formed.
- the variable resistance part 170 may include a phase-change material of which a resistance is changed depending on a crystalline state or an amorphous state according to a temperature, for example, Ge 2 Sb 2 Te 5 (GST).
- an upper electrode material is deposited to be buried in the hole H, and then planarized to form an upper electrode 180 .
- the buffer nitride layer 123 among the insulating layer 120 may serve as an etching stopper layer to allow a height of a variable resistance cell to be maintained.
- variable resistance memory device since the lower electrode 130 and the variable resistance part 170 are in contact with each other through the key hole KH, a contact area may be reduced, and thus a reset current may be reduced.
Landscapes
- Engineering & Computer Science (AREA)
- Manufacturing & Machinery (AREA)
- Semiconductor Memories (AREA)
Abstract
Description
- This application claims priority under 35 U.S.C. 119(a) to Korean application number 10-2013-0081559, filed on Jul. 11, 2013, in the Korean Patent Office, which is incorporated by reference in its entirety.
- 1. Technical Field
- Various embodiments of the inventive concept relate to a nonvolatile memory device, and more particularly, to a variable resistance memory device and a method of manufacturing the same.
- 2. Related Art
- In recent years, with demands on semiconductor devices with high performance and low power, next generation semiconductor memory devices with non-volatility and non-refresh have been researched, As one of the next-generation semiconductor memory devices, variable resistance memory devices are suggested. Examples of the variable resistance memory devices includes random access memory devices (PCRAMs), resistive RAMs (ReRAMs), magnetic RAMs (MRAMs), spin-transfer torque magnetoresistive RAMs (STTMRAMs), and polymer RAMs (PoRAMs) operation to have a set state or a reset state by controlling a phase-change material, which constitutes a data storage unit, to a crystalline state or an amorphous state.
- Attempts to reduce a reset current, that is, a current required to switch a phase-change material to an amorphous state in PCRAMs have been made, Reduction in the reset current of the PCRAMs may be determined by a resistance of the phase-change material layer and a contact area between a lower electrode and the data storage unit.
- Thus, at present, attempts to reduce the contact area between the lower electrode and the data storage unit, which may be controlled by a process, have been made increasingly.
- In an embodiments are provided to a variable resistance memory device capable of reducing a reset current, and a method of manufacturing the same.
- According to one aspect of an exemplary embodiment, there is provided a variable resistance memory device. The variable resistance memory device may include a multi-layered insulating layer including a plurality of holes formed on a semiconductor substrate, a lower electrode formed in a bottom of each of the holes, a first spacer formed on the lower electrode and a sidewall of each of the holes, a second spacer formed on an upper sidewall of the first spacer, a third spacer formed on a lower sidewall of the first spacer below the second spacer, a variable resistance part that is formed on the lower electrode has a height lower than a height of a top of each hole, and an upper electrode formed on the variable resistance part to be buried in each hole.
- According to an aspect of an exemplary embodiment, there is provided a method of manufacturing a variable resistance memory device. The method may include forming a multi-layered insulating layer on a semiconductor substrate, forming a hole exposing a portion of an upper surface of the semiconductor substrate by etching the multi-layered insulating layer, forming a lower electrode in a bottom of the hole, forming a first spacer on the lower electrode and a sidewall of the hole, forming a second spacer on an upper sidewall of the first spacer, forming a third spacer on a lower sidewall of the first spacer, forming a variable resistance part in the hole to have a height lower than that of the hole, and forming an upper electrode on the variable resistance part to be buried in the hole.
- According to an aspect of an exemplary embodiment, there is provided a method of manufacturing a variable resistance memory device. The method may include forming a multi-layered insulating layer on a semiconductor substrate, forming a hole exposing a portion of an upper surface of the semiconductor substrate by etching the multi-layered insulating layer, forming a lower electrode in a bottom of the hole, forming a first spacer on the lower electrode and a sidewall of the hole, forming a second spacer protruded from an upper sidewall of the first spacer, depositing a third spacer material into the hole, forming a third spacer on a lower sidewall of the first spacer and below the second spacer by selectively etching the third spacer material, forming a variable resistance part in the hole to have a height lower than that of the hole.
- These and other features, aspects, and embodiments are described below in the section entitled “DETAILED DESCRIPTION”
- The above and other aspects, features and other advantages of the subject matter of the present disclosure will be more clearly understood from the following detailed description taken in conjunction with the accompanying drawings, in which:
-
FIGS. 1 to 8 are views illustrating e method manufacturing a variable resistance memory device according to an embodiment of the inventive concept. - Hereinafter, exemplary embodiments will be described in greater detail with reference to the accompanying drawings.
- Exemplary embodiments are described herein with reference to cross-sectional illustrations that are schematic illustrations of exemplary embodiments (and intermediate structures). As such, variations from the shapes of the illustrations as a result, for example, of manufacturing techniques and/or tolerances, are to be expected. Thus, exemplary embodiments should not be construed as limited to the particular shapes of regions illustrated herein but may be to include deviations in shapes that result, for example, from manufacturing. In the drawings, lengths and sizes of layers and regions may be exaggerated for clarity. Like reference numerals in the drawings denote like elements. It is also understood that when a layer is referred to as being “on” another layer or substrate, it can be directly on the other or substrate, or intervening layers may also be present. In addition, a singular form may include a plural form as long as it is not specifically mentioned in a sentence.
- As illustrated in
FIG. 1 , aninsulating layer 120 is formed on asemiconductor substrate 110, and a hole H is formed in theinsulating layer 120. A conductive material is gap-filled in the hole H, and recessed using a C− or F−-based etching gas to form alower electrode 130 having a certain height in a bottom of the hole H. In the embodiment, although not shown, thesemiconductor substrate 110 may include a word line and a switching device. In the embodiment, theinsulating layer 120 may be a multi-layered insulating layer including anitride layer 121 formed on thesemiconductor substrate 110, anoxide layer 122 formed on thenitride layer 121, abuffer nitride layer 123 formed on theoxide layer 122, and abuffer oxide layer 124 formed on thebuffer nitride layer 123. - As illustrated in
FIG. 2 , a polysilicon material is deposited to be buried in the hole H in which thelower electrode 130 is formed, and then the polysilicon material is etched back to remain only on a sidewall of the hole H to form afirst spacer 140. At this time, the etch back process may be performed using HBr gas, which may prevent thelower electrode 130 from being lost. A nitride layer is deposited to be buried in the hole H in which thefirst spacer 140 is formed and then recessed to form asacrificial layer 145 having a certain height on thelower electrode 130. Thesacrificial layer 145 may be formed through a wet etch method. - As illustrated in
FIG. 3 , thefirst spacer 140 formed on the sidewall of the hole H is selectively oxidized to form asecond spacer 150 on a sidewall of thefirst spacer 140. - As illustrated in
FIG. 4 , thesacrificial layer 145 formed in the hole H is removed. - As illustrated in
FIG. 5 , a third spacer material 60 a is deposited in the hole H. Thethird spacer material 160 a may be nitride. Thethird spacer material 160 a has a form protruding toward the center of the hole H, and thus thethird spacer material 160 a may not be easily buried. Therefore, thethird spacer material 160 a is formed in a state in which thethird spacer material 160 a is not completely buried in the hole H and a key hole pattern KH is formed in the hole H. The key hole pattern KH is generated by a physical shape of the hole H, and a size of the key hole pattern KH may be controlled according to a degree of protrusion of thesecond spacer 150, that is, according to a width of oxidation of thefirst spacer 140. - As illustrated in
FIG. 6 , only thethird spacer material 160 a is selectively etched to form athird spacer 160 on thelower electrode 130 and below thesecond spacer 150. At this time, the etching of thethird spacer material 160 a may be performed using a combination of CH3F gas and O2 gas. - As illustrated in FIG, 7, a variable resistance material is deposited to be buried in the hole H. The
variable resistance material 170 may be recessed to have a certain height, and thus avariable resistance part 170 having a height lower than that of the hole H may be formed. Thevariable resistance part 170 may include a phase-change material of which a resistance is changed depending on a crystalline state or an amorphous state according to a temperature, for example, Ge2Sb2Te5 (GST). - As illustrated in
FIG. 8 , an upper electrode material is deposited to be buried in the hole H, and then planarized to form anupper electrode 180. In the planarization process, thebuffer nitride layer 123 among theinsulating layer 120 may serve as an etching stopper layer to allow a height of a variable resistance cell to be maintained. - As described above, in the variable resistance memory device according to an embodiment of the inventive concept, since the
lower electrode 130 and thevariable resistance part 170 are in contact with each other through the key hole KH, a contact area may be reduced, and thus a reset current may be reduced. - The above embodiment of the present invention is illustrative and not limitative. Various alternatives and equivalents are possible. The invention is not limited by the embodiment described herein. Nor is the invention limited to any specific type of semiconductor device. Other additions, subtractions, or modifications are obvious in view of the present disclosure and are intended to fall within the scope of the appended claims.
Claims (17)
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US14/555,202 US9190613B2 (en) | 2013-07-11 | 2014-11-26 | Variable resistance memory device including phase change area defined by spacers |
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| KR20130081559A KR20150007520A (en) | 2013-07-11 | 2013-07-11 | Phase-change random access memory device and method of manufacturing the same |
| KR10-2013-0081559 | 2013-07-11 |
Related Child Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US14/555,202 Division US9190613B2 (en) | 2013-07-11 | 2014-11-26 | Variable resistance memory device including phase change area defined by spacers |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| US8933430B1 US8933430B1 (en) | 2015-01-13 |
| US20150014621A1 true US20150014621A1 (en) | 2015-01-15 |
Family
ID=52247749
Family Applications (2)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US14/044,367 Active US8933430B1 (en) | 2013-07-11 | 2013-10-02 | Variable resistance memory device and method of manufacturing the same |
| US14/555,202 Active US9190613B2 (en) | 2013-07-11 | 2014-11-26 | Variable resistance memory device including phase change area defined by spacers |
Family Applications After (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US14/555,202 Active US9190613B2 (en) | 2013-07-11 | 2014-11-26 | Variable resistance memory device including phase change area defined by spacers |
Country Status (3)
| Country | Link |
|---|---|
| US (2) | US8933430B1 (en) |
| KR (1) | KR20150007520A (en) |
| CN (1) | CN104282833B (en) |
Cited By (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20160225985A1 (en) * | 2013-06-21 | 2016-08-04 | SK Hynix Inc. | Variable resistance memory device and method of manufacturing the same |
Families Citing this family (7)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| KR101950349B1 (en) * | 2012-12-26 | 2019-02-20 | 에스케이하이닉스 주식회사 | Method for gapfilling void―free polysilicon and mehto for fabricating semiconductor device using the same |
| KR20150043759A (en) * | 2013-10-15 | 2015-04-23 | 에스케이하이닉스 주식회사 | Resistance variable memory apparatus and manufacturing method thereof |
| KR102473660B1 (en) | 2016-02-22 | 2022-12-02 | 삼성전자주식회사 | Memory device and method of manufacturing the same |
| US10256406B2 (en) * | 2016-05-16 | 2019-04-09 | Micron Technology, Inc. | Semiconductor structures including liners and related methods |
| KR102631425B1 (en) * | 2017-02-03 | 2024-01-31 | 에스케이하이닉스 주식회사 | Electronic device and method of forming the same |
| US11417839B2 (en) * | 2020-09-21 | 2022-08-16 | Taiwan Semiconductor Manufacturing Company, Ltd. | Memory device, memory integrated circuit and manufacturing method thereof |
| CN115768130B (en) * | 2022-11-28 | 2025-10-28 | 厦门半导体工业技术研发有限公司 | Semiconductor integrated circuit device and manufacturing method thereof |
Citations (19)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20060175597A1 (en) * | 2005-02-10 | 2006-08-10 | Infineon Technologies North America Corp. | Phase change memory cell with high read margin at low power operation |
| US20070023857A1 (en) * | 2005-07-29 | 2007-02-01 | Ming Jin | Fabricating sub-lithographic contacts |
| US20070051936A1 (en) * | 2005-04-08 | 2007-03-08 | Stmicroelectronics S.R.I. | Phase change memory cell with tubular heater and manufacturing method thereof |
| US20080029752A1 (en) * | 2004-12-30 | 2008-02-07 | Stmicroelectronics S.R.L. | Phase change memory and manufacturing method thereof |
| US20080135824A1 (en) * | 2006-12-07 | 2008-06-12 | Macronix International Co., Ltd. | Method and Structure of a Multi-Level Cell Resistance Random Access Memory with Metal Oxides |
| US20080157053A1 (en) * | 2006-12-28 | 2008-07-03 | Macronix International Co., Ltd. | Resistor Random Access Memory Cell Device |
| US20080266940A1 (en) * | 2005-11-21 | 2008-10-30 | Erh-Kun Lai | Air Cell Thermal Isolation for a Memory Array Formed of a Programmable Resistive Material |
| US20080272355A1 (en) * | 2007-05-04 | 2008-11-06 | Samsung Electronics Co., Ltd. | Phase change memory device and method for forming the same |
| US7511297B2 (en) * | 2006-09-14 | 2009-03-31 | Samsung Electronics Co., Ltd. | Phase change memory device and method of fabricating the same |
| US20100117046A1 (en) * | 2008-11-10 | 2010-05-13 | Heon Yong Chang | Phase change memory device having reduced programming current and method for manufacturing the same |
| US20110012079A1 (en) * | 2009-07-15 | 2011-01-20 | Macronix International Co., Ltd. | Thermal protect pcram structure and methods for making |
| US7888155B2 (en) * | 2009-03-16 | 2011-02-15 | Industrial Technology Research Institute | Phase-change memory element and method for fabricating the same |
| US20110073826A1 (en) * | 2009-09-30 | 2011-03-31 | Hynix Semiconductor Inc. | Phase change memory device and fabrication method thereof |
| US7964498B2 (en) * | 2007-12-26 | 2011-06-21 | Hynix Semiconductor Inc. | Phase-change memory device capable of improving contact resistance and reset current and method of manufacturing the same |
| US8049199B2 (en) * | 2007-08-14 | 2011-11-01 | Hynix Semiconductor Inc. | Phase change memory device and method for manufacturing the same |
| US8080440B2 (en) * | 2006-05-30 | 2011-12-20 | Macronix International Co., Ltd. | Resistor random access memory cell with L-shaped electrode |
| US20120313071A1 (en) * | 2011-05-13 | 2012-12-13 | Chakravarthy Gopalan | Contact structure and method for variable impedance memory element |
| US8637843B2 (en) * | 2011-02-21 | 2014-01-28 | Isamu Asano | Semiconductor device including phase change material and method of manufacturing same |
| US8748958B1 (en) * | 2012-12-26 | 2014-06-10 | SK Hynix Inc. | Phase-change random access memory device and method of manufacturing the same |
Family Cites Families (3)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| KR100546406B1 (en) * | 2004-04-10 | 2006-01-26 | 삼성전자주식회사 | Phase change memory device manufacturing method |
| US7531825B2 (en) * | 2005-12-27 | 2009-05-12 | Macronix International Co., Ltd. | Method for forming self-aligned thermal isolation cell for a variable resistance memory array |
| JP4267013B2 (en) | 2006-09-12 | 2009-05-27 | エルピーダメモリ株式会社 | Manufacturing method of semiconductor device |
-
2013
- 2013-07-11 KR KR20130081559A patent/KR20150007520A/en not_active Withdrawn
- 2013-10-02 US US14/044,367 patent/US8933430B1/en active Active
- 2013-11-06 CN CN201310547348.8A patent/CN104282833B/en active Active
-
2014
- 2014-11-26 US US14/555,202 patent/US9190613B2/en active Active
Patent Citations (20)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20080029752A1 (en) * | 2004-12-30 | 2008-02-07 | Stmicroelectronics S.R.L. | Phase change memory and manufacturing method thereof |
| US20060175597A1 (en) * | 2005-02-10 | 2006-08-10 | Infineon Technologies North America Corp. | Phase change memory cell with high read margin at low power operation |
| US20070051936A1 (en) * | 2005-04-08 | 2007-03-08 | Stmicroelectronics S.R.I. | Phase change memory cell with tubular heater and manufacturing method thereof |
| US20070023857A1 (en) * | 2005-07-29 | 2007-02-01 | Ming Jin | Fabricating sub-lithographic contacts |
| US20080266940A1 (en) * | 2005-11-21 | 2008-10-30 | Erh-Kun Lai | Air Cell Thermal Isolation for a Memory Array Formed of a Programmable Resistive Material |
| US8080440B2 (en) * | 2006-05-30 | 2011-12-20 | Macronix International Co., Ltd. | Resistor random access memory cell with L-shaped electrode |
| US7511297B2 (en) * | 2006-09-14 | 2009-03-31 | Samsung Electronics Co., Ltd. | Phase change memory device and method of fabricating the same |
| US20080135824A1 (en) * | 2006-12-07 | 2008-06-12 | Macronix International Co., Ltd. | Method and Structure of a Multi-Level Cell Resistance Random Access Memory with Metal Oxides |
| US20080157053A1 (en) * | 2006-12-28 | 2008-07-03 | Macronix International Co., Ltd. | Resistor Random Access Memory Cell Device |
| US20080272355A1 (en) * | 2007-05-04 | 2008-11-06 | Samsung Electronics Co., Ltd. | Phase change memory device and method for forming the same |
| US8049199B2 (en) * | 2007-08-14 | 2011-11-01 | Hynix Semiconductor Inc. | Phase change memory device and method for manufacturing the same |
| US7964498B2 (en) * | 2007-12-26 | 2011-06-21 | Hynix Semiconductor Inc. | Phase-change memory device capable of improving contact resistance and reset current and method of manufacturing the same |
| US20100117046A1 (en) * | 2008-11-10 | 2010-05-13 | Heon Yong Chang | Phase change memory device having reduced programming current and method for manufacturing the same |
| US7888155B2 (en) * | 2009-03-16 | 2011-02-15 | Industrial Technology Research Institute | Phase-change memory element and method for fabricating the same |
| US20110012079A1 (en) * | 2009-07-15 | 2011-01-20 | Macronix International Co., Ltd. | Thermal protect pcram structure and methods for making |
| US20110073826A1 (en) * | 2009-09-30 | 2011-03-31 | Hynix Semiconductor Inc. | Phase change memory device and fabrication method thereof |
| US20120156851A1 (en) * | 2009-09-30 | 2012-06-21 | Hynix Semiconductor Inc. | Phase change memory device and fabrication method thereof |
| US8637843B2 (en) * | 2011-02-21 | 2014-01-28 | Isamu Asano | Semiconductor device including phase change material and method of manufacturing same |
| US20120313071A1 (en) * | 2011-05-13 | 2012-12-13 | Chakravarthy Gopalan | Contact structure and method for variable impedance memory element |
| US8748958B1 (en) * | 2012-12-26 | 2014-06-10 | SK Hynix Inc. | Phase-change random access memory device and method of manufacturing the same |
Cited By (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20160225985A1 (en) * | 2013-06-21 | 2016-08-04 | SK Hynix Inc. | Variable resistance memory device and method of manufacturing the same |
| US9935267B2 (en) * | 2013-06-21 | 2018-04-03 | SK Hynix Inc. | Variable resistance memory device with variable resistance material layer |
Also Published As
| Publication number | Publication date |
|---|---|
| US8933430B1 (en) | 2015-01-13 |
| KR20150007520A (en) | 2015-01-21 |
| US20150076441A1 (en) | 2015-03-19 |
| CN104282833B (en) | 2018-07-31 |
| US9190613B2 (en) | 2015-11-17 |
| CN104282833A (en) | 2015-01-14 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US9190613B2 (en) | Variable resistance memory device including phase change area defined by spacers | |
| US9508428B2 (en) | Vertical type semiconductor device, fabrication method thereof and operation method thereof | |
| KR101917294B1 (en) | Resistance variable memory device and method for fabricating the same | |
| KR102192895B1 (en) | Semiconductor device and method for manufacturing the same | |
| US9490299B2 (en) | Variable resistance memory device | |
| US20140166965A1 (en) | Resistive memory device and fabrication method thereof | |
| US9859493B2 (en) | Variable resistance memory device and method of manufacturing the same | |
| US9024291B2 (en) | Resistive memory device and fabrication method thereof | |
| US9136466B2 (en) | Phase-change random access memory device and method of manufacturing the same | |
| US20140299831A1 (en) | 3d variable resistance memory device and method of manufacturing the same | |
| US20110076824A1 (en) | Fabrication method of phase change random access memory device | |
| US10692933B2 (en) | Variable resistance memory device | |
| US20140374684A1 (en) | Variable resistance memory device and method of manufacturing the same | |
| US9583706B2 (en) | Semiconductor apparatus and method for fabricating the same | |
| KR20120133677A (en) | Fabrication Method Of Phase Change Random Access Memory Apparatus | |
| KR100831159B1 (en) | Phase change memory and its manufacturing method |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| AS | Assignment |
Owner name: SK HYNIX INC., KOREA, REPUBLIC OF Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:JUNG, HA CHANG;LEE, GI A;REEL/FRAME:031365/0359 Effective date: 20130916 |
|
| STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
| FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
| MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551) Year of fee payment: 4 |
|
| MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 8 |
|
| AS | Assignment |
Owner name: MIMIRIP LLC, TEXAS Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:SK HYNIX INC.;REEL/FRAME:067335/0246 Effective date: 20240311 Owner name: MIMIRIP LLC, TEXAS Free format text: ASSIGNMENT OF ASSIGNOR'S INTEREST;ASSIGNOR:SK HYNIX INC.;REEL/FRAME:067335/0246 Effective date: 20240311 |