US20140302657A1 - Method for fabricating power semiconductor device - Google Patents
Method for fabricating power semiconductor device Download PDFInfo
- Publication number
- US20140302657A1 US20140302657A1 US13/902,851 US201313902851A US2014302657A1 US 20140302657 A1 US20140302657 A1 US 20140302657A1 US 201313902851 A US201313902851 A US 201313902851A US 2014302657 A1 US2014302657 A1 US 2014302657A1
- Authority
- US
- United States
- Prior art keywords
- layer
- trench
- semiconductor device
- fabricating
- power semiconductor
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- H10W10/014—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/01—Manufacture or treatment
- H10D64/015—Manufacture or treatment removing at least parts of gate spacers, e.g. disposable spacers
-
- H01L29/6653—
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/22—Diffusion of impurity materials, e.g. doping materials, electrode materials, into or out of a semiconductor body, or between semiconductor regions; Interactions between two or more impurities; Redistribution of impurities
- H01L21/225—Diffusion of impurity materials, e.g. doping materials, electrode materials, into or out of a semiconductor body, or between semiconductor regions; Interactions between two or more impurities; Redistribution of impurities using diffusion into or out of a solid from or into a solid phase, e.g. a doped oxide layer
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/76—Making of isolation regions between components
- H01L21/762—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers
- H01L21/76224—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using trench refilling with dielectric materials
-
- H01L29/66666—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/01—Manufacture or treatment
- H10D30/021—Manufacture or treatment of FETs having insulated gates [IGFET]
- H10D30/025—Manufacture or treatment of FETs having insulated gates [IGFET] of vertical IGFETs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/01—Manufacture or treatment
- H10D30/021—Manufacture or treatment of FETs having insulated gates [IGFET]
- H10D30/028—Manufacture or treatment of FETs having insulated gates [IGFET] of double-diffused metal oxide semiconductor [DMOS] FETs
- H10D30/0291—Manufacture or treatment of FETs having insulated gates [IGFET] of double-diffused metal oxide semiconductor [DMOS] FETs of vertical DMOS [VDMOS] FETs
- H10D30/0293—Manufacture or treatment of FETs having insulated gates [IGFET] of double-diffused metal oxide semiconductor [DMOS] FETs of vertical DMOS [VDMOS] FETs using formation of insulating sidewall spacers
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/01—Manufacture or treatment
- H10D30/021—Manufacture or treatment of FETs having insulated gates [IGFET]
- H10D30/028—Manufacture or treatment of FETs having insulated gates [IGFET] of double-diffused metal oxide semiconductor [DMOS] FETs
- H10D30/0291—Manufacture or treatment of FETs having insulated gates [IGFET] of double-diffused metal oxide semiconductor [DMOS] FETs of vertical DMOS [VDMOS] FETs
- H10D30/0295—Manufacture or treatment of FETs having insulated gates [IGFET] of double-diffused metal oxide semiconductor [DMOS] FETs of vertical DMOS [VDMOS] FETs using recessing of the source electrodes
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/64—Double-diffused metal-oxide semiconductor [DMOS] FETs
- H10D30/66—Vertical DMOS [VDMOS] FETs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/01—Manufacture or treatment
- H10D62/051—Forming charge compensation regions, e.g. superjunctions
- H10D62/058—Forming charge compensation regions, e.g. superjunctions by using trenches, e.g. implanting into sidewalls of trenches or refilling trenches
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/102—Constructional design considerations for preventing surface leakage or controlling electric field concentration
- H10D62/103—Constructional design considerations for preventing surface leakage or controlling electric field concentration for increasing or controlling the breakdown voltage of reverse-biased devices
- H10D62/105—Constructional design considerations for preventing surface leakage or controlling electric field concentration for increasing or controlling the breakdown voltage of reverse-biased devices by having particular doping profiles, shapes or arrangements of PN junctions; by having supplementary regions, e.g. junction termination extension [JTE]
- H10D62/109—Reduced surface field [RESURF] PN junction structures
- H10D62/111—Multiple RESURF structures, e.g. double RESURF or 3D-RESURF structures
-
- H10W10/17—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/113—Isolations within a component, i.e. internal isolations
- H10D62/115—Dielectric isolations, e.g. air gaps
- H10D62/116—Dielectric isolations, e.g. air gaps adjoining the input or output regions of field-effect devices, e.g. adjoining source or drain regions
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/17—Semiconductor regions connected to electrodes not carrying current to be rectified, amplified or switched, e.g. channel regions
- H10D62/393—Body regions of DMOS transistors or IGBTs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/20—Electrodes characterised by their shapes, relative sizes or dispositions
- H10D64/23—Electrodes carrying the current to be rectified, amplified, oscillated or switched, e.g. sources, drains, anodes or cathodes
- H10D64/251—Source or drain electrodes for field-effect devices
- H10D64/252—Source or drain electrodes for field-effect devices for vertical or pseudo-vertical devices
- H10D64/2527—Source or drain electrodes for field-effect devices for vertical or pseudo-vertical devices for vertical devices wherein the source or drain electrodes are recessed in semiconductor bodies
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/20—Electrodes characterised by their shapes, relative sizes or dispositions
- H10D64/23—Electrodes carrying the current to be rectified, amplified, oscillated or switched, e.g. sources, drains, anodes or cathodes
- H10D64/251—Source or drain electrodes for field-effect devices
- H10D64/256—Source or drain electrodes for field-effect devices for lateral devices wherein the source or drain electrodes are recessed in semiconductor bodies
-
- H10P32/141—
-
- H10P32/171—
Definitions
- the present invention relates generally to the field of semiconductor technology. More particularly, the present invention relates to a method for fabricating a power semiconductor device with super junction structure.
- the regions to be formed as sources are defined.
- an ion implantation process is carried out to implant dopants with the first conductivity type (e.g. N type) into the ion wells 130 , thereby forming the source doping regions 132 .
- a thermal drive-in process may be performed.
Landscapes
- Engineering & Computer Science (AREA)
- Electrodes Of Semiconductors (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
Abstract
Description
- 1. Field of the Invention
- The present invention relates generally to the field of semiconductor technology. More particularly, the present invention relates to a method for fabricating a power semiconductor device with super junction structure.
- 2. Description of the Prior Art
- As known in the art, super junction power MOSFET devices include alternating p-type and n-type regions below the active regions of the device. The alternating p-type and n-type regions in a super junction power MOSFET device are ideally in charge balance so that those regions deplete one another under a reverse voltage condition, thereby enabling the device to better withstand breakdown.
- It is known to utilize super junction structures in trench type power devices. To form such trench type super junction power devices, typically, deep trenches are etched into a main surface of a semiconductor substrate, and an epitaxial layer is then formed to fill the deep trenches. However, the prior art fabrication method has drawbacks. For example, the surface concentration of the dopants driven into the trench surfaces is too high. This leads to non-uniformity of the carrier concentration distribution.
- It is therefore one object of the present invention to provide an improved fabrication method to form trench type power semiconductor devices in order to solve the above-mentioned overlay problems.
- According to one embodiment, a method for fabricating a power semiconductor device is disclosed. A substrate having thereon an epitaxial layer is provided. A hard mask having an opening is formed on the epitaxial layer. A sidewall spacer is formed within the opening. A first trench is etched into the epitaxial layer through the opening. A dopant source layer is formed on the surface of the first trench. The dopants are driven into the epitaxial layer to form a doped region within the first trench. The doped region includes a first region adjacent to the surface of the first trench and a second region farther from the surface. The entire dopant source layer and the spacer are removed. A sacrificial layer is then filled into the first trench. The sacrificial layer and the epitaxial layer within the first region are etched away to form a second trench.
- These and other objectives of the present invention will no doubt become obvious to those of ordinary skill in the art after reading the following detailed description of the preferred embodiment that is illustrated in the various figures and drawings.
-
FIGS. 1-10 are schematic diagrams showing a method for fabricating a trench type power transistor device in accordance with one embodiment of the invention. - In the following description, numerous specific details are given to provide a thorough understanding of the invention. It will, however, be apparent to one skilled in the art that the invention may be practiced without these specific details. Furthermore, some well-known process steps such as lithographic and etching processes are not disclosed in detail, as these should be well-known to those skilled in the art.
- The terms wafer or substrate used herein includes any structure having an exposed surface onto which a layer may be deposited according to the present invention, for example, to form the integrated circuit (IC) structure. The term substrate is understood to include semiconductor wafers commonly used in this industry. The term substrate is also used to refer to semiconductor structures during processing, and may include other layers that have been fabricated thereupon. Both wafer and substrate may include doped and undoped semiconductors, epitaxial semiconductor layers supported by a base semiconductor or insulator, as well as other semiconductor structures well known to one skilled in the art.
- Please refer to
FIGS. 1-10 .FIGS. 1-10 are schematic diagrams showing a method for fabricating a trench type power transistor device in accordance with one embodiment of the invention. As shown inFIG. 1 , asemiconductor substrate 10 having a first conductivity type is provided. For example, thesemiconductor substrate 10 may be an N+ heavily doped silicon substrate or wafer and may be act as a drain of the transistor device. An epitaxial growth process is performed to form anepitaxial layer 11 such as an N type epitaxial silicon layer or a P type epitaxial silicon layer on thesemiconductor substrate 10. - As shown in
FIG. 2 , ahard mask layer 12 such as a silicon nitride layer is formed on a top surface of theepitaxial layer 11. A lithographic process and an etching process are carried out to formopenings 112 in thehard mask layer 12. For example, theopenings 112 are straight line-shaped and each of theopenings 112 has a width W2. Subsequently, asidewall spacer 420 is formed on each sidewall of theopenings 112. For example, thesidewall spacer 420 may be a silicon oxide spacer and has a width d (bottom width). According to the embodiment, the width d may be about 0.5 micrometers, but not limited thereto. - As shown in
FIG. 3 , a dry etching process is performed to etch theepitaxial layer 11 through theopenings 112 in thehard mask layer 12 to a depth H1, thereby formingtrenches 122. Each of thetrenches 122 has a width W1 that is smaller than the width W2. The depth H1 is smaller than the thickness of theepitaxial layer 11. - As shown in
FIG. 4 , adopant source layer 460 is deposited on the interior surface of thetrenches 122, the surface of thespacers 420 and the top surface of thehard mask layer 12. For example, thedopant source layer 460 may be a boron doped silicate glass (BSG) or phosphorus doped silicate glass (PSG) layer. According to the embodiment, thedopant source layer 460 has a conductivity type that is opposite to the conductivity type of theepitaxial layer 11. For example, when theepitaxial layer 11 is N type, then thedopant source layer 460 is P type doped, while when theepitaxial layer 11 is P type, then thedopant source layer 460 is N type doped. Subsequently, a high temperature diffusion process is performed to drive the dopants from thedopant source layer 460 into theepitaxial layer 11, thereby forming the PN super junction structure. - At this point, the
diffusion region 210 diffused into theepitaxial layer 11 includes afirst region 211 that is closer to the surface of thetrench 122 and asecond region 212 that is formed deeper into theepitaxial layer 11. Thefirst region 211 has a doping concentration that is higher than that of thesecond region 212. For example, the doping concentration of thefirst region 211 ranges between about 1E17 atoms/cm3 and 1E19 atoms/cm3, and the doping concentration of thesecond region 212 may be about 1E16 atoms/cm3, but not limited thereto. According to the embodiment, the width of thefirst region 211 is substantially equal to the width d of thespacer 420. - As shown in
FIG. 5 , thedopant source layer 460 and thespacers 420 are removed to thereby reveal theupper corner portions 122 a of thetrenches 122. Thereafter, asacrificial layer 13 such as polysilicon is deposited to fill thetrenches 122. - As shown in
FIG. 6 , a dry etching process is then performed, using thehard mask layer 12 as an etching hard mask, to completely etch away thesacrificial layer 13 and theepitaxial layer 11 in thefirst region 211, thereby formingtrenches 222. Thetrench 222 has a width that is substantially equal to the width W2 of theopening 112. Thetrench 222 has a depth H2 that is greater than the depth H1 of thetrench 122. The depth H2 may be greater than or equal to the thickness of theepitaxial layer 11. It is noteworthy that when theepitaxial layer 11 is N type, theaforesaid trenches 222 may have an etched depth either penetrating through theepitaxial layer 11 or not penetrating through theepitaxial layer 11. However, when theepitaxial layer 11 is P type, thetrenches 222 has an etched depth that has to be penetrating through theepitaxial layer 11. - As shown in
FIG. 7 , asilicon oxide layer 226 is then deposited. Thesilicon oxide layer 226 fills thetrenches 222. Prior to the deposition of thesilicon oxide layer 226, an oxidation process may be performed to form a sacrificial layer (not shown) on the surface of thetrenches 222. The sacrificial layer is then etched and removed. A chemical mechanical polishing (CMP) process is then performed to polish and remove thesilicon oxide layer 226 from the surface of thehard mask layer 12. A portion of thesilicon oxide layer 226 is then removed from thetrenches 222 such that a top surface of thesilicon oxide layer 226 is lower than the top surface of thehard mask layer 12. - As shown in
FIG. 8 , thehard mask layer 12 is removed to reveal the top surface of theepitaxial layer 11. Subsequently, agate oxide layer 22 andgates 24 are formed on the top surface of theepitaxial layer 11. According to the embodiment, thegates 24 may be polysilicon gates. An ion implantation process is then performed to implant dopants with the second conductivity type (e.g. P type) into theepitaxial layer 11 between twoadjacent gates 24, thereby formingion wells 130. Thereafter, a thermal drive-in process may be performed. - As shown in
FIG. 9 , by using a photoresist and a lithographic process, the regions to be formed as sources are defined. Subsequently, an ion implantation process is carried out to implant dopants with the first conductivity type (e.g. N type) into theion wells 130, thereby forming thesource doping regions 132. Thereafter, a thermal drive-in process may be performed. - As shown in
FIG. 10 , contact holes are formed and metalized. To form the metalized contact holes, an inter-layer dielectric (ILD)layer 30 is first deposited. Then, contactholes 230 are formed in theILD layer 30. Thecontact hole 230 reveals a portion of the ion well 130, thesource doping region 132 and thesilicon oxide layer 226.Barrier layer 32 andmetal layer 34 are deposited to fill the contact holes 230, thereby forming thecontact elements 34 a in contact with the ion well 130 and thesource doping regions 132. - Those skilled in the art will readily observe that numerous modifications and alterations of the device and method may be made while retaining the teachings of the invention. Accordingly, the above disclosure should be construed as limited only by the metes and bounds of the appended claims.
Claims (14)
Applications Claiming Priority (3)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| TW102112542 | 2013-04-09 | ||
| TW102112542A | 2013-04-09 | ||
| TW102112542A TW201440145A (en) | 2013-04-09 | 2013-04-09 | Semiconductor power device manufacturing method |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| US8835264B1 US8835264B1 (en) | 2014-09-16 |
| US20140302657A1 true US20140302657A1 (en) | 2014-10-09 |
Family
ID=51493335
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US13/902,851 Expired - Fee Related US8835264B1 (en) | 2013-04-09 | 2013-05-26 | Method for fabricating power semiconductor device |
Country Status (3)
| Country | Link |
|---|---|
| US (1) | US8835264B1 (en) |
| CN (1) | CN104103518B (en) |
| TW (1) | TW201440145A (en) |
Cited By (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPWO2020250612A1 (en) * | 2019-06-10 | 2020-12-17 |
Families Citing this family (4)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US9735232B2 (en) * | 2013-09-18 | 2017-08-15 | Taiwan Semiconductor Manufacturing Company Ltd. | Method for manufacturing a semiconductor structure having a trench with high aspect ratio |
| CN112271134B (en) * | 2020-10-20 | 2021-10-22 | 苏州东微半导体股份有限公司 | Manufacturing method of semiconductor power device |
| CN112289684B (en) * | 2020-10-28 | 2023-06-30 | 上海华虹宏力半导体制造有限公司 | Manufacturing method and device of power device |
| CN117238841B (en) * | 2023-11-14 | 2024-07-19 | 合肥晶合集成电路股份有限公司 | Method for forming deep trench isolation structure and method for manufacturing image sensor |
Family Cites Families (4)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US6750104B2 (en) * | 2001-12-31 | 2004-06-15 | General Semiconductor, Inc. | High voltage power MOSFET having a voltage sustaining region that includes doped columns formed by trench etching using an etchant gas that is also a doping source |
| CN101803030A (en) * | 2007-06-15 | 2010-08-11 | 李泰福 | Manufacturing method of semiconductor power devices |
| US7977193B1 (en) * | 2010-08-20 | 2011-07-12 | Monolithic Power Systems, Inc. | Trench-gate MOSFET with capacitively depleted drift region |
| CN102760662B (en) * | 2011-04-29 | 2014-12-31 | 茂达电子股份有限公司 | Method for manufacturing semiconductor power device |
-
2013
- 2013-04-09 TW TW102112542A patent/TW201440145A/en unknown
- 2013-05-16 CN CN201310182154.2A patent/CN104103518B/en not_active Expired - Fee Related
- 2013-05-26 US US13/902,851 patent/US8835264B1/en not_active Expired - Fee Related
Cited By (4)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPWO2020250612A1 (en) * | 2019-06-10 | 2020-12-17 | ||
| WO2020250612A1 (en) * | 2019-06-10 | 2020-12-17 | 住友電気工業株式会社 | Silicon carbide semiconductor device and method for manufacturing silicon carbide semiconductor device |
| US11942517B2 (en) | 2019-06-10 | 2024-03-26 | Sumitomo Electric Industries, Ltd. | Silicon carbide semiconductor device and method of manufacturing silicon carbide semiconductor device |
| JP7456440B2 (en) | 2019-06-10 | 2024-03-27 | 住友電気工業株式会社 | Silicon carbide semiconductor device and method for manufacturing a silicon carbide semiconductor device |
Also Published As
| Publication number | Publication date |
|---|---|
| US8835264B1 (en) | 2014-09-16 |
| CN104103518A (en) | 2014-10-15 |
| TW201440145A (en) | 2014-10-16 |
| CN104103518B (en) | 2016-12-28 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US9099321B2 (en) | Method for fabricating power semiconductor device | |
| US10522541B2 (en) | Forming doped regions in semiconductor strips | |
| TWI567804B (en) | A semiconductor device and method of fabricating same | |
| TWI525811B (en) | Semiconductor device and method of manufacturing same | |
| US8642459B2 (en) | Method for forming a semiconductor device with an isolation region on a gate electrode | |
| TW201735264A (en) | Hollow shallow trench isolation as a gate dielectric for high voltage devices | |
| US8753937B2 (en) | Manufacturing method of power transistor device with super junction | |
| KR20130031205A (en) | Semiconductor device and method for manufacturing the same | |
| US10804260B2 (en) | Semiconductor structure with doped layers on fins and fabrication method thereof | |
| US8338908B2 (en) | Semiconductor device | |
| US20150155381A1 (en) | Semiconductor devices and fabrication method thereof | |
| CN108400166B (en) | Power transistor with terminal trench in terminal resurf region | |
| US20150054064A1 (en) | Power semiconductor device with super junction structure and interlaced, grid-type trench network | |
| KR102520058B1 (en) | Semiconductor device and manufacturing method thereof | |
| US8835264B1 (en) | Method for fabricating power semiconductor device | |
| US20130307064A1 (en) | Power transistor device and fabricating method thereof | |
| US8492221B2 (en) | Method for fabricating power semiconductor device with super junction structure | |
| US9431286B1 (en) | Deep trench with self-aligned sinker | |
| TWI517393B (en) | Semiconductor device and method of fabricating the same | |
| EP3998638A1 (en) | Laterally diffused metal oxide semiconductor device and manufacturing method therefor | |
| JP2012195541A (en) | Semiconductor substrate and semiconductor device manufacturing method | |
| US20130203229A1 (en) | Method of reducing surface doping concentration of doped diffusion region, method of manufacturing super junction using the same and method of manufacturing power transistor device | |
| TWI548090B (en) | Semiconductor device and method of fabricating the same | |
| JP2014132638A (en) | Manufacturing method of semiconductor device having super-junction vertical mosfet |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| AS | Assignment |
Owner name: ANPEC ELECTRONICS CORPORATION, TAIWAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:LIN, YUNG-FA;REEL/FRAME:030488/0073 Effective date: 20130521 |
|
| FEPP | Fee payment procedure |
Free format text: MAINTENANCE FEE REMINDER MAILED (ORIGINAL EVENT CODE: REM.) |
|
| LAPS | Lapse for failure to pay maintenance fees |
Free format text: PATENT EXPIRED FOR FAILURE TO PAY MAINTENANCE FEES (ORIGINAL EVENT CODE: EXP.); ENTITY STATUS OF PATENT OWNER: SMALL ENTITY |
|
| STCH | Information on status: patent discontinuation |
Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362 |
|
| FP | Lapsed due to failure to pay maintenance fee |
Effective date: 20180916 |