US20140287575A1 - Spatial orientation of the carbon nanotubes in electrophoretic deposition process - Google Patents
Spatial orientation of the carbon nanotubes in electrophoretic deposition process Download PDFInfo
- Publication number
- US20140287575A1 US20140287575A1 US14/297,818 US201414297818A US2014287575A1 US 20140287575 A1 US20140287575 A1 US 20140287575A1 US 201414297818 A US201414297818 A US 201414297818A US 2014287575 A1 US2014287575 A1 US 2014287575A1
- Authority
- US
- United States
- Prior art keywords
- metal
- nanotube
- nanotubes
- comb
- teeth
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
- 238000000034 method Methods 0.000 title claims abstract description 50
- 238000001652 electrophoretic deposition Methods 0.000 title claims description 9
- OKTJSMMVPCPJKN-UHFFFAOYSA-N Carbon Chemical compound [C] OKTJSMMVPCPJKN-UHFFFAOYSA-N 0.000 title description 15
- 239000002041 carbon nanotube Substances 0.000 title description 12
- 229910021393 carbon nanotube Inorganic materials 0.000 title description 12
- 230000008569 process Effects 0.000 title description 9
- 239000002071 nanotube Substances 0.000 claims abstract description 193
- 229910052751 metal Inorganic materials 0.000 claims abstract description 112
- 239000002184 metal Substances 0.000 claims abstract description 112
- 238000004519 manufacturing process Methods 0.000 claims abstract description 18
- 238000003491 array Methods 0.000 claims abstract description 16
- 238000000151 deposition Methods 0.000 claims description 36
- 239000002109 single walled nanotube Substances 0.000 claims description 15
- 230000004888 barrier function Effects 0.000 claims description 13
- 239000000758 substrate Substances 0.000 claims description 11
- 239000000463 material Substances 0.000 claims description 10
- 239000004065 semiconductor Substances 0.000 claims description 6
- 238000000137 annealing Methods 0.000 claims description 4
- 230000000295 complement effect Effects 0.000 claims description 4
- 238000013459 approach Methods 0.000 claims description 3
- QVGXLLKOCUKJST-UHFFFAOYSA-N atomic oxygen Chemical compound [O] QVGXLLKOCUKJST-UHFFFAOYSA-N 0.000 claims description 3
- 238000005530 etching Methods 0.000 claims description 3
- 229910052760 oxygen Inorganic materials 0.000 claims description 3
- 239000001301 oxygen Substances 0.000 claims description 3
- 238000001312 dry etching Methods 0.000 claims description 2
- 238000001039 wet etching Methods 0.000 claims description 2
- 210000001520 comb Anatomy 0.000 claims 4
- 239000011248 coating agent Substances 0.000 claims 1
- 238000000576 coating method Methods 0.000 claims 1
- 230000008021 deposition Effects 0.000 abstract description 13
- 230000002349 favourable effect Effects 0.000 abstract description 3
- 239000012212 insulator Substances 0.000 description 16
- 238000005516 engineering process Methods 0.000 description 10
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 9
- 238000013461 design Methods 0.000 description 7
- 150000002739 metals Chemical class 0.000 description 7
- KDLHZDBZIXYQEI-UHFFFAOYSA-N Palladium Chemical compound [Pd] KDLHZDBZIXYQEI-UHFFFAOYSA-N 0.000 description 5
- 229910052681 coesite Inorganic materials 0.000 description 4
- 229910052906 cristobalite Inorganic materials 0.000 description 4
- 239000000377 silicon dioxide Substances 0.000 description 4
- 229910052682 stishovite Inorganic materials 0.000 description 4
- 229910052905 tridymite Inorganic materials 0.000 description 4
- 230000010354 integration Effects 0.000 description 3
- 230000005693 optoelectronics Effects 0.000 description 3
- 238000012545 processing Methods 0.000 description 3
- 230000009471 action Effects 0.000 description 2
- 230000015572 biosynthetic process Effects 0.000 description 2
- 230000003197 catalytic effect Effects 0.000 description 2
- 238000000926 separation method Methods 0.000 description 2
- 238000004544 sputter deposition Methods 0.000 description 2
- 239000000725 suspension Substances 0.000 description 2
- 230000007704 transition Effects 0.000 description 2
- 230000005641 tunneling Effects 0.000 description 2
- ZLMJMSJWJFRBEC-UHFFFAOYSA-N Potassium Chemical compound [K] ZLMJMSJWJFRBEC-UHFFFAOYSA-N 0.000 description 1
- 229910052799 carbon Inorganic materials 0.000 description 1
- 230000000739 chaotic effect Effects 0.000 description 1
- 238000006243 chemical reaction Methods 0.000 description 1
- 230000007812 deficiency Effects 0.000 description 1
- 238000005137 deposition process Methods 0.000 description 1
- 238000011161 development Methods 0.000 description 1
- 238000011982 device technology Methods 0.000 description 1
- 238000000609 electron-beam lithography Methods 0.000 description 1
- 238000001962 electrophoresis Methods 0.000 description 1
- 230000002708 enhancing effect Effects 0.000 description 1
- 239000011521 glass Substances 0.000 description 1
- 238000011031 large-scale manufacturing process Methods 0.000 description 1
- 239000007769 metal material Substances 0.000 description 1
- 238000001465 metallisation Methods 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 230000003287 optical effect Effects 0.000 description 1
- 229910052763 palladium Inorganic materials 0.000 description 1
- 238000000206 photolithography Methods 0.000 description 1
- 229910052700 potassium Inorganic materials 0.000 description 1
- 239000011591 potassium Substances 0.000 description 1
- 238000013139 quantization Methods 0.000 description 1
- 238000011160 research Methods 0.000 description 1
- 229910052814 silicon oxide Inorganic materials 0.000 description 1
- 230000005476 size effect Effects 0.000 description 1
- 238000001228 spectrum Methods 0.000 description 1
Images
Classifications
-
- H01L29/45—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/60—Electrodes characterised by their materials
- H10D64/62—Electrodes ohmically coupled to a semiconductor
-
- H01L29/49—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/117—Shapes of semiconductor bodies
- H10D62/118—Nanostructure semiconductor bodies
- H10D62/119—Nanowire, nanosheet or nanotube semiconductor bodies
- H10D62/121—Nanowire, nanosheet or nanotube semiconductor bodies oriented parallel to substrates
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/01—Manufacture or treatment
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/60—Electrodes characterised by their materials
- H10D64/66—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes
Definitions
- the invention relates to formation of the arrays of individual nanotubes in the electrophoretic process of the nanotube deposition on the array of metal electrodes having a specifically selected geometry which causes a spatial orientation of the nanotubes placed on the electrodes.
- the oriented nanotube arrays are used to produce new technology for fabrication of electronic and photonic devices.
- the basic technological concept of the present invention is related to a spatial orientation of the individual nanotubes during the process of their electrophoretic deposition on the appropriately chosen metal electrodes. This simple and economical method of control of the nanotube placement can be used for making a mass production technology for nanotube-based electronic and photonic devices.
- Carbon nanotubes possess unique properties that make them great candidates for future novel high-speed, high efficiency electronic and photonic devices. These properties include: two-dimensional quantization of the energy spectrum (quantum size effect), ballistic electron propagation along the tube, current densities as high as 10 9 A/cm 2 (vs. 10 6 A/cm 2 in Si FET channel), existence of a semiconductor phase, possibilities for n- and p-doping with a high carrier mobility, as well as excellent thermal conductance, make the CNT-based devices an excellent material for the future replacement of the Si-based electronics. All these semiconductor features are characteristic of specific, Single Walled CNT (SWNT), and only these nanotubes will be used in the proposed invention.
- SWNT Single Walled CNT
- the optically active, direct interband and intraband photon transitions make the nanotubes a strong contender to III-V optoelectronic devices.
- CNT can produce a combination of electronic and optoelectronic circuits combined with Si electronics, thus making hybrid electron and photonic circuits on the Si wafer.
- CMOS voltage inverter
- CMOS voltage inverter
- CNT inverter has been carried out in many research places worldwide. Typically, it is made from nanotubes extended between source and drain metal contacts deposited on the Si substrate, while the controlling gate electrode is made simply by placing the nanotube on top of the SiO 2 insulating layer grown on the n+Si substrate.
- Such a design is utilized in essentially all publication on this topic, for both inverter circuit and individual transistors.
- CNT devices will rely on emergence of new and simple manufacturing processes which both provide a good control of the nanotube placement, orientation and uniformity of their properties and ensure a high-yield, large volume production and cost efficiency above the modern electronic and photonic semiconductor technologies.
- the electrophoretic deposition (EPD) of the nanotubes from the nanotube suspension is economical, simple and versatile method of the nanotube placement on the metal electrode.
- the only significant deficiency of this technology is related to the fact that nanotube deposition results typically in a placement of chaotic and disoriented bundles of the nanotubes on the metal surface, see e.g. A. R. Boccaccini et al. Science Direct, Carbon, 44, p. 3149, 2006. This practically prevents utilization of this method for fabrication of electronic and photonic devices having array of single, separated from each other nanotubes, a very desirable feature for future nanotube applications. It is therefore of importance to find a way to electrophoretically produce arrays of individual nanotubes with controllable orientation and separation from each other.
- the proposed, according to the present invention modification of the electrophoretic CNT deposition method is best suited for this purpose.
- the key concept of the nanotube orientation and separation during the electrophoretic process stems from the favorable electrostatic attraction of two oppositely charged conductive objects having shapes of long wires. If the length of these wires significantly exceeds their width, then the electrostatical attraction is preferable for mutually parallel orientation of these wires.
- the description of such an EPD process is the first object of the present invention.
- the electrophoretically disposed oriented and spatially controlled SWCNT arrays can be used for fabrication of the analogues of semiconductor devices, such as transistors (MOSFET-like and MESFET-like CNT transistors) and CMOS-like circuits, as well as photonic devices described by A. Kastalsky in the U.S. patent application Ser. No. 13/313,554, filed Dec. 7, 2011, wherein intra-subband optical transitions are considered.
- the description of the technology for making above mentioned electronic devices is the second subject of the present invention.
- FIG. 1 Schematic illustration of the electrostatic attraction of a nanotube to a long and narrow metal stripe
- the nanotube in the suspension approaches the metal electrode
- the nanotube is deposited on the metal electrode.
- FIG. 2 Top view 2 a . and cross-sectional view 2 b . of the metal comb, having its base covered with an insulator, while narrow teeth contain single nanotubes on every tooth; 2 c . and d . show the same comb structure with the dielectric layer removed.
- FIGS. 3 a and 3 b show top and cross-sectional views of the comb structure with contact stripes deposited on the nanotubes; 3 c . and 3 d . show the same structure with the comb metal removed.
- FIG. 4 a . b deposition of the contacts on the nanotube array
- 4 c . and 4 d deposition of the gate metal stripe on the nanotube array
- 4 e . 4 f deposition of a layer of insulator on the nanotube array followed by deposition of the gate metal.
- FIG. 5 Fabrication of the complementary voltage inverter; 5 a .—the inverter structure of two nanotube arrays, having source and drain contact stripes and the metal contact stripe in the middle; 5 b . the inverter structure with transistor on the right covered with an insulator; 5 c .—top view of the complete inverter structure; 5 d .—the cross-sectional view of the inverter; and 5 e .—biased inverter circuit.
- a new electrophoretic method of the nanotube deposition offers placement of the nanotubes on the metal electrodes with the nanotube orientation parallel to the electrode length. This method eliminates all the above mentioned problems and make the EPD processing technique a reliable and simple method for CNT device technology.
- FIG. 1 illustrates this method.
- the nanotube 13 carrying the electrostatic charge opposite to that of the elongated electrode 12 and having the length comparable to the electrode length, approaches the metal electrode 12 due to electrostatic metal-to-nanotube attraction.
- maximum electrode-to-nanotube capacitance occurs when nanotube is oriented parallel to the electrode length. This implies that the mutual (negative) energy of attraction in this case will be at its minimum, which makes such an orientation energetically favorable.
- a long nanotube deposited on a metal electrode having large length-to-width ratio, will be attached to the electrode and oriented along the electrode length.
- FIG. 2 shows the electrode design prepared for fabrication of the spatially oriented nanotubes.
- the nanotube length is supposed to be longer than the tooth width, otherwise the nanotube-electrode capacitance will be essentially the same for all orientations, and thus spatial selectivity will be lost.
- the tooth width should not be smaller than the resolution of the modern photolithography, to build a cost effective technology applicable to the large scale production.
- the optimum conditions for the selective deposition would be tooth width of 0.5-1 microns, and tooth and nanotube length of ca. 5-10 microns.
- FIGS. 2 a and 2 b illustrate the comb structure where the nanotubes are deposited on the teeth, while the base is covered with the insulator 14 . Once the nanotubes are placed on the metal electrode, the dielectric 14 is removed, see FIGS. 2 c . and 2 d.
- FIG. 3 shows the further processing of the structure applicable to fabrication of the devices of interest.
- Two metal stripes 30 are first deposited across all the nanotubes in the array to form contacts to the nanotubes, FIG. 3 a.,b .
- the nanotubes applicable to the fabrication of electronic and photonic devices are predominantly Single Walled Nanotubes (SWNT) with p-type original conductivity.
- SWNT Single Walled Nanotubes
- the best, practically ohmic, contacts to p-type nanotubes are palladium (Pd) contacts, see e.g. A. Javey et al. Nano Letters V.4, 1319, 2004.
- the contacts to the nanotubes are made preferably using sputtering metal deposition process to make the contact metal wrapped around the nanotube and thus minimize the contact resistance.
- FIGS. 3 c . and 3 d show the resultant nanotube array with two Pd contacts across the nanotubes.
- FIG. 4 Contact deposition is followed by fabrication of the gate electrode, see FIG. 4 , for all nanotubes in the array.
- FIGS. 4 a and 4 b shows the device structure, with two (source and drain) contacts to the nanotube array, prior to the gate deposition. Two different gate configurations are considered. In one case, see FIGS. 4 c . and 4 d ., a narrow gate electrode 40 is placed in the middle of the nanotube length directly on the nanotubes. In this case a high Schottky barrier metal is used as a gate electrode to produce the transistor action.
- Al or Ti are the best metals for this purpose, see e.g. M. Yang et al. Appl. Phys. Lett. 87, 253116, 2005. Again, to provide a good contact of the gate metal around the nanotube the metal sputtering process is preferable.
- This three-terminal structure represents an analogue of the MESFET, (see e.g. S. M. Sze, Physics of Semiconductor Devices, 1969), as discussed in the U.S. patent application Ser. No. 13/313,554, filed Dec. 7, 2011 by A.
- FIGS. 4 e . and 4 f . show different gate design, in which the gate electrode 41 is deposited on the dielectric layer 42 , to eliminate the direct gate-to-nanotube connection and thus produce the MOSFET-like transistor structure.
- This design is suitable for both p-and n-type nanotubes, see below. It is important that both the gate metal 41 and the insulator 42 cover whole exposed nanotube length 13 , see FIG. 4 b . This implies that the gate length is equal to the nanotube length 13 . It is important that the width of the dielectric pad 42 exceeds the active nanotube length 13 to protect the gate electrode 41 against short to the contacts 30 .
- the MOSFET-like transistor structure can be used for making a nanotube-based complementary voltage inverter, analogous to Si-based CMOS. For this purpose, one needs both p- and n-type transistors connected in a specific CMOS circuit.
- CMOS circuit There are two known methods of conversion of the originally p-type SWNT into n-type nanotube, see V. Derycke et al. Nano Letters, V.1 No. 9, 453, 2001.
- One method is based on the annealing of the p-type nanotube in vacuum. In this case, the source-to-nanotube Schottky barrier is lowered down to the conduction band level of the nanotube, so that the electrons can move along the nanotube when positive gate voltage is applied.
- the nanotube is modified by introducing n-type doping, made by exposure the nanotubes to potassium (K), while the contact Schottky barrier remains unchanged.
- K potassium
- the electron conductance along the nanotube begins only at a high donor density and large gate-to source voltage, sufficient to provide the electron tunneling through the Schottky barrier, see V. Derycke et al. Appl. Phys. Lett. V.80, 2773, 2002.
- the first method is deemed to be preferable for the inverter circuit, since in this case the gate action in the n-type transistor starts at low gate voltages (there is no need for electron tunneling through the Schottky barrier), while the electron conductance is not varied by the doping and hence is similar to the hole conductance in the p-type nanotube, thus maintaining the inverter voltage symmetry.
- FIG. 5 illustrates the fabrication process of the CMOS-like voltage inverter, according to the present invention.
- Two arrays of the SWNTs 52 are attached to each other through the mutual contact 50 having the output electrode 51 , see FIG. 5 a .
- the nanotubes in both arrays are p-type and similar to each other.
- the contact electrodes 53 and 54 represent respectively the source contact for the left array and drain contact for the right array, while the middle common electrode 50 is the source electrode for the right transistor and the drain electrode for the left transistor.
- the right nanotube array is protected with the insulator 55 , FIG. 5 b .
- the preferred insulator for this purpose would be a ca.10 nm-thin layer of silicon oxide, see V. Derycke et al. Nano Letters, V1, 9, 2001, p. 453.
- both arrays are converted into n-type due to lowering of the Schottky barrier for electrons, see V. Derycke et al. Appl. Phys. Lett. V.80, 2773, 2002.
- the right array 52 after annealing the structure in oxygen, the right array 52 , protected by the insulator 55 , will maintain n-type conductivity, while the left one will be converted back to the p-type.
- the contact material with the smallest Schottky barrier for p-type nanotubes is Pd and therefore this material is preferable for the p-type (left) contacts 53 and 50 .
- the gate insulator 56 covers both nanotubes, middle common electrode 50 and partially nanotube contacts 53 and 54 .
- the separate gate metal stripes 57 and 58 connected to the output contact 59 , are deposited on the gate insulator pad 56 which is, as in the above discussed MOSFET-like case, extends wider than the metal pads 57 and 58 to prevent shorts to the source and drain contacts 53 and 54 .
- FIG. 5 d shows a cross-sectional view of the inverter taken across the line AA. It is important that the gate metal pads 57 and 58 cover the entire length of the exposed nanotubes in both arrays thereby forming two (p-and n-type) MOSFET-like transistor arrays connected in series to produce the inverter circuit.
- FIG. 5 inverter design is believed to be more attractive for large scale integration than that described in V. Derycke et al. Nano Letters, V.1 No. 9, 453, 2001.
- the latter operates with only one nanotube, while it is extremely desirable to construct the devices with multiple controllable nanotubes oriented in one required direction as proposed in the present invention.
- the nanotube is placed on the metal contacts and therefore, is elevated above the gate dielectric (SiO 2 on n+Si), thereby introducing uncertainty in the total gate insulator thickness and therefore the active (gate) transistor capacitance.
- both contacts 53 and 54 as well as gate insulator 56 and gate metals 57 and 58 on it, cover the nanotubes around the whole nanotube cylinder thereby enhancing the device performance.
- the invented technology can be implemented on the Si wafer as well, thereby providing the opportunity for hybrid circuits and devices, combined from both Si-based and nanotube-based elements.
- FIG. 5 e shows schematically the inverter circuit according to the present invention.
- Constant Vss and Vdd voltages are applied to respective source and drain contacts 53 and 54 of the circuit, while the input voltage Vin is applied to both gates 57 and 58 connected together with the contact pad 59 , see FIG. 5 c .
- the output voltage Vout from the common to both transistors electrode 50 changes when the appropriate input gate voltage Vin is applied.
- the proposed according to the present invention technology of electrophoretic deposition of separated, oriented nanotubes allows fabrication of the multiple arrays of individual nanotubes with controllable orientation, thereby providing new reliable method for making of the nanotube transistors and optoelectronic circuits and devices.
- the proposed simple and cost effective device processing for making any desirable nanotube array is best suited for large scale device integration with a high throughput.
Landscapes
- Thin Film Transistor (AREA)
- Engineering & Computer Science (AREA)
- Manufacturing & Machinery (AREA)
Abstract
A new method of electrophoretic nanotube deposition is proposed wherein individual nanotubes are placed on metal electrodes which have their length significantly exceeding their width, while the nanotube length is chosen to be close to that of the metal electrode. Due to electrostatic attraction of individual nanotube to the elongated electrode, every nanotube approaching the electrode is deposited along the electrode, since such an orientation is energetically favorable. This method offers opportunity to produce oriented arrays of individual nanotubes, which opens up a new technique for fabrication and mass production of nanotube-based devices and circuits. Several such devices are considered. These are MESFET- and MOSFET-like transistors and CMOS-like voltage inverter.
Description
- This application is a continuation of U.S. patent application Ser. No. 13/694,426, filed Dec. 3, 2012, the contents of which is incorporated by reference herein for all purposes.
- The invention relates to formation of the arrays of individual nanotubes in the electrophoretic process of the nanotube deposition on the array of metal electrodes having a specifically selected geometry which causes a spatial orientation of the nanotubes placed on the electrodes. The oriented nanotube arrays are used to produce new technology for fabrication of electronic and photonic devices.
- The basic technological concept of the present invention is related to a spatial orientation of the individual nanotubes during the process of their electrophoretic deposition on the appropriately chosen metal electrodes. This simple and economical method of control of the nanotube placement can be used for making a mass production technology for nanotube-based electronic and photonic devices.
- Carbon nanotubes (CNT) possess unique properties that make them great candidates for future novel high-speed, high efficiency electronic and photonic devices. These properties include: two-dimensional quantization of the energy spectrum (quantum size effect), ballistic electron propagation along the tube, current densities as high as 109 A/cm2 (vs. 106 A/cm2 in Si FET channel), existence of a semiconductor phase, possibilities for n- and p-doping with a high carrier mobility, as well as excellent thermal conductance, make the CNT-based devices an excellent material for the future replacement of the Si-based electronics. All these semiconductor features are characteristic of specific, Single Walled CNT (SWNT), and only these nanotubes will be used in the proposed invention.
- In addition, the optically active, direct interband and intraband photon transitions, make the nanotubes a strong contender to III-V optoelectronic devices. Furthermore, when made on a Si wafer, CNT can produce a combination of electronic and optoelectronic circuits combined with Si electronics, thus making hybrid electron and photonic circuits on the Si wafer.
- The key element widely used in the electronic logic circuits is voltage inverter (CMOS), wherein both switching states consume minimum energy. It is vitally important for future development of electronics beyond the Si world to mass produce such an element using CNT technology. The attempts to build CNT inverter have been carried out in many research places worldwide. Typically, it is made from nanotubes extended between source and drain metal contacts deposited on the Si substrate, while the controlling gate electrode is made simply by placing the nanotube on top of the SiO2 insulating layer grown on the n+Si substrate. Such a design is utilized in essentially all publication on this topic, for both inverter circuit and individual transistors. The drawback of this method is its impracticality for any scale of circuit integration: placement of multiple identical nanotubes to enhance the output current or to form new circuit elements requires a special micro-manipulator and thus precludes any possibility of IC mass manufacturing. Another problem related to placement of the nanotubes onto SiO2/n+Si base is existence of only one gate electrode common to all the nanotubes involved, namely, the n+Si wafer separated from the nanotubes by an oxide dielectric.
- Another technology of making SWCNT arrays comes from the nanotube vertical growth in the CVD process, see e.g. A. Kastalsky U.S. Pat. No. 7,851,784. This method however requires formation of extremely small pads of catalytic material of less than 5 nm in diameter which is unachievable even for e-beam lithography. Different methods of further reducing the catalytic metal pad area are considered (see e.g. A. Kastalsky, US Patent Application No. 2011/0186,808, or A. Kastalsky U.S. patent application Ser. No. 13/401,220, filed Feb. 21, 2012). The future success of CNT devices will rely on emergence of new and simple manufacturing processes which both provide a good control of the nanotube placement, orientation and uniformity of their properties and ensure a high-yield, large volume production and cost efficiency above the modern electronic and photonic semiconductor technologies.
- The electrophoretic deposition (EPD) of the nanotubes from the nanotube suspension is economical, simple and versatile method of the nanotube placement on the metal electrode. The only significant deficiency of this technology is related to the fact that nanotube deposition results typically in a placement of chaotic and disoriented bundles of the nanotubes on the metal surface, see e.g. A. R. Boccaccini et al. Science Direct, Carbon, 44, p. 3149, 2006. This practically prevents utilization of this method for fabrication of electronic and photonic devices having array of single, separated from each other nanotubes, a very desirable feature for future nanotube applications. It is therefore of importance to find a way to electrophoretically produce arrays of individual nanotubes with controllable orientation and separation from each other.
- The proposed, according to the present invention, modification of the electrophoretic CNT deposition method is best suited for this purpose. The key concept of the nanotube orientation and separation during the electrophoretic process stems from the favorable electrostatic attraction of two oppositely charged conductive objects having shapes of long wires. If the length of these wires significantly exceeds their width, then the electrostatical attraction is preferable for mutually parallel orientation of these wires. The description of such an EPD process is the first object of the present invention.
- The electrophoretically disposed oriented and spatially controlled SWCNT arrays can be used for fabrication of the analogues of semiconductor devices, such as transistors (MOSFET-like and MESFET-like CNT transistors) and CMOS-like circuits, as well as photonic devices described by A. Kastalsky in the U.S. patent application Ser. No. 13/313,554, filed Dec. 7, 2011, wherein intra-subband optical transitions are considered. The description of the technology for making above mentioned electronic devices is the second subject of the present invention.
-
FIG. 1 . Schematic illustration of the electrostatic attraction of a nanotube to a long and narrow metal stripe; - 1 a. The nanotube in the suspension approaches the metal electrode;
- 1 b. The nanotube is deposited on the metal electrode.
-
FIG. 2 . Top view 2 a. and cross-sectional view 2 b. of the metal comb, having its base covered with an insulator, while narrow teeth contain single nanotubes on every tooth; 2 c. and d. show the same comb structure with the dielectric layer removed. -
FIGS. 3 a and 3 b. show top and cross-sectional views of the comb structure with contact stripes deposited on the nanotubes; 3 c. and 3 d. show the same structure with the comb metal removed. -
FIG. 4 a.b.—deposition of the contacts on the nanotube array; 4 c. and 4 d.—deposition of the gate metal stripe on the nanotube array; 4 e. 4 f.—deposition of a layer of insulator on the nanotube array followed by deposition of the gate metal. -
FIG. 5 Fabrication of the complementary voltage inverter; 5 a.—the inverter structure of two nanotube arrays, having source and drain contact stripes and the metal contact stripe in the middle; 5 b. the inverter structure with transistor on the right covered with an insulator; 5 c.—top view of the complete inverter structure; 5 d.—the cross-sectional view of the inverter; and 5 e.—biased inverter circuit. - As discussed above, the main drawback of the original method of the electrophoretic deposition of the nanotubes results from a random orientation and positioning of the nanotubes on the metal electrode. A new electrophoretic method of the nanotube deposition, according to the present invention, offers placement of the nanotubes on the metal electrodes with the nanotube orientation parallel to the electrode length. This method eliminates all the above mentioned problems and make the EPD processing technique a reliable and simple method for CNT device technology.
-
FIG. 1 illustrates this method. Thenanotube 13, carrying the electrostatic charge opposite to that of theelongated electrode 12 and having the length comparable to the electrode length, approaches themetal electrode 12 due to electrostatic metal-to-nanotube attraction. In this case, maximum electrode-to-nanotube capacitance occurs when nanotube is oriented parallel to the electrode length. This implies that the mutual (negative) energy of attraction in this case will be at its minimum, which makes such an orientation energetically favorable. Thus, a long nanotube deposited on a metal electrode, having large length-to-width ratio, will be attached to the electrode and oriented along the electrode length. - It is preferable to have opposite Coulomb charges on the metal electrode and the nanotube equal to each other, so that the nanotube placed on the electrode will neutralize the charge on the metal thereby preventing deposition another nanotube on the same electrode. For the same reason it is also desirable to minimize the density of the nanotubes in the electrophoretic solution and reduce the deposition voltages while keep the deposition process short. Thus, every metal electrode will acquire a single nanotube directed along the electrode length thereby producing the arrays of oriented nanotubes when the metal electrodes underneath the nanotubes are selectively etched (see below).
-
FIG. 2 shows the electrode design prepared for fabrication of the spatially oriented nanotubes. To make an array of the nanotubes, it is practical to combine several long andnarrow metal electrodes 12 attached to thecommon metal pad 11, so that the original metal structure represents a “comb” with thebase electrode 11 covered with aninsulator 14, seeFIGS. 2 a. (top view) and 2 b. (cross-sectional view), to prevent nanotube deposition on this portion of the comb, while tooth portion of the comb consists ofnarrow metal teeth 12 which remain exposed. - The nanotube length is supposed to be longer than the tooth width, otherwise the nanotube-electrode capacitance will be essentially the same for all orientations, and thus spatial selectivity will be lost. On the other hand, the tooth width should not be smaller than the resolution of the modern photolithography, to build a cost effective technology applicable to the large scale production. The optimum conditions for the selective deposition would be tooth width of 0.5-1 microns, and tooth and nanotube length of ca. 5-10 microns.
-
FIGS. 2 a and 2 b illustrate the comb structure where the nanotubes are deposited on the teeth, while the base is covered with theinsulator 14. Once the nanotubes are placed on the metal electrode, the dielectric 14 is removed, seeFIGS. 2 c. and 2 d. -
FIG. 3 shows the further processing of the structure applicable to fabrication of the devices of interest. Twometal stripes 30 are first deposited across all the nanotubes in the array to form contacts to the nanotubes,FIG. 3 a.,b. The nanotubes applicable to the fabrication of electronic and photonic devices are predominantly Single Walled Nanotubes (SWNT) with p-type original conductivity. The best, practically ohmic, contacts to p-type nanotubes are palladium (Pd) contacts, see e.g. A. Javey et al. Nano Letters V.4, 1319, 2004. The contacts to the nanotubes are made preferably using sputtering metal deposition process to make the contact metal wrapped around the nanotube and thus minimize the contact resistance. - The contact deposition is followed by the selective etching of the
metal comb structure 11/12 underneath the nanotubes to release the nanotubes from the metal. Al or Ti are the best metal materials for thecomb 11/12, easily removable with wet or dry etching.FIGS. 3 c. and 3 d. show the resultant nanotube array with two Pd contacts across the nanotubes. - These are the source and the drain contacts for the entire nanotube transistor array which in the presented example consists of 5 nanotubes.
- Contact deposition is followed by fabrication of the gate electrode, see
FIG. 4 , for all nanotubes in the array.FIGS. 4 a and 4 b. shows the device structure, with two (source and drain) contacts to the nanotube array, prior to the gate deposition. Two different gate configurations are considered. In one case, seeFIGS. 4 c. and 4 d., anarrow gate electrode 40 is placed in the middle of the nanotube length directly on the nanotubes. In this case a high Schottky barrier metal is used as a gate electrode to produce the transistor action. - For p-type nanotube, Al or Ti are the best metals for this purpose, see e.g. M. Yang et al. Appl. Phys. Lett. 87, 253116, 2005. Again, to provide a good contact of the gate metal around the nanotube the metal sputtering process is preferable. This three-terminal structure represents an analogue of the MESFET, (see e.g. S. M. Sze, Physics of Semiconductor Devices, 1969), as discussed in the U.S. patent application Ser. No. 13/313,554, filed Dec. 7, 2011 by A. Kastalsky, where positive gate voltage applied to the p-type nanotube relative to the source or drain contact reduces the hole density in the nanotube area under the gate, thereby lowering the total nanotube conductance. As follows from the
FIG. 4 , after removal of the comb metal layer the nanotube becomes slightly elevated above the substrate which allows one to make thegate electrode 40 wrapped around the nanotube, thereby increasing the transistor efficiency. -
FIGS. 4 e. and 4 f. show different gate design, in which the gate electrode 41 is deposited on thedielectric layer 42, to eliminate the direct gate-to-nanotube connection and thus produce the MOSFET-like transistor structure. This design is suitable for both p-and n-type nanotubes, see below. It is important that both the gate metal 41 and theinsulator 42 cover wholeexposed nanotube length 13, seeFIG. 4 b. This implies that the gate length is equal to thenanotube length 13. It is important that the width of thedielectric pad 42 exceeds theactive nanotube length 13 to protect the gate electrode 41 against short to thecontacts 30. - The MOSFET-like transistor structure can be used for making a nanotube-based complementary voltage inverter, analogous to Si-based CMOS. For this purpose, one needs both p- and n-type transistors connected in a specific CMOS circuit. There are two known methods of conversion of the originally p-type SWNT into n-type nanotube, see V. Derycke et al. Nano Letters, V.1 No. 9, 453, 2001. One method is based on the annealing of the p-type nanotube in vacuum. In this case, the source-to-nanotube Schottky barrier is lowered down to the conduction band level of the nanotube, so that the electrons can move along the nanotube when positive gate voltage is applied. In the second case, the nanotube is modified by introducing n-type doping, made by exposure the nanotubes to potassium (K), while the contact Schottky barrier remains unchanged. In this case, the electron conductance along the nanotube begins only at a high donor density and large gate-to source voltage, sufficient to provide the electron tunneling through the Schottky barrier, see V. Derycke et al. Appl. Phys. Lett. V.80, 2773, 2002.
- The first method is deemed to be preferable for the inverter circuit, since in this case the gate action in the n-type transistor starts at low gate voltages (there is no need for electron tunneling through the Schottky barrier), while the electron conductance is not varied by the doping and hence is similar to the hole conductance in the p-type nanotube, thus maintaining the inverter voltage symmetry.
-
FIG. 5 illustrates the fabrication process of the CMOS-like voltage inverter, according to the present invention. Two arrays of theSWNTs 52 are attached to each other through themutual contact 50 having the output electrode 51, seeFIG. 5 a. The nanotubes in both arrays are p-type and similar to each other. The 53 and 54 represent respectively the source contact for the left array and drain contact for the right array, while the middlecontact electrodes common electrode 50 is the source electrode for the right transistor and the drain electrode for the left transistor. - To produce the n-type nanotubes, the right nanotube array is protected with the insulator 55,
FIG. 5 b. The preferred insulator for this purpose would be a ca.10 nm-thin layer of silicon oxide, see V. Derycke et al. Nano Letters, V1, 9, 2001, p. 453. After annealing of the device in vacuum and removal of oxygen in the nanotubes, both arrays are converted into n-type due to lowering of the Schottky barrier for electrons, see V. Derycke et al. Appl. Phys. Lett. V.80, 2773, 2002. However, after annealing the structure in oxygen, theright array 52, protected by the insulator 55, will maintain n-type conductivity, while the left one will be converted back to the p-type. As discussed before, the contact material with the smallest Schottky barrier for p-type nanotubes is Pd and therefore this material is preferable for the p-type (left) 53 and 50. It is followed by removal of the insulator 55 and deposition on both arrays of thecontacts gate insulator 56,FIG. 5 c. Thegate insulator 56 covers both nanotubes, middlecommon electrode 50 and partially nanotube 53 and 54. Then the separatecontacts 57 and 58, connected to thegate metal stripes output contact 59, are deposited on thegate insulator pad 56 which is, as in the above discussed MOSFET-like case, extends wider than the 57 and 58 to prevent shorts to the source andmetal pads 53 and 54.drain contacts -
FIG. 5 d shows a cross-sectional view of the inverter taken across the line AA. It is important that the 57 and 58 cover the entire length of the exposed nanotubes in both arrays thereby forming two (p-and n-type) MOSFET-like transistor arrays connected in series to produce the inverter circuit.gate metal pads - The illustrated in
FIG. 5 inverter design is believed to be more attractive for large scale integration than that described in V. Derycke et al. Nano Letters, V.1 No. 9, 453, 2001. The latter operates with only one nanotube, while it is extremely desirable to construct the devices with multiple controllable nanotubes oriented in one required direction as proposed in the present invention. Then, in their design the nanotube is placed on the metal contacts and therefore, is elevated above the gate dielectric (SiO2 on n+Si), thereby introducing uncertainty in the total gate insulator thickness and therefore the active (gate) transistor capacitance. Also, even if the nanotube is continuously attached to the SiO2 layer, the nanotube touches the gate insulator only within the line along the nanotube cylinder, thus reducing the transistor efficiency. In the proposed case, according to the present invention, both 53 and 54, as well ascontacts gate insulator 56 and 57 and 58 on it, cover the nanotubes around the whole nanotube cylinder thereby enhancing the device performance. Finally, in the design, according to the present invention, there is no need for expensive Si wafer as a substrate for the inverter, and a simple piece of glass can be used. On the other hand, the invented technology can be implemented on the Si wafer as well, thereby providing the opportunity for hybrid circuits and devices, combined from both Si-based and nanotube-based elements.gate metals -
FIG. 5 e shows schematically the inverter circuit according to the present invention. - Constant Vss and Vdd voltages are applied to respective source and
53 and 54 of the circuit, while the input voltage Vin is applied to bothdrain contacts 57 and 58 connected together with thegates contact pad 59, seeFIG. 5 c. The output voltage Vout from the common to both transistors electrode 50 changes when the appropriate input gate voltage Vin is applied. - Thus, the proposed according to the present invention technology of electrophoretic deposition of separated, oriented nanotubes allows fabrication of the multiple arrays of individual nanotubes with controllable orientation, thereby providing new reliable method for making of the nanotube transistors and optoelectronic circuits and devices.
- The proposed simple and cost effective device processing for making any desirable nanotube array is best suited for large scale device integration with a high throughput.
Claims (18)
1. A method of orienting nanotubes, said method comprising electrophoretically depositing nanotubes on an array of metal electrodes, each metal electrode having a high length-to-width ratio and a width that is substantially less than the length of the nanotubes, so that during the electrophoretic deposition, each electrostatically charged nanotube approaches the nearest said metal electrode having an opposite electrostatic charge and acquires an energetically preferable orientation parallel to the length of said metal electrode, thereby producing a spatially selective placement of the nanotube along said metal electrode.
2. The method of claim 1 , wherein the electrostatic charges on the individual nanotube and said metal electrode are opposite and equal to each other, so that the nanotube placed on said metal electrode nullifies the total charge in the nanotube-metal pair and thereby prevents placement of another nanotube on the same said metal electrode.
3. The method of claim 1 , wherein said metal electrode and the nanotube have lengths in a range of from about 5 to about 10 μm, while the width of said metal electrode is in a range of from about 0.5 to about 1 μm.
4. The method of claim 1 , wherein said metal electrode is made from the material which is selectively removable with wet or dry etching, so that after etching of said metal electrode the nanotube remains connected to the substrate through the contact electrodes deposited to the ends of every nanotube prior to etching of said metal electrodes.
5. The method of claim 1 , where all deposited nanotubes are p-type semiconductor single walled carbon nanotubes, suitable for making electronic and photonic devices.
6. The method of claim 5 , wherein said contact electrodes can be made from material with low Schottky barrier to the nanotubes to provide a low resistive contact to the nanotube.
7. The method of claim 6 , wherein said material with low Schottky barrier is Pd.
8. The method of claim 1 , wherein said contact electrode can be made from material with a high Schottky barrier to the nanotubes to provide a highly resistive contact to the nanotube.
9. The method of claim 8 , wherein said material with a high Schottky barrier to the nanotubes is Al or Ti.
10. A method of fabricating nanotube-based MESFET-like transistor, using the method of claim 1 , said method further comprising:
depositing a metal layer having shape of a comb on a dielectric substrate, said comb characterized as having an electrically connective base and teeth, each of said teeth having a large length-to-width ratio, wherein the base of said comb is then coated with a dielectric layer, leaving the metal teeth of said comb-exposed;
electrophoretically depositing single walled nanotubes on said metal teeth of said comb by placing opposite and equal charges on each of said metal teeth and the nanotube, the length of each nanotube being similar to that of the length of each of the metal teeth;
depositing two narrow metal stripes of low resistive contacts to the nanotube ends, wherein said metal stripes wrap around every nanotube to minimize the contact resistance;
removing the metal comb, so that the nanotubes remain attached to the substrate via said narrow metal stripes;
depositing a narrow gate metal electrode intersecting the nanotube or nanotube array in the middle of the nanotube length, wherein the gate metal has a high Schottky barrier to the nanotubes;
depositing output metal electrodes to said low resistive contacts on the nanotube sides, thereby providing source and drain contacts to the nanotube transistor; and
depositing a metal contact layer to the gate metal thereby providing the gate output electrode.
11. The method of claim 10 , wherein single walled nanotubes are p-type, the ohmic source and drain contacts are made from Pd, and the high Schottky barrier materials are Al or Ti.
12. A method for fabricating a nanotube-based MOSFET-like transistor, using the method of claim 1 , said method further comprising:
depositing a metal layer on a dielectric substrate, said metal layer having shape of a comb, said comb characterized as having an electrically connective base and teeth, each of said teeth having a large length-to-width ratio, wherein the base of said comb is then coated with a dielectric layer, leaving the metal teeth of said comb exposed;
electrophoretically depositing of single walled nanotubes on said metal teeth of said comb by placing opposite and equal charges between each of said metal teeth and nanotube, the length of each nanotube being similar to that of the length of each of the metal teeth;
depositing two narrow metal stripes of low resistive contacts to the nanotube ends, wherein said metal stripes wrap around every nanotube end to minimize the contact resistance;
removing the metal comb, so that the nanotubes remain attached to the substrate via said narrow metal stripes;
depositing the dielectric layer on top of the nanotube or nanotube array, said dielectric layer covering both the entire nanotube length and partially some portions of said two narrow metal stripes;
depositing the gate metal layer on top of said dielectric layer, said gate metal layer covering the entire nanotube length between said two metal stripes;
depositing the output metal electrodes to said low resistive contacts on the nanotube sides using uncovered by dielectric layer portions of said two narrow metal stripes, thereby providing source and drain contacts to the nanotube transistor; and
depositing a metal contact layer to said gate metal layer, thereby forming the gate output electrode.
13. The method of claim 12 , wherein single walled nanotubes are p-type, while the ohmic source and drain contacts are made from Pd.
14. A method of making a nanotube-based complementary voltage inverter, using the method of claim 1 said method further comprising:
depositing first and second metal layers on a dielectric substrate, each metal layer having shape of a comb, each comb characterized as having an electrically connective base and teeth, each of said teeth having a large length-to-width ratio, said combs arranged such that the respective teeth are facing and aligned with one another, wherein each base of said combs is then coated with a dielectric layer, while leaving the metal teeth of each comb exposed;
electrophoretically depositing single walled nanotubes on each metal comb, one nanotube on each metal tooth of each comb, by placing opposite and equal charges between each of said metal teeth and the nanotubes, the nanotubes being of p-type and having the length similar to that of the length of each of the exposed metal teeth, thereby providing a first set of single walled nanotubes on said first metal layer comb, a second set of single walled nanotubes on said second metal layer comb, wherein the deposited p-type nanotubes on each pair of aligned facing teeth of said first and second metal layer combs are positioned to be co-linear with one another;
depositing three metal stripes, each of low electrical resistivity, to the nanotubes arranged across the aligned teeth of each metal comb, such that the first metal stripe contacts and electrically connects the first set of nanotubes at the base end of the first comb, the second metal stripe contacts and electrically connects the second set of nanotubes at the base end of the second comb, and the third metal stripe contacts and electrically connects the first and second sets of collinear aligned nanotubes to one another to form a plurality of serial circuits of nanotubes;
removing the metal teeth of the combs, so that the nanotubes remain attached to the substrate via said three narrow metal stripes;
coating the first set of nanotubes, but not the second set of nanotubes, with a dielectric layer;
annealing of both sets of nanotubes in vacuum to convert them into n-type conductivity;
exposure of both sets of nanotubes to oxygen atmosphere to convert uncoated nanotube back to p-type conductance, while the coated nanotube remains of n-type, such that the two sets of nanotubes connected in series have respective p-type and n-type conductance;
removing said dielectric layer;
depositing a second dielectric layer so as to cover both exposed portions of the nanotubes, the third contact stripe between them, and a portion of the first and second metal stripes;
depositing two gate metal layers on top of said dielectric layer, said gate metal layers superposed on the nanotube lengths between contact pads in both nanotubes;
depositing four metal electrodes as output contacts to the inverter circuit, wherein two electrodes out of said four are attached to the respective said two contact pads at the ends of said circuit of the two nanotubes in series, while two remaining electrodes are attached respectively to said gate metal layers connected together and said third contact pad in the middle of the circuit.
15. The method of claim 14 , wherein said two spatially separated single walled p-type nanotubes are replaced with two spatially separated arrays of single walled p-type nanotubes.
16. A nanotube-based transistor made by the method of claim 10 .
17. A nanotube-based transistor made by the method of claim 12 .
18. A nanotube-based complementary voltage inverter made by the method of claim 14 .
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US14/297,818 US20140287575A1 (en) | 2012-12-03 | 2014-06-06 | Spatial orientation of the carbon nanotubes in electrophoretic deposition process |
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US13/694,426 US8785309B2 (en) | 2012-12-03 | 2012-12-03 | Spatial orientation of the carbon nanotubes in electrophoretic deposition process |
| US14/297,818 US20140287575A1 (en) | 2012-12-03 | 2014-06-06 | Spatial orientation of the carbon nanotubes in electrophoretic deposition process |
Related Parent Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US13/694,426 Continuation US8785309B2 (en) | 2012-12-03 | 2012-12-03 | Spatial orientation of the carbon nanotubes in electrophoretic deposition process |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| US20140287575A1 true US20140287575A1 (en) | 2014-09-25 |
Family
ID=50825835
Family Applications (2)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US13/694,426 Expired - Fee Related US8785309B2 (en) | 2012-12-03 | 2012-12-03 | Spatial orientation of the carbon nanotubes in electrophoretic deposition process |
| US14/297,818 Abandoned US20140287575A1 (en) | 2012-12-03 | 2014-06-06 | Spatial orientation of the carbon nanotubes in electrophoretic deposition process |
Family Applications Before (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US13/694,426 Expired - Fee Related US8785309B2 (en) | 2012-12-03 | 2012-12-03 | Spatial orientation of the carbon nanotubes in electrophoretic deposition process |
Country Status (1)
| Country | Link |
|---|---|
| US (2) | US8785309B2 (en) |
Cited By (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US9874693B2 (en) | 2015-06-10 | 2018-01-23 | The Research Foundation For The State University Of New York | Method and structure for integrating photonics with CMOs |
Families Citing this family (6)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US8624224B2 (en) * | 2008-01-24 | 2014-01-07 | Nano-Electronic And Photonic Devices And Circuits, Llc | Nanotube array bipolar transistors |
| US8785309B2 (en) * | 2012-12-03 | 2014-07-22 | Nano-Electronic And Photonic Devices And Circuits, Llc | Spatial orientation of the carbon nanotubes in electrophoretic deposition process |
| US11605794B2 (en) * | 2014-10-17 | 2023-03-14 | Mark A. Novotny | Materials and devices that provide total transmission of electrons without ballistic propagation and methods of devising same |
| US9859500B2 (en) | 2016-02-18 | 2018-01-02 | International Business Machines Corporation | Formation of carbon nanotube-containing devices |
| US9748334B1 (en) | 2016-02-18 | 2017-08-29 | International Business Machines Corporation | Fabrication of nanomaterial T-gate transistors with charge transfer doping layer |
| EP3801248A1 (en) * | 2018-05-29 | 2021-04-14 | The Florida State University Research Foundation, Inc. | Carbon nanotube sensors, articles, and methods |
Citations (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US8785309B2 (en) * | 2012-12-03 | 2014-07-22 | Nano-Electronic And Photonic Devices And Circuits, Llc | Spatial orientation of the carbon nanotubes in electrophoretic deposition process |
Family Cites Families (5)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| EP1774575A2 (en) * | 2004-05-17 | 2007-04-18 | Cambrios Technology Corp. | Biofabrication of transistors including field effect transistors |
| US7851784B2 (en) | 2007-02-13 | 2010-12-14 | Nano-Electronic And Photonic Devices And Circuits, Llc | Nanotube array electronic devices |
| US8492249B2 (en) | 2008-01-24 | 2013-07-23 | Nano-Electronic And Photonic Devices And Circuits, Llc | Methods of forming catalytic nanopads |
| US8795772B2 (en) | 2008-01-24 | 2014-08-05 | Nano-Electronic And Photonic Devices And Circuits, Llc | Method of forming nano-pads of catalytic metal for growth of single walled carbon nanotubes |
| US8754397B2 (en) | 2011-12-07 | 2014-06-17 | Nano-Electronic And Photonic Devices And Circuits, Llc | CNT-based electronic and photonic devices |
-
2012
- 2012-12-03 US US13/694,426 patent/US8785309B2/en not_active Expired - Fee Related
-
2014
- 2014-06-06 US US14/297,818 patent/US20140287575A1/en not_active Abandoned
Patent Citations (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US8785309B2 (en) * | 2012-12-03 | 2014-07-22 | Nano-Electronic And Photonic Devices And Circuits, Llc | Spatial orientation of the carbon nanotubes in electrophoretic deposition process |
Cited By (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US9874693B2 (en) | 2015-06-10 | 2018-01-23 | The Research Foundation For The State University Of New York | Method and structure for integrating photonics with CMOs |
Also Published As
| Publication number | Publication date |
|---|---|
| US8785309B2 (en) | 2014-07-22 |
| US20140154847A1 (en) | 2014-06-05 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US8785309B2 (en) | Spatial orientation of the carbon nanotubes in electrophoretic deposition process | |
| Lu et al. | Nanowire transistor performance limits and applications | |
| US9825154B2 (en) | Room temperature tunneling switches and methods of making and using the same | |
| US7341774B2 (en) | Electronic and opto-electronic devices fabricated from nanostructured high surface to volume ratio thin films | |
| US7709827B2 (en) | Vertically integrated field-effect transistor having a nanostructure therein | |
| US8946789B2 (en) | Semiconductor device, method of manufacturing the same, and electronic device including the semiconductor device | |
| CN107039236B (en) | Method of forming nanostructure, semiconductor device manufacturing method, and semiconductor device | |
| CN100474623C (en) | N-type carbon nanotube field effect transistor and preparation method thereof | |
| Chen et al. | A method for creating reliable and low-resistance contacts between carbon nanotubes and microelectrodes | |
| EP2870632A2 (en) | Radial nanowire esaki diode devices and methods | |
| CN100481502C (en) | Unipolar nanotube transistor using a carrier-trapping material and manufacturing method thereof | |
| Servati et al. | Scalable silicon nanowire photodetectors | |
| US20140284553A1 (en) | Cnt-based electronic and photonic devices | |
| KR20070089912A (en) | Electrical circuits having nanostructures and methods of contacting nanostructures | |
| Tang et al. | High-performance carbon nanotube complementary logic with end-bonded contacts | |
| WO2008147432A2 (en) | Method of assembling one-dimensional nanostructures | |
| CN102084488A (en) | Nanostructured MOS capacitor | |
| Ramezani et al. | Fundamental phenomena in nanoscale semiconductor devices | |
| Reena Monica | Seven strategies to suppress the ambipolar behaviour in CNTFETs: a review | |
| KR100647330B1 (en) | Unipolar nanotube transistor having carrier-trapping material and method of fabricating the same | |
| US20100068828A1 (en) | Method of forming a structure having a giant resistance anisotropy or low-k dielectric | |
| WO2002101352A2 (en) | Electronic and opto-electronic devices fabricated from nanostructured high surface to volume ratio thin films | |
| US6188081B1 (en) | Fabrication process and structure of the metal-insulator-semiconductor-insulator-metal (MISIM) multiple-differential-resistance (MNDR) device | |
| Aamir et al. | 2D van der waals hybrid: structures, properties and Devices | |
| Zhang et al. | VdW Heterostructure Electronics |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |