US20140264640A1 - Semiconductor device and method for fabricating the same - Google Patents
Semiconductor device and method for fabricating the same Download PDFInfo
- Publication number
- US20140264640A1 US20140264640A1 US13/846,169 US201313846169A US2014264640A1 US 20140264640 A1 US20140264640 A1 US 20140264640A1 US 201313846169 A US201313846169 A US 201313846169A US 2014264640 A1 US2014264640 A1 US 2014264640A1
- Authority
- US
- United States
- Prior art keywords
- layer
- metal layer
- semiconductor device
- conductive type
- type metal
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
Images
Classifications
-
- H01L29/4966—
-
- H10D64/01318—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/60—Electrodes characterised by their materials
- H10D64/66—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes
- H10D64/667—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes the conductor comprising a layer of alloy material, compound material or organic material contacting the insulator, e.g. TiN workfunction layers
-
- H01L29/78—
-
- H10D64/01316—
-
- H10D64/01322—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/01—Manufacture or treatment
- H10D64/017—Manufacture or treatment using dummy gates in processes wherein at least parts of the final gates are self-aligned to the dummy gates, i.e. replacement gate processes
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/01—Manufacture or treatment
- H10D64/018—Spacers formed inside holes at the prospective gate locations, e.g. holes left by removing dummy gates
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/60—Electrodes characterised by their materials
- H10D64/66—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes
- H10D64/665—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes the conductor comprising a layer of elemental metal contacting the insulator, e.g. tungsten or molybdenum
- H10D64/666—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes the conductor comprising a layer of elemental metal contacting the insulator, e.g. tungsten or molybdenum the conductor further comprising additional layers
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/60—Electrodes characterised by their materials
- H10D64/66—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes
- H10D64/671—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes the conductor having lateral variation in doping or structure
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/60—Electrodes characterised by their materials
- H10D64/66—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes
- H10D64/68—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes characterised by the insulator, e.g. by the gate insulator
- H10D64/691—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes characterised by the insulator, e.g. by the gate insulator comprising metallic compounds, e.g. metal oxides or metal silicates
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/60—Electrodes characterised by their materials
- H10D64/66—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes
- H10D64/665—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes the conductor comprising a layer of elemental metal contacting the insulator, e.g. tungsten or molybdenum
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/60—Electrodes characterised by their materials
- H10D64/66—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes
- H10D64/68—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes characterised by the insulator, e.g. by the gate insulator
- H10D64/693—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes characterised by the insulator, e.g. by the gate insulator the insulator comprising nitrogen, e.g. nitrides, oxynitrides or nitrogen-doped materials
Definitions
- the present disclosure relates to a semiconductor device, and in particular relates to a semiconductor device having a dual work function metal gate and method for fabricating the same.
- CMOS complementary metal-oxide-semiconductor
- V th threshold voltage
- S/D doping reduction S/D doping reduction
- halo implants etc.
- the conventional methods have some drawbacks, for example, junction leakage is increased, drain current saturation (IDs) is increased, and junction capacitance is high.
- Mid-gap materials having a work function of about 4.6 eV such as TiN, Ta, W
- GIDL gate-induced drain leakage
- V th threshold voltage
- GDL gate-induced drain leakage
- the invention provides a semiconductor device, comprising: a substrate; a U-shaped gate dielectric layer formed on the substrate; and a dual work function metal gate layer on the inner surface of U-shaped gate dielectric layer, wherein the dual work function metal gate layer comprises a first conductive type metal layer and a second conductive type metal layer.
- the invention also provides a method for fabricating a semiconductor device, comprising: providing a substrate; forming a dummy gate on the substrate; forming an inter-layer dielectric layer (ILD) on the dummy gate and the substrate; performing a first chemical mechanical polishing (CMP) process to the inter-layer dielectric layer (ILD) to expose an upper surface of the dummy gate; forming a metal layer on the upper surface of the dummy gate; removing the dummy gate to form a trench in the inter-layer dielectric layer (ILD); conformally forming a gate dielectric layer in the trench; conformally forming a first conductive type metal layer on the gate dielectric layer; removing the first conductive type metal layer and the gate dielectric layer over the metal layer to form a gap in the inter-layer dielectric layer (ILD) and to expose a portion of the gate dielectric layer; filling a second conductive type metal layer in the gap, wherein the second conductive type metal layer is sandwiched between two first conductive type metal layers to
- FIGS. 1A-1H show cross-sectional schematic representations of various stages of fabricating a semiconductor device in accordance with an embodiment of the invention.
- the invention provides a semiconductor device having a dual work function metal gate structure.
- FIGS. 1A-1H show cross-sectional schematic representations of various stages of fabricating a semiconductor device 100 in accordance with an embodiment of the invention.
- a substrate 102 is provided, such as a silicon substrate.
- the substrate 102 may alternatively include silicon germanium, gallium arsenic, or other suitable semiconductor materials.
- the substrate 102 may further include other features such as various doped regions, a buried layer, and/or an epitaxy layer.
- the substrate 102 may be a semiconductor on insulator such as silicon on insulator (SOI).
- SOI silicon on insulator
- the semiconductor substrate 102 may include a doped epi layer, a gradient semiconductor layer, and/or may further include a semiconductor layer overlying another semiconductor layer of a different type such as a silicon layer on a silicon germanium layer.
- a compound semiconductor substrate may include a multilayer silicon structure or a silicon substrate may include a multilayer compound semiconductor structure.
- an isolation structure such as a shallow trench isolation (STI) feature, may be formed in the substrate 102 for isolating an active region in the substrate, as is known in the art.
- the isolation structure may be formed of silicon oxide, silicon nitride, silicon oxynitride, fluoride-doped silicate (FSG), and/or a low k dielectric material known in the art.
- the dummy gate 104 may comprise a doped or undoped poly-crystalline silicon (or amorphous silicon), a metal (e.g., tantalum, titanium, molybdenum, tungsten, platinum, aluminum, hafnium, ruthenium), a metal silicide (e.g., titanium silicide, cobalt silicide, nickel silicide, tantalum silicide), a metal nitride (e.g., titanium nitride, tantalum nitride), other conductive materials or combinations thereof.
- the dummy gate 104 is poly-silicon and may be formed by low-pressure chemical vapor deposition.
- an inter-layer dielectric layer (ILD layer) 108 is formed on the substrate 102 and the dummy gate 104 .
- the inter-layer dielectric layer 108 may be formed by atomic layer deposition (ALD), physical vapor deposition (PVD), chemical vapor deposition (CVD), or other acceptable methods for forming an ILD layer 108 .
- the inter-layer dielectric layer 108 may comprise doped or undoped silicon oxide, although other materials such as silicon nitride doped silicate glass, high-k materials, combinations of these, or the like, may alternatively be utilized.
- the spacers 106 may be formed on the substrate 102 and a sidewall of the dummy gate 104 .
- the spacers 106 may be formed by blanket depositing one or more spacer layers (not shown) on the dummy gate 104 and the substrate 102 .
- the spacers 106 may comprise SiN, oxynitride, SiC, SiON, oxide, and the like and may be formed by commonly used methods such as chemical vapor deposition (CVD), plasma enhanced CVD, sputter, and other methods known in the art. Note that in another embodiment, the spacers may not be formed.
- the source/drain regions may be formed within the substrate 102 on opposing sides of the dummy gate 104 . Thus, the source/drain regions may be formed so as to define a channel region located beneath the dummy gate 104 .
- a first chemical mechanical polishing (CMP) is performed to the inter-layer dielectric layer (ILD) 108 to expose an upper surface 104 a of the dummy gate 104 .
- a metal layer 110 is formed on the upper surface 104 a of the dummy gate 104 .
- the metal layer 110 may be a p + metal layer or n + metal layer.
- the metal layer 110 may be formed by atomic layer deposition (ALD), physical vapor deposition (PVD), chemical vapor deposition (CVD), or other acceptable methods.
- the metal layer 110 when the semiconductor device is an PMOS device, the metal layer 110 is an n + metal layer. In another embodiment, when the semiconductor device is NMOS device, the metal layer 110 is a p + metal layer.
- the dummy gate 104 is removed to form a trench 120 in the inter-layer dielectric layer 108 , and the trench 120 has a depth of D1.
- a gate dielectric layer 122 is conformally formed in the trench 120 .
- the gate dielectric layer 122 may be formed by atomic layer deposition (ALD), chemical vapor deposition (CVD), or other acceptable methods.
- the gate dielectric layer 122 has a thickness of about 5-70 ⁇ , preferably about 5-50 ⁇ .
- the gate dielectric layer 122 comprises high-k dielectric material, such as HfO 2 , ZrO 2 , TiO 2 , Al 2 O 3 , HfSiO, HfSiON, HfTaO, HfSiO, HfZrO or combinations thereof.
- a first conductive type metal layer 124 is conformally formed on the gate dielectric layer 122 .
- the first conductive type metal layer 124 may be formed by atomic layer deposition (ALD), chemical vapor deposition (CVD), or other acceptable methods.
- the first conductive type metal layer 124 has a thickness of about 4-20 nm, preferably about 4-10 nm.
- the first conductive type metal layer 124 is an n + metal layer.
- the first conductive type metal layer 124 is a p + metal layer.
- the n + metal layer has a work function of about 4.1-4.9 and comprises scandium (Sc), zirconium (Zr), hafnium (Hf), aluminum (Al), titanium, (Ti), tantalum (Ta) or niobium (Nb).
- the p + metal layer has a work function of about 4.7-5.0 and comprises tungsten (W), platinum (Pt), ruthenium (Ru), molybdenum (Mo), titanium rbide (TiC), zirconium arbide (ZrC), tantalum carbide (TaC), tungsten carbide (WC), titanium nitride (TiN), tantalum nitride (TaN) or ruthenium oxide (RuO).
- the first conductive type metal layer 124 and the gate dielectric layer 122 over the metal layer 110 is removed to form a gap 125 in the inter-layer dielectric layer 108 and to expose a portion of the gate dielectric layer 122 .
- the gate dielectric layer 122 has a U-shaped structure, and the U-shaped gate dielectric layer 122 comprises a horizontal portion 122 a and two vertical portions 122 b , and the two vertical portions 122 b are located at opposite ends of the horizontal portion 122 a .
- Two first conductive type metal layers 124 are adjacent to the vertical portions 122 b of the U-shaped gate dielectric layer 122 .
- An etching process such as a dry etching technique (e.g., anisotropic etching) may be performed on the first conductivity type metal layer 124 such that a portion of the first conductivity type metal layer 124 remains on the sidewalls of horizontal portion 122 a of the U-shaped gate dielectric layer 122 .
- a dry etching technique e.g., anisotropic etching
- the gap 125 has a width of D2, and the D1 of the trench 120 is larger than D2 of the gap 125 .
- a second conductive type metal layer 126 is filled in the gap 125 , and thus the second conductive type metal layer 126 is sandwiched between two first conductive type metal layers 124 to form a dual work function metal gate layer 130 .
- the semiconductor device when the semiconductor device is a PMOS device, the first conductive type metal layer 124 is an n + metal layer, and the second conductive type metal layer 126 is a p + metal layer.
- the semiconductor device when the semiconductor device is an NMOS device, the first conductive type metal layer 124 is a p + metal layer, and the second conductive type metal layer 126 is an n + metal layer.
- a second chemical mechanical polishing (CMP) is performed to the second conductive type metal layer 126 and the metal layer 110 to expose an upper surface of the dual work function metal gate layer 130 .
- CMP chemical mechanical polishing
- the invention also provides a semiconductor device 100 which comprises: a substrate 102 ; a U-shaped gate dielectric layer 122 formed on the substrate 102 ; and a dual work function metal gate layer 130 on the inner surface of U-shaped gate dielectric layer 122 , wherein the dual work function metal gate layer 130 comprises a first conductive type metal layer 124 and a second conductive type metal layer 126 .
- the U-shaped gate dielectric layer 122 comprises a horizontal portion 122 a and two vertical portions 122 b , and the two vertical portions 122 b are located at opposite ends of the horizontal portion 122 a .
- the dual work function metal gate layer 130 comprises two first conductive type metal layers 124 adjacent to the vertical portions 122 b of the U-shaped gate dielectric layer 122 and the second conductive type metal layer 126 sandwiched between two first conductive type metal layers 124 .
- the semiconductor device is a PMOS device
- the first conductive type metal layer 124 is an n + metal layer
- the second conductive type metal layer 126 is a p + metal layer.
- the p + metal layer sandwiched between two n + metal layers.
- the middle p + metal layer has a higher work function
- the dual work function metal gate layer 130 has a higher threshold voltage (V th ) for the p-channel below the middle p + metal layer.
- V th threshold voltage
- the n+ metal layer has a lower work function
- the undesirably gate-induced drain leakage (GIDL) between the n+ metal layer and the drain is reduced.
- the threshold voltage (Vth) is increased and the gate-induced drain leakage (GIDL) is reduced.
Landscapes
- Engineering & Computer Science (AREA)
- Insulated Gate Type Field-Effect Transistor (AREA)
- Composite Materials (AREA)
- Chemical & Material Sciences (AREA)
- General Physics & Mathematics (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
- Manufacturing & Machinery (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Materials Engineering (AREA)
- Electrodes Of Semiconductors (AREA)
Abstract
The invention provides a semiconductor device, including: a substrate; a U-shaped gate dielectric layer formed on the substrate; and a dual work function metal gate layer on the inner surface of U-shaped gate dielectric layer, wherein the dual work function metal gate layer includes a first conductive type metal layer and a second conductive type metal layer.
Description
- 1. Field of the Disclosure
- The present disclosure relates to a semiconductor device, and in particular relates to a semiconductor device having a dual work function metal gate and method for fabricating the same.
- 2. Description of the Related Art
- In the course of the semiconductor integrated circuit (IC) evolution, functional density (i.e., the number of interconnected devices per chip area) has generally increased while geometry size (i.e., the component (or line) that can be created using a fabrication process) has decreased.
- Specifically, as the dimension of the complementary metal-oxide-semiconductor (CMOS) devices decreases, short channel effect is increased. Thus, the threshold voltage (Vth) of CMOS devices is undesirably reduced.
- There are several methods to increase the threshold voltage (Vth), such as more channel doping, S/D doping reduction, increase halo implants, etc. However, the conventional methods have some drawbacks, for example, junction leakage is increased, drain current saturation (IDs) is increased, and junction capacitance is high.
- Mid-gap materials having a work function of about 4.6 eV (such as TiN, Ta, W) (near the mid-gap of silicon) may be used as the gate. However, the undesirably gate-induced drain leakage (GIDL) still exists.
- Therefore, there is a need to develop a semiconductor device having a high threshold voltage (Vth) and a low gate-induced drain leakage (GIDL).
- The invention provides a semiconductor device, comprising: a substrate; a U-shaped gate dielectric layer formed on the substrate; and a dual work function metal gate layer on the inner surface of U-shaped gate dielectric layer, wherein the dual work function metal gate layer comprises a first conductive type metal layer and a second conductive type metal layer.
- The invention also provides a method for fabricating a semiconductor device, comprising: providing a substrate; forming a dummy gate on the substrate; forming an inter-layer dielectric layer (ILD) on the dummy gate and the substrate; performing a first chemical mechanical polishing (CMP) process to the inter-layer dielectric layer (ILD) to expose an upper surface of the dummy gate; forming a metal layer on the upper surface of the dummy gate; removing the dummy gate to form a trench in the inter-layer dielectric layer (ILD); conformally forming a gate dielectric layer in the trench; conformally forming a first conductive type metal layer on the gate dielectric layer; removing the first conductive type metal layer and the gate dielectric layer over the metal layer to form a gap in the inter-layer dielectric layer (ILD) and to expose a portion of the gate dielectric layer; filling a second conductive type metal layer in the gap, wherein the second conductive type metal layer is sandwiched between two first conductive type metal layers to form a dual work function metal gate layer; and performing a second chemical mechanical polishing (CMP) process to the second conductive type metal layer and the metal layer to expose an upper surface of the dual work function metal gate layer.
- A detailed description is given in the following embodiments with reference to the accompanying drawings.
- For a more complete understanding of the present disclosure, and the advantages thereof, reference is now made to the following descriptions taken in conjunction with the accompanying drawings, in which:
-
FIGS. 1A-1H show cross-sectional schematic representations of various stages of fabricating a semiconductor device in accordance with an embodiment of the invention. - The following description is of the best-contemplated mode of carrying out the disclosure. This description is made for the purpose of illustrating the general principles of the disclosure and should not be taken in a limiting sense. The scope of the disclosure is best determined by reference to the appended claims.
- The invention provides a semiconductor device having a dual work function metal gate structure.
-
FIGS. 1A-1H show cross-sectional schematic representations of various stages of fabricating asemiconductor device 100 in accordance with an embodiment of the invention. - Referring to
FIG. 1A , asubstrate 102 is provided, such as a silicon substrate. Thesubstrate 102 may alternatively include silicon germanium, gallium arsenic, or other suitable semiconductor materials. Thesubstrate 102 may further include other features such as various doped regions, a buried layer, and/or an epitaxy layer. Furthermore, thesubstrate 102 may be a semiconductor on insulator such as silicon on insulator (SOI). In other embodiments, thesemiconductor substrate 102 may include a doped epi layer, a gradient semiconductor layer, and/or may further include a semiconductor layer overlying another semiconductor layer of a different type such as a silicon layer on a silicon germanium layer. In other examples, a compound semiconductor substrate may include a multilayer silicon structure or a silicon substrate may include a multilayer compound semiconductor structure. - Additionally, an isolation structure (not shown) such as a shallow trench isolation (STI) feature, may be formed in the
substrate 102 for isolating an active region in the substrate, as is known in the art. The isolation structure may be formed of silicon oxide, silicon nitride, silicon oxynitride, fluoride-doped silicate (FSG), and/or a low k dielectric material known in the art. - Then, a
dummy gate 104 is formed on thesubstrate 102. Thedummy gate 104 may comprise a doped or undoped poly-crystalline silicon (or amorphous silicon), a metal (e.g., tantalum, titanium, molybdenum, tungsten, platinum, aluminum, hafnium, ruthenium), a metal silicide (e.g., titanium silicide, cobalt silicide, nickel silicide, tantalum silicide), a metal nitride (e.g., titanium nitride, tantalum nitride), other conductive materials or combinations thereof. In an embodiment, thedummy gate 104 is poly-silicon and may be formed by low-pressure chemical vapor deposition. - Next, an inter-layer dielectric layer (ILD layer) 108 is formed on the
substrate 102 and thedummy gate 104. The inter-layerdielectric layer 108 may be formed by atomic layer deposition (ALD), physical vapor deposition (PVD), chemical vapor deposition (CVD), or other acceptable methods for forming anILD layer 108. The inter-layerdielectric layer 108 may comprise doped or undoped silicon oxide, although other materials such as silicon nitride doped silicate glass, high-k materials, combinations of these, or the like, may alternatively be utilized. - Additionally, before forming the inter-layer
dielectric layer 108, thespacers 106 may be formed on thesubstrate 102 and a sidewall of thedummy gate 104. Thespacers 106 may be formed by blanket depositing one or more spacer layers (not shown) on thedummy gate 104 and thesubstrate 102. Thespacers 106 may comprise SiN, oxynitride, SiC, SiON, oxide, and the like and may be formed by commonly used methods such as chemical vapor deposition (CVD), plasma enhanced CVD, sputter, and other methods known in the art. Note that in another embodiment, the spacers may not be formed. - The source/drain regions (not shown in
FIG. 1A ) may be formed within thesubstrate 102 on opposing sides of thedummy gate 104. Thus, the source/drain regions may be formed so as to define a channel region located beneath thedummy gate 104. - Referring to
FIG. 1A again, a first chemical mechanical polishing (CMP) is performed to the inter-layer dielectric layer (ILD) 108 to expose anupper surface 104 a of thedummy gate 104. - Referring to
FIG. 1B , ametal layer 110 is formed on theupper surface 104 a of thedummy gate 104. Themetal layer 110 may be a p+ metal layer or n+ metal layer. Themetal layer 110 may be formed by atomic layer deposition (ALD), physical vapor deposition (PVD), chemical vapor deposition (CVD), or other acceptable methods. - In one embodiment, when the semiconductor device is an PMOS device, the
metal layer 110 is an n+ metal layer. In another embodiment, when the semiconductor device is NMOS device, themetal layer 110 is a p+ metal layer. - Referring to
FIG. 1C , thedummy gate 104 is removed to form atrench 120 in the inter-layerdielectric layer 108, and thetrench 120 has a depth of D1. - Referring to
FIG. 1D , a gatedielectric layer 122 is conformally formed in thetrench 120. The gatedielectric layer 122 may be formed by atomic layer deposition (ALD), chemical vapor deposition (CVD), or other acceptable methods. The gatedielectric layer 122 has a thickness of about 5-70 Å, preferably about 5-50 Å. - Additionally, the
gate dielectric layer 122 comprises high-k dielectric material, such as HfO2, ZrO2, TiO2, Al2O3, HfSiO, HfSiON, HfTaO, HfSiO, HfZrO or combinations thereof. - Referring to
FIG. 1E , a first conductivetype metal layer 124 is conformally formed on thegate dielectric layer 122. The first conductivetype metal layer 124 may be formed by atomic layer deposition (ALD), chemical vapor deposition (CVD), or other acceptable methods. The first conductivetype metal layer 124 has a thickness of about 4-20 nm, preferably about 4-10 nm. - In one embodiment, when the semiconductor device is a PMOS device, the first conductive
type metal layer 124 is an n+ metal layer. - In another embodiment, when the semiconductor device is NMOS device, the first conductive
type metal layer 124 is a p+ metal layer. - The n+ metal layer has a work function of about 4.1-4.9 and comprises scandium (Sc), zirconium (Zr), hafnium (Hf), aluminum (Al), titanium, (Ti), tantalum (Ta) or niobium (Nb).
- The p+ metal layer has a work function of about 4.7-5.0 and comprises tungsten (W), platinum (Pt), ruthenium (Ru), molybdenum (Mo), titanium rbide (TiC), zirconium arbide (ZrC), tantalum carbide (TaC), tungsten carbide (WC), titanium nitride (TiN), tantalum nitride (TaN) or ruthenium oxide (RuO).
- Referring to
FIG. 1E , the first conductivetype metal layer 124 and thegate dielectric layer 122 over themetal layer 110 is removed to form agap 125 in theinter-layer dielectric layer 108 and to expose a portion of thegate dielectric layer 122. - Note that after the above removing step, the
gate dielectric layer 122 has a U-shaped structure, and the U-shapedgate dielectric layer 122 comprises ahorizontal portion 122 a and twovertical portions 122 b, and the twovertical portions 122 b are located at opposite ends of thehorizontal portion 122 a. Two first conductivetype metal layers 124 are adjacent to thevertical portions 122 b of the U-shapedgate dielectric layer 122. - An etching process such as a dry etching technique (e.g., anisotropic etching) may be performed on the first conductivity
type metal layer 124 such that a portion of the first conductivitytype metal layer 124 remains on the sidewalls ofhorizontal portion 122 a of the U-shapedgate dielectric layer 122. - The
gap 125 has a width of D2, and the D1 of thetrench 120 is larger than D2 of thegap 125. - Referring to
FIG. 1G , a second conductivetype metal layer 126 is filled in thegap 125, and thus the second conductivetype metal layer 126 is sandwiched between two first conductivetype metal layers 124 to form a dual work functionmetal gate layer 130. - In one embodiment, when the semiconductor device is a PMOS device, the first conductive
type metal layer 124 is an n+ metal layer, and the second conductivetype metal layer 126 is a p+ metal layer. - In another embodiment, when the semiconductor device is an NMOS device, the first conductive
type metal layer 124 is a p+ metal layer, and the second conductivetype metal layer 126 is an n+ metal layer. - Referring to
FIG. 1H , a second chemical mechanical polishing (CMP) is performed to the second conductivetype metal layer 126 and themetal layer 110 to expose an upper surface of the dual work functionmetal gate layer 130. Thus, asemiconductor device 100 having the dual work functionmetal gate layer 130 is formed by the above-mentioned steps. - As shown in
FIG. 1H , the invention also provides asemiconductor device 100 which comprises: asubstrate 102; a U-shapedgate dielectric layer 122 formed on thesubstrate 102; and a dual work functionmetal gate layer 130 on the inner surface of U-shapedgate dielectric layer 122, wherein the dual work functionmetal gate layer 130 comprises a first conductivetype metal layer 124 and a second conductivetype metal layer 126. - The U-shaped
gate dielectric layer 122 comprises ahorizontal portion 122 a and twovertical portions 122 b, and the twovertical portions 122 b are located at opposite ends of thehorizontal portion 122 a. Additionally, the dual work functionmetal gate layer 130 comprises two first conductivetype metal layers 124 adjacent to thevertical portions 122 b of the U-shapedgate dielectric layer 122 and the second conductivetype metal layer 126 sandwiched between two first conductive type metal layers 124. - For example, when the semiconductor device is a PMOS device, the first conductive
type metal layer 124 is an n+ metal layer, and the second conductivetype metal layer 126 is a p+ metal layer. In other words, the p+ metal layer sandwiched between two n+ metal layers. Because the middle p+ metal layer has a higher work function, the dual work functionmetal gate layer 130 has a higher threshold voltage (Vth) for the p-channel below the middle p+ metal layer. Because the n+ metal layer has a lower work function, the undesirably gate-induced drain leakage (GIDL) between the n+ metal layer and the drain (not shown in figures) is reduced. - From the above description, compared with the single work function metal gate in prior art, due to the dual work function metal gate layer of the invention having two different work functions, the threshold voltage (Vth) is increased and the gate-induced drain leakage (GIDL) is reduced.
- While the disclosure has been described by way of example and in terms of the preferred embodiments, it is to be understood that the disclosure is not limited to the disclosed embodiments. To the contrary, it is intended to cover various modifications and similar arrangements (as would be apparent to those skilled in the art). Therefore, the scope of the appended claims should be accorded the broadest interpretation so as to encompass all such modifications and similar arrangements.
Claims (22)
1. A semiconductor device, comprising:
a substrate;
a U-shaped gate dielectric layer formed on the substrate; and
a dual work function metal gate layer on the inner surface of U-shaped gate dielectric layer, wherein the dual work function metal gate layer comprises a first conductive type metal layer and a second conductive type metal layer.
2. The semiconductor device as claimed in claim 1 , wherein the U-shaped gate dielectric layer comprises a horizontal portion and two vertical portions, and the two vertical portions are located at opposite ends of the horizontal portion.
3. The semiconductor device as claimed in claim 2 , wherein the dual work function metal gate layer comprises:
two first conductive type metal layers adjacent to the vertical portions of the U-shaped gate dielectric layer; and
the second conductive type metal layer sandwiched between two first conductive type metal layers.
4. The semiconductor device as claimed in claim 1 , wherein the first conductive type metal layer is a p+ metal layer and the second conductive type metal layer is an n+ metal layer.
5. The semiconductor device as claimed in claim 1 , wherein the first conductive type metal layer is an n+ metal layer and the second conductive type metal layer is a p+ metal layer.
6. The semiconductor device as claimed in claim 1 , wherein the n+ metal layer has a work function of about 4.1-4.9.
7. The semiconductor device as claimed in claim 5 , wherein the n+ metal layer comprises scandium (Sc), zirconium (Zr), hafnium (Hf), aluminum (Al), titanium, (Ti), tantalum (Ta) or niobium (Nb).
8. The semiconductor device as claimed in claim 5 , wherein the p+ metal layer has a work function of about 4.7-5.0.
9. The semiconductor device as claimed in claim 5 , wherein the p+ metal layer comprises tungsten (W), platinum (Pt), ruthenium (Ru), molybdenum (Mo), titanium carbide (TiC), zirconium arbide (ZrC), tantalum carbide (TaC), tungsten carbide (WC), titanium nitride (TiN), tantalum nitride (TaN) or ruthenium oxide (RuO).
10. The semiconductor device as claimed in claim 1 , wherein the U-shaped gate dielectric layer comprises high-k dielectric material.
11. The semiconductor device as claimed in claim 10 , wherein the high-k dielectric material comprises HfO2, ZrO2, TiO2, Al2O3, HfSiO, HfSiON, HfTaO, HfSiO, HfZrO or combinations thereof.
12. The semiconductor device as claimed in claim 1 , further comprising:
an inter-layer dielectric layer (ILD) formed on the substrate and on a sidewall of the dual work function metal gate layer.
13. The semiconductor device as claimed in claim 12 , further comprising:
a spacer formed on the substrate, wherein the spacer is formed between the inter-layer dielectric layer (ILD) and the dual work function metal gate layer.
14. A method for fabricating a semiconductor device, comprising:
providing a substrate;
forming a dummy gate on the substrate;
forming an inter-layer dielectric layer (ILD) on the dummy gate and the substrate;
performing a first chemical mechanical polishing (CMP) process to the inter-layer dielectric layer (ILD) to expose an upper surface of the dummy gate;
forming a metal layer on the upper surface of the dummy gate;
removing the dummy gate to form a trench in the inter-layer dielectric layer (ILD);
conformally forming a gate dielectric layer in the trench;
conformally forming a first conductive type metal layer on the gate dielectric layer;
removing the first conductive type metal layer and the gate dielectric layer over the metal layer to form a gap in the inter-layer dielectric layer (ILD) and to expose a portion of the gate dielectric layer;
filling a second conductive type metal layer in the gap, wherein the second conductive type metal layer is sandwiched between two first conductive type metal layers to form a dual work function metal gate layer; and
performing a second chemical mechanical polishing (CMP) process to the second conductive type metal layer and the metal layer to expose an upper surface of the dual work function metal gate layer.
15. The method for fabricating a semiconductor device as claimed in claim 14 , before forming the inter-layer dielectric layer (ILD) on the dummy gate and the substrate, further comprising:
forming a spacer on a sidewall of the dummy gate.
16. The method for fabricating a semiconductor device as claimed in claim 14 , wherein the metal layer comprises p+ metal layer or n+ metal layer.
17. The method for fabricating a semiconductor device as claimed in claim 14 , after removing the first conductive type metal layer and the gate dielectric layer over the metal layer, wherein the gate dielectric layer has a U-shaped structure, and the U-shaped gate dielectric layer comprises a horizontal portion and two vertical portions, and the two vertical portions are located at opposite ends of the horizontal portion.
18. The method for fabricating a semiconductor device as claimed in claim 17 , wherein two first conductive type metal layers are adjacent to the vertical portions of the U-shaped gate dielectric layer.
19. The method for fabricating a semiconductor device as claimed in claim 14 , wherein the gate dielectric layer comprises high-k dielectric material.
20. The method for fabricating a semiconductor device as claimed in claim 14 , wherein the first conductive type metal layer is a p+ metal layer and the second conductive type metal layer is an n+ metal layer.
21. The method for fabricating a semiconductor device as claimed in claim 14 , wherein the first conductive type metal layer is an n+ metal layer and the second conductive type metal layer is a p+ metal layer.
22. The method for fabricating a semiconductor device as claimed in claim 14 , wherein a width of the trench is larger than that of the gap.
Priority Applications (4)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US13/846,169 US20140264640A1 (en) | 2013-03-18 | 2013-03-18 | Semiconductor device and method for fabricating the same |
| TW102127219A TWI553864B (en) | 2013-03-18 | 2013-07-30 | Semiconductor device and method for fabricating the same |
| CN201310588942.1A CN104064572B (en) | 2013-03-18 | 2013-11-20 | Semiconductor structure and manufacturing method thereof |
| US15/199,413 US9985105B2 (en) | 2013-03-18 | 2016-06-30 | Method of manufacturing a PMOS transistor comprising a dual work function metal gate |
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US13/846,169 US20140264640A1 (en) | 2013-03-18 | 2013-03-18 | Semiconductor device and method for fabricating the same |
Related Child Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US15/199,413 Division US9985105B2 (en) | 2013-03-18 | 2016-06-30 | Method of manufacturing a PMOS transistor comprising a dual work function metal gate |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| US20140264640A1 true US20140264640A1 (en) | 2014-09-18 |
Family
ID=51523762
Family Applications (2)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US13/846,169 Abandoned US20140264640A1 (en) | 2013-03-18 | 2013-03-18 | Semiconductor device and method for fabricating the same |
| US15/199,413 Active US9985105B2 (en) | 2013-03-18 | 2016-06-30 | Method of manufacturing a PMOS transistor comprising a dual work function metal gate |
Family Applications After (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US15/199,413 Active US9985105B2 (en) | 2013-03-18 | 2016-06-30 | Method of manufacturing a PMOS transistor comprising a dual work function metal gate |
Country Status (3)
| Country | Link |
|---|---|
| US (2) | US20140264640A1 (en) |
| CN (1) | CN104064572B (en) |
| TW (1) | TWI553864B (en) |
Cited By (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20150380520A1 (en) * | 2014-02-19 | 2015-12-31 | Taiwan Semiconductor Manufacturing Company Limited | Semiconductor structures and methods for multi-level work function |
| US20240313081A1 (en) * | 2023-03-16 | 2024-09-19 | Murata Manufacturing Co., Ltd. | Low Leakage Replacement Metal Gate FET |
Families Citing this family (4)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| KR102242989B1 (en) * | 2014-12-16 | 2021-04-22 | 에스케이하이닉스 주식회사 | Semiconductor device having dual work function gate structure and method for manufacturing the same, memory cell having the same and electronic device having the same |
| CN106531795B (en) * | 2015-09-14 | 2021-03-02 | 台湾积体电路制造股份有限公司 | Semiconductor device and manufacturing method of grid stack of semiconductor device |
| US9779959B2 (en) * | 2015-09-17 | 2017-10-03 | Taiwan Semiconductor Manufacturing Co., Ltd. | Structure and formation method of semiconductor device structure |
| US10050028B2 (en) * | 2016-11-28 | 2018-08-14 | Taiwan Semiconductor Manufacturing Company Limited | Semiconductor device with reduced leakage current |
Citations (5)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US6310367B1 (en) * | 1999-02-22 | 2001-10-30 | Kabushiki Kaisha Toshiba | MOS transistor having a tensile-strained SI layer and a compressive-strained SI-GE layer |
| US20060071285A1 (en) * | 2004-09-29 | 2006-04-06 | Suman Datta | Inducing strain in the channels of metal gate transistors |
| US20070138559A1 (en) * | 2005-12-16 | 2007-06-21 | Intel Corporation | Replacement gates to enhance transistor strain |
| US20100041225A1 (en) * | 2008-08-15 | 2010-02-18 | Anderson Brent A | Structure, design structure and method of manufacturing dual metal gate vt roll-up structure |
| US20110156107A1 (en) * | 2009-12-30 | 2011-06-30 | Bohr Mark T | Self-aligned contacts |
Family Cites Families (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US7285829B2 (en) * | 2004-03-31 | 2007-10-23 | Intel Corporation | Semiconductor device having a laterally modulated gate workfunction and method of fabrication |
-
2013
- 2013-03-18 US US13/846,169 patent/US20140264640A1/en not_active Abandoned
- 2013-07-30 TW TW102127219A patent/TWI553864B/en active
- 2013-11-20 CN CN201310588942.1A patent/CN104064572B/en active Active
-
2016
- 2016-06-30 US US15/199,413 patent/US9985105B2/en active Active
Patent Citations (5)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US6310367B1 (en) * | 1999-02-22 | 2001-10-30 | Kabushiki Kaisha Toshiba | MOS transistor having a tensile-strained SI layer and a compressive-strained SI-GE layer |
| US20060071285A1 (en) * | 2004-09-29 | 2006-04-06 | Suman Datta | Inducing strain in the channels of metal gate transistors |
| US20070138559A1 (en) * | 2005-12-16 | 2007-06-21 | Intel Corporation | Replacement gates to enhance transistor strain |
| US20100041225A1 (en) * | 2008-08-15 | 2010-02-18 | Anderson Brent A | Structure, design structure and method of manufacturing dual metal gate vt roll-up structure |
| US20110156107A1 (en) * | 2009-12-30 | 2011-06-30 | Bohr Mark T | Self-aligned contacts |
Cited By (4)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20150380520A1 (en) * | 2014-02-19 | 2015-12-31 | Taiwan Semiconductor Manufacturing Company Limited | Semiconductor structures and methods for multi-level work function |
| US9570579B2 (en) * | 2014-02-19 | 2017-02-14 | Taiwan Semiconductor Manufacturing Company Limited | Semiconductor structures and methods for multi-level work function |
| US20240313081A1 (en) * | 2023-03-16 | 2024-09-19 | Murata Manufacturing Co., Ltd. | Low Leakage Replacement Metal Gate FET |
| WO2024190843A1 (en) * | 2023-03-16 | 2024-09-19 | Murata Manufacturing Co., Ltd. | Low leakage replacement metal gate fet |
Also Published As
| Publication number | Publication date |
|---|---|
| US9985105B2 (en) | 2018-05-29 |
| TWI553864B (en) | 2016-10-11 |
| CN104064572B (en) | 2017-07-28 |
| US20160351678A1 (en) | 2016-12-01 |
| CN104064572A (en) | 2014-09-24 |
| TW201438234A (en) | 2014-10-01 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US10062604B2 (en) | Semiconductor device and method for fabricating the same | |
| US8035165B2 (en) | Integrating a first contact structure in a gate last process | |
| US9111906B2 (en) | Method for fabricating semiconductor device having spacer elements | |
| US9064948B2 (en) | Methods of forming a semiconductor device with low-k spacers and the resulting device | |
| TWI462187B (en) | Semiconductor component and method of manufacturing same | |
| US9799751B1 (en) | Methods of forming a gate structure on a vertical transistor device | |
| US9985105B2 (en) | Method of manufacturing a PMOS transistor comprising a dual work function metal gate | |
| US9064890B1 (en) | Methods of forming isolation material on FinFET semiconductor devices and the resulting devices | |
| US9484346B2 (en) | Semiconductor structure and manufacturing method thereof | |
| US10056462B2 (en) | Metal gate structure and manufacturing method thereof | |
| US10340381B2 (en) | Method for fabricating semiconductor structure | |
| US10439041B2 (en) | Fringe capacitance reduction for replacement gate CMOS | |
| CN109994472B (en) | Semiconductor device and method for fabricating the same | |
| US9780169B2 (en) | Semiconductor structure having epitaxial layers | |
| CN102856256B (en) | Semiconductor element and manufacturing method thereof | |
| US9412740B2 (en) | Integrated circuit product with a gate height registration structure | |
| US20160013291A1 (en) | Methods of forming isolated channel regions for a finfet semiconductor device and the resulting device |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| AS | Assignment |
Owner name: NANYA TECHNOLOGY CORPORATION, TAIWAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:NIEH, SHIN-YU;WU, TIEH-CHIANG;LIAO, WEI-MING;AND OTHERS;REEL/FRAME:030055/0483 Effective date: 20130308 |
|
| STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |