US20140225182A1 - Substrate having a charged zone in an insulating buried layer - Google Patents
Substrate having a charged zone in an insulating buried layer Download PDFInfo
- Publication number
- US20140225182A1 US20140225182A1 US14/253,690 US201414253690A US2014225182A1 US 20140225182 A1 US20140225182 A1 US 20140225182A1 US 201414253690 A US201414253690 A US 201414253690A US 2014225182 A1 US2014225182 A1 US 2014225182A1
- Authority
- US
- United States
- Prior art keywords
- substrate
- charge
- insulating layer
- charges
- ions
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
- 239000000758 substrate Substances 0.000 title claims abstract description 56
- 230000004888 barrier function Effects 0.000 claims abstract description 27
- 238000009792 diffusion process Methods 0.000 claims abstract description 18
- 239000004065 semiconductor Substances 0.000 claims abstract description 16
- 150000002500 ions Chemical class 0.000 claims description 26
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 claims description 17
- 239000000463 material Substances 0.000 claims description 16
- 229910052814 silicon oxide Inorganic materials 0.000 claims description 16
- 229910052581 Si3N4 Inorganic materials 0.000 claims description 12
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 claims description 11
- 229910052796 boron Inorganic materials 0.000 claims description 10
- -1 fluorine ions Chemical class 0.000 claims description 10
- ZOXJGFHDIHLPTG-UHFFFAOYSA-N Boron Chemical compound [B] ZOXJGFHDIHLPTG-UHFFFAOYSA-N 0.000 claims description 9
- 229910052731 fluorine Inorganic materials 0.000 claims description 9
- 239000011737 fluorine Substances 0.000 claims description 9
- 229910052801 chlorine Inorganic materials 0.000 claims description 8
- 239000000460 chlorine Substances 0.000 claims description 8
- 239000002019 doping agent Substances 0.000 claims description 7
- 229910052710 silicon Inorganic materials 0.000 claims description 7
- 239000010703 silicon Substances 0.000 claims description 7
- ZAMOUSCENKQFHK-UHFFFAOYSA-N Chlorine atom Chemical compound [Cl] ZAMOUSCENKQFHK-UHFFFAOYSA-N 0.000 claims description 5
- YCKRFDGAMUMZLT-UHFFFAOYSA-N Fluorine atom Chemical compound [F] YCKRFDGAMUMZLT-UHFFFAOYSA-N 0.000 claims 1
- 239000010410 layer Substances 0.000 description 161
- 235000012431 wafers Nutrition 0.000 description 36
- 230000015654 memory Effects 0.000 description 17
- 238000000034 method Methods 0.000 description 15
- 230000008569 process Effects 0.000 description 12
- 238000004519 manufacturing process Methods 0.000 description 7
- PXGOKWXKJXAPGV-UHFFFAOYSA-N Fluorine Chemical compound FF PXGOKWXKJXAPGV-UHFFFAOYSA-N 0.000 description 6
- 239000003990 capacitor Substances 0.000 description 6
- 238000002513 implantation Methods 0.000 description 6
- 230000014759 maintenance of location Effects 0.000 description 5
- OAICVXFJPJFONN-UHFFFAOYSA-N Phosphorus Chemical compound [P] OAICVXFJPJFONN-UHFFFAOYSA-N 0.000 description 3
- 230000015572 biosynthetic process Effects 0.000 description 3
- 230000007547 defect Effects 0.000 description 3
- 230000005684 electric field Effects 0.000 description 3
- 238000002347 injection Methods 0.000 description 3
- 239000007924 injection Substances 0.000 description 3
- 238000004518 low pressure chemical vapour deposition Methods 0.000 description 3
- 238000009832 plasma treatment Methods 0.000 description 3
- 238000000623 plasma-assisted chemical vapour deposition Methods 0.000 description 3
- 230000008901 benefit Effects 0.000 description 2
- 238000000151 deposition Methods 0.000 description 2
- 230000001747 exhibiting effect Effects 0.000 description 2
- 239000007943 implant Substances 0.000 description 2
- 238000000678 plasma activation Methods 0.000 description 2
- 238000003860 storage Methods 0.000 description 2
- 238000000427 thin-film deposition Methods 0.000 description 2
- 239000010936 titanium Substances 0.000 description 2
- 229910008284 Si—F Inorganic materials 0.000 description 1
- RTAQQCXQSZGOHL-UHFFFAOYSA-N Titanium Chemical compound [Ti] RTAQQCXQSZGOHL-UHFFFAOYSA-N 0.000 description 1
- QCWXUUIWCKQGHC-UHFFFAOYSA-N Zirconium Chemical compound [Zr] QCWXUUIWCKQGHC-UHFFFAOYSA-N 0.000 description 1
- 238000001994 activation Methods 0.000 description 1
- 230000004913 activation Effects 0.000 description 1
- 238000000137 annealing Methods 0.000 description 1
- 238000013459 approach Methods 0.000 description 1
- 210000000746 body region Anatomy 0.000 description 1
- 239000013590 bulk material Substances 0.000 description 1
- 239000000969 carrier Substances 0.000 description 1
- 230000008859 change Effects 0.000 description 1
- 239000002131 composite material Substances 0.000 description 1
- 150000001875 compounds Chemical class 0.000 description 1
- 238000013461 design Methods 0.000 description 1
- 230000006870 function Effects 0.000 description 1
- 239000011521 glass Substances 0.000 description 1
- 229910000449 hafnium oxide Inorganic materials 0.000 description 1
- WIHZLLGSGQNAGK-UHFFFAOYSA-N hafnium(4+);oxygen(2-) Chemical compound [O-2].[O-2].[Hf+4] WIHZLLGSGQNAGK-UHFFFAOYSA-N 0.000 description 1
- 238000009434 installation Methods 0.000 description 1
- 239000012212 insulator Substances 0.000 description 1
- 230000010354 integration Effects 0.000 description 1
- 230000005527 interface trap Effects 0.000 description 1
- 238000005259 measurement Methods 0.000 description 1
- 230000007246 mechanism Effects 0.000 description 1
- 230000007935 neutral effect Effects 0.000 description 1
- 150000004767 nitrides Chemical class 0.000 description 1
- 230000001590 oxidative effect Effects 0.000 description 1
- 230000000737 periodic effect Effects 0.000 description 1
- 238000001556 precipitation Methods 0.000 description 1
- 238000012545 processing Methods 0.000 description 1
- 239000010453 quartz Substances 0.000 description 1
- 230000000717 retained effect Effects 0.000 description 1
- 239000002356 single layer Substances 0.000 description 1
- 230000002269 spontaneous effect Effects 0.000 description 1
- 239000002344 surface layer Substances 0.000 description 1
- 238000007669 thermal treatment Methods 0.000 description 1
- 229910052719 titanium Inorganic materials 0.000 description 1
- 229910052726 zirconium Inorganic materials 0.000 description 1
Images
Classifications
-
- H01L29/78603—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/50—Physical imperfections
- H10D62/53—Physical imperfections the imperfections being within the semiconductor body
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B12/00—Dynamic random access memory [DRAM] devices
- H10B12/01—Manufacture or treatment
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/67—Thin-film transistors [TFT]
- H10D30/6758—Thin-film transistors [TFT] characterised by the insulating substrates
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/711—Insulated-gate field-effect transistors [IGFET] having floating bodies
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10F—INORGANIC SEMICONDUCTOR DEVICES SENSITIVE TO INFRARED RADIATION, LIGHT, ELECTROMAGNETIC RADIATION OF SHORTER WAVELENGTH OR CORPUSCULAR RADIATION
- H10F77/00—Constructional details of devices covered by this subclass
- H10F77/10—Semiconductor bodies
Definitions
- the invention relates to a substrate comprising a base wafer, an insulating layer and a top semiconductor layer, that can be used in electronic devices, notably in memories.
- DRAM memory is typically made of one transistor and one capacitor cell (1T1C). While the transistor functions as pass, the capacitor is used for charge storage.
- the capacitor can be either a trench configuration or a stacked capacitor.
- a certain novel class of DRAM memories can be comprised of only one transistor, without the need for a capacitor, and hence is referred to as capacitorless DRAM, 1T, or 1T-RAM.
- Such memory types are usually based on Semiconductor-on-Insulator (SeOI)-like substrates, where the transistor, through its floating body characteristics, acts as both control transitory and charge storage device. Examples of such type are the “Floating Body Cell” (FBC), or the “zero-capacitor RAM” (zRAM) though other variations exist.
- FBC Floating Body Cell
- zRAM Zero-capacitor RAM
- FIG. 1 A typical 1T memory is illustrated in FIG. 1 .
- the SeOI substrate comprises from its base to its top a base wafer 10 , an insulating layer 20 and a top semiconductor layer 30 , also called a “useful layer.”
- the memory device is made of transistors made on the semiconductor useful layer 30 .
- the source S and drain D are made in the useful layer 30 , whereas the gate G is deposited on an insulating layer on the useful layer 30 .
- an electrode E is also installed on the rear side of the substrate, i.e., on the base wafer 10 .
- 1T memory being a volatile memory
- a periodic refresh is carried out in order to restore charge, and hence programming state, to the transistor.
- Charge is mainly lost through various leakage mechanisms, and the rate of charge loss determines the retention time of the memory cell. If such time is short, extensive refreshing is needed resulting in high power consumption and poor yield. Therefore, it is highly desirable to extend the retention time of the cell, i.e., charge retention in the transistor as much as practical.
- a rear electrode E can be used to apply a negative voltage in order to keep the charges in the transistor body as long as possible, e.g., near a back interface in the 1T design.
- a first object of the invention is a substrate comprising successively a base wafer, an insulating layer and a top semiconductor layer, characterized in that the insulating layer comprises at least a zone wherein the density of charges is in absolute value higher than 10 10 charges/cm 2 .
- Zero is meant here either as the whole insulating layer itself, or a layer forming part of the insulating layer, or discrete islands embedded in the insulating layer.
- the insulating layer is made of a material chosen among the group consisting of silicon oxide, silicon nitride or high-k materials.
- the insulating layer comprises a charge-confining layer between two diffusion barrier layers, wherein the charge-confining layer has a density of charges in absolute value higher than 10 10 charges/cm 2 .
- the charge-confining layer is made of silicon nitride and the diffusion barrier layers are made of silicon oxide.
- the charge-confining layer is made of silicon oxide and the diffusion barrier layers are made of silicon nitride.
- the insulating layer comprises charge-trapping islands, wherein the charge-trapping islands have a total density of charges in absolute value higher than 10 10 charges/cm 2 .
- the insulating layer is advantageously made of silicon oxide and the charge-trapping islands are made of silicon.
- the charges comprised in the insulating layer are preferably at least partially provided by ions.
- a first possibility is that the density of charges is negative and the ions are chosen among the group consisting of fluorine and chlorine ions.
- a second possibility is that the density of charges is positive and the ions are chosen among the group consisting of boron and phosphor ions.
- a second object of the invention is a semiconductor structure comprising a 1TRAM memory, comprising a floating body region on an insulating layer, wherein the insulating layer comprises a zone exhibiting a density of charges in absolute value higher than 10 10 charges/cm 2 .
- a third object of the invention relates to a process for manufacturing a substrate comprising successively a base wafer, an insulating layer and a top semiconductor layer, characterized in that it includes the step of charging at least a zone of the insulating layer so that the zone exhibits a density of charges in absolute value higher than 10 10 charges/cm 2 .
- the charging step comprises doping the insulating layer.
- the charging step comprises implanting ions in the insulating layer through the top semiconductor layer.
- the process comprises the steps of:
- the charging step may comprise an electron bombardment of the insulating layer, or a plasma treatment of the insulating layer.
- the step of forming the insulating layer comprises forming a first diffusion barrier layer, a charge-confining layer and a second diffusion barrier layer.
- the charging step can comprise a plasma activation of the charge-confining layer.
- the charging step comprises growing a doped charge-confining layer, wherein the dopant is chosen among the group consisting of boron, phosphor, chlorine and fluorine, and the concentration of the dopant is higher than 10 10 /cm 2 .
- the charge-confining layer is preferably made of silicon nitride and the diffusion barrier layers are made of silicon oxide.
- the process comprises, prior to the bonding step, forming charge-trapping islands in the insulating layer.
- the charge-trapping islands are made of silicon.
- a fourth object of the invention is a process for charging the insulating layer of a substrate comprising successively a base substrate, an insulating layer and a top semiconductor layer, characterized in that the insulating layer comprises atomic species with a density higher than 10 10 atoms/cm 2 , wherein the atomic species are able to change into ions under injection of charged carriers into the insulating layer.
- FIG. 1 shows a 1T memory according to the prior art
- FIG. 2 illustrates the steps for making a SeOI substrate with the SMART CUT® process
- FIG. 3 illustrates a first embodiment of the SeOI-like substrate according to the invention
- FIG. 4 illustrates a second embodiment
- FIG. 5 illustrates a third embodiment of the invention.
- the general idea of the invention is to replace a rear electrode with a charge located in an SeOI-like structure, under an interface between a useful layer and an insulating layer.
- a negatively charged insulating layer plays the same role as the rear electrode, i.e., creating a negative voltage in the SeOI structure for retaining the holes near the insulating layer.
- a positively charged insulating layer is able to retain electrons, in certain types of 1TRAM, which utilize PMOS transistors and hence electron charge.
- a standard substrate of the SeOI type is provided.
- Such a structure comprises a base wafer 1 , an insulating layer 2 and a top layer 3 .
- the base wafer 1 can made of a bulk or composite material.
- the insulating layer 2 is made of a material having electrically insulating properties. “Insulating layer” is meant in this text as a single layer or a stack of different materials having dielectric properties.
- the insulating layer 2 is usually an oxide, such as silicon oxide (SiO 2 ). In this case, it is usually called “BOX” (Buried Oxide layer).
- the insulating layer 2 can also made of silicon nitride, an oxide-nitride combination, or of a “high-k” material, such as hafnium oxide.
- the thickness of the insulating layer is typically between 10 and 5000 angstroms.
- the top semiconductor layer 3 also called “useful” or “active” layer, is made of a semiconductor material, such as silicon.
- SeOI substrate can be made by a SMART CUT® process, or by any other possible process.
- FIG. 2 it typically comprises the following steps:
- the insulating layer 2 has a density of charges in absolute value higher than 10 10 charges/cm 2 , for example, higher than 10 11 charges/cm 2 .
- This charge can be measured using a pseudo-MOS technique or mercury-FET measurement.
- the density of charges is positive when the charges are positive (such as holes); the density of charges is negative when the charges are negative (such as electrons).
- the buried oxide layer in a conventional SeOI-like substrate is usually slightly charged but this charge is minimized in order to avoid electrical losses in the base wafer, as explained, for example, in application US 2006/0166451.
- the charges that have to be retained near the insulating layer are holes (i.e., positive) and thus that the insulating layer has to be negatively charged.
- Other retention modes such as in the transistor body or near the top channel can benefit from a similar approach.
- the invention applies conversely to the problem of retaining electrons near the insulating layer using a positively charged insulating layer.
- the charged zone is the insulating layer itself.
- the insulating layer 2 is preferably made of silicon oxide: it can thus be called “BOX.”
- the charged BOX layer 2 typically comprises ions such as chlorine or fluorine.
- the BOX layer 2 is intended to be positively charged, it comprises ions such as boron or phosphor.
- the density of ions is similar to the density of charges.
- the ions can be spread uniformly within the BOX layer.
- they can be concentrated around a determined depth inside the BOX layer.
- the ions can be implanted in the insulating layer after forming the SeOI substrate (through the top layer 3 ), or before the bonding of the donor wafer and the base wafer.
- ions are implanted inside the insulating layer.
- the skilled person is able to adjust the parameters of implantation (namely dose and energy of the ions) in order to obtain an implantation profile with a maximum concentration at a determined depth, inside the insulating layer.
- Implant energies can be in the range of 1 keV to 300 keV, for example, 10 keV-100 keV, and the dose can be in the range of 10 13 to 10 17 atoms/cm 2 .
- one type of species is implanted, but more than one can be used if specific chemical compounds are needed.
- a plasma treatment can be carried out on the insulating layer 2 before bonding the donor wafer 4 ( FIG. 2 ) and the base wafer 1 .
- the conditions of such a plasma treatment are typically: a power between 300 W and 1 kW, for instance 535 W, a pressure between 10 and 500 mT, typically about 50 mT, a flow from 100 sccm to 300 sccm, preferably about 200 sccm, a temperature of between 23° C. and 30° C., preferably 27° C., and a process time from 3 seconds to 60 seconds, typically about 30 seconds.
- electron bombardment of the layer 2 in the configuration where it is a surface layer of a wafer, directly before bonding, can impart negative charge to this layer 2 .
- the Charged Zone is a Charge-Confining Layer Between Diffusion Barrier Layer(s)
- the SeOI substrate can advantageously comprise an insulating layer 2 comprised of a charge-confining layer 5 , confined on one or both sides with diffusion barrier layers 6 made of a material that is able to prevent the diffusion of ions or charges within the substrate.
- both top and bottom barrier layers 6 are needed.
- a charge-confining layer 5 made of silicon oxide is between two barrier layers 6 made of silicon nitride. This configuration is particularly useful when the negative ions are fluorine, which diffuse in SiO 2 .
- the charge-confining layer 5 may be made of silicon nitride and the barrier layers 6 are made of silicon oxide.
- This structure can be made by constructing the charge-confining layer 5 , and barrier layers 6 , prior to bonding, on either donor wafer 4 ( FIG. 2 ) or base wafer 1 .
- the insulating layer 2 can be constructed fully on one wafer before bonding, by depositing successively a first barrier layer 6 , the charge-confining layer 5 , and a second barrier layer 6 .
- a first barrier layer 6 and the charge-confining layer 5 can be deposited on one of the wafers, the second barrier layer 6 being deposited on the other wafer. The wafers are then bonded with the charge-confining layer 5 at an interface.
- the barrier layers 6 can be made by thin film deposition such as LPCVD or PECVD with thicknesses in the range of 10 angstroms to 500 angstroms.
- the charge-confining layer 5 is preferably formed, prior to bonding, by plasma activation of a layer deposited on a barrier layer.
- the charge-confining layer 5 can be formed by depositing a doped layer of oxide or nitride on a wafer having a deposited insulating layer (namely the first barrier layer 6 ), by a technique such as LPCVD (low pressure chemical vapor deposition), or PECVD (plasma enhanced chemical vapor deposition), prior to bonding to a second wafer with a top insulating layer (namely the second barrier layer 6 ).
- LPCVD low pressure chemical vapor deposition
- PECVD plasma enhanced chemical vapor deposition
- the charged doped layer 5 is thus embedded in the two insulating layers 6 .
- the dopant is chosen among boron, phosphor, chlorine and fluorine, with a dopant concentration higher than 10 10 /cm 2 , for example, higher than 10 11 /cm 2 .
- the thickness of the charge-confining layer 5 can be on the order of 10 angstroms to 1000 angstroms.
- the stack 6 , 5 , 6 of FIG. 4 is also known as “ONO” (“Oxide-Nitride-Oxide”). It is, for instance, used in a certain type of 1T memory, named “SOONO” (Silicon-On-ONO), and also in non-volatile Flash memories; however, in this case this stack is not a buried insulating layer but is a floating-gate insulating layer and it is not charged.
- ONO Oxide-Nitride-Oxide
- the charge is localized in islands 7 embedded in the insulating layer 2 . This configuration is shown in FIG. 4 .
- the islands 7 can be formed by implantation of the desired ion, such as chlorine or fluorine, into the insulating layer 2 with some critical dose that may be followed by an anneal during which precipitation and formation of nuclei of the Si—F (for example) phase is formed.
- the desired ion such as chlorine or fluorine
- This implantation step can be carried out before or after bonding, and implies the same doses as in the first embodiment.
- silicon can be implanted in an insulating layer made of SiO 2 or Si 3 N 4 , thus forming charge-trapping islands 7 made of silicon.
- growth of a doped charge layer followed by annealing is more suitable due to control of dopant concentration directly through thin film deposition.
- the islands 7 are not charged while they are formed, they can be charged later. For example, it is possible to inject electrons in the islands 7 , either by applying a high voltage to the structure or bombarding it with electrons.
- Another possibility is to implant ions in the islands 7 .
- the insulating layer of the SeOI substrate comprises a ferroelectric material, such as oxides of lead and zirconium and/or titanium Pb(Zr x , Ti 1-x )O 3 with x between 0 and 1.
- the insulating layer is made of a stack of such ferroelectric materials.
- ferroelectric materials have the property of exhibiting a spontaneous dipole moment and, hence, to create a permanent electric field in the substrate.
- the electric field must be oriented such as to accumulate holes at the interface between the insulating layer and the top layer.
- Another possibility is to create electrically active defects in or at the insulating layer, for instance, defects resulting in a charge density of interface traps (DITs) between the insulating layer and the adjacent layer.
- DITs interface traps
- additional electrical charge may be injected into the insulating layer—for instance, by implantation, or by applying an electrical field by means of electrode plates put into close contact with the substrate.
- the charge may thus be trapped by the atomic species, which become ions according to the above example.
- Such charge injection may, for instance, be applied in order to tune the charge level.
- such an SeOI substrate is expected to have a permanent density of charges during the whole life duration of the FBC memory.
- the charges in the insulating layer might be dissipated, for example, during the fabrication of the transistor on the SeOI substrate.
- the fabrication process involves thermal treatments at higher temperatures—typically at 600° C. or greater—such that the charges are dissipated.
- charge injection as described above may be used for tuning the charge level and, for example, restoring the initial charge level.
- the atomic species that had been implanted into the insulating layer may become neutral, but remain in the insulating layer.
- the insulating layer thus keeps a feature (i.e., the presence of atomic species) that distinguishes it from the known SeOI substrates, and is able to be charged again, after the fabrication of the transistor.
- the SeOI substrate with a charged insulating layer that has been described above can be used for making a 1TRAM memory.
- the source and drain of the transistor are made in the top semiconductor layer, whereas the gate is deposited on an insulating layer on the top semiconductor layer.
- a step of charging again the insulating layer can be carried out.
- This 1T device then comprises an insulating layer whose density of charges is substantially permanent during the whole lifetime of the device.
- the charged insulating layer and the SeOI substrate are generally provided before the devices are formed in the top layer, but it is also possible, for instance, in the case of 3D integration of devices, to first form the device in an initial substrate and then form the SeOI substrate of the invention by transferring a top portion of this initial substrate onto a base wafer, with the charged insulating layer being positioned in between.
- the SeOI substrate with a charged insulating layer that has been described above can also be used for other type of applications, like, for instance, as a substrate for receiving or comprising image sensor devices.
- a substrate for receiving or comprising image sensor devices As mentioned in U.S. Pat. No. 5,227,313, for such an application it is usual to dope, for instance, with boron, the top layer of a SeOI substrate in order to form electrical potential that will drive the photogenerated charges toward the sensor itself. But the formation of appropriate boron concentration profile across the thickness of the top layer could be problematic. For instance, it should be taken into account diffusion of the dopant that will occur during the sensor devices' manufacturing steps that involve exposure of the substrate to relatively high temperatures.
- the base wafer of the SeOI substrate could be selected to be transparent (e.g., made of glass or quartz); or it can be eliminated after the formation of the sensor devices, as described in U.S. Pat. No. 5,244,817.
Landscapes
- Engineering & Computer Science (AREA)
- Manufacturing & Machinery (AREA)
- Semiconductor Memories (AREA)
- Cold Cathode And The Manufacture (AREA)
- Insulating Bodies (AREA)
- Element Separation (AREA)
- Thin Film Transistor (AREA)
- Non-Volatile Memory (AREA)
Abstract
A substrate comprises a base wafer, an insulating layer over the base wafer, and a top semiconductor layer over the insulating layer on a side thereof opposite the base wafer. The insulating layer comprises a charge-confining layer confined on one or both sides with diffusion barrier layers, wherein the charge-confining layer has a density of charges in absolute value higher than 1010 charges/cm2. Alternatively, the insulating layer comprises charge-trapping islands embedded therein, wherein the charge-trapping islands have a total density of charges in absolute value higher than 1010 charges/cm2.
Description
- This application is a continuation of U.S. patent application Ser. No. 14/027,528, filed Sep. 16, 2013, pending, which is a continuation of U.S. patent application Ser. No. 12/865,838, filed Aug. 2, 2010 and issued on Sep. 17, 2013 as U.S. Pat. No. 8,535,996, which is a national phase entry under 35 U.S.C. §371 of International Patent Application PCT/IB2008/052203, filed Mar. 13, 2008, published in English as International Patent Publication WO 2009/112894 A1 on Sep. 17, 2009, the entire disclosure of each of which is hereby incorporated herein by this reference.
- The invention relates to a substrate comprising a base wafer, an insulating layer and a top semiconductor layer, that can be used in electronic devices, notably in memories.
- DRAM memory is typically made of one transistor and one capacitor cell (1T1C). While the transistor functions as pass, the capacitor is used for charge storage. The capacitor can be either a trench configuration or a stacked capacitor. A certain novel class of DRAM memories can be comprised of only one transistor, without the need for a capacitor, and hence is referred to as capacitorless DRAM, 1T, or 1T-RAM. Such memory types are usually based on Semiconductor-on-Insulator (SeOI)-like substrates, where the transistor, through its floating body characteristics, acts as both control transitory and charge storage device. Examples of such type are the “Floating Body Cell” (FBC), or the “zero-capacitor RAM” (zRAM) though other variations exist.
- A typical 1T memory is illustrated in
FIG. 1 . - The SeOI substrate comprises from its base to its top a
base wafer 10, aninsulating layer 20 and atop semiconductor layer 30, also called a “useful layer.” - The memory device is made of transistors made on the semiconductor
useful layer 30. The source S and drain D are made in theuseful layer 30, whereas the gate G is deposited on an insulating layer on theuseful layer 30. - For a certain class of 1T memory that requires back-bias, such as the FBC, an electrode E is also installed on the rear side of the substrate, i.e., on the
base wafer 10. - During operation of the 1T memory, charges (holes) are injected from the channel near the drain region via impact ionization into the body of the transistor. The presence of these positive charges shifts the Vt of the transistor lower and changes the current-voltage characteristics. This shift is used to detect or “read” the state of the cell, being either “1” or “0.”
- 1T memory being a volatile memory, a periodic refresh is carried out in order to restore charge, and hence programming state, to the transistor. Charge is mainly lost through various leakage mechanisms, and the rate of charge loss determines the retention time of the memory cell. If such time is short, extensive refreshing is needed resulting in high power consumption and poor yield. Therefore, it is highly desirable to extend the retention time of the cell, i.e., charge retention in the transistor as much as practical. To that end, a rear electrode E can be used to apply a negative voltage in order to keep the charges in the transistor body as long as possible, e.g., near a back interface in the 1T design.
- However, the installation of the rear electrode E requires additional processing and complex circuits that makes it expensive.
- There is thus a need for a SeOI-like substrate that allows increasing the retention time of the 1T memories, at a lower cost.
- A first object of the invention is a substrate comprising successively a base wafer, an insulating layer and a top semiconductor layer, characterized in that the insulating layer comprises at least a zone wherein the density of charges is in absolute value higher than 1010 charges/cm2.
- “Zone” is meant here either as the whole insulating layer itself, or a layer forming part of the insulating layer, or discrete islands embedded in the insulating layer.
- According to a first embodiment of the invention, the insulating layer is made of a material chosen among the group consisting of silicon oxide, silicon nitride or high-k materials.
- According to a second embodiment, the insulating layer comprises a charge-confining layer between two diffusion barrier layers, wherein the charge-confining layer has a density of charges in absolute value higher than 1010 charges/cm2. Preferably, the charge-confining layer is made of silicon nitride and the diffusion barrier layers are made of silicon oxide. Alternatively, the charge-confining layer is made of silicon oxide and the diffusion barrier layers are made of silicon nitride.
- According to a third embodiment of the invention, the insulating layer comprises charge-trapping islands, wherein the charge-trapping islands have a total density of charges in absolute value higher than 1010 charges/cm2. The insulating layer is advantageously made of silicon oxide and the charge-trapping islands are made of silicon.
- The charges comprised in the insulating layer are preferably at least partially provided by ions. A first possibility is that the density of charges is negative and the ions are chosen among the group consisting of fluorine and chlorine ions. A second possibility is that the density of charges is positive and the ions are chosen among the group consisting of boron and phosphor ions.
- A second object of the invention is a semiconductor structure comprising a 1TRAM memory, comprising a floating body region on an insulating layer, wherein the insulating layer comprises a zone exhibiting a density of charges in absolute value higher than 1010 charges/cm2.
- A third object of the invention relates to a process for manufacturing a substrate comprising successively a base wafer, an insulating layer and a top semiconductor layer, characterized in that it includes the step of charging at least a zone of the insulating layer so that the zone exhibits a density of charges in absolute value higher than 1010 charges/cm2.
- According to a first embodiment of the process, the charging step comprises doping the insulating layer.
- According to another embodiment, the charging step comprises implanting ions in the insulating layer through the top semiconductor layer.
- Alternatively, the process comprises the steps of:
- forming the insulating layer on the base wafer or on a donor wafer;
- bonding the base wafer and the donor wafer, the insulating layer being at an interface; and the charging step is carried out before the bonding step.
- The charging step may comprise an electron bombardment of the insulating layer, or a plasma treatment of the insulating layer.
- Alternatively, the step of forming the insulating layer comprises forming a first diffusion barrier layer, a charge-confining layer and a second diffusion barrier layer.
- The charging step can comprise a plasma activation of the charge-confining layer.
- In a variant, the charging step comprises growing a doped charge-confining layer, wherein the dopant is chosen among the group consisting of boron, phosphor, chlorine and fluorine, and the concentration of the dopant is higher than 1010/cm2.
- The charge-confining layer is preferably made of silicon nitride and the diffusion barrier layers are made of silicon oxide.
- According to another embodiment of the invention, the process comprises, prior to the bonding step, forming charge-trapping islands in the insulating layer. For instance, the charge-trapping islands are made of silicon.
- A fourth object of the invention is a process for charging the insulating layer of a substrate comprising successively a base substrate, an insulating layer and a top semiconductor layer, characterized in that the insulating layer comprises atomic species with a density higher than 1010 atoms/cm2, wherein the atomic species are able to change into ions under injection of charged carriers into the insulating layer.
- Other characteristics, objects, and advantages of the invention will appear clearer in reading the description below, which is illustrated by the following figures:
-
FIG. 1 shows a 1T memory according to the prior art; -
FIG. 2 illustrates the steps for making a SeOI substrate with the SMART CUT® process; -
FIG. 3 illustrates a first embodiment of the SeOI-like substrate according to the invention; -
FIG. 4 illustrates a second embodiment; and -
FIG. 5 illustrates a third embodiment of the invention. - The general idea of the invention is to replace a rear electrode with a charge located in an SeOI-like structure, under an interface between a useful layer and an insulating layer. A negatively charged insulating layer plays the same role as the rear electrode, i.e., creating a negative voltage in the SeOI structure for retaining the holes near the insulating layer.
- Conversely, a positively charged insulating layer is able to retain electrons, in certain types of 1TRAM, which utilize PMOS transistors and hence electron charge.
- A standard substrate of the SeOI type is provided. Such a structure comprises a
base wafer 1, an insulatinglayer 2 and atop layer 3. - The
base wafer 1 can made of a bulk or composite material. - The insulating
layer 2 is made of a material having electrically insulating properties. “Insulating layer” is meant in this text as a single layer or a stack of different materials having dielectric properties. - The insulating
layer 2 is usually an oxide, such as silicon oxide (SiO2). In this case, it is usually called “BOX” (Buried Oxide layer). - The insulating
layer 2 can also made of silicon nitride, an oxide-nitride combination, or of a “high-k” material, such as hafnium oxide. - The thickness of the insulating layer is typically between 10 and 5000 angstroms.
- The
top semiconductor layer 3, also called “useful” or “active” layer, is made of a semiconductor material, such as silicon. - Such a SeOI substrate can be made by a SMART CUT® process, or by any other possible process.
- The SMART CUT® process is described in detail in U.S. Pat. No. 5,374,564.
- Referring to
FIG. 2 , it typically comprises the following steps: - a) Providing a
base wafer 1 and adonor wafer 4 made of a semiconductor material; - b) Oxidizing one or both of the wafers—preferably the
donor wafer 4, thus creating the insulatinglayer 2 on thedonor wafer 4; - c) Implanting ions in the
donor wafer 4 in order to create aweakness zone 40 at a depth corresponding to the thickness of theactive layer 3; - d) Bonding the
donor wafer 4 to thebase wafer 1 with the insulatinglayer 2 at the interface; and - e) Splitting the
donor wafer 4 according to theweakness zone 40, thus, transferring thetop layer 3 to thebase wafer 1. - The insulating
layer 2 has a density of charges in absolute value higher than 1010 charges/cm2, for example, higher than 1011 charges/cm2. - This charge can be measured using a pseudo-MOS technique or mercury-FET measurement.
- The density of charges is positive when the charges are positive (such as holes); the density of charges is negative when the charges are negative (such as electrons).
- It must be noted that the buried oxide layer in a conventional SeOI-like substrate is usually slightly charged but this charge is minimized in order to avoid electrical losses in the base wafer, as explained, for example, in application US 2006/0166451.
- In the following description, it is assumed that the charges that have to be retained near the insulating layer are holes (i.e., positive) and thus that the insulating layer has to be negatively charged. Other retention modes such as in the transistor body or near the top channel can benefit from a similar approach.
- However, the invention applies conversely to the problem of retaining electrons near the insulating layer using a positively charged insulating layer.
- In this embodiment, the charged zone is the insulating layer itself.
- The insulating
layer 2 is preferably made of silicon oxide: it can thus be called “BOX.” - Referring to
FIG. 3 , the chargedBOX layer 2 typically comprises ions such as chlorine or fluorine. - If the
BOX layer 2 is intended to be positively charged, it comprises ions such as boron or phosphor. - Provided that the process targets a full activation of the ions, the density of ions is similar to the density of charges.
- The ions can be spread uniformly within the BOX layer.
- Alternatively, they can be concentrated around a determined depth inside the BOX layer.
- The ions can be implanted in the insulating layer after forming the SeOI substrate (through the top layer 3), or before the bonding of the donor wafer and the base wafer.
- During the implantation step, ions are implanted inside the insulating layer. The skilled person is able to adjust the parameters of implantation (namely dose and energy of the ions) in order to obtain an implantation profile with a maximum concentration at a determined depth, inside the insulating layer.
- Implant energies can be in the range of 1 keV to 300 keV, for example, 10 keV-100 keV, and the dose can be in the range of 1013 to 1017 atoms/cm2.
- Typically, one type of species is implanted, but more than one can be used if specific chemical compounds are needed.
- Alternatively, a plasma treatment can be carried out on the insulating
layer 2 before bonding the donor wafer 4 (FIG. 2 ) and thebase wafer 1. - The conditions of such a plasma treatment are typically: a power between 300 W and 1 kW, for instance 535 W, a pressure between 10 and 500 mT, typically about 50 mT, a flow from 100 sccm to 300 sccm, preferably about 200 sccm, a temperature of between 23° C. and 30° C., preferably 27° C., and a process time from 3 seconds to 60 seconds, typically about 30 seconds.
- Alternatively, electron bombardment of the
layer 2, in the configuration where it is a surface layer of a wafer, directly before bonding, can impart negative charge to thislayer 2. - In reference to
FIG. 4 , the SeOI substrate can advantageously comprise aninsulating layer 2 comprised of a charge-confining layer 5, confined on one or both sides with diffusion barrier layers 6 made of a material that is able to prevent the diffusion of ions or charges within the substrate. - To prevent diffusion and hence dissipation of the charge, both top and bottom barrier layers 6 are needed.
- For instance, a charge-confining layer 5 made of silicon oxide is between two barrier layers 6 made of silicon nitride. This configuration is particularly useful when the negative ions are fluorine, which diffuse in SiO2.
- Alternatively, the charge-confining layer 5 may be made of silicon nitride and the barrier layers 6 are made of silicon oxide.
- This structure can be made by constructing the charge-confining layer 5, and barrier layers 6, prior to bonding, on either donor wafer 4 (
FIG. 2 ) orbase wafer 1. - The insulating
layer 2 can be constructed fully on one wafer before bonding, by depositing successively a first barrier layer 6, the charge-confining layer 5, and a second barrier layer 6. - Alternatively, a first barrier layer 6 and the charge-confining layer 5 can be deposited on one of the wafers, the second barrier layer 6 being deposited on the other wafer. The wafers are then bonded with the charge-confining layer 5 at an interface.
- The implication of either arrangement is the use of oxide-to-silicon bonding versus oxide-to-oxide bonding.
- The barrier layers 6 can be made by thin film deposition such as LPCVD or PECVD with thicknesses in the range of 10 angstroms to 500 angstroms.
- The charge-confining layer 5 is preferably formed, prior to bonding, by plasma activation of a layer deposited on a barrier layer.
- Alternatively, the charge-confining layer 5 can be formed by depositing a doped layer of oxide or nitride on a wafer having a deposited insulating layer (namely the first barrier layer 6), by a technique such as LPCVD (low pressure chemical vapor deposition), or PECVD (plasma enhanced chemical vapor deposition), prior to bonding to a second wafer with a top insulating layer (namely the second barrier layer 6).
- The charged doped layer 5 is thus embedded in the two insulating layers 6.
- The dopant is chosen among boron, phosphor, chlorine and fluorine, with a dopant concentration higher than 1010/cm2, for example, higher than 1011/cm2.
- The thickness of the charge-confining layer 5 can be on the order of 10 angstroms to 1000 angstroms.
- The stack 6, 5, 6 of
FIG. 4 is also known as “ONO” (“Oxide-Nitride-Oxide”). It is, for instance, used in a certain type of 1T memory, named “SOONO” (Silicon-On-ONO), and also in non-volatile Flash memories; however, in this case this stack is not a buried insulating layer but is a floating-gate insulating layer and it is not charged. - As compared to the second embodiment where the charge is uniformly distributed in the charge-confining layer 5, in this third embodiment, the charge is localized in islands 7 embedded in the insulating
layer 2. This configuration is shown inFIG. 4 . - The islands 7 can be formed by implantation of the desired ion, such as chlorine or fluorine, into the insulating
layer 2 with some critical dose that may be followed by an anneal during which precipitation and formation of nuclei of the Si—F (for example) phase is formed. - This implantation step can be carried out before or after bonding, and implies the same doses as in the first embodiment.
- Alternatively, silicon can be implanted in an insulating layer made of SiO2 or Si3N4, thus forming charge-trapping islands 7 made of silicon.
- Also, growth of a doped charge layer followed by annealing is more suitable due to control of dopant concentration directly through thin film deposition.
- If the islands 7 are not charged while they are formed, they can be charged later. For example, it is possible to inject electrons in the islands 7, either by applying a high voltage to the structure or bombarding it with electrons.
- Another possibility is to implant ions in the islands 7.
- According to a fourth embodiment of the invention, the insulating layer of the SeOI substrate comprises a ferroelectric material, such as oxides of lead and zirconium and/or titanium Pb(Zrx, Ti1-x)O3 with x between 0 and 1.
- Alternatively, the insulating layer is made of a stack of such ferroelectric materials.
- Indeed, ferroelectric materials have the property of exhibiting a spontaneous dipole moment and, hence, to create a permanent electric field in the substrate.
- The electric field must be oriented such as to accumulate holes at the interface between the insulating layer and the top layer.
- Another possibility is to create electrically active defects in or at the insulating layer, for instance, defects resulting in a charge density of interface traps (DITs) between the insulating layer and the adjacent layer.
- Following the fabrication of the structure of the substrate, additional electrical charge may be injected into the insulating layer—for instance, by implantation, or by applying an electrical field by means of electrode plates put into close contact with the substrate. The charge may thus be trapped by the atomic species, which become ions according to the above example. Such charge injection may, for instance, be applied in order to tune the charge level.
- In principle, such an SeOI substrate is expected to have a permanent density of charges during the whole life duration of the FBC memory.
- However, it must be noted that, depending on the techniques used, the charges in the insulating layer might be dissipated, for example, during the fabrication of the transistor on the SeOI substrate.
- Indeed, the fabrication process involves thermal treatments at higher temperatures—typically at 600° C. or greater—such that the charges are dissipated.
- In such a case also, charge injection as described above may be used for tuning the charge level and, for example, restoring the initial charge level.
- For example, the atomic species that had been implanted into the insulating layer may become neutral, but remain in the insulating layer.
- The insulating layer thus keeps a feature (i.e., the presence of atomic species) that distinguishes it from the known SeOI substrates, and is able to be charged again, after the fabrication of the transistor.
- The SeOI substrate with a charged insulating layer that has been described above can be used for making a 1TRAM memory. To that end, the source and drain of the transistor are made in the top semiconductor layer, whereas the gate is deposited on an insulating layer on the top semiconductor layer.
- If necessary, i.e., if the charges of the insulating layer have been dissipating during the fabrication of the transistor, a step of charging again the insulating layer can be carried out.
- This 1T device then comprises an insulating layer whose density of charges is substantially permanent during the whole lifetime of the device.
- Also, the charged insulating layer and the SeOI substrate are generally provided before the devices are formed in the top layer, but it is also possible, for instance, in the case of 3D integration of devices, to first form the device in an initial substrate and then form the SeOI substrate of the invention by transferring a top portion of this initial substrate onto a base wafer, with the charged insulating layer being positioned in between.
- The SeOI substrate with a charged insulating layer that has been described above can also be used for other type of applications, like, for instance, as a substrate for receiving or comprising image sensor devices. As mentioned in U.S. Pat. No. 5,227,313, for such an application it is usual to dope, for instance, with boron, the top layer of a SeOI substrate in order to form electrical potential that will drive the photogenerated charges toward the sensor itself. But the formation of appropriate boron concentration profile across the thickness of the top layer could be problematic. For instance, it should be taken into account diffusion of the dopant that will occur during the sensor devices' manufacturing steps that involve exposure of the substrate to relatively high temperatures. This problem could be advantageously solved by replacing the boron doping, or completing a reduced boron doping of the top layer by the charged insulating layer according to the invention. In that case, the type of charge would be selected to drive away the photogenerated charges from the top layer/insulating layer interface toward the active elements of the image sensor devices. In “backside lighting” applications, the base wafer of the SeOI substrate could be selected to be transparent (e.g., made of glass or quartz); or it can be eliminated after the formation of the sensor devices, as described in U.S. Pat. No. 5,244,817.
Claims (20)
1. A substrate, comprising:
a base wafer;
an insulating layer over the base wafer, the insulating layer comprising a charge-confining layer confined on one or both sides with one or more diffusion barrier layers, the charge-confining layer having a density of charges in absolute value higher than 1010 charges/cm2; and
a top semiconductor layer over the insulating layer on a side thereof opposite the base wafer.
2. The substrate of claim 1 , wherein the insulating layer comprises a material selected from the group consisting of silicon oxide, silicon nitride, and a high k material.
3. The substrate of claim 1 , wherein the charge-confining layer comprises silicon nitride, and the one or more diffusion barrier layers includes at least one diffusion barrier layer comprising silicon oxide.
4. The substrate of claim 1 , wherein the charge-confining layer comprises silicon oxide, and the one or more diffusion barrier layers includes at least one diffusion barrier layer comprising silicon nitride.
5. The substrate of claim 1 , wherein the insulating layer comprises an oxide-nitride-oxide (ONO) structure.
6. The substrate of claim 1 , wherein the charges are at least partially provided by ions.
7. The substrate of claim 6 , wherein the charges are negative and the ions are selected from the group consisting of fluorine ions and chlorine ions.
8. The substrate of claim 6 , wherein the charges are positive and the ions are selected from the group consisting of boron ions and phosphorous ions.
9. The substrate of claim 1 , wherein the charge-confining layer comprises a doped charge-confining layer, and wherein the dopant is selected from the group consisting of boron, phosphorour, chlorine and fluorine.
10. The substrate of claim 1 , wherein the charge-confining layer has a thickness in a range extending from approximately 10 angstroms to approximately 1,000 angstroms.
11. The substrate of claim 1 , wherein each of the one or more diffusion barrier layers has a thickness in a range extending from approximately 10 angstroms to approximately 500 angstroms.
12. The substrate of claim 1 , wherein the charge-confining layer comprises ions uniformly dispersed therein.
13. The substrate of claim 1 , wherein the charge-confining layer comprises ions concentrated around a determined depth within the charge-confining layer.
14. A substrate, comprising:
a base wafer;
an insulating layer over the base wafer, the insulating layer comprising charge-trapping islands embedded therein, wherein the charge-trapping islands have a total density of charges in absolute value higher than 101° charges/cm2; and
a top semiconductor layer over the insulating layer on a side thereof opposite the base wafer.
15. The substrate of claim 14 , wherein the charge-trapping islands comprise silicon.
16. The substrate of claim 14 , wherein the insulating layer has a thickness in a range extending from approximately 10 angstroms to approximately 5,000 angstroms.
17. The substrate of claim 14 , wherein the insulating layer comprises a material selected from the group consisting of silicon oxide, silicon nitride, and a high k material.
18. The substrate of claim 14 , wherein the charges are at least partially provided by ions.
19. The substrate of claim 8 , wherein the charges are negative and the ions are selected from the group consisting of fluorine ions and chlorine ions.
20. The substrate of claim 14 , wherein the charges are at least partially provided by electrons.
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US14/253,690 US20140225182A1 (en) | 2008-03-13 | 2014-04-15 | Substrate having a charged zone in an insulating buried layer |
Applications Claiming Priority (4)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| PCT/IB2008/052203 WO2009112894A1 (en) | 2008-03-13 | 2008-03-13 | Substrate having a charged zone in an insulating buried layer |
| US86583810A | 2010-08-02 | 2010-08-02 | |
| US14/027,528 US8735946B2 (en) | 2008-03-13 | 2013-09-16 | Substrate having a charged zone in an insulating buried layer |
| US14/253,690 US20140225182A1 (en) | 2008-03-13 | 2014-04-15 | Substrate having a charged zone in an insulating buried layer |
Related Parent Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US14/027,528 Continuation US8735946B2 (en) | 2008-03-13 | 2013-09-16 | Substrate having a charged zone in an insulating buried layer |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| US20140225182A1 true US20140225182A1 (en) | 2014-08-14 |
Family
ID=39952212
Family Applications (3)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US12/865,838 Expired - Fee Related US8535996B2 (en) | 2008-03-13 | 2008-03-13 | Substrate having a charged zone in an insulating buried layer |
| US14/027,528 Expired - Fee Related US8735946B2 (en) | 2008-03-13 | 2013-09-16 | Substrate having a charged zone in an insulating buried layer |
| US14/253,690 Abandoned US20140225182A1 (en) | 2008-03-13 | 2014-04-15 | Substrate having a charged zone in an insulating buried layer |
Family Applications Before (2)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US12/865,838 Expired - Fee Related US8535996B2 (en) | 2008-03-13 | 2008-03-13 | Substrate having a charged zone in an insulating buried layer |
| US14/027,528 Expired - Fee Related US8735946B2 (en) | 2008-03-13 | 2013-09-16 | Substrate having a charged zone in an insulating buried layer |
Country Status (6)
| Country | Link |
|---|---|
| US (3) | US8535996B2 (en) |
| EP (1) | EP2269226A1 (en) |
| JP (1) | JP2011517061A (en) |
| KR (1) | KR101196791B1 (en) |
| CN (1) | CN101960604B (en) |
| WO (1) | WO2009112894A1 (en) |
Families Citing this family (26)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| EP2269226A1 (en) * | 2008-03-13 | 2011-01-05 | S.O.I.Tec Silicon on Insulator Technologies | Substrate having a charged zone in an insulating buried layer |
| US8278167B2 (en) | 2008-12-18 | 2012-10-02 | Micron Technology, Inc. | Method and structure for integrating capacitor-less memory cell with logic |
| KR101585615B1 (en) * | 2009-02-26 | 2016-01-14 | 삼성전자주식회사 | Semiconductor device |
| FR2977069B1 (en) | 2011-06-23 | 2014-02-07 | Soitec Silicon On Insulator | METHOD FOR MANUFACTURING A SEMICONDUCTOR STRUCTURE USING TEMPORARY COLLAGE |
| US9378955B2 (en) | 2011-08-25 | 2016-06-28 | Aeroflex Colorado Springs Inc. | Wafer structure for electronic integrated circuit manufacturing |
| US9396947B2 (en) | 2011-08-25 | 2016-07-19 | Aeroflex Colorado Springs Inc. | Wafer structure for electronic integrated circuit manufacturing |
| US9312133B2 (en) * | 2011-08-25 | 2016-04-12 | Aeroflex Colorado Springs Inc. | Wafer structure for electronic integrated circuit manufacturing |
| US9378956B2 (en) | 2011-08-25 | 2016-06-28 | Aeroflex Colorado Springs Inc. | Wafer structure for electronic integrated circuit manufacturing |
| CN102969278A (en) * | 2011-08-31 | 2013-03-13 | 上海华力微电子有限公司 | Process for manufacturing floating body dynamic random access memory cell capable of improving data retention ability |
| CN102969267B (en) * | 2011-08-31 | 2015-12-16 | 上海华力微电子有限公司 | The manufacture method of silicon-on-insulator silicon chip and buoyancy aid DRAM cell |
| CN102969268B (en) * | 2011-08-31 | 2015-06-24 | 上海华力微电子有限公司 | Method for manufacturing silicon-on-insulator silicon slice and floating body dynamic random access memory unit |
| CN102446929A (en) * | 2011-11-30 | 2012-05-09 | 上海华力微电子有限公司 | SOI silicon chip and manufacturing method thereof, and floating body effect memory device |
| CN102412253A (en) * | 2011-11-30 | 2012-04-11 | 上海华力微电子有限公司 | SOI (signal operation instruction) silicon wafer used for floating body effect memory device and manufacturing method thereof as well as memory device |
| US8796054B2 (en) * | 2012-05-31 | 2014-08-05 | Corning Incorporated | Gallium nitride to silicon direct wafer bonding |
| CN102842622A (en) * | 2012-06-04 | 2012-12-26 | 西安邮电大学 | Crystalline silicon solar battery based on embedding charge into passivation coating |
| US9252185B2 (en) | 2012-09-19 | 2016-02-02 | Semiconductor Components Industries, Llc | Back side illuminated image sensors with back side charge storage |
| US9094612B2 (en) | 2012-09-25 | 2015-07-28 | Semiconductor Components Industries, Llc | Back side illuminated global shutter image sensors with back side charge storage |
| CN103456771B (en) * | 2013-07-26 | 2016-12-28 | 上海北车永电电子科技有限公司 | Semiconductor device realizes structure and manufacture method thereof that carrier lifetime controls |
| US9832407B2 (en) | 2014-11-26 | 2017-11-28 | Semiconductor Components Industries, Llc | Global shutter image sensor pixels having improved shutter efficiency |
| US9502457B2 (en) | 2015-01-29 | 2016-11-22 | Semiconductor Components Industries, Llc | Global shutter image sensor pixels having centralized charge storage regions |
| US9590118B1 (en) * | 2015-09-14 | 2017-03-07 | Globalfoundries Inc. | Wafer with SOI structure having a buried insulating multilayer structure and semiconductor device structure |
| US9704569B1 (en) | 2016-10-06 | 2017-07-11 | International Business Machines Corporation | One time programmable read-only memory (ROM) in SOI CMOS |
| US20180175209A1 (en) * | 2016-12-20 | 2018-06-21 | Globalfoundries Inc. | Semiconductor structure including one or more nonvolatile memory cells and method for the formation thereof |
| US11864947B2 (en) | 2016-12-22 | 2024-01-09 | Koninklijke Philips N.V. | Systems and methods of operation of capacitive radio frequency micro-electromechanical switches |
| FR3077924B1 (en) * | 2018-02-13 | 2020-01-17 | Soitec | REMOVABLE STRUCTURE AND DISASSEMBLY METHOD USING THE SAME |
| FR3120983A1 (en) * | 2021-03-18 | 2022-09-23 | Soitec | Semiconductor-on-insulator substrate for a negative-capacitance field-effect transistor |
Citations (7)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US6137718A (en) * | 1996-08-01 | 2000-10-24 | Siemens Aktiengesellschaft | Method for operating a non-volatile memory cell arrangement |
| US20030132432A1 (en) * | 1999-06-04 | 2003-07-17 | Matsushita Electric Industrial Co., Ltd. | Semiconductor device |
| US20050269640A1 (en) * | 2004-06-04 | 2005-12-08 | Satoshi Shimamoto | Semiconductor device and manufacturing method thereof |
| US20080029828A1 (en) * | 2004-06-04 | 2008-02-07 | Samsung Electronics Co., Ltd. | Fin field effect transistors including oxidation barrier layers |
| US20080237695A1 (en) * | 2006-09-29 | 2008-10-02 | Kabushiki Kaisha Toshiba | Semiconductor memory device |
| US8390067B2 (en) * | 2007-06-15 | 2013-03-05 | Semiconductor Energy Laboratory Co., Ltd. | Substrate for manufacturing semiconductor device and manufacturing method thereof |
| US8535996B2 (en) * | 2008-03-13 | 2013-09-17 | Soitec | Substrate having a charged zone in an insulating buried layer |
Family Cites Families (23)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPS5570073A (en) * | 1978-11-22 | 1980-05-27 | Hitachi Ltd | Treating method of accelerating rom |
| US5231045A (en) * | 1988-12-08 | 1993-07-27 | Fujitsu Limited | Method of producing semiconductor-on-insulator structure by besol process with charged insulating layers |
| FR2681472B1 (en) * | 1991-09-18 | 1993-10-29 | Commissariat Energie Atomique | PROCESS FOR PRODUCING THIN FILMS OF SEMICONDUCTOR MATERIAL. |
| US5227313A (en) * | 1992-07-24 | 1993-07-13 | Eastman Kodak Company | Process for making backside illuminated image sensors |
| US5244817A (en) * | 1992-08-03 | 1993-09-14 | Eastman Kodak Company | Method of making backside illuminated image sensors |
| JP2003152192A (en) * | 2001-11-19 | 2003-05-23 | Sony Corp | Field effect semiconductor device and driving method thereof |
| FR2848334A1 (en) * | 2002-12-06 | 2004-06-11 | Soitec Silicon On Insulator | Multi-layer structure production of semiconductor materials with different mesh parameters comprises epitaxy of thin film on support substrate and adhesion on target substrate |
| KR100473855B1 (en) | 2002-09-12 | 2005-03-10 | 주식회사 실트론 | A Manufacturing method for SOI wafer |
| FR2860341B1 (en) * | 2003-09-26 | 2005-12-30 | Soitec Silicon On Insulator | METHOD FOR MANUFACTURING LOWERED LOWER MULTILAYER STRUCTURE |
| JP4811901B2 (en) * | 2004-06-03 | 2011-11-09 | ルネサスエレクトロニクス株式会社 | Semiconductor device |
| TWI249819B (en) * | 2005-01-11 | 2006-02-21 | Powerchip Semiconductor Corp | Method of fabricating non-volatile memory |
| US7829938B2 (en) * | 2005-07-14 | 2010-11-09 | Micron Technology, Inc. | High density NAND non-volatile memory device |
| JP2007059704A (en) * | 2005-08-25 | 2007-03-08 | Sumco Corp | Manufacturing method of bonded substrate and bonded substrate |
| FR2890489B1 (en) * | 2005-09-08 | 2008-03-07 | Soitec Silicon On Insulator | METHOD FOR MANUFACTURING A SEMICONDUCTOR TYPE HETEROSTRUCTURE ON INSULATION |
| JP4604981B2 (en) * | 2005-11-24 | 2011-01-05 | ソニー株式会社 | Semiconductor device and light detection method |
| FR2896619B1 (en) * | 2006-01-23 | 2008-05-23 | Soitec Silicon On Insulator | PROCESS FOR MANUFACTURING A COMPOSITE SUBSTRATE WITH IMPROVED ELECTRIC PROPERTIES |
| KR101248941B1 (en) * | 2006-03-11 | 2013-03-29 | 삼성전자주식회사 | Method of program and erasing of memory device |
| JP2007250582A (en) * | 2006-03-13 | 2007-09-27 | Fujitsu Ltd | Nonvolatile semiconductor memory device |
| JP2008098467A (en) * | 2006-10-13 | 2008-04-24 | Renesas Technology Corp | Semiconductor memory device and manufacturing method thereof |
| JP4919767B2 (en) | 2006-11-10 | 2012-04-18 | 株式会社東芝 | Semiconductor memory device |
| US7964913B2 (en) * | 2007-01-09 | 2011-06-21 | Maxpower Semiconductor, Inc. | Power MOS transistor incorporating fixed charges that balance the charge in the drift region |
| US7670908B2 (en) * | 2007-01-22 | 2010-03-02 | Alpha & Omega Semiconductor, Ltd. | Configuration of high-voltage semiconductor power device to achieve three dimensional charge coupling |
| US7973364B2 (en) * | 2008-02-27 | 2011-07-05 | Globalfoundries Inc. | Method for forming a one-transistor memory cell and related structure |
-
2008
- 2008-03-13 EP EP08763204A patent/EP2269226A1/en not_active Withdrawn
- 2008-03-13 US US12/865,838 patent/US8535996B2/en not_active Expired - Fee Related
- 2008-03-13 WO PCT/IB2008/052203 patent/WO2009112894A1/en not_active Ceased
- 2008-03-13 CN CN2008801278888A patent/CN101960604B/en not_active Expired - Fee Related
- 2008-03-13 KR KR1020107017903A patent/KR101196791B1/en not_active Expired - Fee Related
- 2008-03-13 JP JP2010550274A patent/JP2011517061A/en active Pending
-
2013
- 2013-09-16 US US14/027,528 patent/US8735946B2/en not_active Expired - Fee Related
-
2014
- 2014-04-15 US US14/253,690 patent/US20140225182A1/en not_active Abandoned
Patent Citations (8)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US6137718A (en) * | 1996-08-01 | 2000-10-24 | Siemens Aktiengesellschaft | Method for operating a non-volatile memory cell arrangement |
| US20030132432A1 (en) * | 1999-06-04 | 2003-07-17 | Matsushita Electric Industrial Co., Ltd. | Semiconductor device |
| US20050269640A1 (en) * | 2004-06-04 | 2005-12-08 | Satoshi Shimamoto | Semiconductor device and manufacturing method thereof |
| US20080029828A1 (en) * | 2004-06-04 | 2008-02-07 | Samsung Electronics Co., Ltd. | Fin field effect transistors including oxidation barrier layers |
| US20080237695A1 (en) * | 2006-09-29 | 2008-10-02 | Kabushiki Kaisha Toshiba | Semiconductor memory device |
| US8390067B2 (en) * | 2007-06-15 | 2013-03-05 | Semiconductor Energy Laboratory Co., Ltd. | Substrate for manufacturing semiconductor device and manufacturing method thereof |
| US8535996B2 (en) * | 2008-03-13 | 2013-09-17 | Soitec | Substrate having a charged zone in an insulating buried layer |
| US8735946B2 (en) * | 2008-03-13 | 2014-05-27 | Soitec | Substrate having a charged zone in an insulating buried layer |
Also Published As
| Publication number | Publication date |
|---|---|
| US8735946B2 (en) | 2014-05-27 |
| KR101196791B1 (en) | 2012-11-05 |
| JP2011517061A (en) | 2011-05-26 |
| WO2009112894A1 (en) | 2009-09-17 |
| WO2009112894A8 (en) | 2009-12-10 |
| EP2269226A1 (en) | 2011-01-05 |
| KR20100113117A (en) | 2010-10-20 |
| US20140015023A1 (en) | 2014-01-16 |
| CN101960604B (en) | 2013-07-10 |
| US20110012200A1 (en) | 2011-01-20 |
| US8535996B2 (en) | 2013-09-17 |
| CN101960604A (en) | 2011-01-26 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US8735946B2 (en) | Substrate having a charged zone in an insulating buried layer | |
| US5907780A (en) | Incorporating silicon atoms into a metal oxide gate dielectric using gas cluster ion beam implantation | |
| US6743681B2 (en) | Methods of Fabricating Gate and Storage Dielectric Stacks having Silicon-Rich-Nitride | |
| US7064382B2 (en) | Nonvolatile memory and nonvolatile memory manufacturing method | |
| US7728379B2 (en) | Semiconductor device and method of manufacturing same | |
| US8802539B2 (en) | Charge reservoir structure | |
| TWI695452B (en) | Transistor element including a buried insulating layer having enhanced functionality | |
| US8293633B2 (en) | Method of manufacturing nonvolatile memory device | |
| US8546862B2 (en) | Memory cell, an array, and a method for manufacturing a memory cell | |
| US7994012B2 (en) | Semiconductor device and a method of manufacturing the same | |
| JP3541958B2 (en) | Nonvolatile semiconductor memory device | |
| JP2004040064A (en) | Nonvolatile memory and method of manufacturing the same | |
| US20030119334A1 (en) | Method of manufacturing a flash memory cell | |
| CN102983167B (en) | Semiconductor substrate | |
| US20090140322A1 (en) | Semiconductor Memory Device and Method of Manufacturing the Same | |
| KR20090032894A (en) | Semiconductor element and formation method thereof | |
| TWI484622B (en) | Process for manufacturing a substrate | |
| US20030181007A1 (en) | Method for reducing random bit failures of flash memories | |
| JP2013149991A (en) | Substrate with charged region in insulating buried layer | |
| US7867849B2 (en) | Method of manufacturing a non-volatile semiconductor device | |
| KR100527595B1 (en) | Method of Forming Isolated Oxide in the Semiconductor Device | |
| US20030181051A1 (en) | Method of fabricating a flash memory cell | |
| JP2006237311A (en) | Nonvolatile semiconductor memory device and manufacturing method thereof | |
| KR101057744B1 (en) | Gate electrode formation method of nonvolatile memory device | |
| KR101038398B1 (en) | Floating gate film formation method of semiconductor device |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |