US20140141578A1 - Local tailoring of fingers in multi-finger fin field effect transistors - Google Patents
Local tailoring of fingers in multi-finger fin field effect transistors Download PDFInfo
- Publication number
- US20140141578A1 US20140141578A1 US13/741,978 US201313741978A US2014141578A1 US 20140141578 A1 US20140141578 A1 US 20140141578A1 US 201313741978 A US201313741978 A US 201313741978A US 2014141578 A1 US2014141578 A1 US 2014141578A1
- Authority
- US
- United States
- Prior art keywords
- layer
- semiconductor
- fin
- dielectric
- outermost
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
Images
Classifications
-
- H01L21/823431—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D86/00—Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates
- H10D86/201—Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates the substrates comprising an insulating layer on a semiconductor body, e.g. SOI
- H10D86/215—Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates the substrates comprising an insulating layer on a semiconductor body, e.g. SOI comprising FinFETs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/0123—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs
- H10D84/0126—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs
- H10D84/0158—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs the components including FinFETs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/02—Manufacture or treatment characterised by using material-based technologies
- H10D84/03—Manufacture or treatment characterised by using material-based technologies using Group IV technology, e.g. silicon technology or silicon-carbide [SiC] technology
- H10D84/038—Manufacture or treatment characterised by using material-based technologies using Group IV technology, e.g. silicon technology or silicon-carbide [SiC] technology using silicon technology, e.g. SiGe
Definitions
- the present disclosure relates to a semiconductor structure, and particularly to a method of locally tailoring the number of fingers in multi-finger fin field effect transistors, and structures formed by the same.
- Fin field effect transistors provide advantage over conventional planar field effect transistors in terms of on-current per unit device area because sidewalls of semiconductor fins can be employed as the channel.
- the semiconductor fins are formed as a dense one-dimensional array of semiconductor fins, and are subsequently patterned to provide a cluster of semiconductor fins laterally spaced from adjacent clusters of semiconductor fins.
- the on-current of a fin field effect transistor is determined by the number of semiconductor fins that a gate electrode straddles.
- the number of semiconductor fins in a single fin field effect transistor needs to be changed in order to provide transistors having different on-currents.
- the semiconductor fins are formed as a dense array, precise placement of a lithographic mask between semiconductor fins is a challenge, and causes significant level of reworks in lithographic processing and/or causes defective devices due to lithographic overlay problems, e.g., due to an unsuccessful cut or a cut that extends to a region where semiconductor fins should not be cut.
- a reliable method of cutting a semiconductor fin in a dense array of semiconductor fins is desired.
- fins are often patterned using sidewall image transfer processes, in which fins are located along the sidewalls of a mandrel shape.
- One property of the sidewall image transfer technique is that the number of fins formed is always even.
- the number of fins in a device may be increased or decreased by two by adding or removing a mandrel shape.
- an odd number of fins can only be formed by trimming. In this case, the ability to trim away a single fin is particularly important.
- a cluster of semiconductor fins is formed on an insulator layer.
- a masking material layer is formed over the cluster of semiconductor fins such that spaces between adjacent semiconductor fins are filled with the masking material layer.
- a photoresist layer is applied over the masking material layer, and is lithographically patterned such that a sidewall of the masking material layer is physically exposed in regions from which a portion of an outermost semiconductor fin is to be subsequently removed, while sidewalls of the masking material layer are covered by the photoresist layer in regions in which semiconductor fins are to be protected from cutting.
- the overlay tolerance for the lithographic patterning can be on the order of the dimension of a cluster of semiconductor fins along a widthwise direction of the semiconductor fins.
- the masking material layer is etched to physically expose a sidewall surface of a semiconductor fin in regions not covered by the photoresist layer.
- a recessed region is formed in the insulator layer such that an edge of the recessed region is formed within an area from which a portion of the semiconductor fin is removed.
- the photoresist layer and the masking material layer are removed.
- a region is provided that has a lesser number of semiconductor fins than another region in which semiconductor fins are not etched.
- a semiconductor structure which includes a stack of a semiconductor fin and a dielectric fin located on an insulator layer and extending along a lengthwise direction.
- a first semiconductor end wall of the semiconductor fin and a first dielectric end wall of the dielectric fin are vertically coincident with each other.
- a second dielectric end wall of the dielectric fin extends farther along the lengthwise direction than a second semiconductor end wall of the semiconductor fin.
- another semiconductor structure which includes a semiconductor fin extending along a lengthwise direction and located on an insulator layer.
- the insulator layer includes a topmost surface and a recessed region including a recessed horizontal surface and a curved surface that adjoins the recessed horizontal surface and adjoins the topmost surface at a recess edge.
- the recess edge adjoins a bottom surface of the semiconductor fin.
- a method of forming a semiconductor structure is provided.
- a plurality of stacks of a semiconductor fin and a dielectric fin is formed on an insulator layer. Each of the plurality of stacks extends along a lengthwise direction.
- a masking material layer is formed over the plurality of stacks. The masking material layer fills each volume between the plurality of stacks up to a topmost surface of the plurality of stacks.
- a patterned photoresist layer is formed over the masking material layer. A sidewall of the patterned photoresist layer contacts a portion of the masking material layer overlying the plurality of stacks.
- a portion of a sidewall of an outermost semiconductor fin among a plurality of semiconductor fins within the plurality of stacks is physically exposed by removing portions of the masking material layer that are not covered by the patterned photoresist layer.
- a portion of the outermost semiconductor fin is removed by etching the portion of the outermost semiconductor fin while a remaining portion of the masking material layer is present on the insulator layer.
- FIG. 1 is a vertical cross-sectional view of an exemplary structure after formation of a dielectric layer on a semiconductor-on-insulator (SOI) substrate according to an embodiment of the present disclosure.
- SOI semiconductor-on-insulator
- FIG. 2 is a vertical cross-sectional view of the exemplary semiconductor after formation of a plurality of mandrel structures according to an embodiment of the present disclosure.
- FIG. 3 is a vertical cross-sectional view of the exemplary structure after formation of a fin-defining dielectric layer according to an embodiment of the present disclosure.
- FIG. 4 is a vertical cross-sectional view of the exemplary structure after patterning the fin-defining dielectric layer into fin-defining dielectric spacers according to an embodiment of the present disclosure.
- FIG. 5 is a vertical cross-sectional view of the exemplary structure after removal of the plurality of mandrel structures according to an embodiment of the present disclosure.
- FIG. 6A is a vertical cross-sectional view of the exemplary structure after formation of patterned portions of the dielectric layer and the semiconductor layer according to an embodiment of the present disclosure.
- FIG. 6B is a top-down view of the exemplary structure of FIG. 6A .
- the vertical plane A-A′ is the plane of the vertical cross-sectional view of FIG. 6A .
- FIG. 7A is a vertical cross-sectional view of the exemplary structure after removal of end portions of the patterned portions of the dielectric layer and the semiconductor layer according to an embodiment of the present disclosure.
- FIG. 7B is a top-down view of the exemplary structure of FIG. 10A .
- the vertical plane A-A′ is the plane of the vertical cross-sectional view of FIG. 7A .
- FIG. 8 is a top down view of the exemplary structure after removal of a photoresist layer according to an embodiment of the present disclosure.
- FIG. 9 is a vertical cross-sectional view of the exemplary structure after formation of a masking material layer according to an embodiment of the present disclosure.
- FIG. 10A is a vertical cross-sectional view of the exemplary structure after formation of a patterned photoresist layer according to an embodiment of the present disclosure.
- FIG. 10B is a top-down view of the exemplary structure of FIG. 10A .
- the vertical plane A-A′ is the plane of the vertical cross-sectional view of FIG. 10A .
- FIG. 11 is a vertical cross-sectional view of the exemplary structure after removing portions of the masking material layer that are not covered by the patterned photoresist layer according to an embodiment of the present disclosure.
- FIG. 12 is a vertical cross-sectional view of the exemplary structure after removal of physically exposed portions of outermost semiconductor fins according to an embodiment of the present disclosure.
- FIG. 13A is a vertical cross-sectional view of the exemplary structure after removal of the patterned photoresist layer and the masking material layer according to an embodiment of the present disclosure.
- FIG. 13B is a horizontal cross-sectional view of the exemplary structure of FIG. 13A along the horizontal plane B-B′.
- FIG. 13C is a horizontal cross-sectional view of the exemplary structure of FIG. 13A along the horizontal plane C-C′.
- FIG. 14A is a top-down view of the exemplary structure after formation of gate dielectrics, gate electrodes, and gate spacers according to an embodiment of the present disclosure.
- FIG. 14B is a vertical cross-sectional view of the exemplary structure of FIG. 14A along the vertical plane B-B′.
- FIG. 15A is a vertical cross-sectional view of a variation of the exemplary structure after removal of dielectric fins according to an embodiment of the present disclosure.
- FIG. 15B is a top-down view of the variation of the exemplary structure of FIG. 15A .
- FIG. 16A is a top-down view of the variation of the exemplary structure after formation of gate dielectrics, gate electrodes, and gate spacers according to an embodiment of the present disclosure.
- FIG. 16B is a vertical cross-sectional view of the variation of the exemplary structure of FIG. 16A along the vertical plane B-B′.
- the present disclosure relates to a method of locally tailoring the number of fingers in multi-finger fin field effect transistors, and structures formed by the same. Aspects of the present disclosure are now described in detail with accompanying figures. It is noted that like reference numerals refer to like elements across different embodiments. The drawings are not necessarily drawn to scale.
- an exemplary structure includes a semiconductor substrate and a dielectric layer formed thereupon.
- the semiconductor substrate can be a semiconductor-on-insulator (SOI) substrate including a stack, from bottom to top, of a handle substrate 10 , a buried insulator layer 20 , and a top semiconductor layer 30 L.
- SOI semiconductor-on-insulator
- the handle substrate 10 can include a semiconductor material, a conductive material, and/or a dielectric material.
- the handle substrate 10 provides mechanical support to the buried insulator layer 20 and the top semiconductor layer 30 L.
- the thickness of the handle substrate 10 can be from 30 microns to 2 mm, although lesser and greater thicknesses can also be employed.
- the buried insulator layer 20 is an insulator layer including a dielectric material such as silicon oxide, silicon nitride, silicon oxynitride, or a combination thereof.
- the thickness of the buried insulator layer 20 can be from 50 nm to 5 microns, although lesser and greater thicknesses can also be employed.
- the top semiconductor layer 30 L is a semiconductor material layer including a first semiconductor material.
- the first semiconductor material can be an elemental semiconductor material or a compound semiconductor material.
- the first semiconductor material can be silicon, germanium, a silicon-germanium alloy, or a silicon-carbon alloy.
- the first semiconductor material may or may not be doped with p-type dopants and/or n-type dopants.
- the first semiconductor material can be a single crystalline semiconductor material, a polycrystalline semiconductor material, or an amorphous semiconductor material.
- the first semiconductor material can be silicon.
- the first semiconductor material can be single crystalline silicon.
- the thickness of the top semiconductor layer 30 L can be from 10 nm to 200 nm, although lesser and greater thicknesses can also be employed.
- the dielectric material of the dielectric layer 40 L can be, for example, silicon oxide, silicon oxynitride, a dielectric metal oxide, or a combination thereof.
- the dielectric layer 40 L can be formed, for example, by chemical vapor deposition (CVD) or conversion of a topmost portion of the top semiconductor layer 30 L by thermal oxidation, thermal nitridation, plasma oxidation, plasma nitridation, or a combination thereof.
- the thickness of the dielectric layer 40 L can be from 2 nm to 30 nm, although lesser and greater thicknesses can also be employed. Alternately, the dielectric layer 40 L may be omitted, for example, in the case of trigate structures where a dielectric cap is not used over the semiconductor fins.
- a mandrel material layer 60 L is deposited over the dielectric layer 40 L.
- the mandrel material layer 60 L includes a material that can be removed selective to the materials of the dielectric layer 40 L.
- the mandrel material layer 60 L can include amorphous silicon, polysilicon, amorphous or polycrystalline germanium, an amorphous or polycrystalline silicon-germanium alloy material, amorphous carbon, diamond-like carbon, or organosilicate glass.
- the thickness of the mandrel material layer 60 L can be, for example, from 30 nm to 300 nm, although lesser and greater thicknesses can also be employed.
- the mandrel material layer 60 L can be deposited, for example, by chemical vapor deposition (CVD).
- the mandrel material layer 60 L is patterned to form a plurality of mandrel structures 60 .
- the patterning of the mandrel material layer 60 L can be performed, for example, by applying a photoresist layer (not shown) above the mandrel material layer 60 L, lithographically patterning the photoresist layer to define a set of areas covered by the patterned photoresist layer, and transferring the pattern in the photoresist layer into the mandrel material layer 60 L by an anisotropic etch.
- the anisotropic etch can be selective to the dielectric materials of the dielectric layer 40 L.
- the patterned portions of the mandrel material layer are herein referred to as mandrel structures 60 .
- the patterned photoresist layer and the mandrel dielectric layer 60 L can have rectangular shapes as seen from above. In one embodiment, the rectangular shapes can be the same across a plurality of portions of the patterned photoresist layer, and across a plurality of mandrel structures. In one embodiment, the mandrel structures 60 can form at least one one-dimensional array of periodic patterns that is repeated along a horizontal direction. In one embodiment, the width of each mandrel structures 60 within a one-dimensional periodic pattern of the plurality of mandrel structures 60 can be less than the spacing between adjacent mandrel structures 60 . Multiple one-dimensional periodic pattern including at least three mandrel structures 60 can be formed.
- the width of each mandrel structures 60 within a one-dimensional periodic pattern of the plurality of mandrel structures 60 can be less than one half of the pitch of the one-dimensional periodic pattern of the plurality of mandrel structures 60 .
- the width of each mandrel structures 60 within a one-dimensional periodic pattern of the plurality of mandrel structures 60 can be selected to be less than one half of the pitch of the one-dimensional periodic pattern of the plurality of mandrel structures 60 by the thickness of a fin-defining dielectric layer to be subsequently deposited on the plurality of mandrel structures 60 .
- a fin-defining dielectric layer 62 L is deposited on all physically exposed surfaces of the plurality of mandrel structures 60 and the dielectric layer 40 L. Portions of the fin-defining dielectric layer 62 L are subsequently employed to define shapes of semiconductor fins.
- the lateral thickness of the fin-defining dielectric layer 62 L as measured on sidewalls of the plurality of mandrel structures 60 define the lateral width of each semiconductor fin to be subsequently formed.
- the locations of the semiconductor fins to be subsequently formed are defined by the locations of the vertical portions of the fin-defining dielectric layer 62 L. Because the locations and features of the fin-defining dielectric layer 62 define locations and features of the semiconductor fins to be subsequently formed, the fin-defining dielectric layer 62 are herein referred to as a “fin-defining” dielectric layer.
- the fin-defining dielectric layer 62 L includes a dielectric material that is different from the dielectric material of the dielectric layer 40 L. If the plurality of mandrel structures 60 includes a dielectric material, the fin-defining dielectric layer 62 L includes a dielectric material that is different from the dielectric material of the plurality of mandrel structures 60 .
- the fin-defining dielectric layer 62 L can include silicon nitride, a dielectric metal oxide (e.g., HfO 2 ), a dielectric metal nitride, or a dielectric metal oxynitride.
- the fin-defining dielectric layer 62 L is deposited as a conformal layer, i.e., a layer having the same thickness at horizontal portions and at vertical portions.
- the fin-defining dielectric layer 62 L can be deposited, for example, by low pressure chemical vapor deposition (LPCVD) or atomic layer deposition (ALD).
- LPCVD low pressure chemical vapor deposition
- ALD atomic layer deposition
- the fin-defining dielectric layer 62 L is anisotropically etched, for example, by a reactive ion etch (RIE), to form a plurality of fin-defining dielectric spacers 62 .
- RIE reactive ion etch
- the horizontal portions of the fin-defining dielectric layer 62 L are etched through in an anisotropic etch until the top surfaces of the dielectric layer 40 L are physically exposed.
- the remaining vertical portions of the fin-defining dielectric layer 62 L after the anisotropic etch constitute the plurality of fin-defining dielectric spacers 62 .
- the fin-defining dielectric spacers 62 have the same width throughout.
- the plurality of mandrel structures 60 can be a periodic one-dimensional array of periodic structures having a pitch, and the width of each portion of the fin-defining dielectric spacers 62 can be the same as one half of the pitch less the width of a mandrel structure 60 .
- each of the plurality of mandrel structures 60 can have a shape of a rectangular parallelepiped
- each of the plurality of fin-defining dielectric spacers 62 can have a cross-sectional shape of a rectangular ring, i.e., a three-dimensional object having a same horizontal cross-sectional area throughout such that the shape of the horizontal cross-sectional are is an area of a larger rectangle less an area of a smaller rectangle that has the same geometrical center as the larger rectangle.
- the width of each fin-defining dielectric spacer 62 is the same throughout.
- the plurality of mandrel structures 60 is removed selective to the plurality of fin-defining dielectric spacers 62 .
- the plurality of mandrel structures 60 can be removed by a wet etch that removes the semiconductor material while not removing the dielectric material of the plurality of fin-defining dielectric spacers 62 .
- the pattern in the plurality of fin-defining dielectric spacers 62 is transferred through the stack of the dielectric layer 40 L and the top semiconductor layer 30 L by an anisotropic etch that etches physically exposed portions of the dielectric layer 40 L and the top semiconductor layer 30 L.
- the dielectric layer 40 L and the top semiconductor layer 30 L are etched employing the plurality of fin-defining dielectric spacers 62 as an etch mask.
- Each cap dielectric fin 62 ′ is a remaining portion of a fin-defining dielectric spacer 62 .
- Each dielectric fin 40 is a remaining portion of the dielectric layer 40 L.
- Each semiconductor fin 30 is a remaining portion of the top semiconductor layer 30 L. In other words, patterned portions of the top semiconductor layer 30 L constitute the plurality of semiconductor fins 30 .
- each vertical stack ( 30 , 40 , 62 ′) the semiconductor fin 30 , the dielectric fin 40 , and the cap dielectric fin 62 ′ have the same horizontal cross-sectional area, which is the same as the horizontal cross-sectional area of the fin-defining dielectric spacer 62 from which the cap dielectric fin 62 ′ is derived.
- the buried insulator layer 20 can be employed as an etch stop layer for the anisotropic etch that forms the vertical stacks.
- Each vertical stack ( 30 , 40 , 62 ′) can extend over a greater lateral dimension along a lengthwise direction LD than along a widthwise direction WD.
- a “lengthwise direction” is a direction along two extremal portions of a structure that are farthest away from a center of gravity of the structure.
- all of the fin-defining dielectric spacers 62 can be consumed during the anisotropic etch that transfers the pattern of the fin-defining dielectric spacers 62 .
- the cap dielectric fins 62 ′ are not present over each vertical stack of a semiconductor fin 30 and a dielectric fin 40 .
- a photoresist layer 69 can be applied over the plurality of vertical stacks ( 30 , 40 , 62 ′).
- the photoresist layer 69 is subsequently lithographically patterned to cover clusters of lengthwise portions of the vertical stacks ( 30 , 40 , 62 ′) to be preserved to provide clusters remaining portions of the vertical stacks ( 30 , 40 , 62 ′), while physically exposing portions of the vertical stacks ( 30 , 40 , 62 ′) to be removed.
- each of the plurality of vertical stacks ( 30 , 40 , 62 ′) can have a horizontal cross-sectional area of a rectangular ring that extends over a greater lateral dimension along a lengthwise direction than along a widthwise direction that is perpendicular to the lengthwise direction.
- end portions of each vertical stack ( 30 , 40 , 62 ′) located along the lengthwise direction can be physically exposed after patterning of the photoresist layer 69 .
- each vertical stack ( 30 , 40 , 62 ′) can be removed by an etch employing the photoresist layer 69 as an etch mask.
- the etch can be a wet etch or a dry etch.
- a vertical stack ( 30 , 40 , 62 ′) having a horizontal cross-sectional area of a rectangular ring can be divided into two vertical stacks ( 30 , 40 , 62 ′), can be patterned into a single vertical stack ( 30 , 40 , 62 ′), or can be removed.
- the remaining portions of the etched top semiconductor layer 30 L can include a plurality of semiconductor fins 30 that are parallel among one another.
- all end walls of remaining portions of the plurality of vertical stacks ( 30 , 40 , 62 ′) can be formed within a pair of vertical planes that are perpendicular to the lengthwise direction LD upon the removal of the end portions of the plurality of vertical stacks ( 30 , 40 , 62 ′).
- each of the plurality of semiconductor fins 30 can extend over a greater horizontal distance along the lengthwise direction LD than along the widthwise direction WD.
- each of the plurality of semiconductor fins 30 can have a rectangular cross-sectional shape.
- each of the plurality of semiconductor fins 30 can be parallel to one another.
- each of the plurality of parallel semiconductor fins 30 can have the same width along the widthwise direction WD.
- the fin configuration in FIG. 8 may be directly patterned using advanced lithography, i.e. a resist could have been applied on the stack in FIG. 1 , and patterned directly into the desired image using advanced lithography, and this image could have been transferred into the underlying stack.
- a plurality of clusters C of vertical stacks ( 30 , 40 , 62 ′) can be formed.
- the plurality of semiconductor fins 30 can be formed as a one-dimensional periodic array of semiconductor fins 30 having a pitch along the widthwise direction WD.
- the plurality of vertical stacks ( 30 , 40 , 62 ′) extends over a greater horizontal distance along the lengthwise direction LD than along the widthwise direction WD.
- each of the vertical stacks ( 30 , 40 , 62 ′) can have a rectangular cross-sectional shape.
- each of the plurality of semiconductor fins 30 can have the same rectangular cross-sectional shape.
- the semiconductor fin 30 For each of the plurality of semiconductor fins 30 in a cluster C of vertical stacks ( 30 , 40 , 62 ′), the semiconductor fin 30 has a pair of parallel lengthwise vertical sidewalls that extend along the lengthwise direction LD. Within each cluster C of vertical stacks ( 30 , 40 , 62 ′), the plurality of semiconductor fins 30 are parallel among one another. In one embodiment, each of the plurality of semiconductor fins 30 can have the same width along the widthwise direction WD.
- Each dielectric fin 40 is located on top of one a semiconductor fin 30 .
- the horizontal cross-sectional shape of a dielectric fin 40 is the same as the horizontal cross-sectional shape of the underlying semiconductor fin 30 .
- a plurality of vertical stacks ( 30 , 40 , 62 ′) can be arranged as a one-dimensional periodic array of semiconductor fins having a pitch along the widthwise direction WD.
- a plurality of semiconductor fins 30 can be arranged as a one-dimensional periodic array of semiconductor fins having a pitch along the widthwise direction WD.
- Each of the semiconductor fins 30 can extend over a greater horizontal distance along the same lengthwise direction LD than along the same widthwise direction WD.
- a masking material layer 70 L is formed over the plurality of vertical stacks ( 30 , 40 , 62 ′).
- the thickness of the masking material layer 70 L is selected such that the masking material layer 70 L fills each volume between the plurality of vertical stacks ( 30 , 40 , 62 ′) up to a topmost surface of the plurality of vertical stacks ( 30 , 40 , 62 ′).
- the masking material layer 70 L can be a dielectric material having a different composition from the composition of a plurality of dielectric fins 40 within the plurality of vertical stacks ( 30 , 40 , 62 ′).
- the plurality of dielectric fins 40 can include silicon oxide and the masking material layer 70 L can include silicon nitride, or vice versa.
- the masking material layer 70 L can include the same material as, or a material different from, the cap dielectric fins 62 ′ (if present).
- the masking material layer 70 L can be deposited by chemical vapor deposition (CVD), atomic layer deposition (ALD), or other conformal deposition methods known in the art.
- a patterned photoresist layer 79 is formed over the masking material layer 70 L.
- the patterned photoresist layer 79 can be formed by applying a blanket photoresist layer, and lithographically patterning the blanket photoresist layer by lithographic exposure and development.
- the patterned photoresist layer 79 is vertically and laterally spaced from the plurality of vertical stacks ( 30 , 40 , 62 ′) by the masking material layer 70 L.
- the blanket photoresist layer can be patterned such that some of the sidewall of the patterned photoresist layer 79 can be within vertical planes that are parallel to the lengthwise direction LD of the plurality of semiconductor fins 30 . Further, the blanket photoresist layer can be patterned such that the patterned photoresist layer 79 includes a sidewall that contacts a top surface of a portion of the masking material layer 70 L that overlies the plurality of vertical stacks ( 30 , 40 , 62 ′).
- a contiguous portion of the patterned photoresist layer 79 includes one sidewall that is parallel to the lengthwise direction LD of the plurality of semiconductor fins 30 and contacts a top surface of a portion of the masking material layer 70 L that overlies the plurality of vertical stacks ( 30 , 40 , 62 ′), and another sidewall that is parallel to the lengthwise direction LD of the plurality of semiconductor fins 30 and contacts a top surface of a portion of the masking material layer 70 L that does not overlie the plurality of vertical stacks ( 30 , 40 , 62 ′) as illustrated by the left side portion of the patterned photoresist layer 79 in FIG. 10A .
- a contiguous portion of the patterned photoresist layer 79 includes a pair of sidewalls that are parallel to the lengthwise direction LD of the plurality of semiconductor fins 30 and contacts a same top surface of a portion of the masking material layer 70 L that overlies the plurality of vertical stacks ( 30 , 40 , 62 ′) as illustrated by the right side portion of the patterned photoresist layer 79 in FIG. 10A .
- a sidewall of a vertical stack ( 30 , 40 , 62 ′) among the plurality of vertical stacks ( 30 , 40 , 62 ′) can be located between an outermost semiconductor fin and a vertical plane that includes a sidewall of the patterned photoresist layer 79 that is parallel to the lengthwise direction LD of the plurality of semiconductor fins 30 .
- an outermost semiconductor fin is a semiconductor fin located at one of the two outermost positions within each cluster C. (See FIG. 8 ).
- each cluster C includes two outermost semiconductor fins.
- a sidewall of the outermost semiconductor fin is an outermost sidewall among all sidewalls of semiconductor fins 30 that are present within the plurality of vertical stacks ( 30 , 40 , 62 ′) within a cluster C (See FIG. 8 ).
- the entirety of a vertical stack ( 30 , 40 , 62 ′) among the plurality of vertical stacks ( 30 , 40 , 62 ′) can be located between an outermost semiconductor fin and a vertical plane that includes a sidewall of the patterned photoresist layer 79 that is parallel to the lengthwise direction LD of the plurality of semiconductor fins 30 .
- the vertical stack ( 30 , 40 , 62 ′) located at the second position from the left in FIG. 10A is located between an outermost semiconductor fin (the leftmost semiconductor fin in FIG. 10A ) and a vertical plane that includes a sidewall (i.e., the leftmost sidewall in FIG. 10A ) of the patterned photoresist layer 79 that is parallel to the lengthwise direction LD of the plurality of semiconductor fins 30 .
- At least one vertical plane that includes a sidewall of the patterned photoresist layer 79 that is parallel to the lengthwise direction LD of the plurality of semiconductor fins 30 can be between a pair of sidewalls of the vertical stack ( 30 , 40 , 62 ′) that are parallel to the lengthwise direction LD.
- two vertical planes corresponding to the two sidewalls of the right portion of the patterned photoresist layer 79 illustrated in FIG. 10A are between two outermost sidewalls of the plurality of vertical stack ( 30 , 40 , 62 ′) within the right side cluster in FIG. 10A , which are a pair of sidewalls of the vertical stack ( 30 , 40 , 62 ′) that are parallel to the lengthwise direction LD.
- portions of the masking material layer 70 L that are not covered by the patterned photoresist layer 79 can be removed by an etch, which can be an isotropic etch.
- a portion of a sidewall of an outermost semiconductor fin is physically exposed.
- the sidewall of the outermost semiconductor fin that includes a physically exposed portion is an outermost sidewall of a cluster C of vertical stack ( 30 , 40 , 62 ′).
- the masking material layer 70 L can contact another portion (i.e., a portion that is not physically exposed) of the outermost sidewall of the outermost semiconductor fin.
- the duration of the etch is controlled such that the masking material portions 70 L contacts the entirety of another sidewall of the outermost semiconductor fin after the outermost sidewall of the outermost semiconductor fin is physically exposed.
- a recessed top surface of remaining portions of the masking material layer 70 L can be located between a horizontal plane of a topmost surface of semiconductor fins 30 within the plurality of vertical stacks ( 30 , 40 , 62 ′) and a horizontal plane of a topmost surface of cap dielectric fins 62 ′ within the plurality of vertical stacks ( 30 , 40 , 62 ′).
- a recessed top surface of remaining portions of the masking material layer 70 L can be located between a horizontal plane of a topmost surface of semiconductor fins 30 within the plurality of vertical stacks ( 30 , 40 , 62 ′) and a horizontal plane of a topmost surface of dielectric fins 40 within the plurality of vertical stacks ( 30 , 40 ).
- a portion of a sidewall of another outermost semiconductor fin among the plurality of semiconductor fins 30 can be physically exposed by removing portions of the masking material layer 70 L that are not covered by the patterned photoresist layer 79 .
- portions of two outermost semiconductor fins are physically exposed within the cluster of vertical stacks ( 30 , 40 , 62 ′) located in the right side of the exemplary structure in FIG. 11 .
- physically exposed portions of outermost semiconductor fins are removed, for example, by an isotropic etch. Specifically, a portion of each physically exposed outermost semiconductor fin can be removed by etching the physically exposed portions of the outermost semiconductor fin, while a remaining portion of the masking material layer 70 L is present on the buried insulator layer 20 .
- the removal of the semiconductor material of the outermost semiconductor fins can be performed selective to the dielectric material of the plurality of dielectric fins 40 .
- a portion of a outermost semiconductor fin can be removed from underneath an outermost dielectric fin among the plurality of vertical stacks ( 30 , 40 , 62 ′).
- An exemplary wet etch for removing semiconductor materials selective to dielectric materials is a potassium hydroxide (KOH) etch.
- KOH potassium hydroxide
- Other etch chemistries for removing a semiconductor material selective to dielectric materials can also be employed.
- a first remaining portion of the outermost semiconductor fin and a second remaining portion of the outermost semiconductor fin can be laterally spaced from each other, and can contact a bottom surface of an overlying outermost dielectric fin after the etching of the physically exposed portion of the outermost semiconductor fin.
- a portion of at least another outermost semiconductor fin can be removed by simultaneously etching the portion of the at least another outermost semiconductor fin, while the remaining portion of the masking material layer 70 L is present on the buried insulator layer 20 .
- portions of two outermost semiconductor fins are simultaneously etched within the cluster of vertical stacks ( 30 , 40 , 62 ′) located in the right side of the exemplary structure in FIG. 12 . All other semiconductor fins among the plurality of semiconductor fins that are located between the two outermost semiconductor fins within a cluster of vertical stacks ( 30 , 40 , 62 ′) are not etched during the etching of the portions of the outermost semiconductor fins.
- recessed region R are formed in the buried insulator layer 20 by etching physically exposed portions of the buried insulator layer 20 .
- the etching of the physically exposed portions of the buried insulator layer 20 is a collateral etch, i.e., an etch that is a collateral consequence of the etch that removes the physically exposed portions of the outermost semiconductor fin(s).
- Each recessed region R can include a recessed horizontal surface and a curved surface that adjoins the recessed horizontal surface.
- the curved surface adjoins a topmost surface of the buried insulator layer 20 at a recess edge RE, which can be a straight line along the lengthwise direction LD of the plurality of semiconductor fins 30 .
- Each recess edge adjoins a bottom surface of an outermost semiconductor fin.
- the locations of recess edges RE are illustrated as dotted lines in FIG. 13B .
- the patterned photoresist layer 79 and the masking material layer 70 L are removed selective to the semiconductor material of the plurality of semiconductor fins 30 .
- the removal of the patterned photoresist layer 79 can be effected, for example, by ashing.
- the removal of the masking material layer 70 L can be performed, for example, by an etch that is selective to the semiconductor material of the plurality of semiconductor fins 30 and the dielectric material of the buried insulator layer 20 .
- the removal of the masking material layer 70 L can be selective to the plurality of dielectric fins 40 .
- the buried insulator layer 20 and the plurality of dielectric fins 40 include silicon oxide
- the masking material layer 70 L and the cap dielectric fins 62 ′ (if present) includes silicon nitride
- a wet etch employing hot phosphoric acid can be employed to remove the masking material layer 70 L and the cap dielectric fins 62 ′ (if present) selective to the semiconductor material of the plurality of semiconductor fins 30 , the plurality of dielectric fins 40 , and the buried insulator layer 20 .
- the exemplary structure illustrated in FIGS. 13A , 13 B, and 13 C includes different types of semiconductor fins ( 30 A, 30 B, 30 C). It is noted that reference numerals 30 A, 30 B, and 30 C refer to different types of semiconductor fins 30 . Further, reference numerals 40 A and 40 B refer to different types of dielectric fins 40 .
- a first semiconductor end wall 301 of the semiconductor fin 30 A and a first dielectric end wall 401 of the dielectric fin 40 A are vertically coincident with each other, and a second dielectric end wall 402 of the dielectric fin 40 A extends farther along the lengthwise direction LD than a second semiconductor end wall 302 of the semiconductor fin 30 A.
- a first surface and a second surface are vertically coincident with each other if the first surface and the second surface are located within a same vertical plane.
- a pair of semiconductor sidewalls 309 of the semiconductor fin 30 A is vertically coincident with a pair of dielectric sidewalls 409 of the dielectric fin 40 A and extends along the lengthwise direction LD.
- a second stack ( 30 B, 40 B) of a second semiconductor fin 30 B and a second dielectric fin 40 B can be located on the buried insulator layer 20 and laterally spaced from the stack ( 30 A, 40 A) by a uniform distance.
- a first element and a second element are laterally spaced by a uniform distance if the shortest lateral distance between the first element and the second element is invariant under a translation along a horizontal direction.
- a third semiconductor end wall 411 of the second semiconductor fin 30 B and a third dielectric end wall 411 of the second dielectric fin 40 B are vertically coincident with each other, and a fourth semiconductor end wall 312 of the second semiconductor fin 30 B and a fourth dielectric end wall 412 of the second dielectric fin 40 B are vertically coincident with each other.
- the entirety of the second semiconductor fin 30 B can contact the topmost surface of the buried insulator layer 20 .
- the second dielectric end wall 402 , the fourth semiconductor end wall 302 , and the fourth dielectric end wall 412 can be located within a planar (not-curved) vertical plane. Further, the first semiconductor end wall 301 , the first dielectric end wall 401 , the third semiconductor end wall 311 , and the third dielectric end wall 411 can be located within another planar vertical plane.
- the exemplary structure further includes another semiconductor fin 30 C located on the buried insulator layer 20 and underlying the dielectric fin 40 A.
- the semiconductor fin 30 A and the other semiconductor fin 30 C are laterally spaced from each other along the lengthwise direction LD.
- the other semiconductor fin 30 C can include another semiconductor end wall 303 that is vertically coincident with the second dielectric end wall 402 of the dielectric fin 40 .
- the removed portion of the outermost semiconductor fin i.e., the semiconductor fin from which the semiconductor fin 30 A and the semiconductor fin 30 C are derived, can be between, and laterally spaced from, a first vertical plane including the first semiconductor end wall 301 , the first dielectric end wall 401 , the third semiconductor end wall 311 , and the third dielectric end wall 411 and a second vertical plane including the second dielectric end wall 402 , the fourth semiconductor end wall 302 , and the fourth dielectric end wall 412 .
- At least another stack ( 30 B, 40 B) can be provided on the buried insulator layer 20 in the exemplary structure.
- Each of the at least another stack ( 30 B, 40 B) includes another semiconductor fin 30 B and another dielectric fin 40 B.
- a lateral extent of each of the at least another stack ( 30 B, 40 B) along the lengthwise direction LD can be from a first vertical plane including the first semiconductor end wall 301 and the first dielectric end wall 401 to a second vertical plane including the second dielectric end wall 402 .
- the at least another stack ( 30 B, 40 B) can be a plurality of stacks ( 30 B, 40 B) that forms an array of periodic structures having a periodicity along a horizontal direction perpendicular to the lengthwise direction LD.
- a lateral spacing between the stack ( 30 A, 40 A) and a most proximate stack among the plurality of stacks ( 30 B, 40 B) can be the same as a lateral spacing among the plurality of stacks ( 30 B, 40 B).
- the buried insulator layer 20 can include a topmost surface and a recessed region R including a recessed horizontal surface and a curved surface that adjoins the recessed horizontal surface and adjoins the topmost surface at a recess edge RE.
- the recess edge RE adjoins a bottom surface of the semiconductor fin 30 A.
- the recess edge RE can be parallel to the lengthwise direction LD and can extend to a vertical plane including the second dielectric end wall 402 and the fourth semiconductor end wall 312 .
- gate dielectrics 52 , gate electrodes 54 , and gate spacers 82 can be subsequently formed.
- One of the gate dielectrics 52 can contact a bottom surface of a portion of the dielectric fin 40 A that extends farther along the lengthwise direction than a second semiconductor end wall 302 (See FIG. 13B ) of the semiconductor fin 30 A (See FIG. 13B ).
- One of the gate electrodes 54 overlying the portion of the dielectric fin 40 A that extends farther along the lengthwise direction than the second semiconductor end wall 302 of the semiconductor fin 30 A.
- a variation of the exemplary structure can be derived from the exemplary structure shown in FIGS. 13A , 13 B, and 13 C by removing the dielectric fins 40 selective to the semiconductor fins ( 30 A, 30 B, 30 C).
- a semiconductor fin 30 A extending along a lengthwise direction LD is located on the buried insulator layer 20 .
- the buried insulator layer 20 includes a topmost surface and a recessed region.
- the recessed region includes a recessed horizontal surface and a curved surface.
- the curves surface adjoins the recessed horizontal surface and adjoins the topmost surface at a recess edge RE.
- the recess edge RE adjoins a bottom surface of the semiconductor fin 30 A.
- the recess edge RE is parallel to the lengthwise direction LD.
- a second semiconductor fin 30 B is located on the buried insulator layer 20 and is laterally spaced from the semiconductor fin 30 A by a uniform distance along a horizontal direction perpendicular to the lengthwise direction LD.
- the semiconductor fin 30 A has a first semiconductor end wall 301 and a second semiconductor end wall 302 that are perpendicular to the lengthwise direction LD.
- the second semiconductor fin 30 B has a third semiconductor end wall 311 and a fourth semiconductor end wall 312 that are perpendicular to the lengthwise direction LD.
- the first semiconductor end wall 301 and the third semiconductor end wall 311 can be located within a same vertical plane.
- a recess edge RE can extend from a vertical plane including the second semiconductor end wall along the lengthwise direction LD.
- a plurality of semiconductor fins 30 B that forms an array of periodic structures can be present.
- the plurality of semiconductor fins 30 B can have a periodicity along a horizontal direction perpendicular to the lengthwise direction LD.
- a lateral spacing between semiconductor fin 30 A and a most proximate semiconductor fin among the plurality of semiconductor fins 30 B can be the same as the lateral spacing among the plurality of semiconductor fins 30 B.
- Each of the semiconductor fins ( 30 A, 30 B, 30 C) can include a single crystalline semiconductor material.
- gate dielectrics 52 , gate electrodes 54 , and gate spacers 82 can be subsequently formed.
- a first gate electrode e.g., one of the two gate electrodes 54 at the top or one of the two gate electrodes 54 at the bottom
- a second gate electrode straddles a portion of the second semiconductor fin 30 B (See FIG. 15B ) between the vertical plane including the first semiconductor end wall 301 and the third semiconductor end wall 311 and a vertical plane including the second semiconductor end wall 302 .
- a second gate electrode e.g., one of the two middle gate electrodes 54 ) straddles a portion of the second semiconductor fin 30 B (See FIG.
- the gate dielectrics 53 can contact the topmost surface, the recessed horizontal surface, and the curved surfaces within the recessed region of the buried insulator layer 20 .
- the methods of the present disclosure enable removal of a portion of a single semiconductor fin or two semiconductor fins from a cluster of semiconductor fins 30 , which may be arranged in a one-dimensional array with a minimum lithographic pitch or a sublithographic pitch, i.e., a pitch that cannot be printed by a single lithographic exposure.
- the methods of the present disclosure can be employed to remove a portion of a single outermost semiconductor fin, or portions of two outermost semiconductor fins, irrespective of the pitch of the one-dimensional array of semiconductor fins within a cluster.
- the methods of the present disclosure can be particularly useful in providing local tailoring of the number of fingers in fin field effect transistors employing a cluster of semiconductor fins which has a sublithographic pitch or otherwise includes a small dimension for a lateral spacing between adjacent semiconductor fins that is comparable with overlay tolerance of lithographic tools.
Landscapes
- Thin Film Transistor (AREA)
- Insulated Gate Type Field-Effect Transistor (AREA)
Abstract
Description
- This application is a continuation of U.S. patent application Ser. No. 13/679,284, filed Nov. 16, 2012 the entire content and disclosure of which is incorporated herein by reference.
- The present disclosure relates to a semiconductor structure, and particularly to a method of locally tailoring the number of fingers in multi-finger fin field effect transistors, and structures formed by the same.
- Fin field effect transistors (finFETs) provide advantage over conventional planar field effect transistors in terms of on-current per unit device area because sidewalls of semiconductor fins can be employed as the channel. In order to provide uniformity of widths among semiconductor fins, the semiconductor fins are formed as a dense one-dimensional array of semiconductor fins, and are subsequently patterned to provide a cluster of semiconductor fins laterally spaced from adjacent clusters of semiconductor fins.
- Because the semiconductor fins have the same width and the same height in such cases, the on-current of a fin field effect transistor is determined by the number of semiconductor fins that a gate electrode straddles. Many semiconductor circuits, such as static random access memory circuits, require transistors having different on-currents. In such cases, the number of semiconductor fins in a single fin field effect transistor needs to be changed in order to provide transistors having different on-currents. Thus, it is necessary to locally cut semiconductor fins, i.e., to remove a portion of a long semiconductor fin in a region where a device with a reduced on-current needs to be formed.
- Because the semiconductor fins are formed as a dense array, precise placement of a lithographic mask between semiconductor fins is a challenge, and causes significant level of reworks in lithographic processing and/or causes defective devices due to lithographic overlay problems, e.g., due to an unsuccessful cut or a cut that extends to a region where semiconductor fins should not be cut. Thus, a reliable method of cutting a semiconductor fin in a dense array of semiconductor fins is desired.
- Because increasing the density of semiconductor fins enables greater layout density and reduced parasitic capacitance, fins are often patterned using sidewall image transfer processes, in which fins are located along the sidewalls of a mandrel shape. One property of the sidewall image transfer technique is that the number of fins formed is always even. Thus, the number of fins in a device may be increased or decreased by two by adding or removing a mandrel shape. However, an odd number of fins can only be formed by trimming. In this case, the ability to trim away a single fin is particularly important.
- A cluster of semiconductor fins is formed on an insulator layer. A masking material layer is formed over the cluster of semiconductor fins such that spaces between adjacent semiconductor fins are filled with the masking material layer. A photoresist layer is applied over the masking material layer, and is lithographically patterned such that a sidewall of the masking material layer is physically exposed in regions from which a portion of an outermost semiconductor fin is to be subsequently removed, while sidewalls of the masking material layer are covered by the photoresist layer in regions in which semiconductor fins are to be protected from cutting. The overlay tolerance for the lithographic patterning can be on the order of the dimension of a cluster of semiconductor fins along a widthwise direction of the semiconductor fins. The masking material layer is etched to physically expose a sidewall surface of a semiconductor fin in regions not covered by the photoresist layer. A recessed region is formed in the insulator layer such that an edge of the recessed region is formed within an area from which a portion of the semiconductor fin is removed. The photoresist layer and the masking material layer are removed. Within the cluster, a region is provided that has a lesser number of semiconductor fins than another region in which semiconductor fins are not etched.
- According to an aspect of the present disclosure, a semiconductor structure is provided, which includes a stack of a semiconductor fin and a dielectric fin located on an insulator layer and extending along a lengthwise direction. A first semiconductor end wall of the semiconductor fin and a first dielectric end wall of the dielectric fin are vertically coincident with each other. A second dielectric end wall of the dielectric fin extends farther along the lengthwise direction than a second semiconductor end wall of the semiconductor fin.
- According to another aspect of the present disclosure, another semiconductor structure is provided, which includes a semiconductor fin extending along a lengthwise direction and located on an insulator layer. The insulator layer includes a topmost surface and a recessed region including a recessed horizontal surface and a curved surface that adjoins the recessed horizontal surface and adjoins the topmost surface at a recess edge. The recess edge adjoins a bottom surface of the semiconductor fin.
- According to yet another aspect of the present disclosure, a method of forming a semiconductor structure is provided. A plurality of stacks of a semiconductor fin and a dielectric fin is formed on an insulator layer. Each of the plurality of stacks extends along a lengthwise direction. A masking material layer is formed over the plurality of stacks. The masking material layer fills each volume between the plurality of stacks up to a topmost surface of the plurality of stacks. A patterned photoresist layer is formed over the masking material layer. A sidewall of the patterned photoresist layer contacts a portion of the masking material layer overlying the plurality of stacks. A portion of a sidewall of an outermost semiconductor fin among a plurality of semiconductor fins within the plurality of stacks is physically exposed by removing portions of the masking material layer that are not covered by the patterned photoresist layer. A portion of the outermost semiconductor fin is removed by etching the portion of the outermost semiconductor fin while a remaining portion of the masking material layer is present on the insulator layer.
-
FIG. 1 is a vertical cross-sectional view of an exemplary structure after formation of a dielectric layer on a semiconductor-on-insulator (SOI) substrate according to an embodiment of the present disclosure. -
FIG. 2 is a vertical cross-sectional view of the exemplary semiconductor after formation of a plurality of mandrel structures according to an embodiment of the present disclosure. -
FIG. 3 is a vertical cross-sectional view of the exemplary structure after formation of a fin-defining dielectric layer according to an embodiment of the present disclosure. -
FIG. 4 is a vertical cross-sectional view of the exemplary structure after patterning the fin-defining dielectric layer into fin-defining dielectric spacers according to an embodiment of the present disclosure. -
FIG. 5 is a vertical cross-sectional view of the exemplary structure after removal of the plurality of mandrel structures according to an embodiment of the present disclosure. -
FIG. 6A is a vertical cross-sectional view of the exemplary structure after formation of patterned portions of the dielectric layer and the semiconductor layer according to an embodiment of the present disclosure. -
FIG. 6B is a top-down view of the exemplary structure ofFIG. 6A . The vertical plane A-A′ is the plane of the vertical cross-sectional view ofFIG. 6A . -
FIG. 7A is a vertical cross-sectional view of the exemplary structure after removal of end portions of the patterned portions of the dielectric layer and the semiconductor layer according to an embodiment of the present disclosure. -
FIG. 7B is a top-down view of the exemplary structure ofFIG. 10A . The vertical plane A-A′ is the plane of the vertical cross-sectional view ofFIG. 7A . -
FIG. 8 is a top down view of the exemplary structure after removal of a photoresist layer according to an embodiment of the present disclosure. -
FIG. 9 is a vertical cross-sectional view of the exemplary structure after formation of a masking material layer according to an embodiment of the present disclosure. -
FIG. 10A is a vertical cross-sectional view of the exemplary structure after formation of a patterned photoresist layer according to an embodiment of the present disclosure. -
FIG. 10B is a top-down view of the exemplary structure ofFIG. 10A . The vertical plane A-A′ is the plane of the vertical cross-sectional view ofFIG. 10A . -
FIG. 11 is a vertical cross-sectional view of the exemplary structure after removing portions of the masking material layer that are not covered by the patterned photoresist layer according to an embodiment of the present disclosure. -
FIG. 12 is a vertical cross-sectional view of the exemplary structure after removal of physically exposed portions of outermost semiconductor fins according to an embodiment of the present disclosure. -
FIG. 13A is a vertical cross-sectional view of the exemplary structure after removal of the patterned photoresist layer and the masking material layer according to an embodiment of the present disclosure. -
FIG. 13B is a horizontal cross-sectional view of the exemplary structure ofFIG. 13A along the horizontal plane B-B′. -
FIG. 13C is a horizontal cross-sectional view of the exemplary structure ofFIG. 13A along the horizontal plane C-C′. -
FIG. 14A is a top-down view of the exemplary structure after formation of gate dielectrics, gate electrodes, and gate spacers according to an embodiment of the present disclosure. -
FIG. 14B is a vertical cross-sectional view of the exemplary structure ofFIG. 14A along the vertical plane B-B′. -
FIG. 15A is a vertical cross-sectional view of a variation of the exemplary structure after removal of dielectric fins according to an embodiment of the present disclosure. -
FIG. 15B is a top-down view of the variation of the exemplary structure ofFIG. 15A . -
FIG. 16A is a top-down view of the variation of the exemplary structure after formation of gate dielectrics, gate electrodes, and gate spacers according to an embodiment of the present disclosure. -
FIG. 16B is a vertical cross-sectional view of the variation of the exemplary structure ofFIG. 16A along the vertical plane B-B′. - As stated above, the present disclosure relates to a method of locally tailoring the number of fingers in multi-finger fin field effect transistors, and structures formed by the same. Aspects of the present disclosure are now described in detail with accompanying figures. It is noted that like reference numerals refer to like elements across different embodiments. The drawings are not necessarily drawn to scale.
- Referring to
FIG. 1 , an exemplary structure according to an embodiment of the present disclosure includes a semiconductor substrate and a dielectric layer formed thereupon. In one embodiment, the semiconductor substrate can be a semiconductor-on-insulator (SOI) substrate including a stack, from bottom to top, of ahandle substrate 10, a buriedinsulator layer 20, and atop semiconductor layer 30L. - The
handle substrate 10 can include a semiconductor material, a conductive material, and/or a dielectric material. Thehandle substrate 10 provides mechanical support to the buriedinsulator layer 20 and thetop semiconductor layer 30L. The thickness of thehandle substrate 10 can be from 30 microns to 2 mm, although lesser and greater thicknesses can also be employed. - The buried
insulator layer 20 is an insulator layer including a dielectric material such as silicon oxide, silicon nitride, silicon oxynitride, or a combination thereof. The thickness of the buriedinsulator layer 20 can be from 50 nm to 5 microns, although lesser and greater thicknesses can also be employed. - The
top semiconductor layer 30L is a semiconductor material layer including a first semiconductor material. The first semiconductor material can be an elemental semiconductor material or a compound semiconductor material. For example, the first semiconductor material can be silicon, germanium, a silicon-germanium alloy, or a silicon-carbon alloy. The first semiconductor material may or may not be doped with p-type dopants and/or n-type dopants. The first semiconductor material can be a single crystalline semiconductor material, a polycrystalline semiconductor material, or an amorphous semiconductor material. In one embodiment, the first semiconductor material can be silicon. In one embodiment, the first semiconductor material can be single crystalline silicon. The thickness of thetop semiconductor layer 30L can be from 10 nm to 200 nm, although lesser and greater thicknesses can also be employed. - The dielectric material of the
dielectric layer 40L can be, for example, silicon oxide, silicon oxynitride, a dielectric metal oxide, or a combination thereof. Thedielectric layer 40L can be formed, for example, by chemical vapor deposition (CVD) or conversion of a topmost portion of thetop semiconductor layer 30L by thermal oxidation, thermal nitridation, plasma oxidation, plasma nitridation, or a combination thereof. The thickness of thedielectric layer 40L can be from 2 nm to 30 nm, although lesser and greater thicknesses can also be employed. Alternately, thedielectric layer 40L may be omitted, for example, in the case of trigate structures where a dielectric cap is not used over the semiconductor fins. - A mandrel material layer 60L is deposited over the
dielectric layer 40L. The mandrel material layer 60L includes a material that can be removed selective to the materials of thedielectric layer 40L. In one embodiment, the mandrel material layer 60L can include amorphous silicon, polysilicon, amorphous or polycrystalline germanium, an amorphous or polycrystalline silicon-germanium alloy material, amorphous carbon, diamond-like carbon, or organosilicate glass. The thickness of the mandrel material layer 60L can be, for example, from 30 nm to 300 nm, although lesser and greater thicknesses can also be employed. The mandrel material layer 60L can be deposited, for example, by chemical vapor deposition (CVD). - Referring to
FIG. 2 , the mandrel material layer 60L is patterned to form a plurality ofmandrel structures 60. The patterning of the mandrel material layer 60L can be performed, for example, by applying a photoresist layer (not shown) above the mandrel material layer 60L, lithographically patterning the photoresist layer to define a set of areas covered by the patterned photoresist layer, and transferring the pattern in the photoresist layer into the mandrel material layer 60L by an anisotropic etch. The anisotropic etch can be selective to the dielectric materials of thedielectric layer 40L. The patterned portions of the mandrel material layer are herein referred to asmandrel structures 60. - In one embodiment, the patterned photoresist layer and the mandrel dielectric layer 60L can have rectangular shapes as seen from above. In one embodiment, the rectangular shapes can be the same across a plurality of portions of the patterned photoresist layer, and across a plurality of mandrel structures. In one embodiment, the
mandrel structures 60 can form at least one one-dimensional array of periodic patterns that is repeated along a horizontal direction. In one embodiment, the width of eachmandrel structures 60 within a one-dimensional periodic pattern of the plurality ofmandrel structures 60 can be less than the spacing betweenadjacent mandrel structures 60. Multiple one-dimensional periodic pattern including at least threemandrel structures 60 can be formed. In other words, the width of eachmandrel structures 60 within a one-dimensional periodic pattern of the plurality ofmandrel structures 60 can be less than one half of the pitch of the one-dimensional periodic pattern of the plurality ofmandrel structures 60. In one embodiment, the width of eachmandrel structures 60 within a one-dimensional periodic pattern of the plurality ofmandrel structures 60 can be selected to be less than one half of the pitch of the one-dimensional periodic pattern of the plurality ofmandrel structures 60 by the thickness of a fin-defining dielectric layer to be subsequently deposited on the plurality ofmandrel structures 60. - Referring to
FIG. 3 , a fin-definingdielectric layer 62L is deposited on all physically exposed surfaces of the plurality ofmandrel structures 60 and thedielectric layer 40L. Portions of the fin-definingdielectric layer 62L are subsequently employed to define shapes of semiconductor fins. The lateral thickness of the fin-definingdielectric layer 62L as measured on sidewalls of the plurality ofmandrel structures 60 define the lateral width of each semiconductor fin to be subsequently formed. The locations of the semiconductor fins to be subsequently formed are defined by the locations of the vertical portions of the fin-definingdielectric layer 62L. Because the locations and features of the fin-definingdielectric layer 62 define locations and features of the semiconductor fins to be subsequently formed, the fin-definingdielectric layer 62 are herein referred to as a “fin-defining” dielectric layer. - The fin-defining
dielectric layer 62L includes a dielectric material that is different from the dielectric material of thedielectric layer 40L. If the plurality ofmandrel structures 60 includes a dielectric material, the fin-definingdielectric layer 62L includes a dielectric material that is different from the dielectric material of the plurality ofmandrel structures 60. In one embodiment, the fin-definingdielectric layer 62L can include silicon nitride, a dielectric metal oxide (e.g., HfO2), a dielectric metal nitride, or a dielectric metal oxynitride. The fin-definingdielectric layer 62L is deposited as a conformal layer, i.e., a layer having the same thickness at horizontal portions and at vertical portions. The fin-definingdielectric layer 62L can be deposited, for example, by low pressure chemical vapor deposition (LPCVD) or atomic layer deposition (ALD). - Referring to
FIG. 4 , the fin-definingdielectric layer 62L is anisotropically etched, for example, by a reactive ion etch (RIE), to form a plurality of fin-definingdielectric spacers 62. Specifically, the horizontal portions of the fin-definingdielectric layer 62L are etched through in an anisotropic etch until the top surfaces of thedielectric layer 40L are physically exposed. The remaining vertical portions of the fin-definingdielectric layer 62L after the anisotropic etch constitute the plurality of fin-definingdielectric spacers 62. The fin-definingdielectric spacers 62 have the same width throughout. - In one embodiment, the plurality of
mandrel structures 60 can be a periodic one-dimensional array of periodic structures having a pitch, and the width of each portion of the fin-definingdielectric spacers 62 can be the same as one half of the pitch less the width of amandrel structure 60. In one embodiment, each of the plurality ofmandrel structures 60 can have a shape of a rectangular parallelepiped, and each of the plurality of fin-definingdielectric spacers 62 can have a cross-sectional shape of a rectangular ring, i.e., a three-dimensional object having a same horizontal cross-sectional area throughout such that the shape of the horizontal cross-sectional are is an area of a larger rectangle less an area of a smaller rectangle that has the same geometrical center as the larger rectangle. Further, the width of each fin-definingdielectric spacer 62 is the same throughout. - Referring to
FIG. 5 , the plurality ofmandrel structures 60 is removed selective to the plurality of fin-definingdielectric spacers 62. For example, if the plurality ofmandrel structures 60 includes a semiconductor material, the plurality ofmandrel structures 60 can be removed by a wet etch that removes the semiconductor material while not removing the dielectric material of the plurality of fin-definingdielectric spacers 62. - Referring to
FIGS. 6A and 6B , the pattern in the plurality of fin-definingdielectric spacers 62 is transferred through the stack of thedielectric layer 40L and thetop semiconductor layer 30L by an anisotropic etch that etches physically exposed portions of thedielectric layer 40L and thetop semiconductor layer 30L. Thedielectric layer 40L and thetop semiconductor layer 30L are etched employing the plurality of fin-definingdielectric spacers 62 as an etch mask. - Vertical stacks, from bottom to top, of a
semiconductor fin 30, adielectric fin 40, and a capdielectric fin 62′ are formed on the top surface of the buriedinsulator layer 20. Each capdielectric fin 62′ is a remaining portion of a fin-definingdielectric spacer 62. Eachdielectric fin 40 is a remaining portion of thedielectric layer 40L. Eachsemiconductor fin 30 is a remaining portion of thetop semiconductor layer 30L. In other words, patterned portions of thetop semiconductor layer 30L constitute the plurality ofsemiconductor fins 30. Within each vertical stack (30, 40, 62′), thesemiconductor fin 30, thedielectric fin 40, and the capdielectric fin 62′ have the same horizontal cross-sectional area, which is the same as the horizontal cross-sectional area of the fin-definingdielectric spacer 62 from which the capdielectric fin 62′ is derived. In one embodiment, the buriedinsulator layer 20 can be employed as an etch stop layer for the anisotropic etch that forms the vertical stacks. Each vertical stack (30, 40, 62′) can extend over a greater lateral dimension along a lengthwise direction LD than along a widthwise direction WD. As used herein, a “lengthwise direction” is a direction along two extremal portions of a structure that are farthest away from a center of gravity of the structure. - In one embodiment, all of the fin-defining
dielectric spacers 62 can be consumed during the anisotropic etch that transfers the pattern of the fin-definingdielectric spacers 62. In this case, the capdielectric fins 62′ are not present over each vertical stack of asemiconductor fin 30 and adielectric fin 40. - Referring to
FIGS. 7A and 7B , aphotoresist layer 69 can be applied over the plurality of vertical stacks (30, 40, 62′). Thephotoresist layer 69 is subsequently lithographically patterned to cover clusters of lengthwise portions of the vertical stacks (30, 40, 62′) to be preserved to provide clusters remaining portions of the vertical stacks (30, 40, 62′), while physically exposing portions of the vertical stacks (30, 40, 62′) to be removed. - In one embodiment, each of the plurality of vertical stacks (30, 40, 62′) can have a horizontal cross-sectional area of a rectangular ring that extends over a greater lateral dimension along a lengthwise direction than along a widthwise direction that is perpendicular to the lengthwise direction. In one embodiment, end portions of each vertical stack (30, 40, 62′) located along the lengthwise direction can be physically exposed after patterning of the
photoresist layer 69. - The physically exposed end portions of each vertical stack (30, 40, 62′) can be removed by an etch employing the
photoresist layer 69 as an etch mask. The etch can be a wet etch or a dry etch. A vertical stack (30, 40, 62′) having a horizontal cross-sectional area of a rectangular ring can be divided into two vertical stacks (30, 40, 62′), can be patterned into a single vertical stack (30, 40, 62′), or can be removed. After removal of the end portions of the vertical stacks (30, 40, 62′) including the etchedtop semiconductor layer 30L (i.e., the semiconductor fins 30), the remaining portions of the etchedtop semiconductor layer 30L can include a plurality ofsemiconductor fins 30 that are parallel among one another. In one embodiment, all end walls of remaining portions of the plurality of vertical stacks (30, 40, 62′) can be formed within a pair of vertical planes that are perpendicular to the lengthwise direction LD upon the removal of the end portions of the plurality of vertical stacks (30, 40, 62′). - Referring to
FIG. 8 , thephotoresist layer 69 is subsequently removed, for example, by ashing. In one embodiment, each of the plurality ofsemiconductor fins 30 can extend over a greater horizontal distance along the lengthwise direction LD than along the widthwise direction WD. In one embodiment, each of the plurality ofsemiconductor fins 30 can have a rectangular cross-sectional shape. In one embodiment, each of the plurality ofsemiconductor fins 30 can be parallel to one another. In one embodiment, each of the plurality ofparallel semiconductor fins 30 can have the same width along the widthwise direction WD. Alternately, the fin configuration inFIG. 8 may be directly patterned using advanced lithography, i.e. a resist could have been applied on the stack inFIG. 1 , and patterned directly into the desired image using advanced lithography, and this image could have been transferred into the underlying stack. - A plurality of clusters C of vertical stacks (30, 40, 62′) can be formed. Within each cluster C, the plurality of
semiconductor fins 30 can be formed as a one-dimensional periodic array ofsemiconductor fins 30 having a pitch along the widthwise direction WD. The plurality of vertical stacks (30, 40, 62′) extends over a greater horizontal distance along the lengthwise direction LD than along the widthwise direction WD. In one embodiment, each of the vertical stacks (30, 40, 62′) can have a rectangular cross-sectional shape. Correspondingly, each of the plurality ofsemiconductor fins 30 can have the same rectangular cross-sectional shape. - For each of the plurality of
semiconductor fins 30 in a cluster C of vertical stacks (30, 40, 62′), thesemiconductor fin 30 has a pair of parallel lengthwise vertical sidewalls that extend along the lengthwise direction LD. Within each cluster C of vertical stacks (30, 40, 62′), the plurality ofsemiconductor fins 30 are parallel among one another. In one embodiment, each of the plurality ofsemiconductor fins 30 can have the same width along the widthwise direction WD. - Each
dielectric fin 40 is located on top of one asemiconductor fin 30. The horizontal cross-sectional shape of adielectric fin 40 is the same as the horizontal cross-sectional shape of theunderlying semiconductor fin 30. - Within each cluster C of vertical stacks (30, 40, 62′), a plurality of vertical stacks (30, 40, 62′) can be arranged as a one-dimensional periodic array of semiconductor fins having a pitch along the widthwise direction WD. Correspondingly, within each cluster C of vertical stacks (30, 40, 62′), a plurality of
semiconductor fins 30 can be arranged as a one-dimensional periodic array of semiconductor fins having a pitch along the widthwise direction WD. Each of thesemiconductor fins 30 can extend over a greater horizontal distance along the same lengthwise direction LD than along the same widthwise direction WD. - Referring to
FIG. 9 , a maskingmaterial layer 70L is formed over the plurality of vertical stacks (30, 40, 62′). The thickness of the maskingmaterial layer 70L is selected such that the maskingmaterial layer 70L fills each volume between the plurality of vertical stacks (30, 40, 62′) up to a topmost surface of the plurality of vertical stacks (30, 40, 62′). The maskingmaterial layer 70L can be a dielectric material having a different composition from the composition of a plurality ofdielectric fins 40 within the plurality of vertical stacks (30, 40, 62′). For example, the plurality ofdielectric fins 40 can include silicon oxide and the maskingmaterial layer 70L can include silicon nitride, or vice versa. The maskingmaterial layer 70L can include the same material as, or a material different from, the capdielectric fins 62′ (if present). The maskingmaterial layer 70L can be deposited by chemical vapor deposition (CVD), atomic layer deposition (ALD), or other conformal deposition methods known in the art. - Referring to
FIGS. 10A and 10B , a patternedphotoresist layer 79 is formed over the maskingmaterial layer 70L. The patternedphotoresist layer 79 can be formed by applying a blanket photoresist layer, and lithographically patterning the blanket photoresist layer by lithographic exposure and development. The patternedphotoresist layer 79 is vertically and laterally spaced from the plurality of vertical stacks (30, 40, 62′) by the maskingmaterial layer 70L. - The blanket photoresist layer can be patterned such that some of the sidewall of the patterned
photoresist layer 79 can be within vertical planes that are parallel to the lengthwise direction LD of the plurality ofsemiconductor fins 30. Further, the blanket photoresist layer can be patterned such that the patternedphotoresist layer 79 includes a sidewall that contacts a top surface of a portion of the maskingmaterial layer 70L that overlies the plurality of vertical stacks (30, 40, 62′). In one embodiment, a contiguous portion of the patternedphotoresist layer 79 includes one sidewall that is parallel to the lengthwise direction LD of the plurality ofsemiconductor fins 30 and contacts a top surface of a portion of the maskingmaterial layer 70L that overlies the plurality of vertical stacks (30, 40, 62′), and another sidewall that is parallel to the lengthwise direction LD of the plurality ofsemiconductor fins 30 and contacts a top surface of a portion of the maskingmaterial layer 70L that does not overlie the plurality of vertical stacks (30, 40, 62′) as illustrated by the left side portion of the patternedphotoresist layer 79 inFIG. 10A . In one embodiment, a contiguous portion of the patternedphotoresist layer 79 includes a pair of sidewalls that are parallel to the lengthwise direction LD of the plurality ofsemiconductor fins 30 and contacts a same top surface of a portion of the maskingmaterial layer 70L that overlies the plurality of vertical stacks (30, 40, 62′) as illustrated by the right side portion of the patternedphotoresist layer 79 inFIG. 10A . - In some embodiments, a sidewall of a vertical stack (30, 40, 62′) among the plurality of vertical stacks (30, 40, 62′) can be located between an outermost semiconductor fin and a vertical plane that includes a sidewall of the patterned
photoresist layer 79 that is parallel to the lengthwise direction LD of the plurality ofsemiconductor fins 30. As used herein, an outermost semiconductor fin is a semiconductor fin located at one of the two outermost positions within each cluster C. (SeeFIG. 8 ). Thus, each cluster C includes two outermost semiconductor fins. A sidewall of the outermost semiconductor fin is an outermost sidewall among all sidewalls ofsemiconductor fins 30 that are present within the plurality of vertical stacks (30, 40, 62′) within a cluster C (SeeFIG. 8 ). - In further embodiments, the entirety of a vertical stack (30, 40, 62′) among the plurality of vertical stacks (30, 40, 62′) can be located between an outermost semiconductor fin and a vertical plane that includes a sidewall of the patterned
photoresist layer 79 that is parallel to the lengthwise direction LD of the plurality ofsemiconductor fins 30. For example, the vertical stack (30, 40, 62′) located at the second position from the left inFIG. 10A is located between an outermost semiconductor fin (the leftmost semiconductor fin inFIG. 10A ) and a vertical plane that includes a sidewall (i.e., the leftmost sidewall inFIG. 10A ) of the patternedphotoresist layer 79 that is parallel to the lengthwise direction LD of the plurality ofsemiconductor fins 30. - In one embodiment, at least one vertical plane that includes a sidewall of the patterned
photoresist layer 79 that is parallel to the lengthwise direction LD of the plurality ofsemiconductor fins 30 can be between a pair of sidewalls of the vertical stack (30, 40, 62′) that are parallel to the lengthwise direction LD. For example, two vertical planes corresponding to the two sidewalls of the right portion of the patternedphotoresist layer 79 illustrated inFIG. 10A are between two outermost sidewalls of the plurality of vertical stack (30, 40, 62′) within the right side cluster inFIG. 10A , which are a pair of sidewalls of the vertical stack (30, 40, 62′) that are parallel to the lengthwise direction LD. - Referring to
FIG. 11 , portions of the maskingmaterial layer 70L that are not covered by the patternedphotoresist layer 79 can be removed by an etch, which can be an isotropic etch. A portion of a sidewall of an outermost semiconductor fin is physically exposed. The sidewall of the outermost semiconductor fin that includes a physically exposed portion is an outermost sidewall of a cluster C of vertical stack (30, 40, 62′). The maskingmaterial layer 70L can contact another portion (i.e., a portion that is not physically exposed) of the outermost sidewall of the outermost semiconductor fin. - The duration of the etch is controlled such that the masking
material portions 70L contacts the entirety of another sidewall of the outermost semiconductor fin after the outermost sidewall of the outermost semiconductor fin is physically exposed. A recessed top surface of remaining portions of the maskingmaterial layer 70L can be located between a horizontal plane of a topmost surface ofsemiconductor fins 30 within the plurality of vertical stacks (30, 40, 62′) and a horizontal plane of a topmost surface of capdielectric fins 62′ within the plurality of vertical stacks (30, 40, 62′). If cap dielectric fins are not present, a recessed top surface of remaining portions of the maskingmaterial layer 70L can be located between a horizontal plane of a topmost surface ofsemiconductor fins 30 within the plurality of vertical stacks (30, 40, 62′) and a horizontal plane of a topmost surface ofdielectric fins 40 within the plurality of vertical stacks (30, 40). - In one embodiment, a portion of a sidewall of another outermost semiconductor fin among the plurality of
semiconductor fins 30 can be physically exposed by removing portions of the maskingmaterial layer 70L that are not covered by the patternedphotoresist layer 79. For example, portions of two outermost semiconductor fins are physically exposed within the cluster of vertical stacks (30, 40, 62′) located in the right side of the exemplary structure inFIG. 11 . - Referring to
FIG. 12 , physically exposed portions of outermost semiconductor fins are removed, for example, by an isotropic etch. Specifically, a portion of each physically exposed outermost semiconductor fin can be removed by etching the physically exposed portions of the outermost semiconductor fin, while a remaining portion of the maskingmaterial layer 70L is present on the buriedinsulator layer 20. - The removal of the semiconductor material of the outermost semiconductor fins can be performed selective to the dielectric material of the plurality of
dielectric fins 40. In this case, a portion of a outermost semiconductor fin can be removed from underneath an outermost dielectric fin among the plurality of vertical stacks (30, 40, 62′). An exemplary wet etch for removing semiconductor materials selective to dielectric materials is a potassium hydroxide (KOH) etch. Other etch chemistries for removing a semiconductor material selective to dielectric materials can also be employed. - In one embodiment, a first remaining portion of the outermost semiconductor fin and a second remaining portion of the outermost semiconductor fin can be laterally spaced from each other, and can contact a bottom surface of an overlying outermost dielectric fin after the etching of the physically exposed portion of the outermost semiconductor fin.
- In some embodiments, a portion of at least another outermost semiconductor fin can be removed by simultaneously etching the portion of the at least another outermost semiconductor fin, while the remaining portion of the masking
material layer 70L is present on the buriedinsulator layer 20. For example, portions of two outermost semiconductor fins are simultaneously etched within the cluster of vertical stacks (30, 40, 62′) located in the right side of the exemplary structure inFIG. 12 . All other semiconductor fins among the plurality of semiconductor fins that are located between the two outermost semiconductor fins within a cluster of vertical stacks (30, 40, 62′) are not etched during the etching of the portions of the outermost semiconductor fins. - Concurrently with the etching of the portion(s) of the outermost semiconductor fin(s), recessed region R are formed in the buried
insulator layer 20 by etching physically exposed portions of the buriedinsulator layer 20. The etching of the physically exposed portions of the buriedinsulator layer 20 is a collateral etch, i.e., an etch that is a collateral consequence of the etch that removes the physically exposed portions of the outermost semiconductor fin(s). - Each recessed region R can include a recessed horizontal surface and a curved surface that adjoins the recessed horizontal surface. The curved surface adjoins a topmost surface of the buried
insulator layer 20 at a recess edge RE, which can be a straight line along the lengthwise direction LD of the plurality ofsemiconductor fins 30. Each recess edge adjoins a bottom surface of an outermost semiconductor fin. The locations of recess edges RE are illustrated as dotted lines inFIG. 13B . - Referring to
FIGS. 13A , 13B, 13C, the patternedphotoresist layer 79 and the maskingmaterial layer 70L are removed selective to the semiconductor material of the plurality ofsemiconductor fins 30. The removal of the patternedphotoresist layer 79 can be effected, for example, by ashing. The removal of the maskingmaterial layer 70L can be performed, for example, by an etch that is selective to the semiconductor material of the plurality ofsemiconductor fins 30 and the dielectric material of the buriedinsulator layer 20. Optionally, the removal of the maskingmaterial layer 70L can be selective to the plurality ofdielectric fins 40. For example, if the buriedinsulator layer 20 and the plurality ofdielectric fins 40 include silicon oxide, and if the maskingmaterial layer 70L and the capdielectric fins 62′ (if present) includes silicon nitride, a wet etch employing hot phosphoric acid can be employed to remove the maskingmaterial layer 70L and the capdielectric fins 62′ (if present) selective to the semiconductor material of the plurality ofsemiconductor fins 30, the plurality ofdielectric fins 40, and the buriedinsulator layer 20. - The exemplary structure illustrated in
FIGS. 13A , 13B, and 13C includes different types of semiconductor fins (30A, 30B, 30C). It is noted that 30A, 30B, and 30C refer to different types ofreference numerals semiconductor fins 30. Further, 40A and 40B refer to different types ofreference numerals dielectric fins 40. - Within the exemplary structure is a stack (30A, 40A) of a
semiconductor fin 30A and adielectric fin 40A located on an insulator layer, i.e., the buriedinsulator layer 20, and extending along a lengthwise direction, i.e., the lengthwise direction LD. A firstsemiconductor end wall 301 of thesemiconductor fin 30A and a firstdielectric end wall 401 of thedielectric fin 40A are vertically coincident with each other, and a seconddielectric end wall 402 of thedielectric fin 40A extends farther along the lengthwise direction LD than a secondsemiconductor end wall 302 of thesemiconductor fin 30A. As used herein, a first surface and a second surface are vertically coincident with each other if the first surface and the second surface are located within a same vertical plane. A pair ofsemiconductor sidewalls 309 of thesemiconductor fin 30A is vertically coincident with a pair ofdielectric sidewalls 409 of thedielectric fin 40A and extends along the lengthwise direction LD. - A second stack (30B, 40B) of a
second semiconductor fin 30B and a seconddielectric fin 40B can be located on the buriedinsulator layer 20 and laterally spaced from the stack (30A, 40A) by a uniform distance. As used herein, a first element and a second element are laterally spaced by a uniform distance if the shortest lateral distance between the first element and the second element is invariant under a translation along a horizontal direction. A thirdsemiconductor end wall 411 of thesecond semiconductor fin 30B and a thirddielectric end wall 411 of the seconddielectric fin 40B are vertically coincident with each other, and a fourthsemiconductor end wall 312 of thesecond semiconductor fin 30B and a fourthdielectric end wall 412 of the seconddielectric fin 40B are vertically coincident with each other. The entirety of thesecond semiconductor fin 30B can contact the topmost surface of the buriedinsulator layer 20. - The second
dielectric end wall 402, the fourthsemiconductor end wall 302, and the fourthdielectric end wall 412 can be located within a planar (not-curved) vertical plane. Further, the firstsemiconductor end wall 301, the firstdielectric end wall 401, the thirdsemiconductor end wall 311, and the thirddielectric end wall 411 can be located within another planar vertical plane. - The exemplary structure further includes another
semiconductor fin 30C located on the buriedinsulator layer 20 and underlying thedielectric fin 40A. Thesemiconductor fin 30A and theother semiconductor fin 30C are laterally spaced from each other along the lengthwise direction LD. Theother semiconductor fin 30C can include anothersemiconductor end wall 303 that is vertically coincident with the seconddielectric end wall 402 of thedielectric fin 40. - In one embodiment, the removed portion of the outermost semiconductor fin, i.e., the semiconductor fin from which the
semiconductor fin 30A and thesemiconductor fin 30C are derived, can be between, and laterally spaced from, a first vertical plane including the firstsemiconductor end wall 301, the firstdielectric end wall 401, the thirdsemiconductor end wall 311, and the thirddielectric end wall 411 and a second vertical plane including the seconddielectric end wall 402, the fourthsemiconductor end wall 302, and the fourthdielectric end wall 412. - In general, in addition to the stack (30A, 40A) of a
semiconductor fin 30A and adielectric fin 40A, at least another stack (30B, 40B) can be provided on the buriedinsulator layer 20 in the exemplary structure. Each of the at least another stack (30B, 40B) includes anothersemiconductor fin 30B and anotherdielectric fin 40B. A lateral extent of each of the at least another stack (30B, 40B) along the lengthwise direction LD can be from a first vertical plane including the firstsemiconductor end wall 301 and the firstdielectric end wall 401 to a second vertical plane including the seconddielectric end wall 402. The at least another stack (30B, 40B) can be a plurality of stacks (30B, 40B) that forms an array of periodic structures having a periodicity along a horizontal direction perpendicular to the lengthwise direction LD. In one embodiment, a lateral spacing between the stack (30A, 40A) and a most proximate stack among the plurality of stacks (30B, 40B) can be the same as a lateral spacing among the plurality of stacks (30B, 40B). - The buried
insulator layer 20 can include a topmost surface and a recessed region R including a recessed horizontal surface and a curved surface that adjoins the recessed horizontal surface and adjoins the topmost surface at a recess edge RE. The recess edge RE adjoins a bottom surface of thesemiconductor fin 30A. In an embodiment in which asemiconductor fin 30C is not formed underneath a portion of thedielectric fin 40A that includes the second dielectric end wall 402 (for example, by altering the pattern of the patterned photoresist layer 79), the recess edge RE can be parallel to the lengthwise direction LD and can extend to a vertical plane including the seconddielectric end wall 402 and the fourthsemiconductor end wall 312. - Referring to
FIGS. 14A and 14B , gate dielectrics 52,gate electrodes 54, andgate spacers 82 can be subsequently formed. One of the gate dielectrics 52 can contact a bottom surface of a portion of thedielectric fin 40A that extends farther along the lengthwise direction than a second semiconductor end wall 302 (SeeFIG. 13B ) of thesemiconductor fin 30A (SeeFIG. 13B ). One of thegate electrodes 54 overlying the portion of thedielectric fin 40A that extends farther along the lengthwise direction than the secondsemiconductor end wall 302 of thesemiconductor fin 30A. - Referring to
FIGS. 15A and 15B , a variation of the exemplary structure can be derived from the exemplary structure shown inFIGS. 13A , 13B, and 13C by removing thedielectric fins 40 selective to the semiconductor fins (30A, 30B, 30C). Asemiconductor fin 30A extending along a lengthwise direction LD is located on the buriedinsulator layer 20. The buriedinsulator layer 20 includes a topmost surface and a recessed region. The recessed region includes a recessed horizontal surface and a curved surface. The curves surface adjoins the recessed horizontal surface and adjoins the topmost surface at a recess edge RE. The recess edge RE adjoins a bottom surface of thesemiconductor fin 30A. The recess edge RE is parallel to the lengthwise direction LD. - A
second semiconductor fin 30B is located on the buriedinsulator layer 20 and is laterally spaced from thesemiconductor fin 30A by a uniform distance along a horizontal direction perpendicular to the lengthwise direction LD. Thesemiconductor fin 30A has a firstsemiconductor end wall 301 and a secondsemiconductor end wall 302 that are perpendicular to the lengthwise direction LD. Thesecond semiconductor fin 30B has a thirdsemiconductor end wall 311 and a fourthsemiconductor end wall 312 that are perpendicular to the lengthwise direction LD. The firstsemiconductor end wall 301 and the thirdsemiconductor end wall 311 can be located within a same vertical plane. A recess edge RE can extend from a vertical plane including the second semiconductor end wall along the lengthwise direction LD. - A plurality of
semiconductor fins 30B that forms an array of periodic structures can be present. The plurality ofsemiconductor fins 30B can have a periodicity along a horizontal direction perpendicular to the lengthwise direction LD. A lateral spacing betweensemiconductor fin 30A and a most proximate semiconductor fin among the plurality ofsemiconductor fins 30B can be the same as the lateral spacing among the plurality ofsemiconductor fins 30B. Each of the semiconductor fins (30A, 30B, 30C) can include a single crystalline semiconductor material. - Referring to
FIGS. 16A and 16B , gate dielectrics 52,gate electrodes 54, andgate spacers 82 can be subsequently formed. A first gate electrode (e.g., one of the twogate electrodes 54 at the top or one of the twogate electrodes 54 at the bottom) straddles a portion of thesemiconductor fin 30A and thesecond semiconductor fin 30B (SeeFIG. 15B ) between the vertical plane including the firstsemiconductor end wall 301 and the thirdsemiconductor end wall 311 and a vertical plane including the secondsemiconductor end wall 302. A second gate electrode (e.g., one of the two middle gate electrodes 54) straddles a portion of thesecond semiconductor fin 30B (SeeFIG. 15B ) between the vertical plane including the secondsemiconductor end wall 302 and another vertical plane including the fourthsemiconductor end wall 312. The gate dielectrics 53 can contact the topmost surface, the recessed horizontal surface, and the curved surfaces within the recessed region of the buriedinsulator layer 20. - The methods of the present disclosure enable removal of a portion of a single semiconductor fin or two semiconductor fins from a cluster of
semiconductor fins 30, which may be arranged in a one-dimensional array with a minimum lithographic pitch or a sublithographic pitch, i.e., a pitch that cannot be printed by a single lithographic exposure. The methods of the present disclosure can be employed to remove a portion of a single outermost semiconductor fin, or portions of two outermost semiconductor fins, irrespective of the pitch of the one-dimensional array of semiconductor fins within a cluster. Thus, the methods of the present disclosure can be particularly useful in providing local tailoring of the number of fingers in fin field effect transistors employing a cluster of semiconductor fins which has a sublithographic pitch or otherwise includes a small dimension for a lateral spacing between adjacent semiconductor fins that is comparable with overlay tolerance of lithographic tools. - While the disclosure has been described in terms of specific embodiments, it is evident in view of the foregoing description that numerous alternatives, modifications and variations will be apparent to those skilled in the art. Each of the embodiments described herein can be implemented individually or in combination with any other embodiment unless expressly stated otherwise or clearly incompatible. Accordingly, the disclosure is intended to encompass all such alternatives, modifications and variations which fall within the scope and spirit of the disclosure and the following claims.
Claims (25)
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US13/741,978 US20140141578A1 (en) | 2012-11-16 | 2013-01-15 | Local tailoring of fingers in multi-finger fin field effect transistors |
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US13/679,284 US9053982B2 (en) | 2012-11-16 | 2012-11-16 | Local tailoring of fingers in multi-finger fin field effect transistors |
| US13/741,978 US20140141578A1 (en) | 2012-11-16 | 2013-01-15 | Local tailoring of fingers in multi-finger fin field effect transistors |
Related Parent Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US13/679,284 Continuation US9053982B2 (en) | 2012-11-16 | 2012-11-16 | Local tailoring of fingers in multi-finger fin field effect transistors |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| US20140141578A1 true US20140141578A1 (en) | 2014-05-22 |
Family
ID=50727150
Family Applications (2)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US13/679,284 Expired - Fee Related US9053982B2 (en) | 2012-11-16 | 2012-11-16 | Local tailoring of fingers in multi-finger fin field effect transistors |
| US13/741,978 Abandoned US20140141578A1 (en) | 2012-11-16 | 2013-01-15 | Local tailoring of fingers in multi-finger fin field effect transistors |
Family Applications Before (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US13/679,284 Expired - Fee Related US9053982B2 (en) | 2012-11-16 | 2012-11-16 | Local tailoring of fingers in multi-finger fin field effect transistors |
Country Status (1)
| Country | Link |
|---|---|
| US (2) | US9053982B2 (en) |
Cited By (4)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US9431292B1 (en) | 2015-04-29 | 2016-08-30 | Globalfoundries Inc. | Alternate dual damascene method for forming interconnects |
| US20160276458A1 (en) * | 2014-12-03 | 2016-09-22 | United Microelectronics Corp. | Method for fabricating semiconductor device having fin structure that includes dummy fins |
| US10177031B2 (en) | 2014-12-23 | 2019-01-08 | International Business Machines Corporation | Subtractive etch interconnects |
| US20220301873A1 (en) * | 2021-03-19 | 2022-09-22 | Changxin Memory Technologies, Inc. | Photomask assembly, patterned mask and method for forming the same, and method for forming active region |
Families Citing this family (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US8946063B2 (en) * | 2012-11-30 | 2015-02-03 | International Business Machines Corporation | Semiconductor device having SSOI substrate with relaxed tensile stress |
| US10032869B2 (en) | 2016-08-17 | 2018-07-24 | Taiwan Semiconductor Manufacturing Company, Ltd. | Fin field effect transistor (FinFET) device having position-dependent heat generation and method of making the same |
Family Cites Families (7)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US7545008B2 (en) | 2006-02-03 | 2009-06-09 | The Hong Kong University Of Science And Technology | Complementary metal-oxide-semiconductor transistor structure for high density and high performance integrated circuits |
| US7763932B2 (en) * | 2006-06-29 | 2010-07-27 | International Business Machines Corporation | Multi-bit high-density memory device and architecture and method of fabricating multi-bit high-density memory devices |
| US7737501B2 (en) * | 2007-07-11 | 2010-06-15 | International Business Machines Corporation | FinFET SRAM with asymmetric gate and method of manufacture thereof |
| US8343877B2 (en) | 2009-11-09 | 2013-01-01 | International Business Machines Corporation | Angle ion implant to re-shape sidewall image transfer patterns |
| US8384065B2 (en) * | 2009-12-04 | 2013-02-26 | International Business Machines Corporation | Gate-all-around nanowire field effect transistors |
| US8236634B1 (en) * | 2011-03-17 | 2012-08-07 | International Business Machines Corporation | Integration of fin-based devices and ETSOI devices |
| US9012284B2 (en) | 2011-12-23 | 2015-04-21 | Intel Corporation | Nanowire transistor devices and forming techniques |
-
2012
- 2012-11-16 US US13/679,284 patent/US9053982B2/en not_active Expired - Fee Related
-
2013
- 2013-01-15 US US13/741,978 patent/US20140141578A1/en not_active Abandoned
Cited By (8)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20160276458A1 (en) * | 2014-12-03 | 2016-09-22 | United Microelectronics Corp. | Method for fabricating semiconductor device having fin structure that includes dummy fins |
| US20160300923A1 (en) * | 2014-12-03 | 2016-10-13 | United Microelectronics Corp. | Semiconductor device having fin structure that includes dummy fins |
| US9608090B2 (en) * | 2014-12-03 | 2017-03-28 | United Microelectronics Corp. | Method for fabricating semiconductor device having fin structure that includes dummy fins |
| US9614061B2 (en) * | 2014-12-03 | 2017-04-04 | United Microelectronics Corp. | Semiconductor device having fin structure that includes dummy fins |
| US10177031B2 (en) | 2014-12-23 | 2019-01-08 | International Business Machines Corporation | Subtractive etch interconnects |
| US9431292B1 (en) | 2015-04-29 | 2016-08-30 | Globalfoundries Inc. | Alternate dual damascene method for forming interconnects |
| US20220301873A1 (en) * | 2021-03-19 | 2022-09-22 | Changxin Memory Technologies, Inc. | Photomask assembly, patterned mask and method for forming the same, and method for forming active region |
| US12374550B2 (en) * | 2021-03-19 | 2025-07-29 | Changxin Memory Technologies, Inc. | Photomask assembly, patterned mask and method for forming the same, and method for forming active region |
Also Published As
| Publication number | Publication date |
|---|---|
| US20140138771A1 (en) | 2014-05-22 |
| US9053982B2 (en) | 2015-06-09 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US8906807B2 (en) | Single fin cut employing angled processing methods | |
| US9431265B2 (en) | Fin cut for tight fin pitch by two different sit hard mask materials on fin | |
| US9305930B2 (en) | Finfet crosspoint flash memory | |
| CN102017073B (en) | Methods of forming isolated active areas, trenches, and conductive lines in semiconductor structures and semiconductor structures including same | |
| CN106711046B (en) | How to make a fin field effect transistor | |
| US10204916B2 (en) | Selective epitaxy growth for semiconductor devices with fin field-effect transistors (FinFET) | |
| US8809920B2 (en) | Prevention of fin erosion for semiconductor devices | |
| US8969963B2 (en) | Vertical source/drain junctions for a finFET including a plurality of fins | |
| US9053982B2 (en) | Local tailoring of fingers in multi-finger fin field effect transistors | |
| US9659931B2 (en) | Fin cut on sit level | |
| US8586449B1 (en) | Raised isolation structure self-aligned to fin structures | |
| CN111106176B (en) | Semiconductor device, method of manufacturing the same, and electronic apparatus including the same | |
| TW201724281A (en) | Fin field effect transistor manufacturing method | |
| US9543441B2 (en) | Methods, apparatus and system for fabricating high performance finFET device | |
| US9711409B2 (en) | Fin arrangement and method for manufacturing the same | |
| US9076870B2 (en) | Method for forming fin-shaped structure | |
| US20140084371A1 (en) | Multi-gate field effect transistor devices | |
| CN111384172B (en) | Semiconductor devices and methods of forming the same | |
| CN114188277A (en) | A semiconductor structure and method of forming the same | |
| CN108122840A (en) | A kind of semiconductor devices and preparation method, electronic device | |
| CN112768408B (en) | Fin field effect transistor forming method | |
| CN116130418A (en) | Method for manufacturing semiconductor device | |
| US9368365B1 (en) | Method for forming a semiconductor structure | |
| CN113892177B (en) | Semiconductor devices and their manufacturing methods, three-dimensional storage devices, and storage systems | |
| US10460997B2 (en) | Manufacturing method of semiconductor device |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |
|
| AS | Assignment |
Owner name: GLOBALFOUNDRIES U.S. 2 LLC, NEW YORK Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:INTERNATIONAL BUSINESS MACHINES CORPORATION;REEL/FRAME:036550/0001 Effective date: 20150629 |
|
| AS | Assignment |
Owner name: GLOBALFOUNDRIES INC., CAYMAN ISLANDS Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:GLOBALFOUNDRIES U.S. 2 LLC;GLOBALFOUNDRIES U.S. INC.;REEL/FRAME:036779/0001 Effective date: 20150910 |