US20130270637A1 - Semiconductor device - Google Patents
Semiconductor device Download PDFInfo
- Publication number
- US20130270637A1 US20130270637A1 US13/850,124 US201313850124A US2013270637A1 US 20130270637 A1 US20130270637 A1 US 20130270637A1 US 201313850124 A US201313850124 A US 201313850124A US 2013270637 A1 US2013270637 A1 US 2013270637A1
- Authority
- US
- United States
- Prior art keywords
- drain layer
- region
- layer
- semiconductor device
- drain
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
Images
Classifications
-
- H01L29/7823—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/64—Double-diffused metal-oxide semiconductor [DMOS] FETs
- H10D30/65—Lateral DMOS [LDMOS] FETs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/601—Insulated-gate field-effect transistors [IGFET] having lightly-doped drain or source extensions, e.g. LDD IGFETs or DDD IGFETs
- H10D30/603—Insulated-gate field-effect transistors [IGFET] having lightly-doped drain or source extensions, e.g. LDD IGFETs or DDD IGFETs having asymmetry in the channel direction, e.g. lateral high-voltage MISFETs having drain offset region or extended drain IGFETs [EDMOS]
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/601—Insulated-gate field-effect transistors [IGFET] having lightly-doped drain or source extensions, e.g. LDD IGFETs or DDD IGFETs
- H10D30/605—Insulated-gate field-effect transistors [IGFET] having lightly-doped drain or source extensions, e.g. LDD IGFETs or DDD IGFETs having significant overlap between the lightly-doped extensions and the gate electrode
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/64—Double-diffused metal-oxide semiconductor [DMOS] FETs
- H10D30/65—Lateral DMOS [LDMOS] FETs
- H10D30/655—Lateral DMOS [LDMOS] FETs having edge termination structures
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/113—Isolations within a component, i.e. internal isolations
- H10D62/115—Dielectric isolations, e.g. air gaps
- H10D62/116—Dielectric isolations, e.g. air gaps adjoining the input or output regions of field-effect devices, e.g. adjoining source or drain regions
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/124—Shapes, relative sizes or dispositions of the regions of semiconductor bodies or of junctions between the regions
- H10D62/126—Top-view geometrical layouts of the regions or the junctions
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/124—Shapes, relative sizes or dispositions of the regions of semiconductor bodies or of junctions between the regions
- H10D62/126—Top-view geometrical layouts of the regions or the junctions
- H10D62/127—Top-view geometrical layouts of the regions or the junctions of cellular field-effect devices, e.g. multicellular DMOS transistors or IGBTs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/13—Semiconductor regions connected to electrodes carrying current to be rectified, amplified or switched, e.g. source or drain regions
- H10D62/149—Source or drain regions of field-effect devices
- H10D62/151—Source or drain regions of field-effect devices of IGFETs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/13—Semiconductor regions connected to electrodes carrying current to be rectified, amplified or switched, e.g. source or drain regions
- H10D62/149—Source or drain regions of field-effect devices
- H10D62/151—Source or drain regions of field-effect devices of IGFETs
- H10D62/156—Drain regions of DMOS transistors
- H10D62/159—Shapes
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/17—Semiconductor regions connected to electrodes not carrying current to be rectified, amplified or switched, e.g. channel regions
- H10D62/213—Channel regions of field-effect devices
- H10D62/221—Channel regions of field-effect devices of FETs
- H10D62/235—Channel regions of field-effect devices of FETs of IGFETs
- H10D62/299—Channel regions of field-effect devices of FETs of IGFETs having lateral doping variations
- H10D62/307—Channel regions of field-effect devices of FETs of IGFETs having lateral doping variations the doping variations being parallel to the channel lengths
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/20—Electrodes characterised by their shapes, relative sizes or dispositions
- H10D64/27—Electrodes not carrying the current to be rectified, amplified, oscillated or switched, e.g. gates
- H10D64/311—Gate electrodes for field-effect devices
- H10D64/411—Gate electrodes for field-effect devices for FETs
- H10D64/511—Gate electrodes for field-effect devices for FETs for IGFETs
- H10D64/517—Gate electrodes for field-effect devices for FETs for IGFETs characterised by the conducting layers
- H10D64/519—Gate electrodes for field-effect devices for FETs for IGFETs characterised by the conducting layers characterised by their top-view geometrical layouts
Definitions
- Embodiments described herein relate to a semiconductor device.
- a DMOS transistor is known as one of power semiconductor devices.
- the DMOS transistor comprises a drift region adjacent to a drain diffusion layer having a high impurity concentration.
- the drift region has the same conductivity type as that of the drain diffusion layer, and has a lower impurity concentration than the drain diffusion layer.
- the DMOS transistor is characterized in that its switching speed is fast in a relatively-low voltage region, and its conversion efficiency is high.
- the DMOS transistor may perform an operation with a high breakdown voltage and a low ON resistance may be achieved at the same time.
- an element termination region is formed at an end region of an element region where a DMOS transistor itself is formed. In some cases, an element termination region does not have a predetermined breakdown voltage even when an element region has such a predetermined breakdown voltage.
- the breakdown voltage of the whole element is determined by the breakdown voltage of the element termination region.
- concentration of an electric field occurs in such an element termination region, and impact-ion due to this may easily be generated.
- a breakdown voltage of the whole semiconductor device becomes lower. Therefore, a semiconductor device having an element termination region with a high breakdown voltage is required.
- it is highly requested that a circuit area of the whole semiconductor device is decreased.
- FIG. 1 is a plan view showing a structure of the semiconductor device according to the embodiment.
- FIG. 2 is a plan view showing a structure of the semi conductor device according to the embodiment.
- FIG. 3 is a plan view showing a structure of the semiconductor device according to the embodiment.
- FIG. 4 is A-A′ B-B′ and C-C′ sectional views of FIG. 1-FIG . 3 .
- FIG. 5 is a plan view showing a structure of a comparative example.
- a semiconductor device includes an element region formed on a semiconductor substrate and including an MOS transistor formed thereon, and an element termination region formed on the semiconductor substrate and formed at an end region of the element region.
- a first semiconductor layer of a first conductivity type is formed to extend in a first direction as its lengthwise direction from the element region to the element termination region.
- the first semiconductor layer has a first impurity concentration, and functions as a drain region of the MOS transistor in the element region.
- a second semiconductor layer of a first conductivity type is formed to extend in a first direction as its lengthwise direction from the element region to the element termination region.
- the second semiconductor layer is formed in a layer below the first semiconductor layer, and has a second impurity concentration that is smaller than the first impurity concentration.
- a third semiconductor layer of the first conductivity type is formed to extend in a first direction as its lengthwise direction from the element region to the element termination region.
- the third semiconductor layer has a third impurity concentration that is smaller than the second impurity concentration.
- the third semiconductor layer is arranged in contact with the second semiconductor layer and functions as a drift layer of the MOS transistor.
- a field oxide film is formed on a surface of the third semiconductor layer and in contact with the first semicondutor layer.
- a fourth semiconductor layer of the second conductivity type is formed on the semiconductor layer to extend in a first direction as its lengthwise direction from the element region to the element termination region. The fourth semiconductor layer functions as a channel region of the MOS transistor in the element region.
- a fifth semiconductor layer of the first conductivity type is formed on a surface of the fourth semiconductor layer and functions as a source region of the MOS transistor.
- a gate electrode is formed on a surface of the semiconductor substrate between the third semiconductor layer and the fourth semiconductor layer, via a gate insulating film.
- a distance between a boundary between the first semiconductor layer and the field oxide film, and the end portion of the third semiconductor layer on the side of the fifth semiconductor layer in the element region is smaller than a distance between a boundary between the first semiconductor layer and the field oxide layer and an end portion of the third semiconductor layer on the side of the fifth semiconductor layer in the element termination region.
- the semiconductor device according to the embodiment is described hereinbelow with reference to the drawings. Referring now to FIGS. 1-4 , a laminated structure of the semiconductor device according to the embodiment is described. This semiconductor device relates to a p-channel type DMOS transistor.
- FIG. 1 to FIG. 3 illustrate plan views of the semiconductor device according to the embodiment.
- FIG. 1 to FIG. 3 each illustrates some of the components in a selective manner to show positional relationship among overlapping components.
- FIG. 4 shows A-A′, B-B′, and C-C sectional views of FIG. 1 , FIG. 2 , and FIG. 3 .
- p ⁇ type designates a semiconductor whose impurity concentration is smaller than “P type”.
- n ⁇ type designates a semiconductor whose impurity concentration is smaller than “N type”.
- one semiconductor device of the present embodiment is formed, for example, on an N type semiconductor substrate 11 .
- the semiconductor substrate 11 includes an element region R1 and an element termination region R2.
- the element region R1 is a region for forming a p channel type DMOS transistor.
- the element termination region R2 is formed at the end region of the element region R1 in a first direction. Note that the semiconductor substrate 11 may be replaced by a p-type substrate.
- the element region R1 and element termination region R2 are divided into a plurality of rectangular areas CP.
- the rectangular areas CP1, CP2, CP3 . . . are arranged to be aligned along the X-direction.
- each of the rectangular areas CP1, CP2, CP3 . . . has the same width Wcp in the X-direction.
- each of the rectangular areas CP in the element region R1 and the width of each rectangular area CP in the element termination region R2 are both Wcp.
- the semiconductor device of the present embodiment relates to an improvement in the shape of various components in such a rectangular area CP. This improvement can supppress increase in circuit area. Also, a semiconductor device with a high breakdown voltage can be provided.
- a gate electrode 18 is formed on the semiconductor substrate 11 through a gate insulating film 18 a (not illustrated in FIG. 1 ).
- the gate electrode 18 is extended not only in the element region R1 but also up to the element termination region R2.
- the gate electrode 18 is connected to a contact CSg in this element termination region R2, and is supplied with a necessary voltage.
- the gate electrode has a gate electrode length Lg1 in the element region R1, and has a gate electrode length Lg2 ( ⁇ Lg1) in the element termination region R2.
- the gate electrode 18 is located such that it is sandwiched by a P+ type drain region 12 functioning as a drain of the p-channel type DMOS transistor and a P+ type source region 15 functioning as a source of the p-channel type DMOS transistor, along the gate length direction. There is formed a P type diffusion region 13 in a layer below the drain region 12 .
- an N type diffusion region 16 is formed in a layer below the source region 15 and a back gate diffusion region 19 , as shown in FIG. 3 .
- FIG. 4 shows A-A′, B-B′, and C-C′ sectional views of FIG. 1 .
- the A-A′ section is a section along the drain region 12 and the source region 15 of the above-mentioned p channel type MOS transistor.
- the B-B′ section is a section along the drain region 12 and the back gate diffusion region 19 of the p channel MOS transistor.
- the C-C′ section is a section of the element termination region R2 including the vicinity of the end portion of the drain region 12 .
- the p channel type MOS transistor includes the P+ type drain region 12 .
- the P+ type drain region 12 is formed to have a rectangular shape with the Y-direction (the first direction) as its lengthwise direction.
- the drain region 12 is arranged in the vicinity of the center of the rectangular area CP along the X-direction.
- the drain region 12 extends from the element region R1 to the element termination region R2.
- the P+ type drain region 12 is injected with P type impurities such as boron (B), and has an impurity concentration of 1e20 [cm ⁇ 3 ], for example.
- the P type diffusion region 13 is formed in a layer below the drain region 12 .
- the P type diffusion region 13 forms a a part of a drain of the p-channel type MOS transistor.
- the P-type diffusion region 13 is formed to extend from the element region R1 to the element termination region R2 in a Y-direction as its lengthwise direction.
- the P type diffusion region 13 has an impurity concentration of about 1e18 [cm ⁇ 3 ] that is smaller than an impurity concentration of the drain region 12 .
- the P type diffusion region 13 has a width W1 in the element region R1 (see A-A′ sectional view of FIG. 4 ), whereas it has a width W2 in an area in the vicinity of the end portion of the drain region 12 in the element termination region R2 (see the C-C′ section of FIG. 4 ).
- a distance a1 from the end of the drain region 12 to the end of the P type diffusion region 13 in the A-A′ section is made smaller than a distance a2 from the end of drain region 12 to the end of the P type diffusion region 13 in the C-C′ section.
- the distance a1 is around 0.1 ⁇ m
- the distance a2 is around 0.3 ⁇ m.
- the p-type drift region 14 is formed at a position beneath the gate electrode 18 such that it contacts the P type diffusion region 13 .
- the p-type drift region 14 has an impurity concentration lower than an impurity concentration of the P type diffusion region 13 , e.g., an impurity concentration of about 1e17 [cm ⁇ 3 ].
- the drift region 14 is formed to extend in the Y-direction as its lengthwise direction up to the element termination region R2, like the drain region 12 .
- a width b1 of the drift region 14 from the junction of the P type diffusion region 13 in the A-A′ section is made smaller than a width b2 thereof in the C-C′ section.
- a distance (a1+b1) from an end portion of the drift region 14 on the source region 15 side to an end portion of the drain region 12 (a border between the field oxide film 17 and the drain region 12 ) in the A-A′ section is smaller than a distance (a2+b2) from an end portion of the drift region 14 on the source region 15 side to an end portion of the drain region 12 (a border between the field oxide film 17 and the drain region 12 ) in the C-C′ section. Accordingly, when a reverse bias is applied to the p channel MOS transistor, a depletion layer easily spreads in the element termination region R2.
- a field oxide film 17 composed of a silicon oxide film (e.g., SiO2 film) is formed on a surface of the P ⁇ type drift region 14 .
- the field oxide film 17 extends in the Y-direction as its lengthwise direction, and the width c1 thereof in the A-A′ section is made smaller than the width c2 thereof in the C-C′ section. Note that the field oxide film 17 may be omitted, depending on a required breakdown voltage of the MOS transistor.
- an N type diffusion region 16 is formed at a position isolated from the drift region 14 on the semiconductor substrate 11 .
- the N type diffusion region 16 and the semiconductor substrate 11 between the N type diffusion region 16 and the drift region 14 function as a channel region of this p channel type MOS transistor.
- the above-mentioned source region 15 is formed on the surface of this N type diffusion region 16 .
- the source region 15 is connected to a source electrode which is not illustrated through a contact plug CSs.
- the N type diffusion region 16 is formed to extend in the Y-direction as its lengthwise direction, like the gate electrode 18 and the like (see FIG. 3 ).
- the widths d1, d1′ of this N type diffusion region 16 in the element region R1 are made smaller than the width d2, d2′ thereof in the element termination region R2.
- the sourice region 15 is formed to extend in the Y-direction as its lengthwise direction.
- the source region 15 is located at the end portion in the X-direction of the rectangular area CP. Note that the source region 15 is divided at certain positions in the Y-direction, and the back gate diffusion region 19 is formed in the divided position (B-B′ section), as shown in FIG. 2 .
- the gate electrode 18 is formed on the semiconductor substrate 11 through the gate insulating film 18 a to extend over the drift region 14 , the N type diffusion region 16 , and the source region 15 .
- Sizes, impurity concentrations and the like of the drain region 12 , the P type diffusion region 13 , the drift region 14 , and the source region 15 may be set such that required characteristics such as an ON resistance, a breakdown voltage of the p channel MOS transistor in the element region are satisfied.
- the shape of the p channel type MOS transistor in the B-B′ section is approximately similar to that in the A-A′ section. However, it is different from that in the A-A′ section in that the source region 15 does not exist in the B-B′ section, and, instead, the P+ type back gate diffusion region 19 is formed with a larger width.
- the drain region 12 , P type diffusion region 13 , the drift region 14 and the N type diffusion region 16 are formed to extend in the Y-direction from the element region R1 to the element termination region R2 (see the C-C′ section of FIG. 4 ).
- the width W2 of the p type diffusion region 13 along the C-C′ section is made larger than the width W1 thereof in the element region R1 including the A-A′ section.
- the P type diffusion region 13 has an expanded tip portion with a polygon shape, like a matchstick shape. Having such a shape, this embodiment may relax concentration of an electric field around the region R3 shown in FIG.
- the width b2 of the drift region 14 along the C-C′ section is made larger than the width b1 thereof in the element region R1 including the A-A′ section. Due to this, in the element termination region R2, a depletion layer tends to spread more easily than in the element region R1, thereby improving a breakdown voltage in the element termination region R2.
- the width d2 of the N type diffusion region 16 along the C-C′ section is made smaller than the width d1 thereof in the element region R1 including the A-A′ section. Decreasing the width of the N type diffusion region 16 in the element termination region R2 does not lower the breakdown voltage of the MOS transistor.
- the width W2 of the P type diffusion region 13 in the C-C′ section (in the element termination region R2) and the width b2 of the drift region 14 in the C-C′ section are made larger than those in the element region R1.
- the width d2of the N type diffusion region 16 is made smaller.
- An element width in the element termination region R2 can be the same as that in the element region R1. Accordingly, various components can be acccomodated in the rectangular region CP, as a whole.
- the above-mentioned widths W2, b2, and d2 may be determined irresppsctive of the widths W1, b1, d1 in the element region R1, and based on a breakdown voltage required in the element termination region 16 . Even when the widths W2 and b2 are determined to have larger values than those of the widths W1 and b1, respectively, the width d2 may be determined to be smaler than the width d1. Accordingly, the width of the element termination region R2 along the X-direction need not be larger than the width of the element region R1 along the X-direction.
- the element region R1 may be designed to obtain a P channel MOS transistor therein with an optimized ON resistance or the like
- the element termination region R2 may be designed to obtain a required breakdown voltage
- the width b2 is made larger than the width b1, and the width W2 is made larger than the width W1.
- the width W2 is made substantially equal to the width W1. This also allows the breakdown voltage of the element termination region R2 to be raised.
- enlarging the width W2 may contribute for preventing electric field concentration in the end portion of the P type diffusion region 13 , thereby raising the breakdown voltage of the element. Accordingly, in addition to enlargement of the width b2, enlargement of the width W2 may serve to raise the breakdown voltage of the element termination region even more.
- FIG. 5 shows the planar shape of the element termination region in a comparative example of the present embodiment.
- the width of the P type diffusion region 13 in the element region R1 is the same as that of the element termination region R2.
- This structure cannnot prevent electric field concentration in the vicinity of the region R3 shown in FIG. 5 .
- This causes the breakdown voltage in the element termination region to lower, thereby lowering the breakdown voltage of the semiconductor element as a whole.
- the width W2 of the P type diffusion region 13 in the element termination region R2 is expanded compared to the element region R1, the breakdown voltage of the semiconductor device may be raised.
Landscapes
- Insulated Gate Type Field-Effect Transistor (AREA)
- Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
Abstract
A first semiconductor layer extends from the element region to the element-termination region, and functions as a drain of the MOS transistor. A second semiconductor layer extends, below the first semiconductor layer, from the element region to the element-termination region. A third semiconductor layer extends from the element region to the element-termination region, and is in contact with the second semiconductor layer to function as a drift layer of the MOS transistor. A distance between a boundary between the first semiconductor layer and the field oxide film, and the end portion of the third semiconductor layer on the fifth semiconductor layer side in the element region is smaller than that between a boundary between the first semiconductor layer and the field oxide layer and an end portion of the third semiconductor layer on the fifth semiconductor layer side in the element-termination region.
Description
- This application is based on and claims the benefit of priority from prior Japanese Patent Application No. 2011-63875, filed on Mar. 23, 2011, the entire contents of which are incorporated herein by reference.
- Embodiments described herein relate to a semiconductor device.
- A DMOS transistor is known as one of power semiconductor devices.
- The DMOS transistor comprises a drift region adjacent to a drain diffusion layer having a high impurity concentration. The drift region has the same conductivity type as that of the drain diffusion layer, and has a lower impurity concentration than the drain diffusion layer. The DMOS transistor is characterized in that its switching speed is fast in a relatively-low voltage region, and its conversion efficiency is high. The DMOS transistor may perform an operation with a high breakdown voltage and a low ON resistance may be achieved at the same time. However, in such a DMOS transistor, an element termination region is formed at an end region of an element region where a DMOS transistor itself is formed. In some cases, an element termination region does not have a predetermined breakdown voltage even when an element region has such a predetermined breakdown voltage.
- In this case, the breakdown voltage of the whole element is determined by the breakdown voltage of the element termination region. With the conventional DMOS transistor, concentration of an electric field occurs in such an element termination region, and impact-ion due to this may easily be generated. As a result, a breakdown voltage of the whole semiconductor device becomes lower. Therefore, a semiconductor device having an element termination region with a high breakdown voltage is required. On the other hand, it is highly requested that a circuit area of the whole semiconductor device is decreased.
-
FIG. 1 is a plan view showing a structure of the semiconductor device according to the embodiment. -
FIG. 2 is a plan view showing a structure of the semi conductor device according to the embodiment. -
FIG. 3 is a plan view showing a structure of the semiconductor device according to the embodiment. -
FIG. 4 is A-A′ B-B′ and C-C′ sectional views ofFIG. 1-FIG . 3. -
FIG. 5 is a plan view showing a structure of a comparative example. - A semiconductor device according to embodiments described hereinbelow includes an element region formed on a semiconductor substrate and including an MOS transistor formed thereon, and an element termination region formed on the semiconductor substrate and formed at an end region of the element region. A first semiconductor layer of a first conductivity type is formed to extend in a first direction as its lengthwise direction from the element region to the element termination region. The first semiconductor layer has a first impurity concentration, and functions as a drain region of the MOS transistor in the element region. A second semiconductor layer of a first conductivity type is formed to extend in a first direction as its lengthwise direction from the element region to the element termination region. The second semiconductor layer is formed in a layer below the first semiconductor layer, and has a second impurity concentration that is smaller than the first impurity concentration. A third semiconductor layer of the first conductivity type is formed to extend in a first direction as its lengthwise direction from the element region to the element termination region. The third semiconductor layer has a third impurity concentration that is smaller than the second impurity concentration. The third semiconductor layer is arranged in contact with the second semiconductor layer and functions as a drift layer of the MOS transistor. A field oxide film is formed on a surface of the third semiconductor layer and in contact with the first semicondutor layer. A fourth semiconductor layer of the second conductivity type is formed on the semiconductor layer to extend in a first direction as its lengthwise direction from the element region to the element termination region. The fourth semiconductor layer functions as a channel region of the MOS transistor in the element region. A fifth semiconductor layer of the first conductivity type is formed on a surface of the fourth semiconductor layer and functions as a source region of the MOS transistor. A gate electrode is formed on a surface of the semiconductor substrate between the third semiconductor layer and the fourth semiconductor layer, via a gate insulating film. A distance between a boundary between the first semiconductor layer and the field oxide film, and the end portion of the third semiconductor layer on the side of the fifth semiconductor layer in the element region is smaller than a distance between a boundary between the first semiconductor layer and the field oxide layer and an end portion of the third semiconductor layer on the side of the fifth semiconductor layer in the element termination region.
- The semiconductor device according to the embodiment is described hereinbelow with reference to the drawings. Referring now to
FIGS. 1-4 , a laminated structure of the semiconductor device according to the embodiment is described. This semiconductor device relates to a p-channel type DMOS transistor. - It is possible that conductivity types of all of the semiconductor layers in
FIGS. 1-4 are reversed, thereby forming a an n-channel type DMOS transistor formed on a P− type substrate or p− type semiconductor layer. -
FIG. 1 toFIG. 3 illustrate plan views of the semiconductor device according to the embodiment.FIG. 1 toFIG. 3 each illustrates some of the components in a selective manner to show positional relationship among overlapping components. Also,FIG. 4 shows A-A′, B-B′, and C-C sectional views ofFIG. 1 ,FIG. 2 , andFIG. 3 . Note that in the following discussion “p− type” designates a semiconductor whose impurity concentration is smaller than “P type”. - Also, “n− type” designates a semiconductor whose impurity concentration is smaller than “N type”.
- As shown in
FIG. 1 , one semiconductor device of the present embodiment is formed, for example, on an Ntype semiconductor substrate 11. Thesemiconductor substrate 11 includes an element region R1 and an element termination region R2. The element region R1 is a region for forming a p channel type DMOS transistor. The element termination region R2 is formed at the end region of the element region R1 in a first direction. Note that thesemiconductor substrate 11 may be replaced by a p-type substrate. - As shown in
FIG. 1 , in the semiconductor device according to the embodiment, the element region R1 and element termination region R2 are divided into a plurality of rectangular areas CP. The rectangular areas CP1, CP2, CP3 . . . are arranged to be aligned along the X-direction. In addition, each of the rectangular areas CP1, CP2, CP3 . . . has the same width Wcp in the X-direction. - The width of each of the rectangular areas CP in the element region R1 and the width of each rectangular area CP in the element termination region R2 are both Wcp.
- The semiconductor device of the present embodiment relates to an improvement in the shape of various components in such a rectangular area CP. This improvement can supppress increase in circuit area. Also, a semiconductor device with a high breakdown voltage can be provided.
- Also, as shown in
FIG. 1 , agate electrode 18 is formed on thesemiconductor substrate 11 through agate insulating film 18 a (not illustrated inFIG. 1 ). As an example, thegate electrode 18 is extended not only in the element region R1 but also up to the element termination region R2. Thegate electrode 18 is connected to a contact CSg in this element termination region R2, and is supplied with a necessary voltage. The gate electrode has a gate electrode length Lg1 in the element region R1, and has a gate electrode length Lg2 (≠Lg1) in the element termination region R2. Thegate electrode 18 is located such that it is sandwiched by a P+type drain region 12 functioning as a drain of the p-channel type DMOS transistor and a P+type source region 15 functioning as a source of the p-channel type DMOS transistor, along the gate length direction. There is formed a Ptype diffusion region 13 in a layer below thedrain region 12. - Also, an N
type diffusion region 16 is formed in a layer below thesource region 15 and a backgate diffusion region 19, as shown inFIG. 3 . -
FIG. 4 shows A-A′, B-B′, and C-C′ sectional views ofFIG. 1 . - The A-A′ section is a section along the
drain region 12 and thesource region 15 of the above-mentioned p channel type MOS transistor. The B-B′ section is a section along thedrain region 12 and the backgate diffusion region 19 of the p channel MOS transistor. The C-C′ section is a section of the element termination region R2 including the vicinity of the end portion of thedrain region 12. - First, the structure of the p channel type MOS transistor along the A-A′ section is described with reference to
FIG. 4 . As shown in the A-A′ section ofFIG. 4 , the p channel type MOS transistor includes the P+type drain region 12. As shown inFIGS. 1-3 , the P+type drain region 12 is formed to have a rectangular shape with the Y-direction (the first direction) as its lengthwise direction. Thedrain region 12 is arranged in the vicinity of the center of the rectangular area CP along the X-direction. Thedrain region 12 extends from the element region R1 to the element termination region R2. The P+type drain region 12 is injected with P type impurities such as boron (B), and has an impurity concentration of 1e20 [cm−3], for example. - The P
type diffusion region 13 is formed in a layer below thedrain region 12. The Ptype diffusion region 13 forms a a part of a drain of the p-channel type MOS transistor. The P-type diffusion region 13 is formed to extend from the element region R1 to the element termination region R2 in a Y-direction as its lengthwise direction. - The P
type diffusion region 13 has an impurity concentration of about 1e18 [cm−3] that is smaller than an impurity concentration of thedrain region 12. The Ptype diffusion region 13 has a width W1 in the element region R1 (see A-A′ sectional view ofFIG. 4 ), whereas it has a width W2 in an area in the vicinity of the end portion of thedrain region 12 in the element termination region R2 (see the C-C′ section ofFIG. 4 ). In addition, a distance a1 from the end of thedrain region 12 to the end of the Ptype diffusion region 13 in the A-A′ section is made smaller than a distance a2 from the end ofdrain region 12 to the end of the Ptype diffusion region 13 in the C-C′ section. As an example, the distance a1 is around 0.1 μm, and the distance a2 is around 0.3 μm. - The p-
type drift region 14 is formed at a position beneath thegate electrode 18 such that it contacts the Ptype diffusion region 13. - The p-type drift region 14 has an impurity concentration lower than an impurity concentration of the P type diffusion region 13, e.g., an impurity concentration of about 1e17 [cm−3]. The drift region 14 is formed to extend in the Y-direction as its lengthwise direction up to the element termination region R2, like the drain region 12. However, a width b1 of the drift region 14 from the junction of the P type diffusion region 13 in the A-A′ section is made smaller than a width b2 thereof in the C-C′ section. In addition,
- Also, a distance (a1+b1) from an end portion of the
drift region 14 on thesource region 15 side to an end portion of the drain region 12 (a border between thefield oxide film 17 and the drain region 12) in the A-A′ section is smaller than a distance (a2+b2) from an end portion of thedrift region 14 on thesource region 15 side to an end portion of the drain region 12 (a border between thefield oxide film 17 and the drain region 12) in the C-C′ section. Accordingly, when a reverse bias is applied to the p channel MOS transistor, a depletion layer easily spreads in the element termination region R2. - A
field oxide film 17 composed of a silicon oxide film (e.g., SiO2 film) is formed on a surface of the P−type drift region 14. Thefield oxide film 17 extends in the Y-direction as its lengthwise direction, and the width c1 thereof in the A-A′ section is made smaller than the width c2 thereof in the C-C′ section. Note that thefield oxide film 17 may be omitted, depending on a required breakdown voltage of the MOS transistor. - Also, an N
type diffusion region 16 is formed at a position isolated from thedrift region 14 on thesemiconductor substrate 11. The Ntype diffusion region 16 and thesemiconductor substrate 11 between the Ntype diffusion region 16 and thedrift region 14 function as a channel region of this p channel type MOS transistor. The above-mentionedsource region 15 is formed on the surface of this Ntype diffusion region 16. Thesource region 15 is connected to a source electrode which is not illustrated through a contact plug CSs. - The N
type diffusion region 16 is formed to extend in the Y-direction as its lengthwise direction, like thegate electrode 18 and the like (seeFIG. 3 ). The widths d1, d1′ of this Ntype diffusion region 16 in the element region R1 are made smaller than the width d2, d2′ thereof in the element termination region R2. - Like the
gate electrode 18, thesourice region 15 is formed to extend in the Y-direction as its lengthwise direction. Thesource region 15 is located at the end portion in the X-direction of the rectangular area CP. Note that thesource region 15 is divided at certain positions in the Y-direction, and the backgate diffusion region 19 is formed in the divided position (B-B′ section), as shown inFIG. 2 . Thegate electrode 18 is formed on thesemiconductor substrate 11 through thegate insulating film 18 a to extend over thedrift region 14, the Ntype diffusion region 16, and thesource region 15. - Sizes, impurity concentrations and the like of the
drain region 12, the Ptype diffusion region 13, thedrift region 14, and thesource region 15 may be set such that required characteristics such as an ON resistance, a breakdown voltage of the p channel MOS transistor in the element region are satisfied. - The shape of the p channel type MOS transistor in the B-B′ section is approximately similar to that in the A-A′ section. However, it is different from that in the A-A′ section in that the
source region 15 does not exist in the B-B′ section, and, instead, the P+ type backgate diffusion region 19 is formed with a larger width. - As described above, the
drain region 12, Ptype diffusion region 13, thedrift region 14 and the Ntype diffusion region 16 are formed to extend in the Y-direction from the element region R1 to the element termination region R2 (see the C-C′ section ofFIG. 4 ). However, the width W2 of the ptype diffusion region 13 along the C-C′ section is made larger than the width W1 thereof in the element region R1 including the A-A′ section. Thus, as shown in a plan view ofFIG. 1 , the Ptype diffusion region 13 has an expanded tip portion with a polygon shape, like a matchstick shape. Having such a shape, this embodiment may relax concentration of an electric field around the region R3 shown inFIG. 1 , and suprres the generation of impact ions, thereby raising a breakdown voltage of the MOS transistor. In addition, in the element termination region R2, the width b2 of thedrift region 14 along the C-C′ section is made larger than the width b1 thereof in the element region R1 including the A-A′ section. Due to this, in the element termination region R2, a depletion layer tends to spread more easily than in the element region R1, thereby improving a breakdown voltage in the element termination region R2. - On the other hand, the width d2 of the N
type diffusion region 16 along the C-C′ section is made smaller than the width d1 thereof in the element region R1 including the A-A′ section. Decreasing the width of the Ntype diffusion region 16 in the element termination region R2 does not lower the breakdown voltage of the MOS transistor. - In this way, in the semiconductor device according to the present embodiment, while the width W2 of the P
type diffusion region 13 in the C-C′ section (in the element termination region R2) and the width b2 of thedrift region 14 in the C-C′ section are made larger than those in the element region R1. On the other hand, the width d2of the Ntype diffusion region 16 is made smaller. An element width in the element termination region R2 can be the same as that in the element region R1. Accordingly, various components can be acccomodated in the rectangular region CP, as a whole. - The above-mentioned widths W2, b2, and d2 may be determined irresppsctive of the widths W1, b1, d1 in the element region R1, and based on a breakdown voltage required in the
element termination region 16. Even when the widths W2 and b2 are determined to have larger values than those of the widths W1 and b1, respectively, the width d2 may be determined to be smaler than the width d1. Accordingly, the width of the element termination region R2 along the X-direction need not be larger than the width of the element region R1 along the X-direction. - In this way, according to the present embodiment, while the element region R1 may be designed to obtain a P channel MOS transistor therein with an optimized ON resistance or the like, the element termination region R2 may be designed to obtain a required breakdown voltage.
- In above-mentioned embodiment, an example has been explained in which the width b2 is made larger than the width b1, and the width W2 is made larger than the width W1. However, it is possible that only the width b2 is made larger than the width b1, and the width W2 is made substantially equal to the width W1. This also allows the breakdown voltage of the element termination region R2 to be raised.
- However, enlarging the width W2 may contribute for preventing electric field concentration in the end portion of the P
type diffusion region 13, thereby raising the breakdown voltage of the element. Accordingly, in addition to enlargement of the width b2, enlargement of the width W2 may serve to raise the breakdown voltage of the element termination region even more. -
FIG. 5 shows the planar shape of the element termination region in a comparative example of the present embodiment. In this comparative example, the width of the Ptype diffusion region 13 in the element region R1 is the same as that of the element termination region R2. This structure cannnot prevent electric field concentration in the vicinity of the region R3 shown inFIG. 5 . This causes the breakdown voltage in the element termination region to lower, thereby lowering the breakdown voltage of the semiconductor element as a whole. In this embodiment, because the width W2 of the Ptype diffusion region 13 in the element termination region R2 is expanded compared to the element region R1, the breakdown voltage of the semiconductor device may be raised. - While certain embodiments of the inventions have been described, these embodiments have been presented by way of example only, and are not intended to limit the scope of the inventions. Indeed, the novel methods and systems described herein may be embodied in a variety of other forms; furthermore, various omissions, substitutions and changes in the form of the methods and systems described herein may be made without departing from the spirit of the inventions. The accompanying claims and their equivalents are intended to cover such forms or modifications as would fail within the scope and spirit of the inventions.
Claims (21)
1.-20. (canceled)
21. A semiconductor device, comprising:
a semiconductor substrate;
a source layer formed on the semiconductor substrate; and
a drain layer formed on the semiconductor substrate, the drain layer being formed to face the source layer in a first direction with a channel region and a drift layer therebetween, and the drain layer being formed to extend in a second direction orthogonal to the first direction;
wherein
a distance along the first direction from the drain layer to an edge of the drift layer on a side of the source layer is larger in an end portion of the drain layer than in a center of the drain layer in the second direction.
22. The semiconductor device according to claim 21 , wherein
the drift layer is formed to surround the drain layer, and includes a first part in a vicinity of the center of the drain layer and a second part in a vicinity of the end portion of the drain layer.
23. The semiconductor device according to claim 22 , wherein
the first part has a first width along the first direction, and the the second part has a second width larger than the first width along the first direction.
24. The semiconductor device according to claim 22 , wherein
the second part has a polygon shape.
25. The semiconductor device according to claim 22 , wherein
the first part is formed in an element region including an MOS transistor formed thereon, and
the second part is formed in an element termination region formed at an end region of the element region.
26. The semiconductor device according to claim 22 , further comprising a field oxide film formed on a surface of the drift layer.
27. The semiconductor device according to claim 21 , wherein
the source layer, the drain layer and the drift layer have a first conductivity type, and
the impurity concentration of the drift layer is lower than that of the drain layer.
28. The semiconductor device according to claim 21 , further comprising a gate electrode formed on the channel region via an insulating film to surround the drain layer,
wherein a distance along the first direction from the drain layer to an edge of the gate electrode is larger in an end portion of the drain layer than in a center of the drain layer in the second direction.
29. A semiconductor device, comprising:
a semiconductor substrate;
a source layer formed on the semiconductor substrate; and
a drain layer formed on the semiconductor substrate, the drain layer being formed to face the source layer in a first direction with a channel region therebetween, and the drain layer being formed to extend in a second direction orthogonal to the first direction; and
a gate electrode formed on the channel region via an insulating film to surround the drain layer,
wherein
a distance along the first direction from the drain layer to an edge of the gate electrode is larger in an end portion of the drain layer than in a center of the drain layer in the second direction.
30. The semiconductor device according to claim 29 , wherein
the gate electrode is formed to surround the drain layer, and includes a first part in a vicinity of the center of the drain layer and a second part in a vicinity of the end portion of the drain layer.
31. The semiconductor device according to claim 30 , wherein
the first part has a first width along the first direction, and the the second part has a second width larger than the first width along the first direction.
32. A semiconductor device, comprising:
a semiconductor substrate;
a source layer formed on the semiconductor substrate; and
a drain layer formed on the semiconductor substrate, the drain layer being formed to face the source layer in a first direction with a channel region and a drift layer therebetween, and the drain layer being formed to extend in a second direction orthogonal to the first direction,
wherein
the drift layer is formed to surround the drain layer, and includes a first part in the vicinity of the center of the drain layer and a second part in the vicinity of the end portion of the drain layer, the second part being enlarged compared to the first part.
33. The semiconductor device according to claim 32 , wherein
the first part has a first width along the first direction, and the the second part having a second width larger than the first width along the first direction.
34. The semiconductor device according to claim 32 , wherein
the second part has a polygon shape.
35. The semiconductor device according to claim 32 , wherein
the first part is formed in an element region including an MOS transistor formed thereon, and
the second part is formed in an element termination region formed at an end region of the element region.
36. The semiconductor device according to claim 32 , further comprising a field oxide film formed on a surface of the drift layer.
37. The semiconductor device according to claim 32 , wherein
the source layer, the drain layer and the drift layer have a first conductivity type,
the impurity concentration of the drift layer is lower than that of the drain layer.
38. The semiconductor device according to claim 32 , further comprising a gate electrode formed on the channel region via an insulating film to surround the drain layer,
wherein the gate electrode includes a third part in the vicinity of the center of the drain layer and a fourth part in the vicinity of the end portion of the drain layer, an area surrounded by the fourth part is larger than that surrounded by the third part.
39. A semiconductor device, comprising:
a semiconductor substrate;
a source layer formed on the semiconductor substrate; and
a drain layer formed on the semiconductor substrate, the drain layer being formed to face the source layer in a first direction with a channel region therebetween, and the drain layer being formed to extend in a second direction orthogonal to the first direction; and
a gate electrode formed on the channel region via an insulating film to surround the drain layer,
wherein
the gate electrode is formed to surround the drain layer, and includes a first part in the vicinity of the center of the drain layer and a second part in the vicinity of the end portion of the drain layer, an area surrounded by the second part is larger than that surrounded by the first part.
40. The semiconductor device according to claim 39 , wherein
an area surrounded by the first part has a first width along the first direction, and an area surrounded by the second part has a second width larger than the first width along the first direction.
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US13/850,124 US20130270637A1 (en) | 2011-03-23 | 2013-03-25 | Semiconductor device |
Applications Claiming Priority (4)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP2011-63875 | 2011-03-23 | ||
| JP2011063875 | 2011-03-23 | ||
| US13/241,107 US8421153B2 (en) | 2011-03-23 | 2011-09-22 | Semiconductor device |
| US13/850,124 US20130270637A1 (en) | 2011-03-23 | 2013-03-25 | Semiconductor device |
Related Parent Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US13/241,107 Continuation US8421153B2 (en) | 2011-03-23 | 2011-09-22 | Semiconductor device |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| US20130270637A1 true US20130270637A1 (en) | 2013-10-17 |
Family
ID=46859376
Family Applications (2)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US13/241,107 Active 2031-10-18 US8421153B2 (en) | 2011-03-23 | 2011-09-22 | Semiconductor device |
| US13/850,124 Abandoned US20130270637A1 (en) | 2011-03-23 | 2013-03-25 | Semiconductor device |
Family Applications Before (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US13/241,107 Active 2031-10-18 US8421153B2 (en) | 2011-03-23 | 2011-09-22 | Semiconductor device |
Country Status (5)
| Country | Link |
|---|---|
| US (2) | US8421153B2 (en) |
| JP (1) | JP5586546B2 (en) |
| KR (1) | KR101244139B1 (en) |
| CN (1) | CN102694024B (en) |
| TW (1) | TWI450395B (en) |
Cited By (3)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| CN103928527A (en) * | 2014-04-28 | 2014-07-16 | 电子科技大学 | Junction terminal structure of transverse high-voltage power semiconductor device |
| TWI702722B (en) * | 2017-03-14 | 2020-08-21 | 日商富士電機股份有限公司 | Semiconductor device and method of manufacturing semiconductor device |
| US20220013663A1 (en) * | 2018-11-30 | 2022-01-13 | Mitsubishi Electric Corporation | Semiconductor device |
Families Citing this family (3)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US8476732B2 (en) * | 2008-12-10 | 2013-07-02 | Toyota Jidosha Kabushiki Kaisha | Semiconductor device |
| CN107863377B (en) * | 2016-09-22 | 2019-10-25 | 联华电子股份有限公司 | Semiconductor device and method for manufacturing the same |
| US10886399B2 (en) * | 2018-09-07 | 2021-01-05 | Nxp Usa, Inc. | High voltage semiconductor device and method of fabrication |
Citations (42)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US4682205A (en) * | 1982-10-25 | 1987-07-21 | U.S. Philips Corporation | Semiconductor device |
| US5258636A (en) * | 1991-12-12 | 1993-11-02 | Power Integrations, Inc. | Narrow radius tips for high voltage semiconductor devices with interdigitated source and drain electrodes |
| US5294824A (en) * | 1992-07-31 | 1994-03-15 | Motorola, Inc. | High voltage transistor having reduced on-resistance |
| US5523599A (en) * | 1993-02-15 | 1996-06-04 | Fuji Electric Co., Ltd. | High voltage MIS field effect transistor |
| US5633521A (en) * | 1995-06-01 | 1997-05-27 | Nec Corporation | Enhancement of breakdown voltage in MOSFET semiconductor device |
| US5637898A (en) * | 1995-12-22 | 1997-06-10 | North Carolina State University | Vertical field effect transistors having improved breakdown voltage capability and low on-state resistance |
| US5733812A (en) * | 1993-11-15 | 1998-03-31 | Matsushita Electric Industrial Co., Ltd. | Semiconductor device with a field-effect transistor having a lower resistance impurity diffusion layer, and method of manufacturing the same |
| US5838050A (en) * | 1996-06-19 | 1998-11-17 | Winbond Electronics Corp. | Hexagon CMOS device |
| US5910670A (en) * | 1996-12-23 | 1999-06-08 | U.S. Philips Corporation | Semiconductor device with improved breakdown voltage characteristics |
| US5998845A (en) * | 1996-12-23 | 1999-12-07 | U.S. Philips Corporation | Semiconductor device having increased safe operating range |
| US6043532A (en) * | 1996-11-11 | 2000-03-28 | Sgs-Thomson Microelectronics S.R.L. | DMOS transistor protected against "snap-back" |
| US6281546B1 (en) * | 1997-02-17 | 2001-08-28 | Denso Corporation | Insulated gate field effect transistor and manufacturing method of the same |
| US6441432B1 (en) * | 1998-11-20 | 2002-08-27 | Fuji Electric Co., Ltd. | High voltage lateral semiconductor device |
| US6538291B1 (en) * | 1999-09-29 | 2003-03-25 | Nec Corporation | Input protection circuit |
| US6538281B2 (en) * | 2000-05-23 | 2003-03-25 | Stmicroelectronics S.R.L. | Low on-resistance LDMOS |
| US20030205765A1 (en) * | 2000-04-03 | 2003-11-06 | Nec Corporation | Semiconductor device and method for manufacturing the same |
| US6650001B2 (en) * | 2001-01-25 | 2003-11-18 | Kabushiki Kaisha Toshiba | Lateral semiconductor device and vertical semiconductor device |
| US20050029540A1 (en) * | 2003-07-28 | 2005-02-10 | Nec Electronics Corporation | Multifinger-type electrostatic discharge protection element |
| US6919598B2 (en) * | 2003-03-10 | 2005-07-19 | Zia Hossain | LDMOS transistor with enhanced termination region for high breakdown voltage with low on-resistance |
| US6960807B2 (en) * | 2003-11-25 | 2005-11-01 | Texas Instruments Incorporated | Drain extend MOS transistor with improved breakdown robustness |
| US6982461B2 (en) * | 2003-12-08 | 2006-01-03 | Semiconductor Components Industries, L.L.C. | Lateral FET structure with improved blocking voltage and on resistance performance and method |
| US20070090414A1 (en) * | 2005-10-24 | 2007-04-26 | Kabushiki Kaisha Toshiba | Semiconductor device including ESD protective element |
| US20070132019A1 (en) * | 2005-12-09 | 2007-06-14 | Atmel Germany Gmbh | DMOS transistor with optimized periphery structure |
| US7238987B2 (en) * | 2004-12-06 | 2007-07-03 | Matsushita Electric Industrial Co., Ltd. | Lateral semiconductor device and method for producing the same |
| WO2007136556A2 (en) * | 2006-05-08 | 2007-11-29 | Marvell World Trade Ltd. | Efficient transistor structure |
| US7485924B2 (en) * | 2005-08-31 | 2009-02-03 | Sharp Kabushiki Kaisha | Lateral double-diffused field effect transistor and integrated circuit having same |
| US20090072319A1 (en) * | 2005-06-22 | 2009-03-19 | Nxp B.V. | Semiconductor device with relatively high breakdown voltage and manufacturing method |
| US20090108339A1 (en) * | 2007-10-31 | 2009-04-30 | Peilin Wang | High voltage tmos semiconductor device with low gate charge structure and method of making |
| US7595523B2 (en) * | 2007-02-16 | 2009-09-29 | Power Integrations, Inc. | Gate pullback at ends of high-voltage vertical transistor structure |
| US20090242981A1 (en) * | 2008-03-27 | 2009-10-01 | Sanyo Electric Co., Ltd. | Semiconductor device |
| US20100065903A1 (en) * | 2008-09-18 | 2010-03-18 | Power Integrations, Inc. | High-voltage vertical transistor with a varied width silicon pillar |
| US20100181616A1 (en) * | 2009-01-19 | 2010-07-22 | Oki Semiconductor Co., Ltd. | Semiconductor device and method of manufacturing the same |
| US20100207207A1 (en) * | 2009-02-16 | 2010-08-19 | Vanguard International Semiconductor | Semiconductor structure |
| US20110233668A1 (en) * | 2010-03-25 | 2011-09-29 | Kabushiki Kaisha Toshiba | Semiconductor device |
| US8072029B2 (en) * | 2007-01-12 | 2011-12-06 | Fairchild Korea Semiconductor Ltd. | High voltage semiconductor device with floating regions for reducing electric field concentration |
| US8115250B2 (en) * | 2009-01-28 | 2012-02-14 | Sony Corporation | Semiconductor device and manufacturing method of the same |
| US20120098062A1 (en) * | 2010-10-26 | 2012-04-26 | Texas Instruments Incorporated | Hybrid active-field gap extended drain mos transistor |
| US8269272B2 (en) * | 2009-12-14 | 2012-09-18 | Kabushiki Kaisha Toshiba | Semiconductor device and method for manufacturing the same |
| US8373227B2 (en) * | 2008-10-20 | 2013-02-12 | Nxp B.V. | Semiconductor device and method having trenches in a drain extension region |
| US8450801B2 (en) * | 2010-08-27 | 2013-05-28 | United Microelectronics Corp. | Lateral-diffusion metal-oxide-semiconductor device |
| US8525259B2 (en) * | 2009-05-29 | 2013-09-03 | Semiconductor Components Industries, Llc. | Semiconductor device |
| US8803232B2 (en) * | 2011-05-29 | 2014-08-12 | Taiwan Semiconductor Manufacturing Co., Ltd. | High voltage and ultra-high voltage semiconductor devices with increased breakdown voltages |
Family Cites Families (16)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5191401A (en) * | 1989-03-10 | 1993-03-02 | Kabushiki Kaisha Toshiba | MOS transistor with high breakdown voltage |
| JPH0824146B2 (en) * | 1989-10-19 | 1996-03-06 | 株式会社東芝 | MOS integrated circuit |
| JP2599494B2 (en) * | 1990-08-27 | 1997-04-09 | 松下電子工業株式会社 | Semiconductor device |
| JP2609753B2 (en) * | 1990-10-17 | 1997-05-14 | 株式会社東芝 | Semiconductor device |
| JPH0645601A (en) * | 1992-05-25 | 1994-02-18 | Matsushita Electron Corp | Semiconductor device and its manufacture |
| JP2001102569A (en) * | 1999-09-28 | 2001-04-13 | Fuji Electric Co Ltd | Semiconductor device |
| JP3723410B2 (en) * | 2000-04-13 | 2005-12-07 | 三洋電機株式会社 | Semiconductor device and manufacturing method thereof |
| JP2002110970A (en) * | 2000-09-28 | 2002-04-12 | Toshiba Corp | Semiconductor device |
| TWI288472B (en) * | 2001-01-18 | 2007-10-11 | Toshiba Corp | Semiconductor device and method of fabricating the same |
| JP4839578B2 (en) | 2004-04-26 | 2011-12-21 | 富士電機株式会社 | Horizontal semiconductor device |
| JP2008091689A (en) | 2006-10-03 | 2008-04-17 | Sharp Corp | Horizontal double diffused MOS transistor, method of manufacturing the same, and integrated circuit |
| JP5150389B2 (en) * | 2008-07-01 | 2013-02-20 | シャープ株式会社 | Semiconductor device |
| EP2330617A4 (en) * | 2008-09-01 | 2012-01-25 | Rohm Co Ltd | SEMICONDUCTOR DEVICE AND METHOD FOR MANUFACTURING THE SAME |
| KR20100064106A (en) * | 2008-12-04 | 2010-06-14 | 주식회사 동부하이텍 | Laterally double-diffused metal oxide semiconductor, and method for fabricating therof |
| JP5446404B2 (en) * | 2009-04-07 | 2014-03-19 | 富士電機株式会社 | Semiconductor device |
| US20120168819A1 (en) * | 2011-01-03 | 2012-07-05 | Fabio Alessio Marino | Semiconductor pillar power MOS |
-
2011
- 2011-09-13 JP JP2011199525A patent/JP5586546B2/en active Active
- 2011-09-16 TW TW100133438A patent/TWI450395B/en active
- 2011-09-19 KR KR1020110093827A patent/KR101244139B1/en active Active
- 2011-09-19 CN CN201110278316.3A patent/CN102694024B/en active Active
- 2011-09-22 US US13/241,107 patent/US8421153B2/en active Active
-
2013
- 2013-03-25 US US13/850,124 patent/US20130270637A1/en not_active Abandoned
Patent Citations (45)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US4682205A (en) * | 1982-10-25 | 1987-07-21 | U.S. Philips Corporation | Semiconductor device |
| US5258636A (en) * | 1991-12-12 | 1993-11-02 | Power Integrations, Inc. | Narrow radius tips for high voltage semiconductor devices with interdigitated source and drain electrodes |
| US5294824A (en) * | 1992-07-31 | 1994-03-15 | Motorola, Inc. | High voltage transistor having reduced on-resistance |
| US5523599A (en) * | 1993-02-15 | 1996-06-04 | Fuji Electric Co., Ltd. | High voltage MIS field effect transistor |
| US5733812A (en) * | 1993-11-15 | 1998-03-31 | Matsushita Electric Industrial Co., Ltd. | Semiconductor device with a field-effect transistor having a lower resistance impurity diffusion layer, and method of manufacturing the same |
| US5633521A (en) * | 1995-06-01 | 1997-05-27 | Nec Corporation | Enhancement of breakdown voltage in MOSFET semiconductor device |
| US5637898A (en) * | 1995-12-22 | 1997-06-10 | North Carolina State University | Vertical field effect transistors having improved breakdown voltage capability and low on-state resistance |
| US5838050A (en) * | 1996-06-19 | 1998-11-17 | Winbond Electronics Corp. | Hexagon CMOS device |
| US6043532A (en) * | 1996-11-11 | 2000-03-28 | Sgs-Thomson Microelectronics S.R.L. | DMOS transistor protected against "snap-back" |
| US5910670A (en) * | 1996-12-23 | 1999-06-08 | U.S. Philips Corporation | Semiconductor device with improved breakdown voltage characteristics |
| US5998845A (en) * | 1996-12-23 | 1999-12-07 | U.S. Philips Corporation | Semiconductor device having increased safe operating range |
| US6281546B1 (en) * | 1997-02-17 | 2001-08-28 | Denso Corporation | Insulated gate field effect transistor and manufacturing method of the same |
| US6441432B1 (en) * | 1998-11-20 | 2002-08-27 | Fuji Electric Co., Ltd. | High voltage lateral semiconductor device |
| US6538291B1 (en) * | 1999-09-29 | 2003-03-25 | Nec Corporation | Input protection circuit |
| US20030205765A1 (en) * | 2000-04-03 | 2003-11-06 | Nec Corporation | Semiconductor device and method for manufacturing the same |
| US6538281B2 (en) * | 2000-05-23 | 2003-03-25 | Stmicroelectronics S.R.L. | Low on-resistance LDMOS |
| US6650001B2 (en) * | 2001-01-25 | 2003-11-18 | Kabushiki Kaisha Toshiba | Lateral semiconductor device and vertical semiconductor device |
| US7208385B2 (en) * | 2003-03-10 | 2007-04-24 | Semiconductor Components Industries, L.L.C. | LDMOS transistor with enhanced termination region for high breakdown voltage with on-resistance |
| US6919598B2 (en) * | 2003-03-10 | 2005-07-19 | Zia Hossain | LDMOS transistor with enhanced termination region for high breakdown voltage with low on-resistance |
| US20050029540A1 (en) * | 2003-07-28 | 2005-02-10 | Nec Electronics Corporation | Multifinger-type electrostatic discharge protection element |
| US6960807B2 (en) * | 2003-11-25 | 2005-11-01 | Texas Instruments Incorporated | Drain extend MOS transistor with improved breakdown robustness |
| US6982461B2 (en) * | 2003-12-08 | 2006-01-03 | Semiconductor Components Industries, L.L.C. | Lateral FET structure with improved blocking voltage and on resistance performance and method |
| US7238987B2 (en) * | 2004-12-06 | 2007-07-03 | Matsushita Electric Industrial Co., Ltd. | Lateral semiconductor device and method for producing the same |
| US7808050B2 (en) * | 2005-06-22 | 2010-10-05 | Nxp B.V. | Semiconductor device with relatively high breakdown voltage and manufacturing method |
| US20090072319A1 (en) * | 2005-06-22 | 2009-03-19 | Nxp B.V. | Semiconductor device with relatively high breakdown voltage and manufacturing method |
| US7485924B2 (en) * | 2005-08-31 | 2009-02-03 | Sharp Kabushiki Kaisha | Lateral double-diffused field effect transistor and integrated circuit having same |
| US20070090414A1 (en) * | 2005-10-24 | 2007-04-26 | Kabushiki Kaisha Toshiba | Semiconductor device including ESD protective element |
| US20070132019A1 (en) * | 2005-12-09 | 2007-06-14 | Atmel Germany Gmbh | DMOS transistor with optimized periphery structure |
| US7521756B2 (en) * | 2005-12-09 | 2009-04-21 | Atmel Germany Gmbh | DMOS transistor with optimized periphery structure |
| WO2007136556A2 (en) * | 2006-05-08 | 2007-11-29 | Marvell World Trade Ltd. | Efficient transistor structure |
| US8072029B2 (en) * | 2007-01-12 | 2011-12-06 | Fairchild Korea Semiconductor Ltd. | High voltage semiconductor device with floating regions for reducing electric field concentration |
| US7595523B2 (en) * | 2007-02-16 | 2009-09-29 | Power Integrations, Inc. | Gate pullback at ends of high-voltage vertical transistor structure |
| US20090108339A1 (en) * | 2007-10-31 | 2009-04-30 | Peilin Wang | High voltage tmos semiconductor device with low gate charge structure and method of making |
| US20090242981A1 (en) * | 2008-03-27 | 2009-10-01 | Sanyo Electric Co., Ltd. | Semiconductor device |
| US20100065903A1 (en) * | 2008-09-18 | 2010-03-18 | Power Integrations, Inc. | High-voltage vertical transistor with a varied width silicon pillar |
| US8373227B2 (en) * | 2008-10-20 | 2013-02-12 | Nxp B.V. | Semiconductor device and method having trenches in a drain extension region |
| US20100181616A1 (en) * | 2009-01-19 | 2010-07-22 | Oki Semiconductor Co., Ltd. | Semiconductor device and method of manufacturing the same |
| US8115250B2 (en) * | 2009-01-28 | 2012-02-14 | Sony Corporation | Semiconductor device and manufacturing method of the same |
| US20100207207A1 (en) * | 2009-02-16 | 2010-08-19 | Vanguard International Semiconductor | Semiconductor structure |
| US8525259B2 (en) * | 2009-05-29 | 2013-09-03 | Semiconductor Components Industries, Llc. | Semiconductor device |
| US8269272B2 (en) * | 2009-12-14 | 2012-09-18 | Kabushiki Kaisha Toshiba | Semiconductor device and method for manufacturing the same |
| US20110233668A1 (en) * | 2010-03-25 | 2011-09-29 | Kabushiki Kaisha Toshiba | Semiconductor device |
| US8450801B2 (en) * | 2010-08-27 | 2013-05-28 | United Microelectronics Corp. | Lateral-diffusion metal-oxide-semiconductor device |
| US20120098062A1 (en) * | 2010-10-26 | 2012-04-26 | Texas Instruments Incorporated | Hybrid active-field gap extended drain mos transistor |
| US8803232B2 (en) * | 2011-05-29 | 2014-08-12 | Taiwan Semiconductor Manufacturing Co., Ltd. | High voltage and ultra-high voltage semiconductor devices with increased breakdown voltages |
Cited By (4)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| CN103928527A (en) * | 2014-04-28 | 2014-07-16 | 电子科技大学 | Junction terminal structure of transverse high-voltage power semiconductor device |
| TWI702722B (en) * | 2017-03-14 | 2020-08-21 | 日商富士電機股份有限公司 | Semiconductor device and method of manufacturing semiconductor device |
| US20220013663A1 (en) * | 2018-11-30 | 2022-01-13 | Mitsubishi Electric Corporation | Semiconductor device |
| US11888057B2 (en) * | 2018-11-30 | 2024-01-30 | Mitsubishi Electric Corporation | Semiconductor device |
Also Published As
| Publication number | Publication date |
|---|---|
| JP2012212842A (en) | 2012-11-01 |
| US20120241858A1 (en) | 2012-09-27 |
| TWI450395B (en) | 2014-08-21 |
| JP5586546B2 (en) | 2014-09-10 |
| TW201240091A (en) | 2012-10-01 |
| CN102694024B (en) | 2014-12-03 |
| KR20120108899A (en) | 2012-10-05 |
| KR101244139B1 (en) | 2013-03-15 |
| US8421153B2 (en) | 2013-04-16 |
| CN102694024A (en) | 2012-09-26 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US10535731B2 (en) | Lateral MOSFET with buried drain extension layer | |
| US8063444B2 (en) | Lateral diffused metal oxide semiconductor (LDMOS) devices with electrostatic discharge (ESD) protection capability in integrated circuit | |
| CN100472809C (en) | Lateral double diffused field effect transistor and integrated circuit containing it | |
| JP4772843B2 (en) | Semiconductor device and manufacturing method thereof | |
| US8482059B2 (en) | Semiconductor structure and manufacturing method for the same | |
| JP4104701B2 (en) | Semiconductor device | |
| US20130049112A1 (en) | Electrostatic discharge protection device and applications thereof | |
| US20130032895A1 (en) | High-voltage transistor device and associated method for manufacturing | |
| US9324785B2 (en) | Semiconductor device and method for fabricating the same | |
| US20130270637A1 (en) | Semiconductor device | |
| JP5957171B2 (en) | Semiconductor device and manufacturing method thereof | |
| KR102255545B1 (en) | A semiconductor device and a method of manufacturing a semiconductor device | |
| KR100877674B1 (en) | LMDOS element | |
| US7081394B2 (en) | Device for electrostatic discharge protection and method of manufacturing the same | |
| US9263574B1 (en) | Semiconductor device and method for fabricating the same | |
| US8643104B1 (en) | Lateral diffusion metal oxide semiconductor transistor structure | |
| JP2024137200A (en) | Field-effect transistor | |
| WO2012157025A1 (en) | Semiconductor device | |
| JP2009277956A (en) | Semiconductor device | |
| CN108962988A (en) | High voltage metal oxide semiconductor element and manufacturing method thereof | |
| CN106611785B (en) | High voltage semiconductor device and method for manufacturing the same | |
| US9105491B2 (en) | Semiconductor structure and semiconductor device having the same | |
| TWI404207B (en) | Semiconductor structure | |
| CN114759090A (en) | High voltage device and method for manufacturing the same | |
| CN104347702A (en) | Semiconductor device and manufacturing method thereof |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |