US20130249023A1 - High Frequency CMUT - Google Patents
High Frequency CMUT Download PDFInfo
- Publication number
- US20130249023A1 US20130249023A1 US13/427,856 US201213427856A US2013249023A1 US 20130249023 A1 US20130249023 A1 US 20130249023A1 US 201213427856 A US201213427856 A US 201213427856A US 2013249023 A1 US2013249023 A1 US 2013249023A1
- Authority
- US
- United States
- Prior art keywords
- touches
- conductive
- cmut
- conductive structure
- top surface
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D48/00—Individual devices not covered by groups H10D1/00 - H10D44/00
- H10D48/50—Devices controlled by mechanical forces, e.g. pressure
-
- B—PERFORMING OPERATIONS; TRANSPORTING
- B06—GENERATING OR TRANSMITTING MECHANICAL VIBRATIONS IN GENERAL
- B06B—METHODS OR APPARATUS FOR GENERATING OR TRANSMITTING MECHANICAL VIBRATIONS OF INFRASONIC, SONIC, OR ULTRASONIC FREQUENCY, e.g. FOR PERFORMING MECHANICAL WORK IN GENERAL
- B06B1/00—Methods or apparatus for generating mechanical vibrations of infrasonic, sonic, or ultrasonic frequency
- B06B1/02—Methods or apparatus for generating mechanical vibrations of infrasonic, sonic, or ultrasonic frequency making use of electrical energy
- B06B1/0292—Electrostatic transducers, e.g. electret-type
-
- G—PHYSICS
- G01—MEASURING; TESTING
- G01N—INVESTIGATING OR ANALYSING MATERIALS BY DETERMINING THEIR CHEMICAL OR PHYSICAL PROPERTIES
- G01N29/00—Investigating or analysing materials by the use of ultrasonic, sonic or infrasonic waves; Visualisation of the interior of objects by transmitting ultrasonic or sonic waves through the object
- G01N29/22—Details, e.g. general constructional or apparatus details
- G01N29/24—Probes
- G01N29/2406—Electrostatic or capacitive probes, e.g. electret or cMUT-probes
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D1/00—Resistors, capacitors or inductors
- H10D1/60—Capacitors
- H10D1/62—Capacitors having potential barriers
- H10D1/66—Conductor-insulator-semiconductor capacitors, e.g. MOS capacitors
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/201—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of only components covered by H10D1/00 or H10D8/00, e.g. RLC circuits
- H10D84/204—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of only components covered by H10D1/00 or H10D8/00, e.g. RLC circuits of combinations of diodes or capacitors or resistors
- H10D84/212—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of only components covered by H10D1/00 or H10D8/00, e.g. RLC circuits of combinations of diodes or capacitors or resistors of only capacitors
Definitions
- the present invention relates to a CMUT and, more particularly, to a high frequency CMUT.
- CMUT capacitive micromachined ultrasonic transducer
- FIGS. 1A-1C show views that illustrate a prior-art CMUT array 100 .
- FIG. 1A shows a plan view of CMUT array 100
- FIG. 1B shows a cross-sectional view of CMUT array 100 taken along line 1 B- 1 B of FIG. 1A
- FIG. 1C shows a cross-sectional view of CMUT array 100 taken along line 1 C- 1 C of FIG. 1A .
- CMUT array 100 has three CMUT elements 102 arranged in a single row, where each CMUT element 102 has 12 CMUT cells 104 arranged in an array three CMUT cells wide by four CMUT cells long. Further, each adjacent pair of CMUT elements 102 has a minimum spacing X of 16 ⁇ m, while each adjacent pair of CMUT cells 104 have a minimum spacing Y of 5 ⁇ m.
- CMUT array 100 also has a conventionally-formed semiconductor substrate 110 , and a post oxide structure 112 that touches semiconductor substrate 110 .
- Semiconductor substrate 110 has a top surface which, in turn, has a number of spaced-apart CMUT surface regions 113 . Further, semiconductor substrate 110 is heavily doped to have a resistance of 0.01 ⁇ /cm or less.
- Post oxide structure 112 horizontally surrounds, but does not cover, each CMUT surface region 113 .
- post oxide structure 112 has substrate contact openings 114 that extend completely through post oxide structure 112 to expose semiconductor substrate 110 .
- CMUT array 100 includes a number of cell oxide structures 116 , a corresponding number of silicon membranes 120 , and a corresponding number of vacuum-sealed cavities 122 .
- the cell oxide structures 116 touch the CMUT surface regions 113 on the top surface of semiconductor substrate 110 .
- the silicon membranes 120 touch the top surface of post oxide structure 112 and lie over and spaced apart from the cell oxide structures 116 .
- the vacuum-sealed cavities 122 which are horizontally surrounded by post oxide structure 112 , lie vertically between the cell oxide structures 116 and the silicon membranes 120 .
- Each of the silicon membranes 120 is approximately 2.2 ⁇ m thick.
- CMUT array 100 also includes a number of aluminum plates 126 (which can optionally include copper). Each aluminum plate 126 touches and covers the top surfaces of a group of silicon membranes 120 , where an aluminum plate 126 and a group of silicon membranes 120 are part of a CMUT element 102 .
- the aluminum plates 126 reduce the sheet resistances of the silicon membranes 120 , and provide low-resistance paths to bond pad regions 128 on the top surfaces of the aluminum plates 126 .
- a 1500 ⁇ -thick aluminum plate has a sheet resistance of approximately 180 m ⁇ /square.
- CMUT array 100 includes a number of aluminum bond pads 130 (which can optionally include copper) that lie within the substrate contact openings 114 to touch semiconductor substrate 110 .
- CMUT array 100 includes a passivation layer 132 approximately 2000 ⁇ thick that touches and lies over post oxide structure 112 , the aluminum plates 126 , and the aluminum bond pads 130 .
- Passivation layer 132 has a number of bond pad openings 136 that expose the aluminum bond pads 130 , and a number of bond pad openings 138 that expose the bond pad regions 128 on the top surfaces of the aluminum plates 126 .
- CMUT array 100 has an acoustic dampening structure 142 that touches the bottom surface of semiconductor substrate 110 .
- a first bias voltage is placed on semiconductor substrate 110 , which functions as a first capacitor plate
- a second bias voltage is placed on the silicon membranes 120 , which function as second capacitor plates.
- the voltages across the capacitor plates lie across the vacuum-sealed cavities 122 .
- an ultrasonic wave causes the membrane stacks 140 to vibrate. The vibration varies the capacitance across the first and second capacitor plates, thereby generating an electrical signal that varies as the capacitance varies.
- an alternating electrical signal applied across the biased first and second capacitor plates causes the membrane stacks 140 to vibrate which, in turn, transmits ultrasonic waves.
- the rate or frequency at which a membrane stack 140 vibrates depends on a number of factors, including the lateral dimensions of vacuum-sealed cavity 122 , and the stiffness of membrane stack 140 .
- the stiffness of membrane stack 140 depends in part on the thickness of membrane stack 140 .
- ultrasonic waves are also transmitted backward towards the bottom surface of semiconductor substrate 110 .
- These backward ultrasonic waves can resonate within semiconductor substrate 110 depending on the thickness of semiconductor substrate 110 and the frequency of operation, and can interfere with the quality of the resultant image.
- Acoustic dampening structure 142 absorbs and dampens the ultrasonic waves in semiconductor substrate 110 .
- FIGS. 2A-2N show cross-sectional views that illustrate a prior-art method 200 of forming a CMUT structure.
- method 200 utilizes a conventionally-formed single-crystal silicon wafer 210 .
- Silicon wafer 210 has rows and columns of die-sized regions, and one or more CMUT cells can be simultaneously formed in each die-sized region.
- FIGS. 2A-2N illustrate the formation of a CMUT structure that has a single CMUT cell.
- FIGS. 2A-2N also illustrate the formation of a bond pad structure.
- silicon wafer 210 has a top surface which, in turn, has a CMUT surface region 211 .
- silicon wafer 210 is heavily doped to have a resistance of 0.01 ⁇ /cm or less.
- Method 200 begins by forming a patterned photoresist layer on the top surface of silicon wafer 210 in a conventional manner. After the patterned photoresist layer has been formed, the top surface of silicon wafer 210 is etched for a predefined time to form two or more front side alignment marks.
- the resulting structure is rinsed following the etch.
- the patterned photoresist layer is conventionally removed, such as with an ash plus a solvent clean.
- the resulting structure is cleaned to remove organics, such as with a Piranha etch (e.g., using a solution of 50H 2 SO 4 :1H 2 O 2 @120° C. removes approximately 240 nm/minute).
- method 200 continues by forming a post oxide structure 212 approximately 8500 ⁇ thick on the top surface of silicon wafer 210 using the well-known local oxidation of silicon (LOCOS) process (e.g., the formation of a patterned hard mask followed by 1050° C. steam for 140 minutes).
- Post oxide structure 212 has a cell opening 213 (where the hard mask was placed and where a CMUT cell will be formed) approximately 60 ⁇ m wide that exposes and horizontally surrounds CMUT surface region 211 .
- the LOCOS process also forms a backside oxide structure 214 that touches the bottom surface of silicon wafer 210 at the same time.
- a cell oxide layer 216 approximately 4550 ⁇ thick is grown in cell opening 212 A on CMUT surface region 211 on the top surface of silicon wafer 210 .
- the growth of cell oxide layer 216 causes post oxide structure 212 to continue growing, reaching a thickness of approximately 10500 ⁇ .
- a silicon-on-oxide (SOI) wafer 220 is fusion bonded to the top surface of post oxide structure 212 in a vacuum to form a vacuum-sealed cavity 222 .
- Cavity 222 has a depth, which is measured vertically from the top surface of cell oxide layer 216 to the top surface of post oxide structure 212 , of approximately 3100 ⁇ .
- SOI wafer 220 has a handle wafer 224 , a buried insulation layer 226 approximately 1.1 ⁇ m thick that touches handle wafer 224 , and a single-crystal silicon substrate structure 228 approximately 2.2 ⁇ m thick.
- Substrate structure 228 has a first surface that touches buried insulation layer 226 , and a second surface that touches post oxide structure 212 .
- handle wafer 224 is removed in a conventional manner, followed by the conventional removal of insulation layer 226 .
- a patterned photoresist layer 230 is formed on the first surface of substrate structure 228 .
- CMUT membrane 232 is etched to form a CMUT membrane 232 .
- the etch also re-exposes the alignment marks. (Alignment marks can alternately or additionally be formed on the backside of silicon wafer 210 .) Patterned photoresist layer 230 is then removed in a conventional manner.
- a patterned photoresist layer 240 is formed on post oxide structure 212 and CMUT membrane 232 .
- patterned photoresist layer 240 is formed on post oxide structure 212 and CMUT membrane 232 .
- the exposed region of post oxide structure 212 is etched until silicon wafer 210 has been exposed. The etch forms a substrate contact opening 241 that is approximately 50 ⁇ m wide. Patterned photoresist layer 240 is then removed in a conventional manner.
- an aluminum layer 242 (which can optionally include copper) approximately 1500 ⁇ thick is deposited to touch silicon wafer 210 , post oxide structure 212 , and CMUT membrane 232 . After this, a patterned photoresist layer 250 is formed on aluminum layer 242 .
- the exposed region of aluminum layer 242 is etched to form an aluminum bond pad 252 that extends through post oxide structure 212 to touch silicon wafer 210 , and an aluminum plate 254 that touches and covers the top surface of CMUT membrane 232 .
- Patterned photoresist layer 250 is then removed in a conventional manner.
- a passivation layer 256 approximately 2000 ⁇ thick is formed to touch and lie over post oxide structure 212 , aluminum bond pad 252 , and aluminum plate 254 .
- Passivation layer 256 protects aluminum plate 254 from being damaged during subsequent packaging steps.
- CMUT membrane 232 and the portions of aluminum plate 254 and passivation layer 256 that lie over vacuum-sealed cavity 222 form a membrane stack 258 .
- a patterned photoresist layer 260 is formed on passivation layer 256 .
- the exposed regions of passivation layer 256 are etched to form a bond pad opening 261 that exposes aluminum bond pad 252 , and a bond pad opening, like a bond pad opening 138 in FIG. 1A , that exposes a bond pad region of aluminum plate 254 .
- patterned photoresist layer 260 is then removed in a conventional manner.
- backside oxide structure 214 is removed in a conventional manner.
- backside oxide structure 214 can be removed using chemical mechanical polishing.
- backside oxide structure 214 can be removed using a single-sided wet etch, such as a SEZ etch by SEZ Austria GmbH, Draubodenweg 29, A-9500 Villach, Austria.
- an acoustic damping structure 262 such as a tungsten epoxy mixture, is deposited onto the bottom side of silicon wafer 210 to form, as shown in FIG. 2N , a CMUT structure 264 with a CMUT cell 270 . Silicon wafer 210 is then diced to form a number of individual die that each has one or more CMUT elements and cells.
- Each CMUT cell 270 is designed to have a fractional bandwidth (FB) greater than 100% and a Q that is less than one.
- CMUT membrane 232 and the overlying portions of aluminum plate 254 and passivation layer 256 (membrane stack 258 ) are configured to vibrate at a maximum frequency of approximately 20 MHz.
- CMUT cell 270 One limitation of CMUT cell 270 is the ability to operate at higher frequencies (F0 ⁇ 40 MHz) while maintaining a fractional bandwidth greater than 100% and a Q less than one.
- a maximum frequency of 20 MHz is suitable for some contact or near contact body imaging applications, like echo cardiograms, but higher frequency operation would enable higher resolution medical imaging applications and non-destructive evaluation applications, such as the imaging of structural defects or the detection of frequency shifts due to chemical absorption. These applications require a maximum frequency of 40 MHz or more.
- the thickness of membrane stack 258 In order to operate at higher frequencies (>20 MHz) while maintaining the desired fractional bandwidth (>100%) and Q ( ⁇ 1), the thickness of membrane stack 258 must be reduced. Reducing the thickness of membrane stack 258 changes the frequency which, in turn, requires that the lateral dimension of vacuum-sealed cavity 222 be reduced accordingly.
- the thickness of silicon substrate structure 228 which becomes CMUT membrane 232 , can be reduced.
- the thickness of silicon substrate structure 228 can be reduced from 2.2 ⁇ m to 1 ⁇ m while maintaining structural stability.
- even a thickness of 1 ⁇ m is too large for efficient high frequency operation.
- the thickness of aluminum plate 254 can also be reduced to reduce the thickness of membrane stack 258 .
- reducing the thickness of aluminum plate 254 is undesirable because the sheet resistance of aluminum plate 254 increases as the thickness of aluminum plate 254 is reduced.
- a 250 ⁇ thick aluminum plate has a sheet resistance of approximately 1 ⁇ /square as compared to the approximate 180 m ⁇ /square sheet resistance of a 1500 ⁇ thick aluminum plate.
- the bond pad region lies a substantial distance away from the CMUT cells, it is undesirable for charge carriers to move this long a distance through a material that has a sheet resistance of 1 ⁇ /square.
- the thickness of passivation layer 256 cannot be meaningfully reduced to reduce the thickness of membrane stack 258 . This is because passivation layer 256 protects aluminum plate 254 during subsequent packaging steps. As a result, the thickness of passivation layer 256 is determined by the level of protection that is required, and may need to be increased if the thickness of aluminum plate 254 is reduced.
- CMUT membrane 232 has been reduced as much as possible, there is still a need for an approach to further increase the maximum vibrational frequency of membrane stack 258 .
- FIGS. 1A-1C are views illustrating a prior-art CMUT array 100 .
- FIG. 1A is a plan view of CMUT array 100 .
- FIG. 1B is a cross-sectional view of CMUT array 100 taken along line 1 B- 1 B of FIG. 1A .
- FIG. 1C is a cross-sectional view of CMUT array 100 taken along line 1 C- 1 C of FIG. 1A .
- FIGS. 2A-2N are cross-sectional views illustrating a prior-art method 200 of forming a CMUT structure.
- FIGS. 3A-3C are views illustrating an example of a CMUT array 300 in accordance with the present invention.
- FIG. 3A is a plan view of CMUT array 300 .
- FIG. 3B is a cross-sectional view of CMUT array 300 taken along line 3 B- 3 B of FIG. 3A .
- FIG. 3C is a cross-sectional view of CMUT array 300 taken along line 3 C- 3 C of FIG. 3A .
- FIGS. 4A-4D are cross-sectional views illustrating an example of a method 400 of forming a CMUT structure in accordance with the present invention.
- FIGS. 5A-5C are views illustrating an example of a CMUT array 500 in accordance with an alternate embodiment of the present invention.
- FIG. 5A is a plan view of CMUT array 500 .
- FIG. 5B is a cross-sectional view of CMUT array 500 taken along line 5 B- 5 B of FIG. 5A .
- FIG. 5C is a cross-sectional view of CMUT array 500 taken along line 5 C- 5 C of FIG. 5A .
- FIGS. 6A-6C are cross-sectional views illustrating an example of a method 600 of forming a CMUT structure in accordance with an alternate embodiment of the present invention.
- FIGS. 7A-7C are views illustrating an example of a CMUT array 700 in accordance with an alternate embodiment of the present invention.
- FIG. 7A is a plan view of CMUT array 700 .
- FIG. 7B is a cross-sectional view of CMUT array 700 taken along line 7 B- 7 B of FIG. 7A .
- FIG. 7C is a cross-sectional view of CMUT array 700 taken along line 7 C- 7 C of FIG. 7A .
- FIGS. 3A-3C show views that illustrate an example of a CMUT array 300 in accordance with the present invention.
- FIG. 3A shows a plan view of CMUT array 300
- FIG. 3B shows a cross-sectional view of CMUT array 300 taken along line 3 B- 3 B of FIG. 3A
- FIG. 3C shows a cross-sectional view of CMUT array 300 taken along line 3 C- 3 C of FIG. 3A .
- CMUT array 300 has three CMUT elements 302 arranged in a single row, where each CMUT element 302 has 12 CMUT cells 304 arranged in an array three CMUT cells wide by four CMUT cells long. Further, each adjacent pair of CMUT elements 302 has a minimum spacing X of 16 ⁇ m, while each adjacent pair of CMUT cells 304 has a minimum spacing Y of 5 ⁇ m.
- CMUT array 300 also includes a conventionally-formed semiconductor substrate 310 , and a post structure 312 that touches semiconductor substrate 310 .
- Semiconductor substrate 310 has a top surface which, in turn, has a number of spaced-apart CMUT surface regions 313 . Further, in the present example, semiconductor substrate 310 is heavily doped to have a resistance of approximately 0.01 ⁇ /cm or less.
- Post structure 312 which is non-conductive, horizontally surrounds, but does not cover, each CMUT surface region 313 .
- post structure 312 has a number of substrate contact openings 314 that extend completely through post structure 312 to expose semiconductor substrate 310 .
- Post structure 312 can be implemented with, for example, oxide.
- CMUT array 300 includes a number of non-conductive structures 316 , a corresponding number of silicon membranes 320 , and a corresponding number of vacuum-sealed cavities 322 .
- the non-conductive structures 316 touch the CMUT surface regions 313 on the top surface of semiconductor substrate 310 .
- the silicon membranes 320 which are conductive, touch the top surface of post structure 312 and lie over and spaced apart from the non-conductive structures 316 .
- the vacuum-sealed cavities 322 which are horizontally surrounded by post structure 312 , lie vertically between the non-conductive structures 316 and the silicon membranes 320 .
- each of the silicon membranes 320 is approximately 1.0 ⁇ m thick.
- each cavity 322 has a depth, which is measured vertically from the top surface of non-conductive structure 316 to the top surface of post structure 312 , of approximately 1200 ⁇ .
- CMUT array 300 further includes a number of metal silicide plates 326 that correspond with and cover the exposed surfaces of the silicon membranes 320 .
- the metal silicide plates 326 which are spaced apart from each other, reduce the sheet resistances of the silicon membranes 320 .
- Each metal silicide plate 326 has a top surface which, in turn, has a central region and a surrounding peripheral region.
- CMUT array 300 also includes a number of metal silicide pads 328 that lie in the substrate contact openings 314 to touch semiconductor substrate 310 .
- CMUT array 300 includes a number of aluminum structures 330 (which can optionally include copper). Each aluminum structure 330 touches post structure 312 and a group of metal silicide plates 326 , where an aluminum structure 330 and a group of metal silicide plates 326 are part of a CMUT element 302 .
- Each aluminum structure 330 has a bond pad region 332 , and a number of openings 334 that extend completely through aluminum structure 330 to expose the central regions of the metal silicide plates 326 within the group of metal silicide plates. As a result, each aluminum structure 330 touches the peripheral regions of the metal silicide plates 326 within the group of metal silicide plates.
- the aluminum structures 330 provide low-resistance paths from the metal silicide plates 326 to the bond pad regions 332 on the aluminum structures 330 .
- a bond pad region 332 is a region where a wire will be subsequently bonded.
- each metal silicide plate 326 has a thickness of approximately 250 ⁇ and a sheet resistance of approximately 4-5 ⁇ /square, while aluminum structure 330 has a thickness of approximately 8500 ⁇ and a sheet resistance of approximately 32 m ⁇ /square.
- the sheet resistance from a bond pad region 332 to the points that lie over the centers of the vacuum-sealed cavities 322 is a combination of the sheet resistance of aluminum structure 330 and the sheet resistances of the metal silicide plates 326 .
- aluminum structure 330 provides sheet resistance compensation to the metal silicide plates 326 .
- CMUT array 300 further includes a number of aluminum bond pads 340 (which can optionally include copper) that lie within the substrate contact openings 314 to make electrical connections to the metal silicide pads 328 .
- a metal silicide pad 328 has a thickness of approximately 250 ⁇
- aluminum bond pad 340 has a thickness of approximately 8500 ⁇ .
- CMUT array 300 optionally has an acoustic dampening structure 344 that touches the bottom surface of semiconductor substrate 310 .
- a first bias voltage is placed on semiconductor substrate 310 , which functions as a first capacitor plate
- a second bias voltage is placed on the silicon membranes 320 , which function as second capacitor plates.
- the voltages across the capacitor plates lie across the vacuum-sealed cavities 322 .
- an ultrasonic wave causes the membrane stacks 342 to vibrate.
- the vibration varies the capacitance across the first and second capacitor plates, thereby generating an electrical signal that varies as the capacitance varies.
- an alternating electrical signal applied across the biased first and second capacitor plates causes the membrane stacks 342 to vibrate which, in turn, transmits ultrasonic waves.
- ultrasonic waves are also transmitted backward towards the bottom surface of semiconductor substrate 310 .
- These backward ultrasonic waves can resonate within semiconductor substrate 310 depending on the thickness of semiconductor substrate 310 and the frequency of operation, and can interfere with the quality of the resultant image.
- acoustic dampening structure 344 absorbs and dampens the ultrasonic waves in semiconductor substrate 310 .
- CMUT array 300 replaces a thick aluminum plate with a much thinner metal silicide plate.
- Another advantage of the present invention is that CMUT array 300 eliminates the need for the thick passivation layer which, in turn, eliminates the need for a costly masking step.
- the thick passivation layer can be eliminated because the metal silicide plates 326 and aluminum structures 330 do not require protection during sequent packaging steps.
- the total thickness of the material overlying a CMUT membrane 320 in the present invention is substantially less than the total thicknesses of aluminum plate 126 and passivation layer 132 in prior-art CMUT array 100 .
- the thickness of the material overlying a CMUT membrane 320 is reduced by approximately 3250 ⁇ .
- the maximum rate of vibration can be increased by reducing the lateral dimension of vacuum-sealed cavity 322 .
- vibration rates of 40 MHz or more can be reached while maintaining a fractional bandwidth greater than 100% and a Q less than one.
- FIGS. 4A-4D show cross-sectional views that illustrate an example of a method 400 of forming a CMUT structure in accordance with the present invention.
- Method 400 is the same as prior-art method 200 up through the removal of patterned photoresist layer 240 shown in FIG. 2H , except that in method 400 post oxide structure 212 and cell oxide layer 216 are thinner.
- cavity 222 which is measured vertically from the top surface of cell oxide layer 216 to the top surface of post oxide structure 212 , has a depth of approximately 1200 ⁇ .
- method 400 utilizes the same reference numerals as method 200 to designate the structures which are common to both methods.
- method 400 continues with conventional metal silicide steps to form a metal silicide plate 410 on CMUT membrane 232 , and a metal silicide pad 412 in substrate contact opening 241 on the exposed region of semiconductor substrate 210 .
- Metal silicide plate 410 in turn, has a top surface with a central region and a surrounding peripheral region.
- a silicide material such as cobalt, platinum, titanium, or nickel can be sputter deposited to a depth of approximately 250 ⁇ . Alternately, 200 ⁇ of cobalt followed by 50 ⁇ of titanium, which forms a cap that prevents silicide crawl out, can also be used. After the silicide material has been sputter deposited, an initial rapid thermal process is conventionally performed, such as 525° C. for one minute in N 2 .
- the unreacted silicide material is wet stripped from post oxide structure 212 using, for example, H 3 PO 4 /H 2 O 2 for 20 minutes.
- a second rapid thermal process is performed, such as at 800° C. for one minute in N 2 . The second rapid thermal process completes the silicide reaction.
- an aluminum layer 414 (which can optionally include copper) approximately 8500 ⁇ thick is deposited to touch post oxide structure 212 , metal silicide plate 410 , and metal silicide pad 412 .
- a patterned photoresist layer 416 is formed on aluminum layer 414 .
- the exposed regions of aluminum layer 414 are etched to form an aluminum bond pad 420 that lies above and extends through post oxide structure 212 to touch metal silicide pad 412 , and an aluminum structure 422 that touches post oxide structure 212 and metal silicide plate 410 .
- the etch forms an opening 424 in aluminum structure 422 that exposes the central region of metal silicide plate 410 , leaving aluminum structure 422 touching the peripheral region of metal silicide plate 410 .
- Patterned photoresist layer 416 is then removed in a conventional manner.
- backside oxide structure 214 is removed in a conventional manner.
- backside oxide structure 214 can be removed using chemical mechanical polishing.
- backside oxide structure 214 can be removed using a single-sided wet etch, such as a SEZ etch.
- an acoustic damping structure 426 such as a tungsten epoxy mixture, is formed in a conventional manner on the bottom side of silicon wafer 210 to form, as shown in FIG. 4D , a CMUT structure 430 that has a CMUT cell 432 . Silicon wafer 210 is then diced to form a number of individual die that each has one or more CMUT elements and cells.
- FIGS. 5A-5C show views that illustrate an example of a CMUT array 500 in accordance with an alternate embodiment of the present invention.
- FIG. 5A shows a plan view of CMUT array 500
- FIG. 5B shows a cross-sectional view of CMUT array 500 taken along line 5 B- 5 B of FIG. 5A
- FIG. 5C shows a cross-sectional view of CMUT array 500 taken along line 5 C- 5 C of FIG. 5A .
- CMUT array 500 is similar to CMUT array 300 and, as a result, utilizes the same reference numerals to designate the structures which are common to both CMUT arrays. As shown in FIGS. 5A-5C , CMUT array 500 differs from CMUT array 300 in that CMUT array 500 includes a number of passivation structures 510 that touch and lie over the aluminum structures 330 .
- Each passivation structure 510 includes a number of openings 512 that expose the metal silicide plates 326 and the bond pad regions.
- a passivation layer can alternately be formed over the aluminum structures 330 to protect the aluminum structures 330 without also being formed to cover all of the metal silicide plates 326 .
- no passivation layer lies over the central regions of the metal silicide plates 326 .
- FIGS. 6A-6C show cross-sectional views that illustrate an example of a method 600 of forming a CMUT structure in accordance with an alternate embodiment of the present invention.
- Method 600 is the same as method 400 up through the removal of patterned photoresist layer 416 shown in FIG. 4C , and continues as shown in FIG. 6A with the deposition of a passivation layer 610 on metal silicide plate 410 , aluminum bond pad 420 , and aluminum structure 422 .
- passivation layer 610 has been formed, a patterned photoresist layer 612 is formed on passivation layer 610 in a conventional manner.
- the exposed regions of passivation layer 610 are etched to expose aluminum bond pad 420 , the central region of metal silicide plate 410 , and the bond pad region of aluminum structure 422 .
- patterned photoresist layer 612 is then removed in a conventional manner. If an acoustic dampening structure is required, the resulting structure is next flipped over and processing continues as in method 400 to form backside oxide structure 426 .
- FIGS. 7A-7C show views that illustrate an example of a CMUT array 700 in accordance with an alternate embodiment of the present invention.
- FIG. 7A shows a plan view of CMUT array 700
- FIG. 7B shows a cross-sectional view of CMUT array 700 taken along line 7 B- 7 B of FIG. 7A
- FIG. 7C shows a cross-sectional view of CMUT array 700 taken along line 7 C- 7 C of FIG. 7A .
- CMUT array 700 is similar to CMUT array 500 and, as a result, utilizes the same reference numerals to designate the structures which are common to both CMUT arrays. As shown in FIGS. 7A-7C , CMUT array 700 differs from CMUT array 500 in that CMUT array 700 includes a number of backside contacts 710 that extend into semiconductor substrate 310 to touch and make an electrical connection with semiconductor substrate 310 .
- the backside contacts 710 make ohmic contacts to semiconductor substrate 310 .
- the substrate contact openings 314 , the metal silicide pads 328 , and the aluminum bond pads 340 can be omitted.
- the passivation structure 510 can alternately be omitted such that CMUT array 300 is formed with backside contacts and without the substrate contact openings 314 , the metal silicide pads 328 , and the aluminum bond pads 340 .
- the backside contacts 710 can be formed after backside oxide structure 214 has been removed in the same manner that the backside aluminum plugs 390 are formed in U.S. Pat. No. 7,646,064 issued on Jan. 12, 2010 to Visvamohan Yegnashankaran, which is hereby incorporated by reference. Following the formation of the backside contacts 710 , if an acoustic dampening structure is required, acoustic damping structure 426 is next formed as before, except that an opening is formed in acoustic damping structure 426 in a conventional manner to expose the backside contacts 710 .
Landscapes
- Physics & Mathematics (AREA)
- Health & Medical Sciences (AREA)
- Life Sciences & Earth Sciences (AREA)
- Chemical & Material Sciences (AREA)
- Analytical Chemistry (AREA)
- Biochemistry (AREA)
- General Health & Medical Sciences (AREA)
- General Physics & Mathematics (AREA)
- Immunology (AREA)
- Pathology (AREA)
- Engineering & Computer Science (AREA)
- Mechanical Engineering (AREA)
- Transducers For Ultrasonic Waves (AREA)
- Pressure Sensors (AREA)
- Ultra Sonic Daignosis Equipment (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
- Micromachines (AREA)
Abstract
Description
- 1. Field of the Invention
- The present invention relates to a CMUT and, more particularly, to a high frequency CMUT.
- 2. Description of the Related Art
- A capacitive micromachined ultrasonic transducer (CMUT) is a semiconductor-based ultrasonic transducer that utilizes a change in capacitance to convert received ultrasonic waves into an electrical signal, and to convert an alternating electrical signal into transmitted ultrasonic waves.
-
FIGS. 1A-1C show views that illustrate a prior-art CMUT array 100.FIG. 1A shows a plan view ofCMUT array 100, whileFIG. 1B shows a cross-sectional view ofCMUT array 100 taken alongline 1B-1B ofFIG. 1A , andFIG. 1C shows a cross-sectional view ofCMUT array 100 taken along line 1C-1C ofFIG. 1A . - As shown in
FIGS. 1A-1C ,CMUT array 100 has threeCMUT elements 102 arranged in a single row, where eachCMUT element 102 has 12CMUT cells 104 arranged in an array three CMUT cells wide by four CMUT cells long. Further, each adjacent pair ofCMUT elements 102 has a minimum spacing X of 16 μm, while each adjacent pair ofCMUT cells 104 have a minimum spacing Y of 5 μm. -
CMUT array 100 also has a conventionally-formedsemiconductor substrate 110, and apost oxide structure 112 that touchessemiconductor substrate 110.Semiconductor substrate 110 has a top surface which, in turn, has a number of spaced-apartCMUT surface regions 113. Further,semiconductor substrate 110 is heavily doped to have a resistance of 0.01Ω/cm or less.Post oxide structure 112 horizontally surrounds, but does not cover, eachCMUT surface region 113. In addition,post oxide structure 112 hassubstrate contact openings 114 that extend completely throughpost oxide structure 112 to exposesemiconductor substrate 110. - As additionally shown in
FIGS. 1A-1C ,CMUT array 100 includes a number ofcell oxide structures 116, a corresponding number ofsilicon membranes 120, and a corresponding number of vacuum-sealedcavities 122. Thecell oxide structures 116 touch theCMUT surface regions 113 on the top surface ofsemiconductor substrate 110. Thesilicon membranes 120 touch the top surface ofpost oxide structure 112 and lie over and spaced apart from thecell oxide structures 116. The vacuum-sealedcavities 122, which are horizontally surrounded bypost oxide structure 112, lie vertically between thecell oxide structures 116 and thesilicon membranes 120. Each of thesilicon membranes 120 is approximately 2.2 μm thick. -
CMUT array 100 also includes a number of aluminum plates 126 (which can optionally include copper). Eachaluminum plate 126 touches and covers the top surfaces of a group ofsilicon membranes 120, where analuminum plate 126 and a group ofsilicon membranes 120 are part of aCMUT element 102. Thealuminum plates 126 reduce the sheet resistances of thesilicon membranes 120, and provide low-resistance paths tobond pad regions 128 on the top surfaces of thealuminum plates 126. For example, a 1500 Å-thick aluminum plate has a sheet resistance of approximately 180 mΩ/square. - Further,
CMUT array 100 includes a number of aluminum bond pads 130 (which can optionally include copper) that lie within thesubstrate contact openings 114 to touchsemiconductor substrate 110. In addition,CMUT array 100 includes apassivation layer 132 approximately 2000 Å thick that touches and lies overpost oxide structure 112, thealuminum plates 126, and thealuminum bond pads 130.Passivation layer 132, in turn, has a number ofbond pad openings 136 that expose thealuminum bond pads 130, and a number ofbond pad openings 138 that expose thebond pad regions 128 on the top surfaces of thealuminum plates 126. - The
silicon membranes 120, the overlying portions of thealuminum plates 126, and the overlying portions ofpassivation layer 132 form a number ofmembrane stacks 140 that lie directly over a corresponding number of vacuum-sealedcavities 122. The membrane stacks 140, along with the vacuum-sealedcavities 122 and thecell oxide structures 116, form theCMUT cells 104. Further,CMUT array 100 has anacoustic dampening structure 142 that touches the bottom surface ofsemiconductor substrate 110. - In operation, a first bias voltage is placed on
semiconductor substrate 110, which functions as a first capacitor plate, and a second bias voltage is placed on thesilicon membranes 120, which function as second capacitor plates. Thus, the voltages across the capacitor plates lie across the vacuum-sealedcavities 122. When used as a receiver, an ultrasonic wave causes the membrane stacks 140 to vibrate. The vibration varies the capacitance across the first and second capacitor plates, thereby generating an electrical signal that varies as the capacitance varies. - When used as a transmitter, an alternating electrical signal applied across the biased first and second capacitor plates causes the
membrane stacks 140 to vibrate which, in turn, transmits ultrasonic waves. The rate or frequency at which amembrane stack 140 vibrates depends on a number of factors, including the lateral dimensions of vacuum-sealedcavity 122, and the stiffness ofmembrane stack 140. The stiffness ofmembrane stack 140, in turn, depends in part on the thickness ofmembrane stack 140. - In addition to transmitting ultrasonic waves outward, ultrasonic waves are also transmitted backward towards the bottom surface of
semiconductor substrate 110. These backward ultrasonic waves can resonate withinsemiconductor substrate 110 depending on the thickness ofsemiconductor substrate 110 and the frequency of operation, and can interfere with the quality of the resultant image.Acoustic dampening structure 142 absorbs and dampens the ultrasonic waves insemiconductor substrate 110. -
FIGS. 2A-2N show cross-sectional views that illustrate a prior-art method 200 of forming a CMUT structure. As shown inFIG. 2A ,method 200 utilizes a conventionally-formed single-crystal silicon wafer 210.Silicon wafer 210 has rows and columns of die-sized regions, and one or more CMUT cells can be simultaneously formed in each die-sized region. - For simplicity, rather than showing the simultaneous formation of two or more identical CMUT cells,
FIGS. 2A-2N illustrate the formation of a CMUT structure that has a single CMUT cell.FIGS. 2A-2N also illustrate the formation of a bond pad structure. Further,silicon wafer 210 has a top surface which, in turn, has aCMUT surface region 211. In addition,silicon wafer 210 is heavily doped to have a resistance of 0.01Ω/cm or less. -
Method 200 begins by forming a patterned photoresist layer on the top surface ofsilicon wafer 210 in a conventional manner. After the patterned photoresist layer has been formed, the top surface ofsilicon wafer 210 is etched for a predefined time to form two or more front side alignment marks. - If a wet etchant is used, the resulting structure is rinsed following the etch. After the rinse, the patterned photoresist layer is conventionally removed, such as with an ash plus a solvent clean. Following the removal of the patterned photoresist layer, the resulting structure is cleaned to remove organics, such as with a Piranha etch (e.g., using a solution of 50H2SO4:1H2O2@120° C. removes approximately 240 nm/minute).
- Next, as shown in
FIG. 2A ,method 200 continues by forming apost oxide structure 212 approximately 8500 Å thick on the top surface ofsilicon wafer 210 using the well-known local oxidation of silicon (LOCOS) process (e.g., the formation of a patterned hard mask followed by 1050° C. steam for 140 minutes).Post oxide structure 212 has a cell opening 213 (where the hard mask was placed and where a CMUT cell will be formed) approximately 60 μm wide that exposes and horizontally surroundsCMUT surface region 211. The LOCOS process also forms abackside oxide structure 214 that touches the bottom surface ofsilicon wafer 210 at the same time. - Following this, as shown in
FIG. 2B , acell oxide layer 216 approximately 4550 Å thick is grown in cell opening 212A onCMUT surface region 211 on the top surface ofsilicon wafer 210. The growth ofcell oxide layer 216 causes postoxide structure 212 to continue growing, reaching a thickness of approximately 10500 Å. - After
cell oxide layer 216 has been formed, as shown inFIG. 2C , a silicon-on-oxide (SOI)wafer 220 is fusion bonded to the top surface ofpost oxide structure 212 in a vacuum to form a vacuum-sealedcavity 222.Cavity 222, in turn, has a depth, which is measured vertically from the top surface ofcell oxide layer 216 to the top surface ofpost oxide structure 212, of approximately 3100 Å. -
SOI wafer 220 has ahandle wafer 224, a buriedinsulation layer 226 approximately 1.1 μm thick that toucheshandle wafer 224, and a single-crystalsilicon substrate structure 228 approximately 2.2 μm thick.Substrate structure 228, in turn, has a first surface that touches buriedinsulation layer 226, and a second surface that touchespost oxide structure 212. - After
substrate structure 228 has been fusion bonded to postoxide structure 212, as shown inFIG. 2D ,handle wafer 224 is removed in a conventional manner, followed by the conventional removal ofinsulation layer 226. Next, as shown inFIG. 2E , a patternedphotoresist layer 230 is formed on the first surface ofsubstrate structure 228. - Once patterned
photoresist layer 230 has been formed, as shown inFIG. 2F , the exposed region ofsubstrate structure 228 is etched to form aCMUT membrane 232. The etch also re-exposes the alignment marks. (Alignment marks can alternately or additionally be formed on the backside ofsilicon wafer 210.) Patternedphotoresist layer 230 is then removed in a conventional manner. - As shown in
FIG. 2G , after the removal of patternedphotoresist layer 230, a patternedphotoresist layer 240 is formed onpost oxide structure 212 andCMUT membrane 232. Once patternedphotoresist layer 240 has been formed, as shown inFIG. 2H , the exposed region ofpost oxide structure 212 is etched untilsilicon wafer 210 has been exposed. The etch forms asubstrate contact opening 241 that is approximately 50 μm wide. Patternedphotoresist layer 240 is then removed in a conventional manner. - Following the removal of patterned
photoresist layer 240, as shown inFIG. 2I , an aluminum layer 242 (which can optionally include copper) approximately 1500 Å thick is deposited to touchsilicon wafer 210, postoxide structure 212, andCMUT membrane 232. After this, a patternedphotoresist layer 250 is formed onaluminum layer 242. - Next, as shown in
FIG. 2J , the exposed region ofaluminum layer 242 is etched to form analuminum bond pad 252 that extends throughpost oxide structure 212 to touchsilicon wafer 210, and analuminum plate 254 that touches and covers the top surface ofCMUT membrane 232. Patternedphotoresist layer 250 is then removed in a conventional manner. - As shown in
FIG. 2K , after patternedphotoresist layer 250 has been removed, apassivation layer 256 approximately 2000 Å thick is formed to touch and lie overpost oxide structure 212,aluminum bond pad 252, andaluminum plate 254.Passivation layer 256 protectsaluminum plate 254 from being damaged during subsequent packaging steps.CMUT membrane 232 and the portions ofaluminum plate 254 andpassivation layer 256 that lie over vacuum-sealedcavity 222 form amembrane stack 258. Oncepassivation layer 256 has been formed, a patternedphotoresist layer 260 is formed onpassivation layer 256. - After this, as shown in
FIG. 2L , the exposed regions ofpassivation layer 256 are etched to form a bond pad opening 261 that exposesaluminum bond pad 252, and a bond pad opening, like a bond pad opening 138 inFIG. 1A , that exposes a bond pad region ofaluminum plate 254. As shown inFIG. 2M , patternedphotoresist layer 260 is then removed in a conventional manner. - Next, the resulting structure is flipped over for processing, and
backside oxide structure 214 is removed in a conventional manner. For example,backside oxide structure 214 can be removed using chemical mechanical polishing. Alternately,backside oxide structure 214 can be removed using a single-sided wet etch, such as a SEZ etch by SEZ Austria GmbH, Draubodenweg 29, A-9500 Villach, Austria. - Following the removal of
backside oxide structure 214, an acoustic dampingstructure 262, such as a tungsten epoxy mixture, is deposited onto the bottom side ofsilicon wafer 210 to form, as shown inFIG. 2N , aCMUT structure 264 with aCMUT cell 270.Silicon wafer 210 is then diced to form a number of individual die that each has one or more CMUT elements and cells. - Each
CMUT cell 270 is designed to have a fractional bandwidth (FB) greater than 100% and a Q that is less than one. In addition,CMUT membrane 232 and the overlying portions ofaluminum plate 254 and passivation layer 256 (membrane stack 258) are configured to vibrate at a maximum frequency of approximately 20 MHz. - One limitation of
CMUT cell 270 is the ability to operate at higher frequencies (F0˜40 MHz) while maintaining a fractional bandwidth greater than 100% and a Q less than one. A maximum frequency of 20 MHz is suitable for some contact or near contact body imaging applications, like echo cardiograms, but higher frequency operation would enable higher resolution medical imaging applications and non-destructive evaluation applications, such as the imaging of structural defects or the detection of frequency shifts due to chemical absorption. These applications require a maximum frequency of 40 MHz or more. - In order to operate at higher frequencies (>20 MHz) while maintaining the desired fractional bandwidth (>100%) and Q (<1), the thickness of
membrane stack 258 must be reduced. Reducing the thickness ofmembrane stack 258 changes the frequency which, in turn, requires that the lateral dimension of vacuum-sealedcavity 222 be reduced accordingly. - To reduce the thickness of
membrane stack 258, the thickness ofsilicon substrate structure 228, which becomesCMUT membrane 232, can be reduced. For example, the thickness ofsilicon substrate structure 228 can be reduced from 2.2 μm to 1 μm while maintaining structural stability. However, even a thickness of 1 μm is too large for efficient high frequency operation. - Additionally, the thickness of
aluminum plate 254 can also be reduced to reduce the thickness ofmembrane stack 258. However, reducing the thickness ofaluminum plate 254 is undesirable because the sheet resistance ofaluminum plate 254 increases as the thickness ofaluminum plate 254 is reduced. - For example, a 250 Å thick aluminum plate has a sheet resistance of approximately 1Ω/square as compared to the approximate 180 mΩ/square sheet resistance of a 1500 Å thick aluminum plate. In a CMUT array, where the bond pad region lies a substantial distance away from the CMUT cells, it is undesirable for charge carriers to move this long a distance through a material that has a sheet resistance of 1Ω/square.
- With respect to
passivation layer 256, the thickness ofpassivation layer 256 cannot be meaningfully reduced to reduce the thickness ofmembrane stack 258. This is becausepassivation layer 256 protectsaluminum plate 254 during subsequent packaging steps. As a result, the thickness ofpassivation layer 256 is determined by the level of protection that is required, and may need to be increased if the thickness ofaluminum plate 254 is reduced. - Thus, once the thickness of
CMUT membrane 232 has been reduced as much as possible, there is still a need for an approach to further increase the maximum vibrational frequency ofmembrane stack 258. -
FIGS. 1A-1C are views illustrating a prior-art CMUT array 100.FIG. 1A is a plan view ofCMUT array 100.FIG. 1B is a cross-sectional view ofCMUT array 100 taken alongline 1B-1B ofFIG. 1A .FIG. 1C is a cross-sectional view ofCMUT array 100 taken along line 1C-1C ofFIG. 1A . -
FIGS. 2A-2N are cross-sectional views illustrating a prior-art method 200 of forming a CMUT structure. -
FIGS. 3A-3C are views illustrating an example of aCMUT array 300 in accordance with the present invention.FIG. 3A is a plan view ofCMUT array 300.FIG. 3B is a cross-sectional view ofCMUT array 300 taken alongline 3B-3B ofFIG. 3A .FIG. 3C is a cross-sectional view ofCMUT array 300 taken alongline 3C-3C ofFIG. 3A . -
FIGS. 4A-4D are cross-sectional views illustrating an example of amethod 400 of forming a CMUT structure in accordance with the present invention. -
FIGS. 5A-5C are views illustrating an example of aCMUT array 500 in accordance with an alternate embodiment of the present invention.FIG. 5A is a plan view ofCMUT array 500.FIG. 5B is a cross-sectional view ofCMUT array 500 taken alongline 5B-5B ofFIG. 5A .FIG. 5C is a cross-sectional view ofCMUT array 500 taken alongline 5C-5C ofFIG. 5A . -
FIGS. 6A-6C are cross-sectional views illustrating an example of amethod 600 of forming a CMUT structure in accordance with an alternate embodiment of the present invention. -
FIGS. 7A-7C are views illustrating an example of aCMUT array 700 in accordance with an alternate embodiment of the present invention.FIG. 7A is a plan view ofCMUT array 700.FIG. 7B is a cross-sectional view ofCMUT array 700 taken alongline 7B-7B ofFIG. 7A .FIG. 7C is a cross-sectional view ofCMUT array 700 taken along line 7C-7C ofFIG. 7A . -
FIGS. 3A-3C show views that illustrate an example of aCMUT array 300 in accordance with the present invention.FIG. 3A shows a plan view ofCMUT array 300, whileFIG. 3B shows a cross-sectional view ofCMUT array 300 taken alongline 3B-3B ofFIG. 3A , andFIG. 3C shows a cross-sectional view ofCMUT array 300 taken alongline 3C-3C ofFIG. 3A . - As shown in the
FIGS. 3A-3C example,CMUT array 300 has threeCMUT elements 302 arranged in a single row, where eachCMUT element 302 has 12CMUT cells 304 arranged in an array three CMUT cells wide by four CMUT cells long. Further, each adjacent pair ofCMUT elements 302 has a minimum spacing X of 16 μm, while each adjacent pair ofCMUT cells 304 has a minimum spacing Y of 5 μm. -
CMUT array 300 also includes a conventionally-formedsemiconductor substrate 310, and apost structure 312 that touchessemiconductor substrate 310.Semiconductor substrate 310 has a top surface which, in turn, has a number of spaced-apartCMUT surface regions 313. Further, in the present example,semiconductor substrate 310 is heavily doped to have a resistance of approximately 0.01Ω/cm or less. -
Post structure 312, which is non-conductive, horizontally surrounds, but does not cover, eachCMUT surface region 313. In addition, in the present example,post structure 312 has a number ofsubstrate contact openings 314 that extend completely throughpost structure 312 to exposesemiconductor substrate 310.Post structure 312 can be implemented with, for example, oxide. - As additionally shown in
FIGS. 3A-3C ,CMUT array 300 includes a number ofnon-conductive structures 316, a corresponding number ofsilicon membranes 320, and a corresponding number of vacuum-sealedcavities 322. Thenon-conductive structures 316 touch theCMUT surface regions 313 on the top surface ofsemiconductor substrate 310. Thesilicon membranes 320, which are conductive, touch the top surface ofpost structure 312 and lie over and spaced apart from thenon-conductive structures 316. Further, the vacuum-sealedcavities 322, which are horizontally surrounded bypost structure 312, lie vertically between thenon-conductive structures 316 and thesilicon membranes 320. - In the present example, each of the
silicon membranes 320 is approximately 1.0 μm thick. In addition, eachcavity 322 has a depth, which is measured vertically from the top surface ofnon-conductive structure 316 to the top surface ofpost structure 312, of approximately 1200 Å. -
CMUT array 300 further includes a number ofmetal silicide plates 326 that correspond with and cover the exposed surfaces of thesilicon membranes 320. Themetal silicide plates 326, which are spaced apart from each other, reduce the sheet resistances of thesilicon membranes 320. Eachmetal silicide plate 326 has a top surface which, in turn, has a central region and a surrounding peripheral region.CMUT array 300 also includes a number ofmetal silicide pads 328 that lie in thesubstrate contact openings 314 to touchsemiconductor substrate 310. - In addition,
CMUT array 300 includes a number of aluminum structures 330 (which can optionally include copper). Eachaluminum structure 330 touches poststructure 312 and a group ofmetal silicide plates 326, where analuminum structure 330 and a group ofmetal silicide plates 326 are part of aCMUT element 302. - Each
aluminum structure 330 has abond pad region 332, and a number ofopenings 334 that extend completely throughaluminum structure 330 to expose the central regions of themetal silicide plates 326 within the group of metal silicide plates. As a result, eachaluminum structure 330 touches the peripheral regions of themetal silicide plates 326 within the group of metal silicide plates. Thealuminum structures 330 provide low-resistance paths from themetal silicide plates 326 to thebond pad regions 332 on thealuminum structures 330. Abond pad region 332 is a region where a wire will be subsequently bonded. - In the present example, each
metal silicide plate 326 has a thickness of approximately 250 Å and a sheet resistance of approximately 4-5Ω/square, whilealuminum structure 330 has a thickness of approximately 8500 Å and a sheet resistance of approximately 32 mΩ/square. Thus, the sheet resistance from abond pad region 332 to the points that lie over the centers of the vacuum-sealedcavities 322 is a combination of the sheet resistance ofaluminum structure 330 and the sheet resistances of themetal silicide plates 326. As a result,aluminum structure 330 provides sheet resistance compensation to themetal silicide plates 326. -
CMUT array 300 further includes a number of aluminum bond pads 340 (which can optionally include copper) that lie within thesubstrate contact openings 314 to make electrical connections to themetal silicide pads 328. In the present example, ametal silicide pad 328 has a thickness of approximately 250 Å, whilealuminum bond pad 340 has a thickness of approximately 8500 Å. - The
silicon membranes 320 and the overlying metal silicide plates form a number ofmembrane stacks 342 that lie directly over a corresponding number of vacuum-sealedcavities 322. The membrane stacks 342, along with the vacuum-sealedcavities 322 and thenon-conductive structures 316, form theCMUT cells 304. Further,CMUT array 300 optionally has an acoustic dampeningstructure 344 that touches the bottom surface ofsemiconductor substrate 310. - In operation, a first bias voltage is placed on
semiconductor substrate 310, which functions as a first capacitor plate, and a second bias voltage is placed on thesilicon membranes 320, which function as second capacitor plates. Thus, the voltages across the capacitor plates lie across the vacuum-sealedcavities 322. - When used as a receiver, an ultrasonic wave causes the membrane stacks 342 to vibrate. The vibration varies the capacitance across the first and second capacitor plates, thereby generating an electrical signal that varies as the capacitance varies. When used as a transmitter, an alternating electrical signal applied across the biased first and second capacitor plates causes the membrane stacks 342 to vibrate which, in turn, transmits ultrasonic waves.
- In addition to transmitting ultrasonic waves outward, ultrasonic waves are also transmitted backward towards the bottom surface of
semiconductor substrate 310. These backward ultrasonic waves can resonate withinsemiconductor substrate 310 depending on the thickness ofsemiconductor substrate 310 and the frequency of operation, and can interfere with the quality of the resultant image. When present, acoustic dampeningstructure 344 absorbs and dampens the ultrasonic waves insemiconductor substrate 310. - One of the advantages of the present example is that
CMUT array 300 replaces a thick aluminum plate with a much thinner metal silicide plate. Another advantage of the present invention is thatCMUT array 300 eliminates the need for the thick passivation layer which, in turn, eliminates the need for a costly masking step. The thick passivation layer can be eliminated because themetal silicide plates 326 andaluminum structures 330 do not require protection during sequent packaging steps. - As a result, once the thicknesses of the
CMUT membranes 320 have been reduced as much as possible, the total thickness of the material overlying aCMUT membrane 320 in the present invention is substantially less than the total thicknesses ofaluminum plate 126 andpassivation layer 132 in prior-art CMUT array 100. - For example, by eliminating the 2000 Å
thick passivation layer 132, and by replacing the 1500 Åthick aluminum plate 126 of prior-art array 100 with ametal silicide plate 326 that is 250 Å thick, the thickness of the material overlying aCMUT membrane 320 is reduced by approximately 3250 Å. By reducing the thickness of the material that lies overCMUT membrane 320, along with reducing the thickness ofCMUT membrane 320, the maximum rate of vibration can be increased by reducing the lateral dimension of vacuum-sealedcavity 322. Thus, vibration rates of 40 MHz or more can be reached while maintaining a fractional bandwidth greater than 100% and a Q less than one. -
FIGS. 4A-4D show cross-sectional views that illustrate an example of amethod 400 of forming a CMUT structure in accordance with the present invention.Method 400 is the same as prior-art method 200 up through the removal of patternedphotoresist layer 240 shown inFIG. 2H , except that inmethod 400post oxide structure 212 andcell oxide layer 216 are thinner. - In addition, in
method 400,cavity 222, which is measured vertically from the top surface ofcell oxide layer 216 to the top surface ofpost oxide structure 212, has a depth of approximately 1200 Å. As a result,method 400 utilizes the same reference numerals asmethod 200 to designate the structures which are common to both methods. - As shown in
FIG. 4A , after patternedphotoresist layer 240 has been removed,method 400 continues with conventional metal silicide steps to form ametal silicide plate 410 onCMUT membrane 232, and ametal silicide pad 412 insubstrate contact opening 241 on the exposed region ofsemiconductor substrate 210.Metal silicide plate 410, in turn, has a top surface with a central region and a surrounding peripheral region. - For example, a silicide material such as cobalt, platinum, titanium, or nickel can be sputter deposited to a depth of approximately 250 Å. Alternately, 200 Å of cobalt followed by 50 Å of titanium, which forms a cap that prevents silicide crawl out, can also be used. After the silicide material has been sputter deposited, an initial rapid thermal process is conventionally performed, such as 525° C. for one minute in N2.
- Following the initial rapid thermal process, the unreacted silicide material is wet stripped from
post oxide structure 212 using, for example, H3PO4/H2O2 for 20 minutes. Once the unreacted material has been stripped, a second rapid thermal process is performed, such as at 800° C. for one minute in N2. The second rapid thermal process completes the silicide reaction. - As shown in
FIG. 4B , following the formation ofmetal silicide plate 410 andmetal silicide pad 412, an aluminum layer 414 (which can optionally include copper) approximately 8500 Å thick is deposited to touchpost oxide structure 212,metal silicide plate 410, andmetal silicide pad 412. After this, a patternedphotoresist layer 416 is formed onaluminum layer 414. - Next, as shown in
FIG. 4C , the exposed regions ofaluminum layer 414 are etched to form analuminum bond pad 420 that lies above and extends throughpost oxide structure 212 to touchmetal silicide pad 412, and analuminum structure 422 that touchespost oxide structure 212 andmetal silicide plate 410. In addition, the etch forms anopening 424 inaluminum structure 422 that exposes the central region ofmetal silicide plate 410, leavingaluminum structure 422 touching the peripheral region ofmetal silicide plate 410. Patternedphotoresist layer 416 is then removed in a conventional manner. - If an acoustic dampening structure is required, the resulting structure is next flipped over for processing, and
backside oxide structure 214 is removed in a conventional manner. For example,backside oxide structure 214 can be removed using chemical mechanical polishing. Alternately,backside oxide structure 214 can be removed using a single-sided wet etch, such as a SEZ etch. - Following the removal of
backside oxide structure 214, an acoustic dampingstructure 426, such as a tungsten epoxy mixture, is formed in a conventional manner on the bottom side ofsilicon wafer 210 to form, as shown inFIG. 4D , aCMUT structure 430 that has aCMUT cell 432.Silicon wafer 210 is then diced to form a number of individual die that each has one or more CMUT elements and cells. -
FIGS. 5A-5C show views that illustrate an example of aCMUT array 500 in accordance with an alternate embodiment of the present invention.FIG. 5A shows a plan view ofCMUT array 500, whileFIG. 5B shows a cross-sectional view ofCMUT array 500 taken alongline 5B-5B ofFIG. 5A , andFIG. 5C shows a cross-sectional view ofCMUT array 500 taken alongline 5C-5C ofFIG. 5A . -
CMUT array 500 is similar toCMUT array 300 and, as a result, utilizes the same reference numerals to designate the structures which are common to both CMUT arrays. As shown inFIGS. 5A-5C ,CMUT array 500 differs fromCMUT array 300 in thatCMUT array 500 includes a number ofpassivation structures 510 that touch and lie over thealuminum structures 330. - Each
passivation structure 510, in turn, includes a number ofopenings 512 that expose themetal silicide plates 326 and the bond pad regions. Thus, a passivation layer can alternately be formed over thealuminum structures 330 to protect thealuminum structures 330 without also being formed to cover all of themetal silicide plates 326. As a result, no passivation layer lies over the central regions of themetal silicide plates 326. -
FIGS. 6A-6C show cross-sectional views that illustrate an example of amethod 600 of forming a CMUT structure in accordance with an alternate embodiment of the present invention.Method 600 is the same asmethod 400 up through the removal of patternedphotoresist layer 416 shown inFIG. 4C , and continues as shown inFIG. 6A with the deposition of apassivation layer 610 onmetal silicide plate 410,aluminum bond pad 420, andaluminum structure 422. Oncepassivation layer 610 has been formed, a patternedphotoresist layer 612 is formed onpassivation layer 610 in a conventional manner. - After this, as shown in
FIG. 6B , the exposed regions ofpassivation layer 610 are etched to exposealuminum bond pad 420, the central region ofmetal silicide plate 410, and the bond pad region ofaluminum structure 422. As shown inFIG. 6C , patternedphotoresist layer 612 is then removed in a conventional manner. If an acoustic dampening structure is required, the resulting structure is next flipped over and processing continues as inmethod 400 to formbackside oxide structure 426. -
FIGS. 7A-7C show views that illustrate an example of aCMUT array 700 in accordance with an alternate embodiment of the present invention. -
FIG. 7A shows a plan view ofCMUT array 700, whileFIG. 7B shows a cross-sectional view ofCMUT array 700 taken alongline 7B-7B ofFIG. 7A , andFIG. 7C shows a cross-sectional view ofCMUT array 700 taken along line 7C-7C ofFIG. 7A . -
CMUT array 700 is similar toCMUT array 500 and, as a result, utilizes the same reference numerals to designate the structures which are common to both CMUT arrays. As shown inFIGS. 7A-7C ,CMUT array 700 differs fromCMUT array 500 in thatCMUT array 700 includes a number ofbackside contacts 710 that extend intosemiconductor substrate 310 to touch and make an electrical connection withsemiconductor substrate 310. - Because
semiconductor substrate 310 is heavily doped, thebackside contacts 710 make ohmic contacts tosemiconductor substrate 310. In addition, since the electrical connection tosemiconductor substrate 310 is made from the backside, thesubstrate contact openings 314, themetal silicide pads 328, and thealuminum bond pads 340 can be omitted. Further, thepassivation structure 510 can alternately be omitted such thatCMUT array 300 is formed with backside contacts and without thesubstrate contact openings 314, themetal silicide pads 328, and thealuminum bond pads 340. - The
backside contacts 710 can be formed afterbackside oxide structure 214 has been removed in the same manner that the backside aluminum plugs 390 are formed in U.S. Pat. No. 7,646,064 issued on Jan. 12, 2010 to Visvamohan Yegnashankaran, which is hereby incorporated by reference. Following the formation of thebackside contacts 710, if an acoustic dampening structure is required, acoustic dampingstructure 426 is next formed as before, except that an opening is formed in acoustic dampingstructure 426 in a conventional manner to expose thebackside contacts 710. - It should be understood that the above descriptions are examples of the present invention, and that various alternatives of the invention described herein may be employed in practicing the invention. Thus, it is intended that the following claims define the scope of the invention and that structures and methods within the scope of these claims and their equivalents be covered thereby.
Claims (20)
Priority Applications (4)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US13/427,856 US8541853B1 (en) | 2012-03-22 | 2012-03-22 | High frequency CMUT |
| PCT/US2013/032437 WO2013142367A1 (en) | 2012-03-22 | 2013-03-15 | High frequency cmut |
| CN201380011962.0A CN104160721A (en) | 2012-03-22 | 2013-03-15 | High frequency CMUT |
| JP2015501818A JP6144752B2 (en) | 2012-03-22 | 2013-03-15 | High frequency CMUT |
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US13/427,856 US8541853B1 (en) | 2012-03-22 | 2012-03-22 | High frequency CMUT |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| US8541853B1 US8541853B1 (en) | 2013-09-24 |
| US20130249023A1 true US20130249023A1 (en) | 2013-09-26 |
Family
ID=49181469
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US13/427,856 Active 2032-05-03 US8541853B1 (en) | 2012-03-22 | 2012-03-22 | High frequency CMUT |
Country Status (4)
| Country | Link |
|---|---|
| US (1) | US8541853B1 (en) |
| JP (1) | JP6144752B2 (en) |
| CN (1) | CN104160721A (en) |
| WO (1) | WO2013142367A1 (en) |
Cited By (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20160221038A1 (en) * | 2013-02-27 | 2016-08-04 | Texas Instruments Incorporated | Capacitive micromachined ultrasonic transducer (cmut) forming |
Family Cites Families (10)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US6430109B1 (en) | 1999-09-30 | 2002-08-06 | The Board Of Trustees Of The Leland Stanford Junior University | Array of capacitive micromachined ultrasonic transducer elements with through wafer via connections |
| ITRM20010243A1 (en) | 2001-05-09 | 2002-11-11 | Consiglio Nazionale Ricerche | SURFACE MICROMECHANICAL PROCEDURE FOR THE CONSTRUCTION OF ELECTRO-ACOUSTIC TRANSDUCERS, IN PARTICULAR ULTRASONIC TRANSDUCERS, REL |
| US6958255B2 (en) | 2002-08-08 | 2005-10-25 | The Board Of Trustees Of The Leland Stanford Junior University | Micromachined ultrasonic transducers and method of fabrication |
| US20040190377A1 (en) * | 2003-03-06 | 2004-09-30 | Lewandowski Robert Stephen | Method and means for isolating elements of a sensor array |
| US7545075B2 (en) | 2004-06-04 | 2009-06-09 | The Board Of Trustees Of The Leland Stanford Junior University | Capacitive micromachined ultrasonic transducer array with through-substrate electrical connection and method of fabricating same |
| US7489593B2 (en) | 2004-11-30 | 2009-02-10 | Vermon | Electrostatic membranes for sensors, ultrasonic transducers incorporating such membranes, and manufacturing methods therefor |
| US7449356B2 (en) * | 2005-04-25 | 2008-11-11 | Analog Devices, Inc. | Process of forming a microphone using support member |
| JP4811035B2 (en) * | 2006-01-31 | 2011-11-09 | パナソニック電工株式会社 | Acoustic sensor |
| EP2218094A1 (en) * | 2007-12-03 | 2010-08-18 | Kolo Technologies, Inc. | Through-wafer interconnections in electrostatic transducer and array |
| JP5550363B2 (en) * | 2010-01-26 | 2014-07-16 | キヤノン株式会社 | Capacitance type electromechanical transducer |
-
2012
- 2012-03-22 US US13/427,856 patent/US8541853B1/en active Active
-
2013
- 2013-03-15 WO PCT/US2013/032437 patent/WO2013142367A1/en not_active Ceased
- 2013-03-15 CN CN201380011962.0A patent/CN104160721A/en active Pending
- 2013-03-15 JP JP2015501818A patent/JP6144752B2/en active Active
Cited By (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20160221038A1 (en) * | 2013-02-27 | 2016-08-04 | Texas Instruments Incorporated | Capacitive micromachined ultrasonic transducer (cmut) forming |
| US9937528B2 (en) * | 2013-02-27 | 2018-04-10 | Texas Instruments Incorporated | Capacitive micromachined ultrasonic transducer (CMUT) forming |
Also Published As
| Publication number | Publication date |
|---|---|
| CN104160721A (en) | 2014-11-19 |
| JP6144752B2 (en) | 2017-06-07 |
| JP2015519769A (en) | 2015-07-09 |
| WO2013142367A1 (en) | 2013-09-26 |
| US8541853B1 (en) | 2013-09-24 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US10967400B2 (en) | Microfabricated ultrasonic transducer having individual cells with electrically isolated electrode sections | |
| US8563345B2 (en) | Integration of structurally-stable isolated capacitive micromachined ultrasonic transducer (CMUT) array cells and array elements | |
| US8324006B1 (en) | Method of forming a capacitive micromachined ultrasonic transducer (CMUT) | |
| EP3132470B1 (en) | Ultrasonic transducers in complementary metal oxide semiconductor (cmos) wafers and related apparatus and methods | |
| EP1503871B1 (en) | Ultrasonic membrane transducer | |
| EP2988883B1 (en) | Capacitive micromachined ultrasonic transducer (cmut) with through-substrate via (tsv) substrate plug | |
| US10335827B2 (en) | Ultrasonic transducer device with through-substrate via | |
| US10107830B2 (en) | Method of forming capacitive MEMS sensor devices | |
| US8410659B2 (en) | Electromechanical transducer and manufacturing method therefor | |
| JP2010154734A (en) | Electromechanical transducer and method for manufacturing the same | |
| US20130069480A1 (en) | Electromechanical transducer and method of manufacturing the electromechanical transducer | |
| US11631800B2 (en) | Piezoelectric MEMS devices and methods of forming thereof | |
| US8803260B2 (en) | Low frequency CMUT with vent holes | |
| US8455289B1 (en) | Low frequency CMUT with thick oxide | |
| KR20160011104A (en) | Ultrasonic transducer and method of manufacturing ultrasonic transducer | |
| US8541853B1 (en) | High frequency CMUT | |
| US11890643B2 (en) | Piezoelectric micromachined ultrasonic transducer and method of fabricating the same | |
| WO2013089648A1 (en) | Capacitive micromachined ultrasonic transducer arrangement and method of fabricating the same | |
| JP2018098591A (en) | Capacitive transducer and manufacturing method thereof |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| AS | Assignment |
Owner name: TEXAS INSTRUMENTS INCORPORATED, TEXAS Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:ADLER, STEVEN;JOHNSON, PETER;WYGANT, IRA OAKTREE;REEL/FRAME:027913/0397 Effective date: 20120228 |
|
| STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
| FPAY | Fee payment |
Year of fee payment: 4 |
|
| MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 8 |
|
| MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 12TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1553); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 12 |