US20130222024A1 - Frequency generating system - Google Patents
Frequency generating system Download PDFInfo
- Publication number
- US20130222024A1 US20130222024A1 US13/443,874 US201213443874A US2013222024A1 US 20130222024 A1 US20130222024 A1 US 20130222024A1 US 201213443874 A US201213443874 A US 201213443874A US 2013222024 A1 US2013222024 A1 US 2013222024A1
- Authority
- US
- United States
- Prior art keywords
- voltage
- signal
- control signal
- phase
- generating system
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 230000007274 generation of a signal involved in cell-cell signaling Effects 0.000 claims abstract description 23
- 230000004044 response Effects 0.000 claims abstract description 11
- 230000009977 dual effect Effects 0.000 claims abstract description 6
- 238000001514 detection method Methods 0.000 claims description 13
- 238000000034 method Methods 0.000 claims description 10
- 230000008569 process Effects 0.000 claims description 10
- 238000010586 diagram Methods 0.000 description 12
- 230000008859 change Effects 0.000 description 6
- 230000008901 benefit Effects 0.000 description 4
- 238000004891 communication Methods 0.000 description 4
- 239000003990 capacitor Substances 0.000 description 3
- 238000012986 modification Methods 0.000 description 3
- 230000004048 modification Effects 0.000 description 3
- 230000014509 gene expression Effects 0.000 description 2
- 238000004519 manufacturing process Methods 0.000 description 2
- 230000007246 mechanism Effects 0.000 description 2
- 230000015572 biosynthetic process Effects 0.000 description 1
- 239000013078 crystal Substances 0.000 description 1
- 238000005516 engineering process Methods 0.000 description 1
- 230000005055 memory storage Effects 0.000 description 1
- 229910044991 metal oxide Inorganic materials 0.000 description 1
- 150000004706 metal oxides Chemical class 0.000 description 1
- 230000010355 oscillation Effects 0.000 description 1
- 238000011084 recovery Methods 0.000 description 1
- 239000004065 semiconductor Substances 0.000 description 1
- 230000008054 signal transmission Effects 0.000 description 1
- 238000003786 synthesis reaction Methods 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03L—AUTOMATIC CONTROL, STARTING, SYNCHRONISATION OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
- H03L7/00—Automatic control of frequency or phase; Synchronisation
- H03L7/06—Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop
- H03L7/08—Details of the phase-locked loop
- H03L7/099—Details of the phase-locked loop concerning mainly the controlled oscillator of the loop
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03L—AUTOMATIC CONTROL, STARTING, SYNCHRONISATION OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
- H03L7/00—Automatic control of frequency or phase; Synchronisation
- H03L7/06—Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop
- H03L7/08—Details of the phase-locked loop
- H03L7/085—Details of the phase-locked loop concerning mainly the frequency- or phase-detection arrangement including the filtering or amplification of its output signal
- H03L7/093—Details of the phase-locked loop concerning mainly the frequency- or phase-detection arrangement including the filtering or amplification of its output signal using special filtering or amplification characteristics in the loop
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03L—AUTOMATIC CONTROL, STARTING, SYNCHRONISATION OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
- H03L2207/00—Indexing scheme relating to automatic control of frequency or phase and to synchronisation
- H03L2207/06—Phase locked loops with a controlled oscillator having at least two frequency control terminals
Definitions
- the invention generally relates to a signal generating system, and more particularly, to a frequency generating system.
- Frequency generating system plays a very important role in the communication engineering field.
- phase-locked loop (PLL) for generating frequency is broadly adopted in modulation, demodulation, frequency multiplication, frequency synthesis, carrier synchronization, bit synchronization, etc.
- a PLL is a feedback loop, in which the frequency and phase of an output clock signal are locked at the frequency and phase of an input reference clock signal by using a feedback signal.
- the local oscillation frequency of a receiver can drift along with the carrier frequency drift when a PLL is adopted in the receiver, so that the purpose of phase locking is achieved.
- a PLL can be categorized as a PLL with a single-path architecture or a PLL with a dual-path architecture according to the control mechanism adopted by a voltage-controlled oscillator (VCO) inside the PLL.
- VCO voltage-controlled oscillator
- a PLL with the dual-path architecture requires a small layout area. Accordingly, the fabrication cost of the high-frequency communication chip can be effectively reduced.
- the capacitance-voltage characteristic curve of a varactor in a VCO of a dual-path PLL may drift when there is process variation or temperature change. This drifting phenomenon makes the frequency gain of the VCO inconsistent to an up signal and a down signal of the PLL.
- the up signal and the down signal present an asymmetrical state after they are converted by the VCO. Accordingly, a phase-locked clock generated by the PLL carries spur noise even after it is stabilized. Namely, the signal quality is low.
- the invention is directed to a frequency generating system which can provide a better-quality phase-locked clock.
- the invention provides a frequency generating system including a phase-locked loop (PLL) and a control signal generation unit.
- the PLL outputs a phase-locked clock and controls a voltage-controlled oscillator (VCO) therein by using a dual-path architecture.
- the VCO includes a varactor.
- the control signal generation unit is coupled to the PLL and disposed in one of the dual paths.
- the control signal generation unit provides an up voltage, a down voltage, or a middle voltage as a first control signal to control the VCO according to an up signal and a down signal of the PLL.
- the control signal generation unit provides the middle voltage in response to an electrical characteristic of the varactor to compensate the first control signal.
- a middle voltage is provided through a control signal generation unit, and the level of the middle voltage is adjusted according to the electrical characteristic of a varactor.
- FIG. 1 is a schematic circuit diagram of a phase-locked loop (PLL) with a dual-path architecture.
- PLL phase-locked loop
- FIG. 2 illustrates a characteristic curve between the frequency of a voltage-controlled oscillator (VCO) and the voltage of a control signal.
- VCO voltage-controlled oscillator
- FIG. 3 illustrates a waveform of a phase-locked clock of the PLL in FIG. 1 .
- FIG. 4 is a schematic circuit diagram of a PLL with a dual-path architecture according to an embodiment of the invention.
- FIG. 5 is an internal schematic block diagram of a control signal generation unit according to an embodiment of the invention.
- FIG. 6 illustrates the relationship between states of an up signal and a down signal and a first control signal according to an embodiment of the invention.
- FIG. 7 is an internal schematic circuit diagram of a middle voltage generation unit in FIG. 5 according to an embodiment of the invention.
- FIG. 8 is an internal schematic circuit diagram of the middle voltage generation unit in FIG. 5 according to another embodiment of the invention.
- FIG. 9 is an internal schematic circuit diagram of the middle voltage generation unit in FIG. 8 according to another embodiment of the invention.
- FIG. 10 illustrates a waveform of a phase-locked clock of the PLL in FIG. 4 .
- Embodiments of the present invention may comprise any one or more of the novel features described herein, including in the Detailed Description, and/or shown in the drawings.
- “at least one”, “one or more”, and “and/or” are open-ended expressions that are both conjunctive and disjunctive in operation.
- each of the expressions “at least on of A, B and C”, “at least one of A, B, or C”, “one or more of A, B, and C”, “one or more of A, B, or C” and “A, B, and/or C” means A alone, B alone, C alone, A and B together, A and C together, B and C together, or A, B and C together.
- FIG. 1 is a schematic circuit diagram of a phase-locked loop (PLL) with a dual-path architecture.
- the PLL system 100 respectively generates control signals Vctrl-I and Vctrl-P to control a voltage-controlled oscillator (VCO) 120 by using dual paths 140 I and 140 P.
- VCO voltage-controlled oscillator
- the up signal UP allows the path 140 P to generate an up voltage Vup as the control signal Vctrl-P, so as to move the frequency of the VCO 120 towards a higher value.
- the down signal DN allows the path 140 P to generate a down voltage Vdn as the control signal Vctrl-P, so as to move the frequency of the VCO 120 towards a lower value.
- the path 140 P when the up signal UP and the down signal DN are in the same state, the path 140 P generates a middle voltage Vmid as the control signal Vctrl-P, so as to move the frequency of the VCO 120 towards an intermediate value.
- the abscissa represents the voltage level of the control signal Vctrl-P
- the ordinate represents the frequency of the VCO 120 .
- the correspondence between the frequency f of the VCO 120 and the control signal Vctrl-P is not linear.
- this non-linear feature exists because the VCO 120 controls the frequency thereof by using a varactor. Since the capacitance-voltage characteristic curve of the varactor drifts when there is process variation or temperature change, the frequency-voltage characteristic curve of the VCO 120 drifts accordingly.
- the frequency gain of the VCO 120 is inconsistent to the up signal UP and the down signal DN and accordingly the up signal UP′ and the down signal DN′ converted by the VCO 120 present an asymmetrical state, as shown in FIG. 2 .
- a phase-locked clock CLK_out generated by the PLL system 100 carries spur noise even after it is stabilized (i.e., the signal quality is low), as shown in FIG. 3 .
- a middle voltage is provided through a control signal generation unit, and the voltage level of the middle voltage is adjusted in response to the electrical characteristic of a varactor.
- a phase-locked clock provided by the frequency generating system carries no or smaller spur noise (i.e., the signal quality is high) after it is stabilized.
- the frequency generating system includes a PLL system or a clock and data recovery (CDR) circuit.
- FIG. 4 is a schematic circuit diagram of a PLL with a dual-path architecture according to an embodiment of the invention.
- the frequency generating system 400 includes a PLL and a control signal generation unit 470 .
- the PLL includes an information detection unit 410 , a charge pump (CP) 450 , a loop filter (LP) 460 , a VCO 420 , and a frequency divider 430 .
- the PLL outputs a phase-locked clock CLK_out and controls the VCO 420 by using a dual-path architecture.
- the dual-path architecture includes a first path 440 P and a second path 440 I.
- the first path may be a proportional path (i.e., a path passing through the CP 450 ), the second path may be an integral path (i.e., a path not passing through the CP 450 ).
- the VCO 420 may be a crystal oscillator, a ring oscillator, or a LC oscillator, and which is fabricated through a metal oxide semiconductor (MOS) transistor fabrication process and includes a varactor (not shown).
- MOS metal oxide semiconductor
- a PLL has two input terminals respectively for receiving a reference frequency as a reference clock Ref_CLK and a feedback frequency.
- the feedback frequency is a feedback signal of the PLL, and which is usually fed back after being appropriately reduced.
- the information detection unit 410 received aforementioned two input signals and compares the reference frequency with the feedback frequency to determine the phase differences, the frequency differences, or the phase and frequency differences between the two input signals. When the reference frequency is greater than the feedback frequency, an output terminal of the information detection unit 410 outputs an up signal UP to the first path 440 P and the second path 440 I. Contrarily, when the reference frequency is smaller than the feedback frequency, another output terminal of the information detection unit 410 outputs a down signal DN.
- the control signal generation unit 470 is coupled to the PLL and disposed in the first path 440 P, and the control signal generation unit 470 provides an up voltage, a down voltage, or a middle voltage, as a first control signal Vctrl-P to control the VCO 420 according to the up signal UP and the down signal DN of the PLL, wherein the up voltage, the down voltage, or the middle voltage may be any value determined by a user.
- the control signal generation unit 470 provides the middle voltage in response to an electrical characteristic of the varactor.
- the electrical characteristic may be a capacitance-voltage characteristic curve, a temperature-voltage characteristic curve, or a current-voltage characteristic curve.
- the information detection unit 410 is a phase detector, and the up signal UP and the down signal DN generated by the information detection unit 410 are used for controlling the CP 450 and the LP 460 to generate a second control signal Vctrl-I, so as to control the VCO 420 on the next level.
- the VCO 420 generates a clock signal CLK_out according to the first control signal Vctrl-P and the second control signal Vctrl-I and sends the clock signal CLK_out back to the information detection unit 410 to carry out the phase locking operation.
- the frequency of the clock signal CLK_out may need to be appropriately reduced according to the operation frequency of the information detection unit 410 by the frequency divider 430 before it is sent back to the information detection unit 410 .
- the frequency divider 430 can be selectively disposed according to the actual design requirement.
- the phase locking mechanism is to send the clock signal CLK_out back to the information detection unit 410 to synchronize the phase and frequency of the clock signal CLK_out with those of the reference frequency. The entire phase loop is locked when the feedback frequency and the reference frequency have the same frequency and phase.
- the middle voltage provided by the control signal generation unit 470 is adjusted in response to the electrical characteristic of the varactor. Even if the capacitance-voltage characteristic curve of the varactor drifts due to process variation or temperature change, the up signal UP and the down signal DN converted by the VCO 420 still present a symmetrical state. Thus, the phase-locked clock generated by the frequency generating system 400 carries no or smaller spur noise after it is stabilized therefore offers a good signal quality.
- FIG. 5 is an internal schematic block diagram of a control signal generation unit according to an embodiment of the invention.
- the control signal generation unit 570 includes a multiplexer unit 574 and a middle voltage generation unit 572 .
- the multiplexer unit 574 provides an up voltage Vup, a down voltage Vdn, or a middle voltage Vmid to the VCO 420 according to an up signal UP and a down signal DN.
- the multiplexer unit 574 when the up signal UP and the down signal DN are in different states, the multiplexer unit 574 provides the up voltage Vup or the down voltage Vdn to the VCO 420 .
- FIG. 6 illustrates the relationship between the states of an up signal and a down signal and a first control signal Vctrl-P according to an embodiment of the invention.
- the multiplexer unit 574 when the up signal UP is logic 0 and the down signal DN is logic 1, the multiplexer unit 574 provides the down voltage Vdn to the VCO 420 as the first control signal Vctrl-P.
- the multiplexer unit 574 provides the up voltage Vup to the VCO 420 as the first control signal Vctrl-P.
- the multiplexer unit 574 When the up signal UP and the down signal DN are in the same state (i.e., are both logic 1 or logic 0), the multiplexer unit 574 provides the middle voltage Vmid to the VCO 420 as the first control signal Vctrl-P.
- the up voltage Vup is a system voltage of the frequency generating system 400
- the down voltage Vdn is a ground voltage.
- the middle voltage generation unit 572 is coupled to the multiplexer unit 574 and provides the middle voltage Vmid to the multiplexer unit 574 .
- the middle voltage generation unit 572 provides the middle voltage in response to the electrical characteristic of a varactor inside the VCO 420 .
- the middle voltage is between the system voltage and the ground voltage.
- the multiplexer unit 574 in the present exemplary embodiment integrates the middle voltage provided by the middle voltage generation unit 572 with the up signal UP or the down signal DN to generate an up voltage and a down voltage. Or, the multiplexer unit 574 outputs the middle voltage only when the up signal UP and the down signal DN are in the same state.
- the down signal DN may be 0V or 0.1V
- the middle voltage is 0.6V
- the up signal UP may be 1V or 1.1V.
- the voltage level of the down signal DN may be higher than the middle voltage
- the middle voltage may be higher than the voltage level of the up signal UP.
- FIG. 7 is an internal schematic circuit diagram of the middle voltage generation unit in FIG. 5 according to an embodiment of the invention.
- the middle voltage generation unit 572 in the present exemplary embodiment includes a transistor element Q and a bias current source Imos.
- the transistor element Q has a first terminal, a second terminal, and a control terminal.
- the first terminal of the transistor element Q is coupled to the control terminal thereof
- the bias current source Imos is coupled to the first terminal of the transistor element Q and supplies a bias current to the transistor element Q.
- the transistor element Q is implemented with a NMOS transistor, the first terminal, second terminal, and control terminal thereof are respectively the drain, source, and gate of the NMOS transistor.
- the implementation of the transistor element Q is not limited to NMOS transistor in the invention.
- the transistor element Q provides the middle voltage Vmid to the multiplexer unit 574 via the first terminal thereof according to the received bias current.
- FIG. 8 is an internal schematic circuit diagram of the middle voltage generation unit in FIG. 5 according to another embodiment of the invention.
- the middle voltage generation unit 872 in the present exemplary embodiment is similar to the middle voltage generation unit 572 illustrated in FIG. 7 , and the difference between the two middle voltage generation units is that the middle voltage generation unit 872 further includes a voltage-stabilizing circuit 873 .
- the voltage-stabilizing circuit 873 is coupled to the first terminal of the transistor element Q and receives the middle voltage Vmid.
- the voltage-stabilizing circuit 873 includes a capacitor C and an operational amplifier OP.
- the capacitor C is connected between the first terminal and the second terminal of the transistor element Q.
- a non-inverting terminal (+) of the operational amplifier OP is coupled to the first terminal of the transistor element Q, and an inverting terminal ( ⁇ ) of the operational amplifier OP is coupled to an output terminal of the operational amplifier OP.
- the middle voltage generation unit 872 provides the stabilized middle voltage Vmid to the multiplexer unit 574 through the voltage-stabilizing circuit 873 .
- FIG. 9 is an internal schematic circuit diagram of the middle voltage generation unit in FIG. 8 according to another embodiment of the invention.
- the middle voltage generation unit 972 in the present exemplary embodiment is similar to the middle voltage generation unit 872 in FIG. 8 , and the difference between the two middle voltage generation units is that the voltage-stabilizing circuit 973 of the middle voltage generation unit 972 has a design different from that of the voltage-stabilizing circuit 873 in FIG. 8 .
- the voltage-stabilizing circuit 973 only includes an operational amplifier OP.
- the non-inverting terminal (+) of the operational amplifier OP receives a reference voltage Vref, the inverting terminal ( ⁇ ) thereof is coupled to the first terminal of the transistor element Q, and an output terminal thereof is coupled to the control terminal of the transistor element Q and configured to output the middle voltage Vmid.
- the middle voltage generation unit 972 can provide the stabilized middle voltage Vmid to the multiplexer unit 574 through such a design.
- the transistor element Q of each middle voltage generation unit provides the middle voltage Vmid in response to the electrical characteristic of a varactor inside the VCO 420 .
- each transistor element Q and the varactor inside the VCO 420 are implemented with MOS transistors of the same type and process. With such a design, even if the capacitance-voltage characteristic curve of the varactor drifts along with process variation or temperature change, the current-voltage characteristic curve of the transistor element Q also changes with the process variation or temperature change.
- the transistor element Q is biased by using the bias current source Imos so that the transistor element Q provides the middle voltage Vmid.
- the value of the bias current provided by the bias current source Imos is not limited in the invention and can be determined according to actual design requirement, experience rule, or experimental data statistics.
- the middle voltage Vmid is not fixed between the up voltage Vup and the down voltage Vdn. Instead, it is adjusted in response to the electrical characteristic of the varactor.
- the middle voltage Vmid in response to the varactor allows the up signal UP′ and the down signal DN′ converted by the VCO 420 to present a symmetrical state.
- the phase-locked clock CLK_out provided by the frequency generating system 400 carries no spur noise after it is stabilized therefore offers a good signal quality, as shown in FIG. 10 .
- a middle voltage is provided through a control signal generation unit, and the middle voltage is adjusted in response to the electrical characteristic of a varactor.
Landscapes
- Stabilization Of Oscillater, Synchronisation, Frequency Synthesizers (AREA)
Abstract
Description
- This application claims the priority benefit of Taiwan application serial no. 101106067, filed on Feb. 23, 2012. The entirety of the above-mentioned patent application is hereby incorporated by reference herein and made a part of this specification.
- 1. Technology Field
- The invention generally relates to a signal generating system, and more particularly, to a frequency generating system.
- 2. Description of Related Art
- Frequency generating system plays a very important role in the communication engineering field. Particularly, phase-locked loop (PLL) for generating frequency is broadly adopted in modulation, demodulation, frequency multiplication, frequency synthesis, carrier synchronization, bit synchronization, etc. A PLL is a feedback loop, in which the frequency and phase of an output clock signal are locked at the frequency and phase of an input reference clock signal by using a feedback signal. Thus, in radio communication, if carrier frequency drift occurs during signal transmission, the local oscillation frequency of a receiver can drift along with the carrier frequency drift when a PLL is adopted in the receiver, so that the purpose of phase locking is achieved.
- A PLL can be categorized as a PLL with a single-path architecture or a PLL with a dual-path architecture according to the control mechanism adopted by a voltage-controlled oscillator (VCO) inside the PLL. In an application of a high-frequency communication chip, a PLL with the dual-path architecture requires a small layout area. Accordingly, the fabrication cost of the high-frequency communication chip can be effectively reduced. Generally speaking, the capacitance-voltage characteristic curve of a varactor in a VCO of a dual-path PLL may drift when there is process variation or temperature change. This drifting phenomenon makes the frequency gain of the VCO inconsistent to an up signal and a down signal of the PLL. As a result, the up signal and the down signal present an asymmetrical state after they are converted by the VCO. Accordingly, a phase-locked clock generated by the PLL carries spur noise even after it is stabilized. Namely, the signal quality is low.
- Nothing herein should be construed as an admission of knowledge in the prior art of any portion of the present invention. Furthermore, citation or identification of any document in this application is not an admission that such document is available as prior art to the present invention, or that any reference forms a part of the common general knowledge in the art.
- Accordingly, the invention is directed to a frequency generating system which can provide a better-quality phase-locked clock.
- The invention provides a frequency generating system including a phase-locked loop (PLL) and a control signal generation unit. The PLL outputs a phase-locked clock and controls a voltage-controlled oscillator (VCO) therein by using a dual-path architecture. The VCO includes a varactor. The control signal generation unit is coupled to the PLL and disposed in one of the dual paths. The control signal generation unit provides an up voltage, a down voltage, or a middle voltage as a first control signal to control the VCO according to an up signal and a down signal of the PLL. The control signal generation unit provides the middle voltage in response to an electrical characteristic of the varactor to compensate the first control signal.
- As described above, in an exemplary embodiment of the invention, a middle voltage is provided through a control signal generation unit, and the level of the middle voltage is adjusted according to the electrical characteristic of a varactor. Thereby, a phase-locked clock provided by the frequency generating system can effectively reduce spur noise and offers a high signal quality once it is stabilized.
- These and other exemplary embodiments, features, aspects, and advantages of the invention will be described and become more apparent from the detailed description of exemplary embodiments when read in conjunction with accompanying drawings.
- It should be understood, however, that this Summary may not contain all of the aspects and embodiments of the present invention, is not meant to be limiting or restrictive in any manner, and that the invention as disclosed herein is and will be understood by those of ordinary skill in the art to encompass obvious improvements and modifications thereto.
- The accompanying drawings are included to provide a further understanding of the invention, and are incorporated in and constitute a part of this specification. The drawings illustrate embodiments of the invention and, together with the description, serve to explain the principles of the invention.
-
FIG. 1 is a schematic circuit diagram of a phase-locked loop (PLL) with a dual-path architecture. -
FIG. 2 illustrates a characteristic curve between the frequency of a voltage-controlled oscillator (VCO) and the voltage of a control signal. -
FIG. 3 illustrates a waveform of a phase-locked clock of the PLL inFIG. 1 . -
FIG. 4 is a schematic circuit diagram of a PLL with a dual-path architecture according to an embodiment of the invention. -
FIG. 5 is an internal schematic block diagram of a control signal generation unit according to an embodiment of the invention. -
FIG. 6 illustrates the relationship between states of an up signal and a down signal and a first control signal according to an embodiment of the invention. -
FIG. 7 is an internal schematic circuit diagram of a middle voltage generation unit inFIG. 5 according to an embodiment of the invention. -
FIG. 8 is an internal schematic circuit diagram of the middle voltage generation unit inFIG. 5 according to another embodiment of the invention. -
FIG. 9 is an internal schematic circuit diagram of the middle voltage generation unit inFIG. 8 according to another embodiment of the invention. -
FIG. 10 illustrates a waveform of a phase-locked clock of the PLL inFIG. 4 . - Reference will now be made in detail to the present preferred embodiments of the invention, examples of which are illustrated in the accompanying drawings. Wherever possible, the same reference numbers are used in the drawings and the description to refer to the same or like parts.
- Embodiments of the present invention may comprise any one or more of the novel features described herein, including in the Detailed Description, and/or shown in the drawings. As used herein, “at least one”, “one or more”, and “and/or” are open-ended expressions that are both conjunctive and disjunctive in operation. For example, each of the expressions “at least on of A, B and C”, “at least one of A, B, or C”, “one or more of A, B, and C”, “one or more of A, B, or C” and “A, B, and/or C” means A alone, B alone, C alone, A and B together, A and C together, B and C together, or A, B and C together.
- It is to be noted that the term “a” or “an” entity refers to one or more of that entity. As such, the terms “a” (or “an”), “one or more” and “at least one” can be used interchangeably herein.
-
FIG. 1 is a schematic circuit diagram of a phase-locked loop (PLL) with a dual-path architecture. Referring toFIG. 1 , thePLL system 100 respectively generates control signals Vctrl-I and Vctrl-P to control a voltage-controlled oscillator (VCO) 120 by usingdual paths 140I and 140P. In the path 140I, an up signal UP and a down signal DN charge/discharge a capacitor C to increase or decrease the voltage level of the control signal Vctrl-I. In thepath 140P, the up signal UP allows thepath 140P to generate an up voltage Vup as the control signal Vctrl-P, so as to move the frequency of theVCO 120 towards a higher value. Contrarily, the down signal DN allows thepath 140P to generate a down voltage Vdn as the control signal Vctrl-P, so as to move the frequency of theVCO 120 towards a lower value. In addition, when the up signal UP and the down signal DN are in the same state, thepath 140P generates a middle voltage Vmid as the control signal Vctrl-P, so as to move the frequency of theVCO 120 towards an intermediate value. - The operation described above is conceptually illustrated in
FIG. 2 . InFIG. 2 , the abscissa represents the voltage level of the control signal Vctrl-P, and the ordinate represents the frequency of theVCO 120. Generally speaking, the correspondence between the frequency f of theVCO 120 and the control signal Vctrl-P is not linear. As shown inFIG. 2 , this non-linear feature exists because theVCO 120 controls the frequency thereof by using a varactor. Since the capacitance-voltage characteristic curve of the varactor drifts when there is process variation or temperature change, the frequency-voltage characteristic curve of theVCO 120 drifts accordingly. In this case, if the supplied middle voltage Vmid is not adjusted according to the capacitance-voltage characteristic curve therefore is still located between the up voltage Vup and the down voltage Vdn, the frequency gain of theVCO 120 is inconsistent to the up signal UP and the down signal DN and accordingly the up signal UP′ and the down signal DN′ converted by theVCO 120 present an asymmetrical state, as shown inFIG. 2 . As a result, a phase-locked clock CLK_out generated by thePLL system 100 carries spur noise even after it is stabilized (i.e., the signal quality is low), as shown inFIG. 3 . - In a frequency generating system provided by an exemplary embodiment of the invention, a middle voltage is provided through a control signal generation unit, and the voltage level of the middle voltage is adjusted in response to the electrical characteristic of a varactor. Thus, a phase-locked clock provided by the frequency generating system carries no or smaller spur noise (i.e., the signal quality is high) after it is stabilized. The frequency generating system includes a PLL system or a clock and data recovery (CDR) circuit. Below, an exemplary embodiment of the invention will be described in detail with reference to accompanying drawings, in which a PLL system is described as an example of the frequency generating system.
-
FIG. 4 is a schematic circuit diagram of a PLL with a dual-path architecture according to an embodiment of the invention. Referring toFIG. 4 , in the present exemplary embodiment, thefrequency generating system 400 includes a PLL and a controlsignal generation unit 470. The PLL includes aninformation detection unit 410, a charge pump (CP) 450, a loop filter (LP) 460, aVCO 420, and afrequency divider 430. The PLL outputs a phase-locked clock CLK_out and controls theVCO 420 by using a dual-path architecture. The dual-path architecture includes afirst path 440P and a second path 440I. In the present exemplary embodiment, the first path may be a proportional path (i.e., a path passing through the CP 450), the second path may be an integral path (i.e., a path not passing through the CP 450). Additionally, in the present exemplary embodiment, theVCO 420 may be a crystal oscillator, a ring oscillator, or a LC oscillator, and which is fabricated through a metal oxide semiconductor (MOS) transistor fabrication process and includes a varactor (not shown). - To be specific, a PLL has two input terminals respectively for receiving a reference frequency as a reference clock Ref_CLK and a feedback frequency. The feedback frequency is a feedback signal of the PLL, and which is usually fed back after being appropriately reduced. The
information detection unit 410 received aforementioned two input signals and compares the reference frequency with the feedback frequency to determine the phase differences, the frequency differences, or the phase and frequency differences between the two input signals. When the reference frequency is greater than the feedback frequency, an output terminal of theinformation detection unit 410 outputs an up signal UP to thefirst path 440P and the second path 440I. Contrarily, when the reference frequency is smaller than the feedback frequency, another output terminal of theinformation detection unit 410 outputs a down signal DN. - In the
first path 440P, the controlsignal generation unit 470 is coupled to the PLL and disposed in thefirst path 440P, and the controlsignal generation unit 470 provides an up voltage, a down voltage, or a middle voltage, as a first control signal Vctrl-P to control theVCO 420 according to the up signal UP and the down signal DN of the PLL, wherein the up voltage, the down voltage, or the middle voltage may be any value determined by a user. The controlsignal generation unit 470 provides the middle voltage in response to an electrical characteristic of the varactor. In the present exemplary embodiment, the electrical characteristic may be a capacitance-voltage characteristic curve, a temperature-voltage characteristic curve, or a current-voltage characteristic curve. - In the second path 440I, the
information detection unit 410 is a phase detector, and the up signal UP and the down signal DN generated by theinformation detection unit 410 are used for controlling theCP 450 and the LP460 to generate a second control signal Vctrl-I, so as to control theVCO 420 on the next level. TheVCO 420 generates a clock signal CLK_out according to the first control signal Vctrl-P and the second control signal Vctrl-I and sends the clock signal CLK_out back to theinformation detection unit 410 to carry out the phase locking operation. However, the frequency of the clock signal CLK_out may need to be appropriately reduced according to the operation frequency of theinformation detection unit 410 by thefrequency divider 430 before it is sent back to theinformation detection unit 410. Herein thefrequency divider 430 can be selectively disposed according to the actual design requirement. The phase locking mechanism is to send the clock signal CLK_out back to theinformation detection unit 410 to synchronize the phase and frequency of the clock signal CLK_out with those of the reference frequency. The entire phase loop is locked when the feedback frequency and the reference frequency have the same frequency and phase. - Thereby, in the present exemplary embodiment, according to the architecture design of the
first path 440P, the middle voltage provided by the controlsignal generation unit 470 is adjusted in response to the electrical characteristic of the varactor. Even if the capacitance-voltage characteristic curve of the varactor drifts due to process variation or temperature change, the up signal UP and the down signal DN converted by theVCO 420 still present a symmetrical state. Thus, the phase-locked clock generated by thefrequency generating system 400 carries no or smaller spur noise after it is stabilized therefore offers a good signal quality. -
FIG. 5 is an internal schematic block diagram of a control signal generation unit according to an embodiment of the invention. Referring to bothFIG. 4 andFIG. 5 , in the present exemplary embodiment, the controlsignal generation unit 570 includes amultiplexer unit 574 and a middlevoltage generation unit 572. Themultiplexer unit 574 provides an up voltage Vup, a down voltage Vdn, or a middle voltage Vmid to theVCO 420 according to an up signal UP and a down signal DN. In the present exemplary embodiment, when the up signal UP and the down signal DN are in different states, themultiplexer unit 574 provides the up voltage Vup or the down voltage Vdn to theVCO 420. Contrarily, when the up signal UP and the down signal DN are in the same state, themultiplexer unit 574 provides the middle voltage Vmid to theVCO 420.FIG. 6 illustrates the relationship between the states of an up signal and a down signal and a first control signal Vctrl-P according to an embodiment of the invention. In the present exemplary embodiment, when the up signal UP islogic 0 and the down signal DN islogic 1, themultiplexer unit 574 provides the down voltage Vdn to theVCO 420 as the first control signal Vctrl-P. When the up signal UP islogic 1 and the down signal DN islogic 0, themultiplexer unit 574 provides the up voltage Vup to theVCO 420 as the first control signal Vctrl-P. When the up signal UP and the down signal DN are in the same state (i.e., are bothlogic 1 or logic 0), themultiplexer unit 574 provides the middle voltage Vmid to theVCO 420 as the first control signal Vctrl-P. In the present exemplary embodiment, the up voltage Vup is a system voltage of thefrequency generating system 400, and the down voltage Vdn is a ground voltage. On the other hand, the middlevoltage generation unit 572 is coupled to themultiplexer unit 574 and provides the middle voltage Vmid to themultiplexer unit 574. In the present exemplary embodiment, the middlevoltage generation unit 572 provides the middle voltage in response to the electrical characteristic of a varactor inside theVCO 420. Herein the middle voltage is between the system voltage and the ground voltage. Themultiplexer unit 574 in the present exemplary embodiment integrates the middle voltage provided by the middlevoltage generation unit 572 with the up signal UP or the down signal DN to generate an up voltage and a down voltage. Or, themultiplexer unit 574 outputs the middle voltage only when the up signal UP and the down signal DN are in the same state. In an exemplary embodiment of the invention, the down signal DN may be 0V or 0.1V, the middle voltage is 0.6V, and the up signal UP may be 1V or 1.1V. In other exemplary embodiment of the invention, the voltage level of the down signal DN may be higher than the middle voltage, and the middle voltage may be higher than the voltage level of the up signal UP. -
FIG. 7 is an internal schematic circuit diagram of the middle voltage generation unit inFIG. 5 according to an embodiment of the invention. Referring toFIG. 7 , the middlevoltage generation unit 572 in the present exemplary embodiment includes a transistor element Q and a bias current source Imos. The transistor element Q has a first terminal, a second terminal, and a control terminal. The first terminal of the transistor element Q is coupled to the control terminal thereof The bias current source Imos is coupled to the first terminal of the transistor element Q and supplies a bias current to the transistor element Q. In the present embodiment, if the transistor element Q is implemented with a NMOS transistor, the first terminal, second terminal, and control terminal thereof are respectively the drain, source, and gate of the NMOS transistor. However, the implementation of the transistor element Q is not limited to NMOS transistor in the invention. The transistor element Q provides the middle voltage Vmid to themultiplexer unit 574 via the first terminal thereof according to the received bias current. -
FIG. 8 is an internal schematic circuit diagram of the middle voltage generation unit inFIG. 5 according to another embodiment of the invention. Referring toFIG. 8 , the middlevoltage generation unit 872 in the present exemplary embodiment is similar to the middlevoltage generation unit 572 illustrated inFIG. 7 , and the difference between the two middle voltage generation units is that the middlevoltage generation unit 872 further includes a voltage-stabilizingcircuit 873. The voltage-stabilizingcircuit 873 is coupled to the first terminal of the transistor element Q and receives the middle voltage Vmid. In the present embodiment, the voltage-stabilizingcircuit 873 includes a capacitor C and an operational amplifier OP. The capacitor C is connected between the first terminal and the second terminal of the transistor element Q. A non-inverting terminal (+) of the operational amplifier OP is coupled to the first terminal of the transistor element Q, and an inverting terminal (−) of the operational amplifier OP is coupled to an output terminal of the operational amplifier OP. Thus, the middlevoltage generation unit 872 provides the stabilized middle voltage Vmid to themultiplexer unit 574 through the voltage-stabilizingcircuit 873. -
FIG. 9 is an internal schematic circuit diagram of the middle voltage generation unit inFIG. 8 according to another embodiment of the invention. Referring toFIG. 9 , the middlevoltage generation unit 972 in the present exemplary embodiment is similar to the middlevoltage generation unit 872 inFIG. 8 , and the difference between the two middle voltage generation units is that the voltage-stabilizingcircuit 973 of the middlevoltage generation unit 972 has a design different from that of the voltage-stabilizingcircuit 873 inFIG. 8 . In the present exemplary embodiment, the voltage-stabilizingcircuit 973 only includes an operational amplifier OP. The non-inverting terminal (+) of the operational amplifier OP receives a reference voltage Vref, the inverting terminal (−) thereof is coupled to the first terminal of the transistor element Q, and an output terminal thereof is coupled to the control terminal of the transistor element Q and configured to output the middle voltage Vmid. Thus, the middlevoltage generation unit 972 can provide the stabilized middle voltage Vmid to themultiplexer unit 574 through such a design. - In the exemplary embodiments illustrated in
FIGS. 7-9 , the transistor element Q of each middle voltage generation unit provides the middle voltage Vmid in response to the electrical characteristic of a varactor inside theVCO 420. To be specific, each transistor element Q and the varactor inside theVCO 420 are implemented with MOS transistors of the same type and process. With such a design, even if the capacitance-voltage characteristic curve of the varactor drifts along with process variation or temperature change, the current-voltage characteristic curve of the transistor element Q also changes with the process variation or temperature change. Moreover, the transistor element Q is biased by using the bias current source Imos so that the transistor element Q provides the middle voltage Vmid. The value of the bias current provided by the bias current source Imos is not limited in the invention and can be determined according to actual design requirement, experience rule, or experimental data statistics. Referring toFIG. 2 , the middle voltage Vmid is not fixed between the up voltage Vup and the down voltage Vdn. Instead, it is adjusted in response to the electrical characteristic of the varactor. Thus, from this point of view, the middle voltage Vmid in response to the varactor allows the up signal UP′ and the down signal DN′ converted by theVCO 420 to present a symmetrical state. Accordingly, the phase-locked clock CLK_out provided by thefrequency generating system 400 carries no spur noise after it is stabilized therefore offers a good signal quality, as shown inFIG. 10 . - As described above, in an exemplary embodiment of the invention, a middle voltage is provided through a control signal generation unit, and the middle voltage is adjusted in response to the electrical characteristic of a varactor. Thus, even if the electrical characteristic of the varactor changes with process variation or temperature change, a phase-locked clock provided by the frequency generating system carries no or smaller spur noise after it is stabilized therefore offers a good signal quality.
- The previously described exemplary embodiments of the present invention have many advantages, including reducing the hardware cost of the memory storage apparatus or providing good signal quality to the frequency generating system, wherein the advantages aforementioned not required in all versions of the invention.
- It will be apparent to those skilled in the art that various modifications and variations can be made to the structure of the invention without departing from the scope or spirit of the invention. In view of the foregoing, it is intended that the invention cover modifications and variations of this invention provided they fall within the scope of the following claims and their equivalents.
Claims (9)
Applications Claiming Priority (3)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| TW101106067A TWI462485B (en) | 2012-02-23 | 2012-02-23 | Frequency generating system |
| TW101106067A | 2012-02-23 | ||
| TW101106067 | 2012-02-23 |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| US20130222024A1 true US20130222024A1 (en) | 2013-08-29 |
| US8531218B1 US8531218B1 (en) | 2013-09-10 |
Family
ID=49002172
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US13/443,874 Active US8531218B1 (en) | 2012-02-23 | 2012-04-10 | Frequency generating system |
Country Status (2)
| Country | Link |
|---|---|
| US (1) | US8531218B1 (en) |
| TW (1) | TWI462485B (en) |
Cited By (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20150130544A1 (en) * | 2013-11-14 | 2015-05-14 | Marvell World Trade Ltd | Method and apparatus to calibrate frequency synthesizer |
| US20180210652A1 (en) * | 2017-01-20 | 2018-07-26 | Phison Electronics Corp. | Reference clock signal generation method, memory storage device and connection interface unit |
Families Citing this family (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US9385729B1 (en) | 2015-12-21 | 2016-07-05 | International Business Machines Corporation | System and method for controlling a phase lock loop |
| US12273117B2 (en) | 2021-11-22 | 2025-04-08 | Stmicroelectronics International N.V. | Low noise phase lock loop (PLL) circuit |
Family Cites Families (7)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| WO2005025069A1 (en) * | 2003-09-06 | 2005-03-17 | Semtech Neuchâtel SA | Phase locked loop |
| US7277518B2 (en) * | 2003-11-20 | 2007-10-02 | Avago Technologies General Ip (Singapore) Pte. Ltd. | Low-jitter charge-pump phase-locked loop |
| US7164325B2 (en) * | 2004-03-30 | 2007-01-16 | Qualcomm Incorporated | Temperature stabilized voltage controlled oscillator |
| US7706767B2 (en) * | 2006-03-28 | 2010-04-27 | Qualcomm, Incorporated | Dual path loop filter for phase lock loop |
| US8125254B1 (en) * | 2009-11-05 | 2012-02-28 | Altera Corporation | Techniques for configuring multi-path feedback loops |
| TW201123737A (en) * | 2009-12-31 | 2011-07-01 | Faraday Tech Corp | Data and clock recovery circuit with proportional path |
| US8781428B2 (en) * | 2010-03-02 | 2014-07-15 | Silicon Laboratories Inc. | Frequency synthesizer |
-
2012
- 2012-02-23 TW TW101106067A patent/TWI462485B/en active
- 2012-04-10 US US13/443,874 patent/US8531218B1/en active Active
Cited By (4)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20150130544A1 (en) * | 2013-11-14 | 2015-05-14 | Marvell World Trade Ltd | Method and apparatus to calibrate frequency synthesizer |
| US9356612B2 (en) * | 2013-11-14 | 2016-05-31 | Marvell World Trade Ltd. | Method and apparatus to calibrate frequency synthesizer |
| US20180210652A1 (en) * | 2017-01-20 | 2018-07-26 | Phison Electronics Corp. | Reference clock signal generation method, memory storage device and connection interface unit |
| US10627851B2 (en) * | 2017-01-20 | 2020-04-21 | Phison Electronics Corp. | Reference clock signal generation method, memory storage device and connection interface unit |
Also Published As
| Publication number | Publication date |
|---|---|
| TWI462485B (en) | 2014-11-21 |
| US8531218B1 (en) | 2013-09-10 |
| TW201336237A (en) | 2013-09-01 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| CN101202546B (en) | Self-adapting bandwidth phase locked loop with feedforward frequency divider | |
| US6278332B1 (en) | Charge pump for low-voltage, low-jitter phase locked loops | |
| US8207795B2 (en) | Delay cell of ring oscillator and associated method | |
| US6570456B2 (en) | Clock generator for generating internal clock signal synchronized with reference clock signal | |
| KR20120023717A (en) | Supply-regulated phase-locked loop(pll) and method of using | |
| US7154352B2 (en) | Clock generator and related biasing circuit | |
| US10771073B2 (en) | Frequency synthesizer with dynamically selected level shifting of the oscillating output signal | |
| US9768684B1 (en) | Differential charge pump with extended output control voltage range | |
| US20140286470A1 (en) | Phase locked loop and clock and data recovery circuit | |
| US7020793B1 (en) | Circuit for aligning signal with reference signal | |
| US6472914B2 (en) | Process independent ultralow charge pump | |
| US7012473B1 (en) | Current steering charge pump having three parallel current paths preventing the current sources and sinks to turn off and on | |
| US8531218B1 (en) | Frequency generating system | |
| JP2008271599A (en) | Circuit configuration for compensation of leakage currents in voltage-controlled oscillator of pll circuit | |
| JP6134711B2 (en) | Phase lock loop | |
| US7961016B2 (en) | Charge pump and charging/discharging method capable of reducing leakage current | |
| US9391626B2 (en) | Capacitive load PLL with calibration loop | |
| US8493115B2 (en) | Phase locked loop circuit and system having the same | |
| US20090245450A1 (en) | PLL circuit | |
| US20090289674A1 (en) | Phase-locked loop | |
| US7816975B2 (en) | Circuit and method for bias voltage generation | |
| US8519746B2 (en) | Voltage-to-current converter | |
| US8588358B2 (en) | Clock and data recovery using LC voltage controlled oscillator and delay locked loop | |
| KR101538537B1 (en) | Charge pump and phase locked loop circuit | |
| CN103312316B (en) | frequency generation system |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| AS | Assignment |
Owner name: PHISON ELECTRONICS CORP., TAIWAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:CHEN, WEI-YUNG;REEL/FRAME:028048/0090 Effective date: 20120403 |
|
| STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
| FPAY | Fee payment |
Year of fee payment: 4 |
|
| MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 8 |
|
| MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 12TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1553); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 12 |