US20130187693A1 - Full-digital clock correction circuit and method thereof - Google Patents
Full-digital clock correction circuit and method thereof Download PDFInfo
- Publication number
- US20130187693A1 US20130187693A1 US13/453,094 US201213453094A US2013187693A1 US 20130187693 A1 US20130187693 A1 US 20130187693A1 US 201213453094 A US201213453094 A US 201213453094A US 2013187693 A1 US2013187693 A1 US 2013187693A1
- Authority
- US
- United States
- Prior art keywords
- clock signal
- duty cycle
- phase
- clock
- positive
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 238000000034 method Methods 0.000 title claims abstract description 17
- 238000005070 sampling Methods 0.000 claims abstract description 25
- 230000005540 biological transmission Effects 0.000 description 9
- 238000010586 diagram Methods 0.000 description 5
- 230000008569 process Effects 0.000 description 3
- 230000003111 delayed effect Effects 0.000 description 2
- 230000008859 change Effects 0.000 description 1
- 230000000295 complement effect Effects 0.000 description 1
- 238000013075 data extraction Methods 0.000 description 1
- 238000005516 engineering process Methods 0.000 description 1
- 238000000605 extraction Methods 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 239000004065 semiconductor Substances 0.000 description 1
- 230000007480 spreading Effects 0.000 description 1
- 230000001360 synchronised effect Effects 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K5/00—Manipulating of pulses not covered by one of the other main groups of this subclass
- H03K5/156—Arrangements in which a continuous pulse train is transformed into a train having a desired pattern
- H03K5/1565—Arrangements in which a continuous pulse train is transformed into a train having a desired pattern the output pulses having a constant duty cycle
Definitions
- the present invention relates generally to a duty cycle correction device and a method thereof, and particularly to a full-digital clock duty cycle correction circuit and a method thereof.
- Digital devices are prevalent nowadays. While spreading, exchanging, and processing digital information using digital devices, it is necessary to operate in coordination with clocks in circuits for processing digital signals or even the data attached in digital signals.
- the central processing unit (CPU) in computer architecture should operate in coordination with the clock signal for driving the various digital circuits inside the CPU to operate in coordination with the clock signal for accessing data, processing data, or controlling hardware.
- clocks for triggering transmission of digital information; synchronization in clocks is required before correct data access between digital devices.
- the adopted technologies can be categorized into frequency division and frequency multiplication for giving, though different frequencies, harmonic and synchronized clocks, which would facilitate coordination of digital data processing among different digital circuits.
- a full-digital DCC does not use the voltage control method, and thus it is less influenced by the leakage current of transistors especially in advanced CMOS processes.
- the all-digital DCC owns the advantages of fast lock-in time and has a wide range of duty cycle correction.
- general semiconductor digital devices for example, memory devices, use extensively digital DCC to correct the duty cycle of clock signals.
- the digital DCC adopts a time to digital converter (TDC) to quantize the period of the reference clock and then generates a half-cycle delay signal via a delay circuit for generating a clock signal with 50% duty cycle. Nevertheless, while adopting the time to digital converter architecture with a wide range of clock frequency, because the TDC accuracy has to be maintained and the operating frequency has to be wide, the overall circuit area occupied by the digital DCC will increase significantly.
- the half-cycle delay circuit has to be included, which makes the tuning accuracy of the digital DCC become twice the accuracy of the TDC, and hence limiting the accuracy of the digital DCC and resulting in excessive error in duty cycle.
- the present invention provides a full-digital clock correction circuit and a method thereof, which improve the problems using the TDC architecture according to the prior art.
- the accuracy in clock duty cycle correction is improved, and the frequency range and the duty cycle range of the supported clock signals are widened as well.
- An objective of the present invention is to provide a full-digital clock duty cycle correction circuit and a method thereof, which improve duty-cycle correction accuracy and provide a wider frequency operating range.
- the present invention also supports a wider duty-cycle range of the input clock and reduces the chip area.
- the present invention provides a full-digital clock duty cycle correction circuit, which comprises a sampling unit, a duty cycle correcting module, and a phase-lock module.
- the duty cycle correcting module is connected electrically to the sampling unit; the phase-lock module is connected electrically to the sampling unit and the duty cycle correcting module.
- the sampling unit receives an input clock signal and transmits it to the duty cycle correcting module for producing a first clock signal CLK_X correspondingly.
- the phase-lock module produces a second clock signal CLK_Y according to the first clock signal CLK_X.
- the second clock signal CLK_Y is the inverse of the first clock signal CLK_X and is delayed in phase by a phase tuning unit.
- the phase-lock module detects the phase difference between the positive edges of the first and second clock signals CLK_X, CLK_Y selected by the sampling unit and aligns the positive edges of the first and second clock signals CLK_X, CLK_Y.
- the duty cycle correcting module compares the pulse width difference between the first and second clock signals CLK_X, CLK_Y for adjusting the pulse width of the first clock signal CLK_X. When the pulse width of the first clock signal CLK_X is changed, the pulse width of the second clock signal CLK_Y will be changed accordingly.
- the phase-lock module needs to re-align the positive edges of the first and second clock signals CLK_X, CLK_Y. Then, when the pulse width difference between the first and second clock signals CLK_X, CLK_Y is not equal to zero, the duty cycle correcting module re-adjusts the pulse width of the first clock signal CLK_X for the phase-lock module to re-align the positive edges of the first and second clock signals CLK_X, CLK_Y until the first and second clock signals CLK_X, CLK_Y have identical pulse widths and the phase difference between the positive edges of the first and second clock signals CLK_X, CLK_Y is zero.
- the sampling unit selects an input clock signal CLK_in and an output clock signal CLK_out to the phase detecting unit for the phase-lock module to re-align the positive edges of the output clock signal CLK_out and the input clock signal CLK_in until the phase difference between the positive edges of the output clock signal CLK_out and the input clock signal CLK_in is zero.
- the positive edge of the output clock signal CLK_out is aligned with the input clock signal CLK_in; the duty cycle of the output clock signal CLK_out is also corrected to 50%.
- the phase-lock module aligns the positive edges of the first and second clock signals CLK_X, CLK_Y for the first time, if the duty cycle correcting module detects that the pulse width of the first clock signal CLK_X is greater than the second clock signal CLK_Y, namely, the duty cycle of the input clock signal is greater than 50%, the sampling unit selects the inversed input clock signal and transmits it to the duty cycle correcting module for ensuring that the duty cycle of the clock signal input to the duty cycle tuning unit is always less than 50%. At this moment, the output clock signal is changed to the inversed second clock signal CLK_Y.
- FIG. 1 shows a circuit diagram according to an embodiment of the present invention
- FIG. 2A and FIG. 2B show waveforms according to an embodiment of the present invention
- FIG. 3 shows a circuit diagram of the coarse-tuning phase detecting circuit according to the present invention
- FIG. 4 shows a circuit diagram of the fine-tuning phase detecting circuit according to the present invention.
- FIG. 5 shows a flowchart according an embodiment of the present invention.
- FIG. 1 shows a circuit diagram according to an embodiment of the present invention.
- the full-digital clock duty cycle correction circuit 10 according to the present invention comprises a sampling unit 12 , a duty cycle correcting module 14 , and a phase-lock module 16 .
- the sampling unit 12 further comprises a first multiplexer 122 , a second multiplexer 124 , a third multiplexer 126 , a fourth multiplexer 128 , a first inverter 130 , and a second inverter 132 .
- the duty cycle correction module 14 further comprises a duty cycle detecting unit 142 , a duty cycle tuning unit 144 , and a duty cycle control unit 146 .
- the phase-lock module 16 further comprises a phase detecting unit 162 , a phase tuning unit 164 , a phase control unit 166 , and a third inverter 168 .
- the first multiplexer 122 is connected electrically to the input clock signal CLK_in.
- the first inverter 130 is connected electrically to the third multiplexer 126 , the duty cycle tuning unit 144 , and the duty cycle control unit 146 .
- the second multiplexer 124 is connected electrically to the fourth multiplexer 128 , the second inverter 132 , the duty cycle detecting unit 142 , the duty cycle control unit 146 , the phase tuning unit 164 , the input of the fourth multiplexer 128 , and the output clock signal CLK_out.
- the third multiplexer 126 is connected electrically to the duty cycle detecting unit 142 , the duty cycle tuning unit 144 , the phase detecting unit 162 , the phase tuning unit 164 , and the phase control unit 166 .
- the fourth multiplexer 128 is connected electrically to the duty cycle detecting unit 142 , the phase detecting unit 162 , the phase tuning unit 164 , and the phase control unit 166 .
- the sampling unit 12 is connected electrically to the phase-lock module 16 and the duty cycle correcting module 14 .
- the sampling unit 12 receives an input clock signal CLK_in and transmits it to the duty cycle correcting module 14 for producing a first clock signal CLK_X correspondingly.
- the phase-lock module 16 receives the first clock signal CLK_X and produces correspondingly a second clock signal CLK_Y, which is the inverse of the first clock signal CLK_X and phase delayed by the phase tuning unit 164 .
- the duty cycle correcting module 14 detects the pulse width difference between the first and second clock signals CLK_X, CLK_Y and adjusts the pulse width of the first clock signal CLK_X according to the pulse-width difference.
- the duty cycle detecting unit 142 produces a duty cycle detecting signal D_det according to the difference between the pulse widths of the first and second clock signals CLK_X, CLK_Y.
- the duty cycle control unit 146 produces a duty cycle control code D_code according to the duty cycle detecting signal D_det and transmits the duty cycle control code D_code to the duty cycle correcting unit 144 .
- the duty cycle tuning unit 144 receives the first clock signal CLK_X, and adjusts the pulse width of the first clock signal CLK_X according to the duty cycle control code D_code. When the pulse width of the first clock signal CLK_X is changed, the pulse width of the second clock signal CLK_Y is changed accordingly. In addition, after the duty cycle control unit 146 adjusts the pulse widths described above, the duty cycle control unit 146 locks the duty cycle correcting unit 144 . The duty cycle control unit 146 will control the first and second multiplexers 122 , 124 via a duty cycle select signal duty_select according to whether the duty cycle of the input signal is greater or less than 50%.
- the phase-lock module 16 detects and compensates the phase difference between the positive edges of the first and second clock signals CLK_X, CLK_Y for aligning them.
- the phase detecting unit 162 detects the phase difference of positive edges for producing a phase detecting signal P_det and transmitting it to the phase control unit 166 .
- the phase control unit 166 produces a phase control code P_code according to the phase detecting signal P_det and transmits it to the phase tuning unit 164 .
- the phase tuning unit 164 receives the inverse signal of the first clock signal CLK_X produced by the third inverter 168 , and tunes and aligns the phases of the positive edges of the first and second clock signals CLK_X, CLK_Y according to the phase control code P_code.
- the phase control unit 166 further locks the phase tuning unit 164 .
- the phase control unit 166 further controls the third and fourth multiplexer 126 , 128 via a phase select signal phase_select for selecting the input clock signal CLK_in and the output clock signal CLK_out to the phase detecting unit 162 for the phase-lock module 16 to re-align the positive edges of the output and input clock signals CLK_out, CLK_in until the phase difference between the positive edges of the output and input clock signals CLK_out, CLK_in is zero. Then, the positive edge of the output clock signal CLK_out is aligned with the input clock signal CLK_in, and the duty cycle thereof is corrected back to 50%.
- the phase-lock module 16 needs to re-align the positive edges of the first and second clock signals CLK_X, CLK_Y.
- the duty cycle correcting module 14 re-adjusts the pulse width of the first clock signal CLK_X for the phase-lock module 16 to re-align the positive edges of the first and second clock signals CLK_X, CLK_Y until the first and second clock signals CLK X, CLK_Y have identical pulse widths and the phase difference between the positive edges of the first and second clock signals CLK_X, CLK_Y is zero.
- the second clock signal CLK_Y is outputted as the output clock CLK_out.
- the duty cycle of the input clock signal CLK_in is less than 50%
- the second clock signal CLK_Y is outputted as the output clock CLK_out.
- the duty cycle of the input clock signal CLK_in is greater than 50%
- the output is changed to the inverse of the second clock signal CLK_Y. After the full-digital clock duty cycle correction circuit 10 is locked, the duty-cycle of the output clock signal CLK_out will be 50%.
- FIGS. 2A and 2B show waveforms according to an embodiment of the present invention.
- the duty cycle select signal duty_select outputted by the duty cycle correcting module 14 is zero, namely, a low signal level.
- the phase select signal phase_select outputted by the phase-lock module 16 is also zero, a low signal level.
- the sampling unit 12 receives the input clock signal CLK_in and transmits it to the duty cycle correcting module 14 , which, then, outputs the first clock signal CLK_X.
- the first clock signal CLK_X is inverted and input to the phase-lock module 16 , which outputs the second clock signal CLK_Y.
- the phase detecting unit 162 of the phase-lock module 16 detects the phase difference between the first and second clock signals CLK_X, CLK_Y and outputs the corresponding detecting signal P_det to the phase control unit 166 .
- the phase control unit 166 produces the corresponding phase control code P_code according to the detecting signal P_det and transmits it to the phase tuning unit 164 for compensating the phase difference between the first and second clock signals CLK_X, CLK_Y. After the phase difference between the first and second clock signals CLK_X, CLK_Y is eliminated, the phase-lock module 16 is locked. After the phase-lock module 16 is locked, the positive edges of the first and second clock signals CLK_X, CLK_Y are aligned.
- first and second clock signals CLK_X, CLK_Y are complementary signals
- the period of the input clock signal CLK_in is T and initial pulse widths of the first and second clock signals CLK_X, CLK_Y are assumed to be A and B
- the duty cycle correcting module 14 starts to compensate the duty-cycle error of the output clock signal CLK_out, namely, adjusting the pulse width of the clock signal.
- the duty cycle detecting unit 142 of the duty cycle correcting module 14 detects the negative edges of the positive-edge-aligned first and second clock signals CLK_X, CLK_Y.
- the phases of the positive edges of the first and second clock signals CLK_X, CLK_Y are aligned, the phases of the negative edges thereof are compared for giving the pulse-width difference between the first and second clock signals CLK_X, CLK_Y and producing the corresponding detect signal D_det and transmitting it to the duty cycle control unit 146 .
- the duty cycle control unit 146 produces the corresponding duty cycle control code D_code according to the detect signal D_det and transmits it to the duty cycle tuning unit 144 for widening the pulse width of the first clock signal CLK_X.
- the duty cycle of the input clock signal CLK_in is less than 50%. Nonetheless, the present invention is not limited to the embodiment.
- the duty cycle correcting module 14 Every time the duty cycle correcting module 14 widens the pulse width of the first clock signal CLK_X, then, at the next cycle, because the pulse width of the previous cycle is tuned, the phase of the positive edge of the second clock signal CLK_Y lags that of the first clock signal CLK_X. Thereby, at the second cycle, the phase control code P_code is adjusted for re-aligning the positive edges of the first and second clock signals CLK_X, CLK_Y. Accordingly, the phases of the positive and negative edges of the first and second clock signals CLK_X, CLK_Y are corrected repeatedly until the pulse widths of the first and second clock signals CLK_X, CLK_Y are identical. Then the duty cycle correcting module 14 is locked.
- the duty cycle correcting module 14 when the duty cycle correcting module 14 is locked, the signal level of the phase select signal phase_select outputted by the phase-lock module is driven to high for switching the input signal of the phase detecting unit 162 of the phase-lock module 16 to the input clock signal CLK_in and the output clock signal CLK_out. Then, the phase-lock module 16 can further compensate the phase difference according to the input and output clock signals CLK_in, CLK_out for aligning the positive edges thereof.
- the phase-lock module 16 aligns the positive edges of the first and second clock signals CLK_X, CLK_Y for the first time, if the duty cycle correcting module 14 detects the pulse width of the first clock signal CLK_X greater than that of the second clock signal CLK_Y, namely, the duty cycle of the input clock signal CLK_in is greater than 50%, the signal level of the duty cycle select signal duty_select outputted by the duty cycle correcting module 14 is high for inverting the input clock signal CLK_in, and thus ensuring that the duty cycle of the input signal to the duty cycle tuning unit 144 is always less than 50%. At this moment, the output clock signal is changed to the inverted second clock signal CLK_Y.
- FIGS. 3 and FIG. 4 show circuit diagram of phase detecting units according to the present invention.
- the phase detecting unit according to the present invention comprises a coarse-tuning phase detecting circuit 51 and a fine-tuning phase detecting circuit 52 .
- the coarse-tuning phase detecting circuit 51 comprises an inverter 511 , a buffer 512 , a first flip-flop 514 , a second flip-flop 516 , and a logic controller 518 ;
- the fine-tuning phase detecting circuit 52 comprises a plurality of inverters 522 , 524 , 526 , 528 , 530 , 532 , 534 , a plurality of transistors 536 , 538 , 540 , 542 , 544 , a first transmission gate 546 , and a second transmission gate 548 .
- the first and second flip-flops 514 , 516 of the coarse-tuning phase detecting circuit 51 are D flip-flops.
- the buffer 512 is connected to the clock signal Y and the second flip-flop 516 via the inverter 511 .
- the first flip-flop 514 is connected to the clock signal X, and to the clock signal Y via the inverter 511 .
- the outputs Q 1 , Q 2 of the first and second flip-flops 514 , 516 are led to the logic controller 518 so that the logic controller 518 can output the detecting signals, such as phase-leading signal UP_ 1 , phase-lagging signal DOWN_ 1 , and phase-lock signal LOCK.
- the inverter 522 of the fine-tuning phase detecting circuit 52 receives the clock signal X and is connected to the gate of the transistor 540 .
- the inverter 524 receives the clock signal Y and is connected to the gates of the transistors 536 , 538 .
- the inverter 526 receives the clock signal Y and is connected to the first and second transmission gates 546 , 548 .
- the inverter 528 outputs the phase-leading signal UP_ 2 .
- the inverter 530 is connected to the inverter 528 , the gate of the transistor 542 , and the first transmission gate 546 .
- the inverter 532 outputs the phase-lagging signal DOWN_ 2 .
- the inverter 534 is connected to the inverter 532 , the gate of the transistor 544 , and the second transmission gate 548 .
- the transistor 536 is further coupled to the ground and the transistors 538 , 540 .
- the transistor 542 is further coupled to the transistor 538 and the first transmission gate 546 .
- the transistor 544 is further connected to the transistor 540 and the second transmission gate 548 .
- the first and second transmission gates 546 , 548 are connected to a voltage source V DD , respectively.
- the coarse-tuning phase detecting circuit 51 is used for judging the situation of phase leading and lagging.
- the fine-tuning phase detecting circuit 52 is used for detecting the extremely small phase difference between the clock signals X, Y.
- the coarse-tuning and fine-tuning phase detecting circuits 51 , 52 are used as the duty cycle detecting unit 142 in FIG. 1 .
- the coarse-tuning and fine-tuning phase detecting circuits 51 , 52 described above detect the negative-edge phases for detecting the pulse widths of the first and second clock signals CLK_X, CLK_Y in FIG. 1 .
- the inverter 511 in the coarse-tuning phase detecting circuit 51 and the inverters 522 , 524 , 526 in the fine-tuning phase detecting circuit 52 they can be used as the phase detecting unit 162 in FIG. 1 .
- FIG. 5 shows a flowchart according an embodiment of the present invention.
- the full-digital clock duty cycle correction method according to the present invention comprises steps of:
- the sampling unit 12 receives an input clock signal and inputs it to the duty cycle correcting module 14 for producing a first clock signal correspondingly and inputting it to the phase-lock module 16 , which, then, produces a second clock signal correspondingly.
- the second clock signal is the inverted first clock signal.
- the phase-lock module detects the phase difference between the first and second clock signals sampled by the sampling unit 12 for judging if the first and second clock signals are aligned. If the positive edges are not aligned, the step S 120 is executed; if aligned, the step S 130 is executed.
- the phase-lock module 16 compensates the measured phase difference between positive edges for aligning the positive edges of the first and second clock signals as well as delaying the positive edge of the second clock signal until the positive edges of the first and second clock signals are aligned.
- the description of the present embodiment is as shown in FIG. 2A .
- the positive-edge-aligned first and second clock signals are received and transmitted to a duty cycle correcting module 14 for detecting the pulse widths of the first and second clock signals, which is used for judging if the duty cycle is greater than 50%.
- the step S 140 is executed; otherwise, the step S 150 is executed.
- the duty cycle correcting module 14 produces a duty cycle select signal duty_select correspondingly for controlling the sampling unit 12 to receive the inverted clock signals, namely, the inverted input clock signal CLK_in, the first clock signal CLK_X, and the second clock signal CLK_Y.
- the step 5120 is executed subsequently.
- the duty cycle correcting module 14 compares the difference of pulse widths between the first and second clock signals for judging if their pulse widths are equal. If their pulse widths are not equal, the step S 160 is executed; otherwise, the step S 180 is executed.
- the step S 170 after the pulse width of the first clock signal is adjusted, it is required to switch to the phase-lock module 16 for re-detecting the positive-edge phase difference between the first and second clock signals, and hence re-aligning the positive edges of the first and second clock signals. Then the step S 150 is executed for re-judging if the pulse widths of the first and second clock signals are equal until they have identical pulse widths.
- step S 180 after the phase-lock module 16 aligns the first and second clock signals having identical pulse widths, it controls the sampling unit 12 to select the second clock signal and the inverted second clock signal.
- the sampling unit 12 is controlled to output the output clock signal.
- the present invention provides a full-digital clock duty cycle correction circuit and a method thereof.
- the present invention conforms to the legal requirements owing to its novelty, nonobviousness, and utility.
- the foregoing description is only embodiments of the present invention, not used to limit the scope and range of the present invention. Those equivalent changes or modifications made according to the shape, structure, feature, or spirit described in the claims of the present invention are included in the appended claims of the present invention.
Landscapes
- Physics & Mathematics (AREA)
- Nonlinear Science (AREA)
- Stabilization Of Oscillater, Synchronisation, Frequency Synthesizers (AREA)
- Pulse Circuits (AREA)
Abstract
Description
- The present invention relates generally to a duty cycle correction device and a method thereof, and particularly to a full-digital clock duty cycle correction circuit and a method thereof.
- Digital devices are prevalent nowadays. While spreading, exchanging, and processing digital information using digital devices, it is necessary to operate in coordination with clocks in circuits for processing digital signals or even the data attached in digital signals. For example, the central processing unit (CPU) in computer architecture should operate in coordination with the clock signal for driving the various digital circuits inside the CPU to operate in coordination with the clock signal for accessing data, processing data, or controlling hardware. In addition, in mobile devices, it is also required to use clocks for triggering transmission of digital information; synchronization in clocks is required before correct data access between digital devices. In the process of clock synchronization described above, the adopted technologies can be categorized into frequency division and frequency multiplication for giving, though different frequencies, harmonic and synchronized clocks, which would facilitate coordination of digital data processing among different digital circuits.
- In order to accelerate extraction of digital data, digital devices need to use the positive and negative edges of clock signals, which require the duty cycle of the clock signals to be 50%. Nonetheless, owing to imbalanced charge and discharge time via transistors and variations in process, temperature, and operating voltage, the duty cycle of clock signals in digital devices is not equal to 50%. Thereby, it is not possible to adopt the positive and negative edges of clock signals for accelerating digital data extraction. Besides, errors may occur during data acquisition . For solving the problems described above, it is required to use a correction circuit for duty cycle to change the pulse width so that the duty cycle of the clock signals can recover to 50%.
- As compared to an analog duty-cycle corrector (DCC), a full-digital DCC does not use the voltage control method, and thus it is less influenced by the leakage current of transistors especially in advanced CMOS processes. In addition, the all-digital DCC owns the advantages of fast lock-in time and has a wide range of duty cycle correction. Thereby, general semiconductor digital devices, for example, memory devices, use extensively digital DCC to correct the duty cycle of clock signals. The digital DCC according to the prior art adopts a time to digital converter (TDC) to quantize the period of the reference clock and then generates a half-cycle delay signal via a delay circuit for generating a clock signal with 50% duty cycle. Nevertheless, while adopting the time to digital converter architecture with a wide range of clock frequency, because the TDC accuracy has to be maintained and the operating frequency has to be wide, the overall circuit area occupied by the digital DCC will increase significantly.
- Furthermore, by using the TDC architecture, the half-cycle delay circuit has to be included, which makes the tuning accuracy of the digital DCC become twice the accuracy of the TDC, and hence limiting the accuracy of the digital DCC and resulting in excessive error in duty cycle.
- Accordingly, the present invention provides a full-digital clock correction circuit and a method thereof, which improve the problems using the TDC architecture according to the prior art. In addition, the accuracy in clock duty cycle correction is improved, and the frequency range and the duty cycle range of the supported clock signals are widened as well.
- An objective of the present invention is to provide a full-digital clock duty cycle correction circuit and a method thereof, which improve duty-cycle correction accuracy and provide a wider frequency operating range. In addition, the present invention also supports a wider duty-cycle range of the input clock and reduces the chip area.
- The present invention provides a full-digital clock duty cycle correction circuit, which comprises a sampling unit, a duty cycle correcting module, and a phase-lock module. The duty cycle correcting module is connected electrically to the sampling unit; the phase-lock module is connected electrically to the sampling unit and the duty cycle correcting module. The sampling unit receives an input clock signal and transmits it to the duty cycle correcting module for producing a first clock signal CLK_X correspondingly. The phase-lock module produces a second clock signal CLK_Y according to the first clock signal CLK_X. Besides, the second clock signal CLK_Y is the inverse of the first clock signal CLK_X and is delayed in phase by a phase tuning unit. The phase-lock module detects the phase difference between the positive edges of the first and second clock signals CLK_X, CLK_Y selected by the sampling unit and aligns the positive edges of the first and second clock signals CLK_X, CLK_Y. The duty cycle correcting module compares the pulse width difference between the first and second clock signals CLK_X, CLK_Y for adjusting the pulse width of the first clock signal CLK_X. When the pulse width of the first clock signal CLK_X is changed, the pulse width of the second clock signal CLK_Y will be changed accordingly. In addition, each time after the duty cycle correcting module adjusts the pulse width of the first clock signal CLK_X, the phase-lock module needs to re-align the positive edges of the first and second clock signals CLK_X, CLK_Y. Then, when the pulse width difference between the first and second clock signals CLK_X, CLK_Y is not equal to zero, the duty cycle correcting module re-adjusts the pulse width of the first clock signal CLK_X for the phase-lock module to re-align the positive edges of the first and second clock signals CLK_X, CLK_Y until the first and second clock signals CLK_X, CLK_Y have identical pulse widths and the phase difference between the positive edges of the first and second clock signals CLK_X, CLK_Y is zero. Afterwards, the sampling unit selects an input clock signal CLK_in and an output clock signal CLK_out to the phase detecting unit for the phase-lock module to re-align the positive edges of the output clock signal CLK_out and the input clock signal CLK_in until the phase difference between the positive edges of the output clock signal CLK_out and the input clock signal CLK_in is zero. Thereby, the positive edge of the output clock signal CLK_out is aligned with the input clock signal CLK_in; the duty cycle of the output clock signal CLK_out is also corrected to 50%.
- After the phase-lock module aligns the positive edges of the first and second clock signals CLK_X, CLK_Y for the first time, if the duty cycle correcting module detects that the pulse width of the first clock signal CLK_X is greater than the second clock signal CLK_Y, namely, the duty cycle of the input clock signal is greater than 50%, the sampling unit selects the inversed input clock signal and transmits it to the duty cycle correcting module for ensuring that the duty cycle of the clock signal input to the duty cycle tuning unit is always less than 50%. At this moment, the output clock signal is changed to the inversed second clock signal CLK_Y.
-
FIG. 1 shows a circuit diagram according to an embodiment of the present invention; -
FIG. 2A andFIG. 2B show waveforms according to an embodiment of the present invention; -
FIG. 3 shows a circuit diagram of the coarse-tuning phase detecting circuit according to the present invention; -
FIG. 4 shows a circuit diagram of the fine-tuning phase detecting circuit according to the present invention; and -
FIG. 5 shows a flowchart according an embodiment of the present invention. - In order to make the structure and characteristics as well as the effectiveness of the present invention to be further understood and recognized, the detailed description of the present invention is provided as follows along with embodiments and accompanying figures.
-
FIG. 1 shows a circuit diagram according to an embodiment of the present invention. As shown in the figure, the full-digital clock dutycycle correction circuit 10 according to the present invention comprises asampling unit 12, a dutycycle correcting module 14, and a phase-lock module 16. In addition, thesampling unit 12 further comprises afirst multiplexer 122, asecond multiplexer 124, athird multiplexer 126, afourth multiplexer 128, afirst inverter 130, and asecond inverter 132. The dutycycle correction module 14 further comprises a dutycycle detecting unit 142, a dutycycle tuning unit 144, and a dutycycle control unit 146. Besides, the phase-lock module 16 further comprises aphase detecting unit 162, aphase tuning unit 164, aphase control unit 166, and athird inverter 168. - The
first multiplexer 122 is connected electrically to the input clock signal CLK_in. Thefirst inverter 130 is connected electrically to thethird multiplexer 126, the dutycycle tuning unit 144, and the dutycycle control unit 146. Thesecond multiplexer 124 is connected electrically to thefourth multiplexer 128, thesecond inverter 132, the dutycycle detecting unit 142, the dutycycle control unit 146, thephase tuning unit 164, the input of thefourth multiplexer 128, and the output clock signal CLK_out. Thethird multiplexer 126 is connected electrically to the dutycycle detecting unit 142, the dutycycle tuning unit 144, thephase detecting unit 162, thephase tuning unit 164, and thephase control unit 166. Thefourth multiplexer 128 is connected electrically to the dutycycle detecting unit 142, thephase detecting unit 162, thephase tuning unit 164, and thephase control unit 166. - The
sampling unit 12 is connected electrically to the phase-lock module 16 and the dutycycle correcting module 14. Thesampling unit 12 receives an input clock signal CLK_in and transmits it to the dutycycle correcting module 14 for producing a first clock signal CLK_X correspondingly. The phase-lock module 16 receives the first clock signal CLK_X and produces correspondingly a second clock signal CLK_Y, which is the inverse of the first clock signal CLK_X and phase delayed by thephase tuning unit 164. - The duty
cycle correcting module 14 detects the pulse width difference between the first and second clock signals CLK_X, CLK_Y and adjusts the pulse width of the first clock signal CLK_X according to the pulse-width difference. The dutycycle detecting unit 142 produces a duty cycle detecting signal D_det according to the difference between the pulse widths of the first and second clock signals CLK_X, CLK_Y. The dutycycle control unit 146 produces a duty cycle control code D_code according to the duty cycle detecting signal D_det and transmits the duty cycle control code D_code to the dutycycle correcting unit 144. The dutycycle tuning unit 144 receives the first clock signal CLK_X, and adjusts the pulse width of the first clock signal CLK_X according to the duty cycle control code D_code. When the pulse width of the first clock signal CLK_X is changed, the pulse width of the second clock signal CLK_Y is changed accordingly. In addition, after the dutycycle control unit 146 adjusts the pulse widths described above, the dutycycle control unit 146 locks the dutycycle correcting unit 144. The dutycycle control unit 146 will control the first and 122, 124 via a duty cycle select signal duty_select according to whether the duty cycle of the input signal is greater or less than 50%.second multiplexers - The phase-
lock module 16 detects and compensates the phase difference between the positive edges of the first and second clock signals CLK_X, CLK_Y for aligning them. Thephase detecting unit 162 detects the phase difference of positive edges for producing a phase detecting signal P_det and transmitting it to thephase control unit 166. Thephase control unit 166 produces a phase control code P_code according to the phase detecting signal P_det and transmits it to thephase tuning unit 164. Thephase tuning unit 164 receives the inverse signal of the first clock signal CLK_X produced by thethird inverter 168, and tunes and aligns the phases of the positive edges of the first and second clock signals CLK_X, CLK_Y according to the phase control code P_code. Besides, after the phases of the first and second clock signals CLK_X, CLK_Y are aligned, thephase control unit 166 further locks thephase tuning unit 164. After the duty cycle is corrected, thephase control unit 166 further controls the third and 126, 128 via a phase select signal phase_select for selecting the input clock signal CLK_in and the output clock signal CLK_out to thefourth multiplexer phase detecting unit 162 for the phase-lock module 16 to re-align the positive edges of the output and input clock signals CLK_out, CLK_in until the phase difference between the positive edges of the output and input clock signals CLK_out, CLK_in is zero. Then, the positive edge of the output clock signal CLK_out is aligned with the input clock signal CLK_in, and the duty cycle thereof is corrected back to 50%. - Every time the duty
cycle correcting module 14 adjusts the pulse width of the first clock signal CLK_X, the phase-lock module 16 needs to re-align the positive edges of the first and second clock signals CLK_X, CLK_Y. When the pulse-width difference is not equal to zero, the dutycycle correcting module 14 re-adjusts the pulse width of the first clock signal CLK_X for the phase-lock module 16 to re-align the positive edges of the first and second clock signals CLK_X, CLK_Y until the first and second clock signals CLK X, CLK_Y have identical pulse widths and the phase difference between the positive edges of the first and second clock signals CLK_X, CLK_Y is zero. Then, when the duty cycle of the input clock signal CLK_in is less than 50%, the second clock signal CLK_Y is outputted as the output clock CLK_out. On the other hand, when the duty cycle of the input clock signal CLK_in is greater than 50%, the output is changed to the inverse of the second clock signal CLK_Y. After the full-digital clock dutycycle correction circuit 10 is locked, the duty-cycle of the output clock signal CLK_out will be 50%. -
FIGS. 2A and 2B show waveforms according to an embodiment of the present invention. As shown inFIG. 2A , after system reset, the duty cycle select signal duty_select outputted by the dutycycle correcting module 14 is zero, namely, a low signal level. The phase select signal phase_select outputted by the phase-lock module 16 is also zero, a low signal level. Thesampling unit 12 receives the input clock signal CLK_in and transmits it to the dutycycle correcting module 14, which, then, outputs the first clock signal CLK_X. Next, the first clock signal CLK_X is inverted and input to the phase-lock module 16, which outputs the second clock signal CLK_Y. Thephase detecting unit 162 of the phase-lock module 16 detects the phase difference between the first and second clock signals CLK_X, CLK_Y and outputs the corresponding detecting signal P_det to thephase control unit 166. Thephase control unit 166 produces the corresponding phase control code P_code according to the detecting signal P_det and transmits it to thephase tuning unit 164 for compensating the phase difference between the first and second clock signals CLK_X, CLK_Y. After the phase difference between the first and second clock signals CLK_X, CLK_Y is eliminated, the phase-lock module 16 is locked. After the phase-lock module 16 is locked, the positive edges of the first and second clock signals CLK_X, CLK_Y are aligned. Besides, because the first and second clock signals CLK_X, CLK_Y are complementary signals, when the period of the input clock signal CLK_in is T and initial pulse widths of the first and second clock signals CLK_X, CLK_Y are assumed to be A and B, their duty cycles will be (A/T)*100% and (B/T)*100%, respectively, where T=A+B. - As shown in
FIG. 2B , after the phase-lock module 16 is locked, the dutycycle correcting module 14 starts to compensate the duty-cycle error of the output clock signal CLK_out, namely, adjusting the pulse width of the clock signal. The dutycycle detecting unit 142 of the dutycycle correcting module 14 detects the negative edges of the positive-edge-aligned first and second clock signals CLK_X, CLK_Y. In other words, as the phases of the positive edges of the first and second clock signals CLK_X, CLK_Y are aligned, the phases of the negative edges thereof are compared for giving the pulse-width difference between the first and second clock signals CLK_X, CLK_Y and producing the corresponding detect signal D_det and transmitting it to the dutycycle control unit 146. The dutycycle control unit 146 produces the corresponding duty cycle control code D_code according to the detect signal D_det and transmits it to the dutycycle tuning unit 144 for widening the pulse width of the first clock signal CLK_X. According to the present embodiment, it is assumed that the duty cycle of the input clock signal CLK_in is less than 50%. Nonetheless, the present invention is not limited to the embodiment. - Every time the duty
cycle correcting module 14 widens the pulse width of the first clock signal CLK_X, then, at the next cycle, because the pulse width of the previous cycle is tuned, the phase of the positive edge of the second clock signal CLK_Y lags that of the first clock signal CLK_X. Thereby, at the second cycle, the phase control code P_code is adjusted for re-aligning the positive edges of the first and second clock signals CLK_X, CLK_Y. Accordingly, the phases of the positive and negative edges of the first and second clock signals CLK_X, CLK_Y are corrected repeatedly until the pulse widths of the first and second clock signals CLK_X, CLK_Y are identical. Then the dutycycle correcting module 14 is locked. - The pulse width of the first clock signal CLK_X increases by a shift value AE, which is equal to (B−A)/2.Because the period of the input clock signal is T, the pulse widths of the first and second clock signals CLK_X, CLK_Y, finally, become A+AE=A+(B−A)/2=(A+B)/2=T/2, which means that the duty cycles of the first and second clock signals CLK_X, CLK_Y are corrected to (T/2)/T*100%=50%.
- Furthermore, when the duty
cycle correcting module 14 is locked, the signal level of the phase select signal phase_select outputted by the phase-lock module is driven to high for switching the input signal of thephase detecting unit 162 of the phase-lock module 16 to the input clock signal CLK_in and the output clock signal CLK_out. Then, the phase-lock module 16 can further compensate the phase difference according to the input and output clock signals CLK_in, CLK_out for aligning the positive edges thereof. - After the phase-
lock module 16 aligns the positive edges of the first and second clock signals CLK_X, CLK_Y for the first time, if the dutycycle correcting module 14 detects the pulse width of the first clock signal CLK_X greater than that of the second clock signal CLK_Y, namely, the duty cycle of the input clock signal CLK_in is greater than 50%, the signal level of the duty cycle select signal duty_select outputted by the dutycycle correcting module 14 is high for inverting the input clock signal CLK_in, and thus ensuring that the duty cycle of the input signal to the dutycycle tuning unit 144 is always less than 50%. At this moment, the output clock signal is changed to the inverted second clock signal CLK_Y. -
FIGS. 3 andFIG. 4 show circuit diagram of phase detecting units according to the present invention. As shown in the figures, the phase detecting unit according to the present invention comprises a coarse-tuningphase detecting circuit 51 and a fine-tuningphase detecting circuit 52. The coarse-tuningphase detecting circuit 51 comprises aninverter 511, abuffer 512, a first flip-flop 514, a second flip-flop 516, and alogic controller 518; the fine-tuningphase detecting circuit 52 comprises a plurality of 522, 524, 526, 528, 530, 532, 534, a plurality ofinverters 536, 538, 540, 542, 544, atransistors first transmission gate 546, and asecond transmission gate 548. - The first and second flip-
514, 516 of the coarse-tuningflops phase detecting circuit 51 are D flip-flops. Thebuffer 512 is connected to the clock signal Y and the second flip-flop 516 via theinverter 511. The first flip-flop 514 is connected to the clock signal X, and to the clock signal Y via theinverter 511. Besides, the outputs Q1, Q2 of the first and second flip- 514, 516 are led to theflops logic controller 518 so that thelogic controller 518 can output the detecting signals, such as phase-leading signal UP_1, phase-lagging signal DOWN_1, and phase-lock signal LOCK. - The
inverter 522 of the fine-tuningphase detecting circuit 52 receives the clock signal X and is connected to the gate of thetransistor 540. Theinverter 524 receives the clock signal Y and is connected to the gates of the 536, 538. Thetransistors inverter 526 receives the clock signal Y and is connected to the first and 546, 548. Thesecond transmission gates inverter 528 outputs the phase-leading signal UP_2. Theinverter 530 is connected to theinverter 528, the gate of thetransistor 542, and thefirst transmission gate 546. The inverter 532 outputs the phase-lagging signal DOWN_2. Theinverter 534 is connected to the inverter 532, the gate of thetransistor 544, and thesecond transmission gate 548. Thetransistor 536 is further coupled to the ground and the 538, 540. Thetransistors transistor 542 is further coupled to thetransistor 538 and thefirst transmission gate 546. Thetransistor 544 is further connected to thetransistor 540 and thesecond transmission gate 548. The first and 546, 548 are connected to a voltage source VDD, respectively.second transmission gates - Moreover, when the phase difference between the clock signals X, Y is very large, the coarse-tuning
phase detecting circuit 51 is used for judging the situation of phase leading and lagging. When the phase difference between the clock signals X, Y is smaller than the detectable range of the coarse-tuningphase detecting circuit 51, the fine-tuningphase detecting circuit 52 is used for detecting the extremely small phase difference between the clock signals X, Y. - The coarse-tuning and fine-tuning
51, 52 according to the embodiment described above are used as the dutyphase detecting circuits cycle detecting unit 142 inFIG. 1 . The coarse-tuning and fine-tuning 51, 52 described above detect the negative-edge phases for detecting the pulse widths of the first and second clock signals CLK_X, CLK_Y inphase detecting circuits FIG. 1 . In addition, by eliminating theinverter 511 in the coarse-tuningphase detecting circuit 51 and the 522, 524, 526 in the fine-tuninginverters phase detecting circuit 52, they can be used as thephase detecting unit 162 inFIG. 1 . -
FIG. 5 shows a flowchart according an embodiment of the present invention. As shown in the figure, the full-digital clock duty cycle correction method according to the present invention comprises steps of: -
- Step S100: Receiving an input clock signal for producing a first clock signal and a second clock signal correspondingly;
- Step S110: Detecting the phase difference between the positive edges of the first and second clock signals for judging if the positive edges of the first and second clock signals is aligned;
- Step S120: Aligning the positive-edge phases of the first and second clock signals according to the positive-edge phase difference;
- Step S130: Judging if the duty cycle of the first clock signal is greater than 50%;
- Step S140: Inverting the first clock signal;
- Step S150: Comparing the pulse-width difference between the first and second clock signals for judging if the pulse widths of the first and second clock signals are identical;
- Step S160: Adjusting the pulse width of the first clock signal according to the pulse-width difference;
- Step S170: Detecting a positive-edge phase difference between the first and second clock signals and aligning the positive edges of the first and second clock signals according to the positive-edge difference; and
- Step S180: Selecting and outputting the output clock signal.
- In the step 5100, the
sampling unit 12 receives an input clock signal and inputs it to the dutycycle correcting module 14 for producing a first clock signal correspondingly and inputting it to the phase-lock module 16, which, then, produces a second clock signal correspondingly. The second clock signal is the inverted first clock signal. In the step S110, the phase-lock module detects the phase difference between the first and second clock signals sampled by thesampling unit 12 for judging if the first and second clock signals are aligned. If the positive edges are not aligned, the step S120 is executed; if aligned, the step S130 is executed. In the step S120, the phase-lock module 16 compensates the measured phase difference between positive edges for aligning the positive edges of the first and second clock signals as well as delaying the positive edge of the second clock signal until the positive edges of the first and second clock signals are aligned. The description of the present embodiment is as shown inFIG. 2A . - In the step S130, the positive-edge-aligned first and second clock signals are received and transmitted to a duty
cycle correcting module 14 for detecting the pulse widths of the first and second clock signals, which is used for judging if the duty cycle is greater than 50%. When the duty cycle of the first clock signal is greater than 50%, the step S140 is executed; otherwise, the step S150 is executed. In the step S140, because the duty cycle of the first clock signal is greater than 50%, the dutycycle correcting module 14 produces a duty cycle select signal duty_select correspondingly for controlling thesampling unit 12 to receive the inverted clock signals, namely, the inverted input clock signal CLK_in, the first clock signal CLK_X, and the second clock signal CLK_Y. Next, the step 5120 is executed subsequently. In the step S150, the dutycycle correcting module 14 compares the difference of pulse widths between the first and second clock signals for judging if their pulse widths are equal. If their pulse widths are not equal, the step S160 is executed; otherwise, the step S180 is executed. In the step S170, after the pulse width of the first clock signal is adjusted, it is required to switch to the phase-lock module 16 for re-detecting the positive-edge phase difference between the first and second clock signals, and hence re-aligning the positive edges of the first and second clock signals. Then the step S150 is executed for re-judging if the pulse widths of the first and second clock signals are equal until they have identical pulse widths. In thestep S 180, after the phase-lock module 16 aligns the first and second clock signals having identical pulse widths, it controls thesampling unit 12 to select the second clock signal and the inverted second clock signal. By means of the duty cycle select signal duty_select, thesampling unit 12 is controlled to output the output clock signal. - Finally, the present invention provides a full-digital clock duty cycle correction circuit and a method thereof. The present invention conforms to the legal requirements owing to its novelty, nonobviousness, and utility. However, the foregoing description is only embodiments of the present invention, not used to limit the scope and range of the present invention. Those equivalent changes or modifications made according to the shape, structure, feature, or spirit described in the claims of the present invention are included in the appended claims of the present invention.
Claims (8)
Applications Claiming Priority (3)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| TW101102418 | 2012-01-20 | ||
| TW101102418A | 2012-01-20 | ||
| TW101102418A TWI448081B (en) | 2012-01-20 | 2012-01-20 | All-digital clock correction circuit and method thereof |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| US8487680B1 US8487680B1 (en) | 2013-07-16 |
| US20130187693A1 true US20130187693A1 (en) | 2013-07-25 |
Family
ID=48749045
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US13/453,094 Active US8487680B1 (en) | 2012-01-20 | 2012-04-23 | Full-digital clock correction circuit and method thereof |
Country Status (2)
| Country | Link |
|---|---|
| US (1) | US8487680B1 (en) |
| TW (1) | TWI448081B (en) |
Cited By (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US11405029B2 (en) | 2020-08-14 | 2022-08-02 | Samsung Electronics Co., Ltd. | Duty adjustment circuit, and delay locked loop circuit and semiconductor memory device including the same |
Families Citing this family (13)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| KR102240275B1 (en) * | 2014-12-01 | 2021-04-14 | 삼성전자주식회사 | Delay locked loop and memory device having the same |
| US9490784B2 (en) | 2014-12-09 | 2016-11-08 | Qualcomm Incorporated | Apparatus and method for generating quadrupled reference clock from single ended crystal oscillator |
| KR102665713B1 (en) * | 2016-12-21 | 2024-05-14 | 에스케이하이닉스 주식회사 | Duty correction circuit and method for correcting duty |
| US10794971B2 (en) * | 2017-03-27 | 2020-10-06 | Waveguide Corporation | Duty-cycle control for power-level adjustment in switch-mode power amplifiers |
| JP2021047562A (en) * | 2019-09-18 | 2021-03-25 | キオクシア株式会社 | Semiconductor integrated circuit, transmitter, and memory system |
| CN110768647B (en) * | 2019-11-12 | 2023-05-09 | 中电科思仪科技股份有限公司 | Method and system for reducing pulse signal jitter based on edge control |
| CN111262583B (en) * | 2019-12-26 | 2021-01-29 | 普源精电科技股份有限公司 | Metastable state detection device and method and ADC circuit |
| US10797683B1 (en) * | 2020-03-06 | 2020-10-06 | Faraday Technology Corp. | Calibration circuit and associated calibrating method capable of precisely adjusting clocks with distorted duty cycles and phases |
| KR102854660B1 (en) * | 2020-12-31 | 2025-09-02 | 에스케이하이닉스 주식회사 | Duty cycle correcting circuit including a referene clock generator |
| US11398812B1 (en) | 2021-09-25 | 2022-07-26 | Qualcomm Incorporated | Adaptive clock duty-cycle controller |
| US11855645B2 (en) | 2021-09-25 | 2023-12-26 | Qualcomm Incorporated | Adaptive clock duty-cycle controller |
| US11424736B1 (en) * | 2021-09-25 | 2022-08-23 | Qualcomm Incorporated | Adaptive clock duty-cycle controller |
| CN116527020B (en) * | 2023-07-03 | 2023-09-15 | 芯耀辉科技有限公司 | Duty cycle calibration circuit and method |
Family Cites Families (28)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP3754070B2 (en) * | 1994-02-15 | 2006-03-08 | ラムバス・インコーポレーテッド | Delay lock loop |
| DE10214304B4 (en) * | 2002-03-28 | 2004-10-21 | Infineon Technologies Ag | Method and device for generating two signals with a predetermined distance between corresponding signal edges |
| KR100477809B1 (en) * | 2002-05-21 | 2005-03-21 | 주식회사 하이닉스반도체 | Digital dll apparatus for correcting duty cycle and method thereof |
| KR100477808B1 (en) * | 2002-05-21 | 2005-03-21 | 주식회사 하이닉스반도체 | Digital dll apparatus for correcting duty cycle and method thereof |
| KR100486268B1 (en) * | 2002-10-05 | 2005-05-03 | 삼성전자주식회사 | Delay locked loop circuit for correcting duty cycle internally and duty cycle correction method thereof |
| KR100605604B1 (en) * | 2003-10-29 | 2006-07-28 | 주식회사 하이닉스반도체 | Delay-locked loop and its control method |
| KR100554981B1 (en) * | 2003-11-20 | 2006-03-03 | 주식회사 하이닉스반도체 | Delay lock loop |
| KR100604914B1 (en) * | 2004-10-28 | 2006-07-28 | 삼성전자주식회사 | Duty Cycle Correction Circuit and Method of Delay-Locked Loop in Inverting Locking Scheme |
| KR100696957B1 (en) * | 2005-03-31 | 2007-03-20 | 주식회사 하이닉스반도체 | Clock duty adjustment circuit, delay locked loop circuit using same and method thereof |
| KR100668852B1 (en) * | 2005-06-30 | 2007-01-16 | 주식회사 하이닉스반도체 | Duty ratio correction device |
| US7250801B2 (en) * | 2005-08-25 | 2007-07-31 | Infineon Technologies Ag | Differential duty cycle restoration |
| US7671647B2 (en) * | 2006-01-26 | 2010-03-02 | Micron Technology, Inc. | Apparatus and method for trimming static delay of a synchronizing circuit |
| KR100954117B1 (en) * | 2006-02-22 | 2010-04-23 | 주식회사 하이닉스반도체 | Delay lock loop device |
| KR100776903B1 (en) * | 2006-04-24 | 2007-11-19 | 주식회사 하이닉스반도체 | Delay lock loop |
| TWI325694B (en) * | 2006-12-15 | 2010-06-01 | Ind Tech Res Inst | All digital delay locked loop |
| KR100892635B1 (en) * | 2007-04-12 | 2009-04-09 | 주식회사 하이닉스반도체 | Duty cycle correction circuit |
| JP2010088108A (en) * | 2008-09-08 | 2010-04-15 | Elpida Memory Inc | Dll circuit and method of controlling the same |
| KR100962026B1 (en) * | 2008-11-12 | 2010-06-08 | 주식회사 하이닉스반도체 | Duty cycle correction device and semiconductor integrated circuit comprising same |
| JP5642350B2 (en) * | 2009-02-19 | 2014-12-17 | ピーエスフォー ルクスコ エスエイアールエルPS4 Luxco S.a.r.l. | Duty detection circuit, DLL circuit, and semiconductor device |
| US7940103B2 (en) * | 2009-03-09 | 2011-05-10 | Micron Technology, Inc. | Duty cycle correction systems and methods |
| JP2010226173A (en) * | 2009-03-19 | 2010-10-07 | Elpida Memory Inc | Duty detection circuit, clock generation circuit including the duty detection circuit, and semiconductor device |
| KR20110003189A (en) * | 2009-07-03 | 2011-01-11 | 삼성전자주식회사 | Duty Cycle Error Correction Circuit |
| US7999589B2 (en) * | 2009-09-03 | 2011-08-16 | Micron Technology, Inc. | Circuits and methods for clock signal duty-cycle correction |
| KR101046245B1 (en) * | 2009-11-30 | 2011-07-04 | 주식회사 하이닉스반도체 | Duty compensation circuit |
| US8461889B2 (en) * | 2010-04-09 | 2013-06-11 | Micron Technology, Inc. | Clock signal generators having a reduced power feedback clock path and methods for generating clocks |
| JP2011223436A (en) * | 2010-04-13 | 2011-11-04 | Elpida Memory Inc | Semiconductor circuit |
| JP5600049B2 (en) * | 2010-11-11 | 2014-10-01 | ピーエスフォー ルクスコ エスエイアールエル | Semiconductor device |
| US8373482B2 (en) * | 2011-01-13 | 2013-02-12 | Texas Instruments Incorporated | Temperature sensor programmable ring oscillator, processor, and pulse width modulator |
-
2012
- 2012-01-20 TW TW101102418A patent/TWI448081B/en active
- 2012-04-23 US US13/453,094 patent/US8487680B1/en active Active
Cited By (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US11405029B2 (en) | 2020-08-14 | 2022-08-02 | Samsung Electronics Co., Ltd. | Duty adjustment circuit, and delay locked loop circuit and semiconductor memory device including the same |
| US11799463B2 (en) | 2020-08-14 | 2023-10-24 | Samsung Electronics Co., Ltd. | Duty adjustment circuit, and delay locked loop circuit and semiconductor memory device including the same |
Also Published As
| Publication number | Publication date |
|---|---|
| TW201332293A (en) | 2013-08-01 |
| US8487680B1 (en) | 2013-07-16 |
| TWI448081B (en) | 2014-08-01 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US8487680B1 (en) | Full-digital clock correction circuit and method thereof | |
| US7990194B2 (en) | Apparatus and method for correcting duty cycle of clock signal | |
| US10511312B1 (en) | Metastable-free output synchronization for multiple-chip systems and the like | |
| US8829960B2 (en) | Delay locked loop circuit and method of driving the same | |
| US8698527B2 (en) | Circuit and method for preventing false lock and delay locked loop using the same | |
| US10038433B2 (en) | Device for correcting multi-phase clock signal | |
| US8040156B2 (en) | Lock detection circuit and lock detecting method | |
| US8294498B2 (en) | Clock de-skewing delay locked loop circuit | |
| KR102468261B1 (en) | Duty correction circuit | |
| US8258830B2 (en) | Methods for calibrating gated oscillator and oscillator circuit utilizing the same | |
| US7071750B2 (en) | Method for multiple-phase splitting by phase interpolation and circuit the same | |
| JP2008219866A (en) | Semiconductor memory device and method of driving same | |
| EP3729654B1 (en) | Apparatuses and methods for providing frequency divided clocks | |
| WO2014130174A1 (en) | A method for doubling the frequency of a reference clock | |
| US10224936B1 (en) | Self-calibrating frequency quadrupler circuit and method thereof | |
| US7414451B2 (en) | Clock generator for semiconductor memory apparatus | |
| CN117713807A (en) | Delay phase-locked loop circuit and multi-phase clock signal duty cycle adjustment method | |
| US10483989B2 (en) | Phase-locked loop, phase-locking method, and communication unit | |
| CN102651647B (en) | Delay-locked loop and clock signal generation method | |
| EP4475440A1 (en) | Digital frequency synthesizer | |
| KR101035581B1 (en) | Delay Synchronous Loop for Multiphase Clock Output | |
| US12289113B2 (en) | Delay locked loop | |
| KR101074453B1 (en) | Delay locked loop and delay locking method thereof | |
| US7515004B2 (en) | Voltage controlled oscillator with duty correction | |
| CN113179099B (en) | Phase-locked loop circuit, control method thereof, semiconductor device and electronic equipment |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| AS | Assignment |
Owner name: NATIONAL CHUNG CHENG UNIVERSITY, TAIWAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:CHUNG, CHING-CHE;SHEN, SUNG-EN;SIGNING DATES FROM 20120309 TO 20120330;REEL/FRAME:028111/0559 |
|
| STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
| FPAY | Fee payment |
Year of fee payment: 4 |
|
| MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YR, SMALL ENTITY (ORIGINAL EVENT CODE: M2552); ENTITY STATUS OF PATENT OWNER: SMALL ENTITY Year of fee payment: 8 |
|
| MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 12TH YR, SMALL ENTITY (ORIGINAL EVENT CODE: M2553); ENTITY STATUS OF PATENT OWNER: SMALL ENTITY Year of fee payment: 12 |