US20130119548A1 - Method to fabricate high performance carbon nanotube transistor integrated circuits by three-dimensional integration technology - Google Patents
Method to fabricate high performance carbon nanotube transistor integrated circuits by three-dimensional integration technology Download PDFInfo
- Publication number
- US20130119548A1 US20130119548A1 US12/831,656 US83165610A US2013119548A1 US 20130119548 A1 US20130119548 A1 US 20130119548A1 US 83165610 A US83165610 A US 83165610A US 2013119548 A1 US2013119548 A1 US 2013119548A1
- Authority
- US
- United States
- Prior art keywords
- carbon nanotubes
- wafer
- substrate
- oxide layer
- device elements
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- H10W20/01—
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
-
- B—PERFORMING OPERATIONS; TRANSPORTING
- B82—NANOTECHNOLOGY
- B82Y—SPECIFIC USES OR APPLICATIONS OF NANOSTRUCTURES; MEASUREMENT OR ANALYSIS OF NANOSTRUCTURES; MANUFACTURE OR TREATMENT OF NANOSTRUCTURES
- B82Y10/00—Nanotechnology for information processing, storage or transmission, e.g. quantum computing or single electron logic
-
- B—PERFORMING OPERATIONS; TRANSPORTING
- B82—NANOTECHNOLOGY
- B82Y—SPECIFIC USES OR APPLICATIONS OF NANOSTRUCTURES; MEASUREMENT OR ANALYSIS OF NANOSTRUCTURES; MANUFACTURE OR TREATMENT OF NANOSTRUCTURES
- B82Y40/00—Manufacture or treatment of nanostructures
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/50—Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the groups H01L21/18 - H01L21/326 or H10D48/04 - H10D48/07 e.g. sealing of a cap to a base of a container
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/482—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of lead-in layers inseparably applied to the semiconductor body (electrodes)
- H01L23/4827—Materials
-
- H10P72/74—
-
- H10W20/063—
-
- H10W20/40—
-
- H10W95/00—
-
- H10P72/743—
-
- H10W20/0554—
-
- H10W72/07331—
Definitions
- the present invention relates to carbon nanotube technology and more particularly, to techniques for fabricating carbon nanotube-based devices.
- CMOS complementary metal-oxide-semiconductor
- CVD chemical vapor deposition
- grown carbon nanotubes require a growth condition of at least 600° C. for producing high quality nanotubes, which exceeds the temperature capacity of about 350° C. to about 400° C. for CMOS processes.
- One possible solution to work around this temperature limitation is to deposit preformed carbon nanotubes on the substrate from a solution.
- the deposited carbon nanotubes may be destroyed via oxidation and the properties of the carbon nanotubes may also be altered due to surface treatments.
- the present invention provides techniques for fabricating carbon nanotube-based devices.
- a method for fabricating a carbon nanotube-based integrated circuit comprises the following steps.
- a first wafer comprising carbon nanotubes is provided.
- a second wafer comprising one or more device elements is provided.
- One or more of the carbon nanotubes are connected with one or more of the device elements by bonding the first wafer and the second wafer together.
- the carbon nanotubes can be deposited on a first substrate.
- a first oxide layer can be deposited onto the substrate covering the carbon nanotubes.
- One or more first electrodes can be formed that extend at least part way through the first oxide layer and are in contact with one or more of the carbon nanotubes.
- One or more device elements can be fabricated on a second substrate.
- a second oxide layer can be deposited over the device elements.
- One or more second electrodes can be formed that extend at least part way through the second oxide layer connected to one or more of the device elements.
- a carbon nanotube-based integrated circuit in another aspect of the invention, includes a first wafer comprising carbon nanotubes; and a second wafer comprising one or more device elements, wherein the first wafer is bonded to the second wafer such that one or more of the carbon nanotubes are connected with one or more of the device elements.
- FIG. 1 is a cross-sectional diagram illustrating a carbon nanotube wafer with carbon nanotubes having been deposited onto an oxide covered substrate according to an embodiment of the present invention
- FIG. 2 is a diagram illustrating a top-down view of the carbon nanotube wafer of FIG. 1 according to an embodiment of the present invention
- FIG. 3 is a cross-sectional diagram of the carbon nanotube wafer illustrating an oxide layer having been deposited onto the oxide covered substrate covering the carbon nanotubes according to an embodiment of the present invention
- FIG. 4 is a cross-sectional diagram of the carbon nanotube wafer illustrating a mask layer having been deposited over the oxide layer and patterned according to an embodiment of the present invention
- FIG. 5 is a cross-sectional diagram of the carbon nanotube wafer illustrating the oxide layer having been etched through the patterned mask layer forming vias that expose regions of the carbon nanotubes to receive metal electrodes according to an embodiment of the present invention
- FIG. 6 is a cross-sectional diagram of the carbon nanotube wafer illustrating metal having been deposited over the oxide layer and filling the vias according to an embodiment of the present invention
- FIG. 7 is a cross-sectional diagram of the carbon nanotube wafer illustrating the metal having been polished down to a desired thickness according to an embodiment of the present invention
- FIG. 8 is a cross-sectional diagram illustrating a device wafer with one or more device elements fabricated on a silicon-on-insulator (SOI) substrate according to an embodiment of the present invention
- FIG. 9 is a cross-sectional diagram of the device wafer illustrating an oxide layer having been deposited over the device elements, one or more metal layers having been formed in the oxide layer in contact with device elements and one or more electrodes having been formed in the oxide layer in contact with the metal layers according to an embodiment of the present invention
- FIG. 10 is a cross-sectional diagram illustrating the device wafer having been flipped for face-to-face bonding with the carbon nanotube wafer according to an embodiment of the present invention
- FIG. 11 is a cross-sectional diagram illustrating a resulting device layout after the device wafer and the carbon nanotube wafer have been bonded together according to an embodiment of the present invention
- FIG. 12 is a cross-sectional diagram illustrating a majority of the substrate having been removed from the device wafer according to an embodiment of the present invention.
- FIG. 13 is a cross-sectional diagram illustrating the substrate having been removed from the carbon nanotube wafer according to an embodiment of the present invention.
- FIG. 14 is a cross-sectional diagram illustrating additional device layers/metal layers having been formed adjacent to the device wafer according to an embodiment of the present invention.
- FIG. 15 is a cross-sectional diagram illustrating additional device layers/metal layers having been formed adjacent to the carbon nanotube wafer according to an embodiment of the present invention.
- CMOS complementary metal-oxide-semiconductor
- FIGS. 1-15 are diagrams illustrating an exemplary methodology for fabricating a carbon nanotube-based integrated circuit.
- carbon nanotube-based transistors are formed by providing carbon nanotubes fabricated on one substrate (referred to herein as a carbon nanotube wafer) and CMOS device elements (and associated wiring) on another substrate (referred to herein as a device wafer), then connecting the carbon nanotubes with one or more of the device elements through the use of face-to-face bonding to bond the carbon nanotube wafer and the device wafer together in a three-dimensional configuration.
- Three-dimensional integration has become a very promising candidate to fulfill packaging and integrated circuit (IC) technology gaps for carbon nanotube-based electronics.
- IC integrated circuit
- Three-dimensional integration technology can increase system performance even in the absence of scaling.
- three-dimensional integration offers decreased total wiring length (and thus reduced interconnect delay times), a dramatically increased number of interconnects between chips and the ability to allow dissimilar materials, process technologies and functions to be successfully integrated.
- system performance is drastically affected by the parasitic capacitance and the resistance of interconnects.
- the carbon nanotube wafer can be formed by first depositing carbon nanotubes 102 onto an oxide covered substrate.
- the oxide covered substrate includes a silicon (Si) substrate 104 covered with an oxide 105 .
- carbon nanotubes 102 are deposited onto oxide 105 .
- These carbon nanotubes can be grown using a chemical vapor deposition (CVD) process or deposited from a solution. These CVD and solution deposition processes are well-known in the art.
- metal catalysts e.g., molybdenum (Mo), iron (Fe), nickel (Ni)
- Mo molybdenum
- Fe iron
- Ni nickel
- high-temperature e.g., between about 450 degrees Celsius (° C.) to about 900° C.
- carbon-containing gas such as ethanol or methane
- the buoyant density difference between metallic and semiconducting nanotubes in aqueous solutions after functionalizing with proper surfactants, such as sodium cholate, could be utilized to separate the two type of nanotubes with ultracentrifugation. Solutions containing high purity (greater than 99.9%) of semiconducting carbon nanotubes can be prepared by this approach.
- FIG. 2 A top view (from vantage point A) of the carbon nanotube wafer is shown in FIG. 2 .
- carbon nanotubes 102 are aligned along a top surface of oxide 105 (of the oxide covered substrate). However, it is not necessary for all nanotubes to be aligned. They are drawn in parallel in FIG. 2 only for the sake of clarity.
- oxide layer 106 is then deposited onto the oxide covered substrate covering carbon nanotubes 102 .
- This oxide layer will serve two purposes. First, oxide layer 106 will serve as a gate dielectric for the carbon nanotubes. Second, oxide layer 106 will be used later in the fabrication process to protect the carbon nanotubes from damage by subsequent processing.
- Oxide layer 106 can be deposited using atomic layer deposition (ALD) or by a low-temperature (less than 300° C.) CVD, or by a combination of the two deposition processes. A low-temperature oxide CVD process is preferred over high-temperature CVD processes to minimize potential adverse effects on the nanotube quality.
- a mask layer 108 is deposited over oxide layer 106 .
- Mask layer 108 can comprise a photoresist material, such as poly(methyl methacrylate) (PMMA) (i.e., an electron beam (e-beam) resist), or a hard mask (metal) material.
- PMMA poly(methyl methacrylate)
- e-beam electron beam
- metal hard mask
- oxide layer 106 is etched, using a wet etch process through patterned mask layer 108 , forming vias 110 that expose regions of carbon nanotubes 102 to receive metal electrodes (see below).
- patterned mask layer 108 is removed, for example, using acetone.
- metal is deposited over oxide layer 106 , filling vias 110 .
- the metal is made up of two layers.
- the layer which is deposited first i.e., metal layer 112
- Metal layer 112 has a thickness of from about 1 nanometer (nm) to about 100 nm and as shown in FIG. 6 lines a top surface of oxide layer 106 /the exposed regions of carbon nanotubes 102 .
- the second layer, i.e., metal layer 114 , deposited over metal layer 112 is used to permit adhesion in a wafer bonding step (see below) and comprises copper (Cu).
- Metal layer 114 is deposited over metal layer 112 and fills vias 110 . As shown in FIG. 6 , metal layer 114 can extend above the surface of oxide layer 106 .
- Metal layer 114 has a thickness of from about 5 nm to about 300 micrometers ( ⁇ m).
- metal layer 112 can be formed by thermal evaporation, while the metal layer 114 can be formed by electrochemical deposition so as to form a thicker metal film.
- metal layers 112 and 114 are then polished (e.g., using chemical mechanical polishing (CMP)) to thin metal layer 114 down to a desired thickness.
- CMP chemical mechanical polishing
- This polishing process will also remove any excess metal from metal layer 112 and can further thin oxide layer 106 .
- oxide layer 106 after thinning, has a thickness of from about 5 nm to about 1 ⁇ m. The amount of oxide layer 106 that is removed is controlled by the duration of the CMP process.
- distinct transistor contact regions 115 are defined. Exemplary source and drain electrode regions are shown labeled in FIG. 7 .
- the result is a completed carbon nanotube wafer which will be bonded using face-to-face bonding to a device wafer (see below).
- the device wafer is then provided.
- the device wafer can be formed by first fabricating one or more device elements 118 on a, i.e., silicon-on-insulator (SOI) substrate 120 having a SOI layer 122 over a buried oxide (BOX) 124 and Si layer 116 .
- SOI silicon-on-insulator
- BOX buried oxide
- each device element comprises a source region 118 s connected to a drain region 118 d by a channel 118 c, and a gate region 118 g over the channel.
- device elements 118 comprise silicon-based CMOS device components, such as memory and/or logic transistors.
- an oxide layer 126 is deposited over device elements 118 .
- Oxide layer 126 will serve as a bonding oxide layer during the wafer bonding step detailed below.
- One or more metal layers 128 are then formed in oxide layer 126 in contact with device elements 118 .
- Electrodes 130 form source/drain/gate electrodes to device elements 118 and comprise Cu.
- An exemplary configuration of source (S)/drain (D)/gate (G) electrodes is shown labeled in FIG. 9 .
- the device wafer is flipped for face-to-face bonding with the carbon nanotube wafer (i.e., the wafers are aligned to permit a top surface or “face” of each wafer to bond with a corresponding top surface or “face” of the other wafer). While in this example the device layer is flipped, the same processes can be carried out by flipping the carbon nanotube wafer instead.
- FIG. 11 a cross-sectional diagram.
- the bonding approach here is based on Cu-to-Cu (between contact regions 115 of the carbon nanotube wafer and source/drain/gate electrodes 130 of the device wafer) and oxide-to-oxide bonding (between oxide layer 106 of the carbon nanotube wafer and oxide layer 126 of the device wafer) simultaneously.
- the bonding temperature employed is below 400° C. so as not to destroy components in the device layer during the bonding process.
- Cu-to-Cu bonding and oxide-to-oxide bonding processes are known to those of skill in the art and thus are not described further herein.
- substrate 120 is thinned (i.e., Si layer 116 is removed from the device wafer).
- the desired substrate is removed using CMP or other similar polishing and/or grinding process.
- substrate 120 is an SOI substrate, and as such BOX 124 is the stopping layer for the CMP process.
- substrate 104 is removed from the carbon nanotube wafer, leaving oxide 105 .
- the carbon nanotube wafer is based on an oxide covered Si substrate.
- the oxide can act as a stopping layer during the substrate removal. This type of selective etch can be achieved by using an etching process which removes silicon but not oxide.
- An additional device layer(s) or a next metal layer Mn can be fabricated on the bonded wafer structure.
- the surface on which the fabrication takes place can depend on which substrate was removed above. Specifically, if substrate 120 has been removed (see FIG. 12 described above), then additional device layers/metal layers, represented schematically by layer 132 , are formed adjacent to BOX 124 . This configuration is shown in FIG. 14 , a cross-sectional diagram. On the other hand, if substrate 104 has been removed (see FIG. 13 described above), then additional device layers/metal layers, represented schematically by layer 134 , are formed adjacent to oxide layer 105 . This configuration is shown in FIG. 15 , a cross-sectional diagram. It is notable that in the configuration shown in FIG. 15 , the bonded wafer structure has been flipped to permit top-down fabrication of the additional device layers/metal layers.
- the present techniques offer a successful and easily-implemented solution to three-dimensional carbon nanotube-based IC device integration.
- Advantages of the present techniques include, but are not limited to, (1) carbon nanotubes can be prepared by a wide range of different approaches, including but not limited to CVD grown nanotubes, nanotubes from solution deposition, nanotube thin films, (2) complex circuits can be pre-fabricated in standard clean-room facilities without the potential contamination from carbon nanotubes and metal catalysts, (3) the alignment in the wafer bonding process ensures the nanotubes are always incorporated at the desirable positions of the circuit, (4) the requirements of existing CMOS devices, such as temperature, wet etching environment, gas ambient during process, still can be kept since nanotubes are fabricated separately on another wafer and (5) the circuit delay time, which is dominated by interconnects in the case of carbon nanotube circuits, can be significantly reduced.
Landscapes
- Engineering & Computer Science (AREA)
- Chemical & Material Sciences (AREA)
- Nanotechnology (AREA)
- Physics & Mathematics (AREA)
- Crystallography & Structural Chemistry (AREA)
- General Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- Manufacturing & Machinery (AREA)
- Theoretical Computer Science (AREA)
- Mathematical Physics (AREA)
- Thin Film Transistor (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Carbon And Carbon Compounds (AREA)
- Materials Engineering (AREA)
Abstract
Description
- The present invention relates to carbon nanotube technology and more particularly, to techniques for fabricating carbon nanotube-based devices.
- Carbon nanotubes possess extraordinary electronic properties that are attractive for high-speed and high-performance circuits. One of the major challenges in utilizing devices and complex circuits involving carbon nanotubes lies in the incompatibility of the carbon nanotube growth conditions and the process limitation of current complementary metal-oxide-semiconductor (CMOS) technology. For example, chemical vapor deposition (CVD) grown carbon nanotubes require a growth condition of at least 600° C. for producing high quality nanotubes, which exceeds the temperature capacity of about 350° C. to about 400° C. for CMOS processes.
- One possible solution to work around this temperature limitation is to deposit preformed carbon nanotubes on the substrate from a solution. However, during the subsequent processing, the deposited carbon nanotubes may be destroyed via oxidation and the properties of the carbon nanotubes may also be altered due to surface treatments.
- Another practical challenge of realizing integrated circuits based on carbon nanotubes is the alignment of carbon nanotubes with the rest of the circuit components. While there has been much progress in controlling the growth orientation and/or the deposition location of nanotubes, their alignment with the rest of the circuits has not been addressed.
- Therefore, techniques for three-dimensional carbon nanotube-based integrated circuit device integration would be desirable.
- The present invention provides techniques for fabricating carbon nanotube-based devices. In one aspect of the invention, a method for fabricating a carbon nanotube-based integrated circuit is provided. The method comprises the following steps. A first wafer comprising carbon nanotubes is provided. A second wafer comprising one or more device elements is provided. One or more of the carbon nanotubes are connected with one or more of the device elements by bonding the first wafer and the second wafer together.
- The carbon nanotubes can be deposited on a first substrate. A first oxide layer can be deposited onto the substrate covering the carbon nanotubes. One or more first electrodes can be formed that extend at least part way through the first oxide layer and are in contact with one or more of the carbon nanotubes. One or more device elements can be fabricated on a second substrate. A second oxide layer can be deposited over the device elements. One or more second electrodes can be formed that extend at least part way through the second oxide layer connected to one or more of the device elements.
- In another aspect of the invention, a carbon nanotube-based integrated circuit is provided. The carbon nanotube-based integrated circuit includes a first wafer comprising carbon nanotubes; and a second wafer comprising one or more device elements, wherein the first wafer is bonded to the second wafer such that one or more of the carbon nanotubes are connected with one or more of the device elements.
- A more complete understanding of the present invention, as well as further features and advantages of the present invention, will be obtained by reference to the following detailed description and drawings.
-
FIG. 1 is a cross-sectional diagram illustrating a carbon nanotube wafer with carbon nanotubes having been deposited onto an oxide covered substrate according to an embodiment of the present invention; -
FIG. 2 is a diagram illustrating a top-down view of the carbon nanotube wafer ofFIG. 1 according to an embodiment of the present invention; -
FIG. 3 is a cross-sectional diagram of the carbon nanotube wafer illustrating an oxide layer having been deposited onto the oxide covered substrate covering the carbon nanotubes according to an embodiment of the present invention; -
FIG. 4 is a cross-sectional diagram of the carbon nanotube wafer illustrating a mask layer having been deposited over the oxide layer and patterned according to an embodiment of the present invention; -
FIG. 5 is a cross-sectional diagram of the carbon nanotube wafer illustrating the oxide layer having been etched through the patterned mask layer forming vias that expose regions of the carbon nanotubes to receive metal electrodes according to an embodiment of the present invention; -
FIG. 6 is a cross-sectional diagram of the carbon nanotube wafer illustrating metal having been deposited over the oxide layer and filling the vias according to an embodiment of the present invention; -
FIG. 7 is a cross-sectional diagram of the carbon nanotube wafer illustrating the metal having been polished down to a desired thickness according to an embodiment of the present invention; -
FIG. 8 is a cross-sectional diagram illustrating a device wafer with one or more device elements fabricated on a silicon-on-insulator (SOI) substrate according to an embodiment of the present invention; -
FIG. 9 is a cross-sectional diagram of the device wafer illustrating an oxide layer having been deposited over the device elements, one or more metal layers having been formed in the oxide layer in contact with device elements and one or more electrodes having been formed in the oxide layer in contact with the metal layers according to an embodiment of the present invention; -
FIG. 10 is a cross-sectional diagram illustrating the device wafer having been flipped for face-to-face bonding with the carbon nanotube wafer according to an embodiment of the present invention; -
FIG. 11 is a cross-sectional diagram illustrating a resulting device layout after the device wafer and the carbon nanotube wafer have been bonded together according to an embodiment of the present invention; -
FIG. 12 is a cross-sectional diagram illustrating a majority of the substrate having been removed from the device wafer according to an embodiment of the present invention; -
FIG. 13 is a cross-sectional diagram illustrating the substrate having been removed from the carbon nanotube wafer according to an embodiment of the present invention; -
FIG. 14 is a cross-sectional diagram illustrating additional device layers/metal layers having been formed adjacent to the device wafer according to an embodiment of the present invention; and -
FIG. 15 is a cross-sectional diagram illustrating additional device layers/metal layers having been formed adjacent to the carbon nanotube wafer according to an embodiment of the present invention. - In order to successfully use carbon nanotubes as active elements in a practical device and/or circuit, a new fabrication scheme is required to combine existing complementary metal-oxide-semiconductor (CMOS) technology and the carbon nanotubes. The present teachings provide such a fabrication scheme.
-
FIGS. 1-15 are diagrams illustrating an exemplary methodology for fabricating a carbon nanotube-based integrated circuit. In this particular example, carbon nanotube-based transistors are formed by providing carbon nanotubes fabricated on one substrate (referred to herein as a carbon nanotube wafer) and CMOS device elements (and associated wiring) on another substrate (referred to herein as a device wafer), then connecting the carbon nanotubes with one or more of the device elements through the use of face-to-face bonding to bond the carbon nanotube wafer and the device wafer together in a three-dimensional configuration. - Three-dimensional integration has become a very promising candidate to fulfill packaging and integrated circuit (IC) technology gaps for carbon nanotube-based electronics. The ability to stack CMOS state-of-the-art active device layers has been demonstrated. Three-dimensional integration technology can increase system performance even in the absence of scaling. Specifically, three-dimensional integration offers decreased total wiring length (and thus reduced interconnect delay times), a dramatically increased number of interconnects between chips and the ability to allow dissimilar materials, process technologies and functions to be successfully integrated. In addition, it has been noted that in carbon nanotube-based circuits, system performance is drastically affected by the parasitic capacitance and the resistance of interconnects.
- As shown in
FIG. 1 , a cross-sectional view, the carbon nanotube wafer can be formed by first depositingcarbon nanotubes 102 onto an oxide covered substrate. According to an exemplary embodiment, the oxide covered substrate includes a silicon (Si)substrate 104 covered with anoxide 105. In this example,carbon nanotubes 102 are deposited ontooxide 105. These carbon nanotubes can be grown using a chemical vapor deposition (CVD) process or deposited from a solution. These CVD and solution deposition processes are well-known in the art. According to an exemplary embodiment wherein the CVD process is employed, metal catalysts (e.g., molybdenum (Mo), iron (Fe), nickel (Ni)) are first deposited on the oxide covered substrate, followed by flowing high-temperature (e.g., between about 450 degrees Celsius (° C.) to about 900° C.) carbon-containing gas, such as ethanol or methane, over the substrate surface to form the carbon nanotubes. - For applications where carbon nanotubes are used as active components in the circuit, such as transistor channels, semiconducting nanotubes are needed. In practice, a mixture of semiconducting and metallic carbon nanotubes is generally attained. In this instance, carbon nanotube films with a high purity (greater than 99 percent (%)) of semiconducting nanotubes deposited from purified nanotube solutions are used. The term purity as used herein refers to a ratio between semiconducting and metallic carbon nanotubes. Methods to separate metallic from semiconducting carbon nanotubes in a solution are well-known to those of skill in the art. In one example, the buoyant density difference between metallic and semiconducting nanotubes in aqueous solutions after functionalizing with proper surfactants, such as sodium cholate, could be utilized to separate the two type of nanotubes with ultracentrifugation. Solutions containing high purity (greater than 99.9%) of semiconducting carbon nanotubes can be prepared by this approach.
- A top view (from vantage point A) of the carbon nanotube wafer is shown in
FIG. 2 . As shown inFIG. 2 ,carbon nanotubes 102 are aligned along a top surface of oxide 105 (of the oxide covered substrate). However, it is not necessary for all nanotubes to be aligned. They are drawn in parallel inFIG. 2 only for the sake of clarity. - As shown in
FIG. 3 , a cross-sectional diagram,oxide layer 106 is then deposited onto the oxide covered substrate coveringcarbon nanotubes 102. This oxide layer will serve two purposes. First,oxide layer 106 will serve as a gate dielectric for the carbon nanotubes. Second,oxide layer 106 will be used later in the fabrication process to protect the carbon nanotubes from damage by subsequent processing.Oxide layer 106 can be deposited using atomic layer deposition (ALD) or by a low-temperature (less than 300° C.) CVD, or by a combination of the two deposition processes. A low-temperature oxide CVD process is preferred over high-temperature CVD processes to minimize potential adverse effects on the nanotube quality. - As shown in
FIG. 4 , a cross-sectional diagram, amask layer 108 is deposited overoxide layer 106.Mask layer 108 can comprise a photoresist material, such as poly(methyl methacrylate) (PMMA) (i.e., an electron beam (e-beam) resist), or a hard mask (metal) material.Mask layer 108 is then patterned with a footprint and location of a number of vias that will be used to define source and drain electrodes of the carbon nanotube-based transistors (see below). Processes for depositing and patterning a mask layer are known to those of skill in the art and thus are not described further herein. - As shown in
FIG. 5 , a cross-sectional diagram,oxide layer 106 is etched, using a wet etch process through patternedmask layer 108, formingvias 110 that expose regions ofcarbon nanotubes 102 to receive metal electrodes (see below). After the wet etch is completed, patternedmask layer 108 is removed, for example, using acetone. - As shown in
FIG. 6 , a cross-sectional diagram, metal is deposited overoxide layer 106, fillingvias 110. According to an exemplary embodiment, the metal is made up of two layers. The layer which is deposited first, i.e.,metal layer 112, is a thin metal layer used to enable good contact with the carbon nanotubes and comprises a metal such as palladium (Pd).Metal layer 112 has a thickness of from about 1 nanometer (nm) to about 100 nm and as shown inFIG. 6 lines a top surface ofoxide layer 106/the exposed regions ofcarbon nanotubes 102. The second layer, i.e.,metal layer 114, deposited overmetal layer 112 is used to permit adhesion in a wafer bonding step (see below) and comprises copper (Cu).Metal layer 114 is deposited overmetal layer 112 and fills vias 110. As shown inFIG. 6 ,metal layer 114 can extend above the surface ofoxide layer 106.Metal layer 114 has a thickness of from about 5 nm to about 300 micrometers (μm). By way of example only,metal layer 112 can be formed by thermal evaporation, while themetal layer 114 can be formed by electrochemical deposition so as to form a thicker metal film. - As shown in
FIG. 7 , a cross-sectional diagram, 112 and 114 are then polished (e.g., using chemical mechanical polishing (CMP)) tometal layers thin metal layer 114 down to a desired thickness. This polishing process will also remove any excess metal frommetal layer 112 and can furtherthin oxide layer 106. According to an exemplary embodiment,oxide layer 106, after thinning, has a thickness of from about 5 nm to about 1 μm. The amount ofoxide layer 106 that is removed is controlled by the duration of the CMP process. At this step in the process distincttransistor contact regions 115 are defined. Exemplary source and drain electrode regions are shown labeled inFIG. 7 . The result is a completed carbon nanotube wafer which will be bonded using face-to-face bonding to a device wafer (see below). - The device wafer is then provided. As shown in
FIG. 8 , a cross-sectional diagram, the device wafer can be formed by first fabricating one ormore device elements 118 on a, i.e., silicon-on-insulator (SOI)substrate 120 having aSOI layer 122 over a buried oxide (BOX) 124 andSi layer 116. According to an exemplary embodiment, each device element comprises asource region 118 s connected to adrain region 118 d by achannel 118 c, and agate region 118 g over the channel. According to an exemplary embodiment,device elements 118 comprise silicon-based CMOS device components, such as memory and/or logic transistors. Techniques for fabricating such device elements in an SOI substrate are known to those of skill in the art and thus are not described further herein. As shown inFIG. 9 , a cross-sectional diagram, anoxide layer 126 is deposited overdevice elements 118.Oxide layer 126 will serve as a bonding oxide layer during the wafer bonding step detailed below. One ormore metal layers 128 are then formed inoxide layer 126 in contact withdevice elements 118. - Next, one or
more electrodes 130 are formed inoxide layer 126 in contact with metal layers 128 (metal layers 128connect device elements 118 with electrodes 130).Electrodes 130 form source/drain/gate electrodes todevice elements 118 and comprise Cu. An exemplary configuration of source (S)/drain (D)/gate (G) electrodes is shown labeled inFIG. 9 . - As shown in
FIG. 10 , a cross-sectional diagram, the device wafer is flipped for face-to-face bonding with the carbon nanotube wafer (i.e., the wafers are aligned to permit a top surface or “face” of each wafer to bond with a corresponding top surface or “face” of the other wafer). While in this example the device layer is flipped, the same processes can be carried out by flipping the carbon nanotube wafer instead. The resulting device layout after the two wafers are bonded together is shown inFIG. 11 , a cross-sectional diagram. The bonding approach here is based on Cu-to-Cu (betweencontact regions 115 of the carbon nanotube wafer and source/drain/gate electrodes 130 of the device wafer) and oxide-to-oxide bonding (betweenoxide layer 106 of the carbon nanotube wafer andoxide layer 126 of the device wafer) simultaneously. The bonding temperature employed is below 400° C. so as not to destroy components in the device layer during the bonding process. Cu-to-Cu bonding and oxide-to-oxide bonding processes are known to those of skill in the art and thus are not described further herein. - After the two wafers are bonded together, the next step is the substrate removal process. Since now there are two substrates from two wafers after the bonding, the choice of which substrate to remove relies on the design of circuits (i.e., to permit the fabrication of additional layers of the structure). In
FIG. 12 , a cross-sectional diagram,substrate 120 is thinned (i.e.,Si layer 116 is removed from the device wafer). According to an exemplary embodiment, the desired substrate is removed using CMP or other similar polishing and/or grinding process. As highlighted above,substrate 120 is an SOI substrate, and assuch BOX 124 is the stopping layer for the CMP process. - In
FIG. 13 , a cross-sectional diagram,substrate 104 is removed from the carbon nanotube wafer, leavingoxide 105. As highlighted above, the carbon nanotube wafer is based on an oxide covered Si substrate. The oxide can act as a stopping layer during the substrate removal. This type of selective etch can be achieved by using an etching process which removes silicon but not oxide. - An additional device layer(s) or a next metal layer Mn can be fabricated on the bonded wafer structure. The surface on which the fabrication takes place can depend on which substrate was removed above. Specifically, if
substrate 120 has been removed (seeFIG. 12 described above), then additional device layers/metal layers, represented schematically bylayer 132, are formed adjacent toBOX 124. This configuration is shown inFIG. 14 , a cross-sectional diagram. On the other hand, ifsubstrate 104 has been removed (seeFIG. 13 described above), then additional device layers/metal layers, represented schematically bylayer 134, are formed adjacent tooxide layer 105. This configuration is shown inFIG. 15 , a cross-sectional diagram. It is notable that in the configuration shown inFIG. 15 , the bonded wafer structure has been flipped to permit top-down fabrication of the additional device layers/metal layers. - In conclusion, the present techniques offer a successful and easily-implemented solution to three-dimensional carbon nanotube-based IC device integration. Advantages of the present techniques include, but are not limited to, (1) carbon nanotubes can be prepared by a wide range of different approaches, including but not limited to CVD grown nanotubes, nanotubes from solution deposition, nanotube thin films, (2) complex circuits can be pre-fabricated in standard clean-room facilities without the potential contamination from carbon nanotubes and metal catalysts, (3) the alignment in the wafer bonding process ensures the nanotubes are always incorporated at the desirable positions of the circuit, (4) the requirements of existing CMOS devices, such as temperature, wet etching environment, gas ambient during process, still can be kept since nanotubes are fabricated separately on another wafer and (5) the circuit delay time, which is dominated by interconnects in the case of carbon nanotube circuits, can be significantly reduced.
- Although illustrative embodiments of the present invention have been described herein, it is to be understood that the invention is not limited to those precise embodiments, and that various other changes and modifications may be made by one skilled in the art without departing from the scope of the invention.
Claims (25)
Priority Applications (4)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US12/831,656 US8455297B1 (en) | 2010-07-07 | 2010-07-07 | Method to fabricate high performance carbon nanotube transistor integrated circuits by three-dimensional integration technology |
| CN201180033207.3A CN102986014B (en) | 2010-07-07 | 2011-06-01 | The method of high-performance carbon nanotube transistor integrated circuit is manufactured by three-dimensional integration technology |
| PCT/EP2011/059133 WO2012004068A1 (en) | 2010-07-07 | 2011-06-01 | A method to fabricate high performance carbon nanotube transistor integrated circuits by three-dimensional integration technology |
| TW100123694A TWI511206B (en) | 2010-07-07 | 2011-07-05 | Method for manufacturing high-performance carbon nanotube electric crystal volume body circuit by three-dimensional integration technology |
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US12/831,656 US8455297B1 (en) | 2010-07-07 | 2010-07-07 | Method to fabricate high performance carbon nanotube transistor integrated circuits by three-dimensional integration technology |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| US20130119548A1 true US20130119548A1 (en) | 2013-05-16 |
| US8455297B1 US8455297B1 (en) | 2013-06-04 |
Family
ID=44626983
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US12/831,656 Active 2031-05-18 US8455297B1 (en) | 2010-07-07 | 2010-07-07 | Method to fabricate high performance carbon nanotube transistor integrated circuits by three-dimensional integration technology |
Country Status (4)
| Country | Link |
|---|---|
| US (1) | US8455297B1 (en) |
| CN (1) | CN102986014B (en) |
| TW (1) | TWI511206B (en) |
| WO (1) | WO2012004068A1 (en) |
Cited By (7)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20130207098A1 (en) * | 2012-02-10 | 2013-08-15 | Taiwan Semiconductor Manufacturing Company, Ltd. | Soft material wafer bonding and method of bonding |
| US20150162295A1 (en) * | 2013-12-11 | 2015-06-11 | Taiwan Semiconductor Manufacturing Co., Ltd. | Connecting techniques for stacked cmos devices |
| US20150306690A1 (en) * | 2014-04-23 | 2015-10-29 | Beijing Funate Innovation Technology Co., Ltd. | Wire cutting electrode and wire cutting device using the same |
| US20150311701A1 (en) * | 2014-04-24 | 2015-10-29 | General Electric Company | Method and system for transient voltage suppression devices with active control |
| US9355916B2 (en) * | 2014-03-27 | 2016-05-31 | Fujitsu Limited | Semiconductor manufacturing method and semiconductor device |
| US10355216B2 (en) * | 2010-11-01 | 2019-07-16 | Samsung Electronics Co., Ltd. | Method of selective separation of semiconducting carbon nanotubes, dispersion of semiconducting carbon nanotubes, and electronic device including carbon nanotubes separated by using the method |
| WO2024238528A1 (en) * | 2023-05-18 | 2024-11-21 | Applied Materials, Inc. | Three-dimensional vertical interconnect architecture and methods for forming |
Families Citing this family (8)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US10020300B2 (en) | 2014-12-18 | 2018-07-10 | Agilome, Inc. | Graphene FET devices, systems, and methods of using the same for sequencing nucleic acids |
| US9618474B2 (en) | 2014-12-18 | 2017-04-11 | Edico Genome, Inc. | Graphene FET devices, systems, and methods of using the same for sequencing nucleic acids |
| US10006910B2 (en) | 2014-12-18 | 2018-06-26 | Agilome, Inc. | Chemically-sensitive field effect transistors, systems, and methods for manufacturing and using the same |
| US9857328B2 (en) | 2014-12-18 | 2018-01-02 | Agilome, Inc. | Chemically-sensitive field effect transistors, systems and methods for manufacturing and using the same |
| CA2971589C (en) | 2014-12-18 | 2021-09-28 | Edico Genome Corporation | Chemically-sensitive field effect transistor |
| US9859394B2 (en) | 2014-12-18 | 2018-01-02 | Agilome, Inc. | Graphene FET devices, systems, and methods of using the same for sequencing nucleic acids |
| US10811539B2 (en) | 2016-05-16 | 2020-10-20 | Nanomedical Diagnostics, Inc. | Graphene FET devices, systems, and methods of using the same for sequencing nucleic acids |
| CN113035781B (en) * | 2021-03-09 | 2022-06-28 | 中国科学院微电子研究所 | A wafer-level two-dimensional material transfer method and device preparation method |
Family Cites Families (11)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5756395A (en) | 1995-08-18 | 1998-05-26 | Lsi Logic Corporation | Process for forming metal interconnect structures for use with integrated circuit devices to form integrated circuit structures |
| DE10036897C1 (en) | 2000-07-28 | 2002-01-03 | Infineon Technologies Ag | Field effect transistor used in a switching arrangement comprises a gate region between a source region and a drain region |
| EP1219565A1 (en) | 2000-12-29 | 2002-07-03 | STMicroelectronics S.r.l. | Process for manufacturing integrated devices having connections on separate wafers and stacking the same |
| US7084507B2 (en) | 2001-05-02 | 2006-08-01 | Fujitsu Limited | Integrated circuit device and method of producing the same |
| US6933222B2 (en) | 2003-01-02 | 2005-08-23 | Intel Corporation | Microcircuit fabrication and interconnection |
| WO2005019104A2 (en) | 2003-08-18 | 2005-03-03 | President And Fellows Of Harvard College | Controlled nanotube fabrication and uses |
| DE102004035368B4 (en) | 2004-07-21 | 2007-10-18 | Infineon Technologies Ag | Substrate with printed conductors and production of the printed conductors on substrates for semiconductor components |
| CN100539041C (en) | 2004-10-22 | 2009-09-09 | 富士通微电子株式会社 | Semiconductor device and manufacturing method thereof |
| JP4405427B2 (en) | 2005-05-10 | 2010-01-27 | 株式会社東芝 | Switching element |
| WO2007002297A2 (en) * | 2005-06-24 | 2007-01-04 | Crafts Douglas E | Temporary planar electrical contact device and method using vertically-compressible nanotube contact structures |
| US7626257B2 (en) | 2006-01-18 | 2009-12-01 | Infineon Technologies Ag | Semiconductor devices and methods of manufacture thereof |
-
2010
- 2010-07-07 US US12/831,656 patent/US8455297B1/en active Active
-
2011
- 2011-06-01 WO PCT/EP2011/059133 patent/WO2012004068A1/en not_active Ceased
- 2011-06-01 CN CN201180033207.3A patent/CN102986014B/en active Active
- 2011-07-05 TW TW100123694A patent/TWI511206B/en not_active IP Right Cessation
Cited By (15)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US10355216B2 (en) * | 2010-11-01 | 2019-07-16 | Samsung Electronics Co., Ltd. | Method of selective separation of semiconducting carbon nanotubes, dispersion of semiconducting carbon nanotubes, and electronic device including carbon nanotubes separated by using the method |
| US8748885B2 (en) * | 2012-02-10 | 2014-06-10 | Taiwan Semiconductor Manufacturing Company, Ltd. | Soft material wafer bonding and method of bonding |
| US20130207098A1 (en) * | 2012-02-10 | 2013-08-15 | Taiwan Semiconductor Manufacturing Company, Ltd. | Soft material wafer bonding and method of bonding |
| US20150162295A1 (en) * | 2013-12-11 | 2015-06-11 | Taiwan Semiconductor Manufacturing Co., Ltd. | Connecting techniques for stacked cmos devices |
| US11532586B2 (en) | 2013-12-11 | 2022-12-20 | Taiwan Semiconductor Manufacturing Company, Ltd. | Connecting techniques for stacked substrates |
| US9443758B2 (en) * | 2013-12-11 | 2016-09-13 | Taiwan Semiconductor Manufacturing Co., Ltd. | Connecting techniques for stacked CMOS devices |
| US9853008B2 (en) | 2013-12-11 | 2017-12-26 | Taiwan Semiconductor Manufacturing Co., Ltd. | Connecting techniques for stacked CMOS devices |
| US11217553B2 (en) | 2013-12-11 | 2022-01-04 | Taiwan Semiconductor Manufacturing Company, Ltd. | Connection structure for stacked substrates |
| US10497661B2 (en) | 2013-12-11 | 2019-12-03 | Taiwan Semiconductor Manufacturing Co., Ltd. | Connecting techniques for stacked CMOS devices |
| US9355916B2 (en) * | 2014-03-27 | 2016-05-31 | Fujitsu Limited | Semiconductor manufacturing method and semiconductor device |
| US20150306690A1 (en) * | 2014-04-23 | 2015-10-29 | Beijing Funate Innovation Technology Co., Ltd. | Wire cutting electrode and wire cutting device using the same |
| US10213857B2 (en) * | 2014-04-23 | 2019-02-26 | Beijing Funate Innovation Technology Co., Ltd. | Wire cutting electrode and wire cutting device using the same |
| US10103540B2 (en) * | 2014-04-24 | 2018-10-16 | General Electric Company | Method and system for transient voltage suppression devices with active control |
| US20150311701A1 (en) * | 2014-04-24 | 2015-10-29 | General Electric Company | Method and system for transient voltage suppression devices with active control |
| WO2024238528A1 (en) * | 2023-05-18 | 2024-11-21 | Applied Materials, Inc. | Three-dimensional vertical interconnect architecture and methods for forming |
Also Published As
| Publication number | Publication date |
|---|---|
| WO2012004068A1 (en) | 2012-01-12 |
| CN102986014B (en) | 2015-08-05 |
| TWI511206B (en) | 2015-12-01 |
| US8455297B1 (en) | 2013-06-04 |
| TW201218285A (en) | 2012-05-01 |
| CN102986014A (en) | 2013-03-20 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US8455297B1 (en) | Method to fabricate high performance carbon nanotube transistor integrated circuits by three-dimensional integration technology | |
| JP5719430B2 (en) | Graphene channel based device and method of fabrication | |
| US20240332183A1 (en) | Direct bonding on buried power rails | |
| US10651086B2 (en) | 3D integration method using SOI substrates and structures produced thereby | |
| JP5801300B2 (en) | Semiconductor on insulator with backside heat dissipation | |
| TWI525775B (en) | Three-dimensional integrated circuit device for graphene substrate | |
| US11527545B2 (en) | Architecture design and process for 3D logic and 3D memory | |
| US20170271207A9 (en) | Novel 3D Integration Method Using SOI Substrates And Structures Produced Thereby | |
| CN109712961B (en) | Three-dimensional integrated circuit and method of manufacturing the same | |
| TWI868729B (en) | Semiconductor device structure and methods of forming the same | |
| US8436420B2 (en) | Semiconductor device and manufacturing method thereof | |
| TW202425229A (en) | Gate all-around (gaa) field effect transistors (fets) formed on both sides of a substrate | |
| CN106558536B (en) | Manufacturing method of semiconductor device | |
| CN121011563A (en) | Semiconductor device fabrication methods, semiconductor devices and electronic devices |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| AS | Assignment |
Owner name: INTERNATIONAL BUSINESS MACHINES CORPORATION, NEW Y Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:AVOURIS, PHAEDON;CHEN, KUAN-NENG;LIN, YU-MING;REEL/FRAME:024645/0917 Effective date: 20100706 |
|
| STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
| AS | Assignment |
Owner name: GLOBALFOUNDRIES U.S. 2 LLC, NEW YORK Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:INTERNATIONAL BUSINESS MACHINES CORPORATION;REEL/FRAME:036550/0001 Effective date: 20150629 |
|
| AS | Assignment |
Owner name: GLOBALFOUNDRIES INC., CAYMAN ISLANDS Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:GLOBALFOUNDRIES U.S. 2 LLC;GLOBALFOUNDRIES U.S. INC.;REEL/FRAME:036779/0001 Effective date: 20150910 |
|
| FPAY | Fee payment |
Year of fee payment: 4 |
|
| AS | Assignment |
Owner name: WILMINGTON TRUST, NATIONAL ASSOCIATION, DELAWARE Free format text: SECURITY AGREEMENT;ASSIGNOR:GLOBALFOUNDRIES INC.;REEL/FRAME:049490/0001 Effective date: 20181127 |
|
| MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 8 |
|
| AS | Assignment |
Owner name: GLOBALFOUNDRIES U.S. INC., CALIFORNIA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:GLOBALFOUNDRIES INC.;REEL/FRAME:054633/0001 Effective date: 20201022 |
|
| AS | Assignment |
Owner name: GLOBALFOUNDRIES INC., CAYMAN ISLANDS Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WILMINGTON TRUST, NATIONAL ASSOCIATION;REEL/FRAME:054636/0001 Effective date: 20201117 |
|
| AS | Assignment |
Owner name: GLOBALFOUNDRIES U.S. INC., NEW YORK Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WILMINGTON TRUST, NATIONAL ASSOCIATION;REEL/FRAME:056987/0001 Effective date: 20201117 Owner name: GLOBALFOUNDRIES U.S. INC., NEW YORK Free format text: RELEASE OF SECURITY INTEREST;ASSIGNOR:WILMINGTON TRUST, NATIONAL ASSOCIATION;REEL/FRAME:056987/0001 Effective date: 20201117 |
|
| MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 12TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1553); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 12 |