US20130075812A1 - Single-sided access device and fabrication method thereof - Google Patents
Single-sided access device and fabrication method thereof Download PDFInfo
- Publication number
- US20130075812A1 US20130075812A1 US13/239,389 US201113239389A US2013075812A1 US 20130075812 A1 US20130075812 A1 US 20130075812A1 US 201113239389 A US201113239389 A US 201113239389A US 2013075812 A1 US2013075812 A1 US 2013075812A1
- Authority
- US
- United States
- Prior art keywords
- active fin
- fin structure
- trench isolation
- access device
- gate
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B12/00—Dynamic random access memory [DRAM] devices
- H10B12/01—Manufacture or treatment
- H10B12/02—Manufacture or treatment for one transistor one-capacitor [1T-1C] memory cells
- H10B12/05—Making the transistor
- H10B12/056—Making the transistor the transistor being a FinFET
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B12/00—Dynamic random access memory [DRAM] devices
- H10B12/30—DRAM devices comprising one-transistor - one-capacitor [1T-1C] memory cells
- H10B12/36—DRAM devices comprising one-transistor - one-capacitor [1T-1C] memory cells the transistor being a FinFET
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/62—Fin field-effect transistors [FinFET]
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/0123—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs
- H10D84/0126—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs
- H10D84/0158—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs the components including FinFETs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/02—Manufacture or treatment characterised by using material-based technologies
- H10D84/03—Manufacture or treatment characterised by using material-based technologies using Group IV technology, e.g. silicon technology or silicon-carbide [SiC] technology
- H10D84/038—Manufacture or treatment characterised by using material-based technologies using Group IV technology, e.g. silicon technology or silicon-carbide [SiC] technology using silicon technology, e.g. SiGe
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D86/00—Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates
- H10D86/01—Manufacture or treatment
- H10D86/011—Manufacture or treatment comprising FinFETs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/01—Manufacture or treatment
- H10D30/021—Manufacture or treatment of FETs having insulated gates [IGFET]
- H10D30/024—Manufacture or treatment of FETs having insulated gates [IGFET] of fin field-effect transistors [FinFET]
Definitions
- the present invention relates to a single-sided access device for DRAM applications. More particularly, the present invention relates to a single-sided multi-finger gate fin field-effect-transistor (FinFET) or single-gate FinFET with improved device control and access drive current, and a method for making the same.
- FinFET multi-finger gate fin field-effect-transistor
- DRAM dynamic random access memory
- the transistor which acts as switching device, comprises a gate and a silicon channel region underneath the gate.
- the silicon channel region is located between a pair of source/drain regions in a semiconductor substrate and the gate is configured to electrically connect the source/drain regions to one another through the silicon channel region.
- a vertical double-gate fin field-effect-transistor has been developed for the next-generation 4F 2 DRAM cell (F stands for minimum lithographic feature width).
- F stands for minimum lithographic feature width
- difficulties are frequently encountered in attempting to produce the vast arrays of vertical double-gate FinFET devices desired for semiconductor DRAM applications while maintaining suitable performance characteristics of the devices.
- Recently DRAM manufacturers face a tremendous challenge on shrinking the memory cell area as the word line spacing, i.e., the spacing between two adjacent word lines, continues to shrink.
- electrical coupling effect may be a problem as the spacing between two closely arranged word lines continues to shrink.
- the present invention provides a single-sided access device including an active fin structure comprising a source contact area and a drain contact area separated from each other by an isolation region therebetween; a trench isolation structure disposed at one side of the active fin structure, wherein the trench isolation structure intersects with the isolation region between the source contact area and the drain contact area; a sidewall gate disposed under the isolation region and on the other side of the active fin structure opposite to the trench isolation structure so that the active fin structure is sandwiched by the trench isolation structure and the sidewall gate, wherein the sidewall gate has multi-fingers that engage with the active fin structure; and a gate dielectric layer between the sidewall gate and the active fin structure.
- FIGS. 1A-1C are different views of the semiconductor substrate after the first shallow trench isolation (STI) process, wherein FIG. 1A is a schematic top view of the semiconductor substrate showing the line-shaped STI regions and the line-shaped active areas between the STI regions, FIG. 1B is a schematic, cross-sectional view taken alone line II-II′ of FIG. 1A , and FIG. 1C is a schematic, cross-sectional view taken alone line I-I′ of FIG. 1A ;
- STI shallow trench isolation
- FIGS. 2A-2C are different views of the semiconductor substrate after the deposition of polysilicon sacrificial layer and after the second STI process, wherein FIG. 2A is a schematic top view of the semiconductor substrate, FIG. 2B is a schematic, cross-sectional view taken alone line II-II′ of FIG. 2A , and FIG. 2C is a schematic, cross-sectional view taken alone line I-I′ of FIG. 2A ;
- FIGS. 3A-3C are different views of the semiconductor substrate after the STI recess process and SiN CMP, wherein FIG. 3A is a schematic top view of the semiconductor substrate, FIG. 3B is a schematic, cross-sectional view taken alone line II-II′ of FIG. 3A , and FIG. 3C is a schematic, cross-sectional view taken alone line I-I′ of FIG. 3A ;
- FIGS. 4A-4C are different views of the semiconductor substrate after the removal of the sacrificial layer, wherein FIG. 4A is a schematic top view of the semiconductor substrate, FIG. 4B is a schematic, cross-sectional view taken alone line II-II′ of FIG. 4A , and FIG. 4C is a schematic, cross-sectional view taken alone line I-I′ of FIG. 4A ;
- FIGS. 5A-5C are different views of the semiconductor substrate after the formation of the SiN spacer, wherein FIG. 5A is a schematic top view of the semiconductor substrate, FIG. 5B is a schematic, cross-sectional view taken alone line II-II′ of FIG. 5A , and FIG. 5C is a schematic, cross-sectional view taken alone line I-I′ of FIG. 5A ;
- FIGS. 6A-6C are different views of the semiconductor substrate after the formation of the trench and pull back of the line-shaped STI regions and the insulation region, wherein FIG. 6A is a schematic top view of the semiconductor substrate, FIG. 6B is a schematic, cross-sectional view taken alone line II-II′ of FIG. 6A , and FIG. 6C is a schematic, cross-sectional view taken alone line I-I′ of FIG. 6 A;
- FIGS. 7A-7C are different views of the semiconductor substrate after the formation of the gate dielectric layer and the spacer gate, wherein FIG. 7A is a schematic top view of the semiconductor substrate, FIG. 7B is a schematic, cross-sectional view taken alone line II-II′ of FIG. 7A , and FIG. 7C is a schematic, cross-sectional view taken alone line I-I′ of FIG. 7A ;
- FIGS. 8A-8C are different views of the semiconductor substrate after the first STI oxide fill process, wherein FIG. 8A is a schematic top view of the semiconductor substrate, FIG. 8B is a schematic, cross-sectional view taken alone line II-II′ of FIG. 8A , and FIG. 8C is a schematic, cross-sectional view taken alone line I-I′ of FIG. 8A ;
- FIGS. 9A-9C are different views of the semiconductor substrate after the spacer gate wet etching, wherein FIG. 9A is a schematic top view of the semiconductor substrate, FIG. 9B is a schematic, cross-sectional view taken alone line II-II′ of FIG. 9A , and FIG. 9C is a schematic, cross-sectional view taken alone line I-I′ of FIG. 9A ;
- FIGS. 10A-10C are different views of the semiconductor substrate after the second STI oxide fill process and removal of the self-aligned hard mask pattern, wherein FIG. 10A is a schematic top view of the semiconductor substrate, FIG. 10B is a schematic, cross-sectional view taken alone line II-II′ of FIG. 10A , and FIG. 10C is a schematic, cross-sectional view taken alone line I-I′ of FIG. 10A ; and
- FIG. 11 is a three-dimensional, perspective view of the revealed fin structure after the oxide pull back process.
- horizontal as used herein is defined as a plane parallel to the conventional major plane or primary surface of the semiconductor substrate, regardless of its orientation.
- vertical refers to a direction perpendicular to the horizontal as just defined. Terms, such as “on”, “above”, “below”, “bottom”, “top”, “side” (as in “sidewall”), “higher”, “lower”, “over”, and “under”, if used, are defined with respect to the horizontal plane.
- a semiconductor substrate 10 is provided.
- a pad layer 12 is formed on the main surface of the semiconductor substrate 10 .
- the pad layer 12 may comprise silicon oxide or silicon nitride.
- the semiconductor substrate 10 as shown in the figures may be a portion of a DRAM array or a DRAM device, but should not be limiting.
- the semiconductor substrate may include, but not limited to, silicon substrate, silicon substrate with an epitaxial layer, SiGe substrate, silicon-on-insulator (SOI) substrate, gallium arsenide (GaAs) substrate, gallium arsenide-phosphide (GaAsP) substrate, indium phosphide (InP) substrate, gallium aluminum arsenic (GaAlAs) substrate, or indium gallium phosphide (InGaP) substrate.
- a shallow trench isolation (STI) process is then carried out to form line-shaped STI regions 20 embedded in the semiconductor substrate 10 .
- the line-shaped STI regions 20 provide electrical isolation between two adjacent rows of devices and may have a depth of about 250 nm.
- each of the line-shaped STI regions 20 extends along the reference x-axis direction.
- the line-shaped STI regions 20 may be formed by spin-on-dielectric (SOD) gap-fill methods.
- SOD spin-on-dielectric
- a lining layer (not shown) may be formed in the STI trench 21 .
- a line-shaped recessed trench 22 is formed in the semiconductor substrate 10 between two adjacent STI trenches 21 .
- the recessed trench 22 also extends along the reference x-axis direction between two STI trenches 21 to thereby define two active areas 10 a and 10 b .
- the recessed trench 22 may have a depth of about 150 nm, which is shallower than the STI trenches 21 .
- An insulation region 18 such as silicon oxide is then formed in the recessed trench 22 .
- the entire surface of the semiconductor substrate 10 is subjected to polishing process such as chemical mechanical process.
- the width of each of the STI trenches 21 , the width of the recessed trench 22 and the width of each of the active areas 10 a and 10 b may be substantially the same, for example, 15 nm.
- a sacrificial layer 117 may be formed on the planar surface of the semiconductor substrate 10 .
- the sacrificial layer 117 may comprise silicon oxide layer, silicon nitride or polysilicon. According to the embodiment of this invention, the sacrificial layer 117 comprises polysilicon and may have a thickness of about 50 nm.
- a lithographic process and dry etching process are carried out to form line-shaped trenches 23 that extend along the reference y-axis direction.
- the line-shaped STI regions 20 and the insulation region 18 are intersected with the line-shaped trenches 23 .
- the line-shaped trenches 23 may have a depth of about 250 nm and a width of about 20 nm.
- the space between two adjacent line-shaped trenches 23 may be about 100 nm, for example.
- a lining layer (not shown) may be formed on the interior surface of the line-shaped trenches 23 , including the sidewall and bottom surface of the line-shaped trenches 23 .
- the lining layer may comprise silicon oxide, silicon nitride, composite of silicon oxide and silicon nitride, or any other materials.
- an SOD gap-filler (not shown) is coated on the semiconductor substrate 10 and fills up the line-shaped trenches 23 .
- the SOD gap filler may comprise polysilazane precursor but not limited thereto. A curing or densification process may be carried out to transform the SOD gap filler into silicon oxide gap filler.
- the curing process may be carried out at high temperatures (e.g. 800-1000° C.) with the presence of steam.
- a CMP process may be carried out to remove the excess silicon oxide gap filler outside the line-shaped trenches 23 , thereby forming STI regions 17 .
- the STI regions 17 are coplanar with the top surface of the sacrificial layer 117 .
- an etching process is performed to selectively etch a top portion of each of the STI regions 17 , thereby forming a recess 127 directly above each of the STI regions 17 .
- the depth of the recess 127 may be about 60 nm.
- CVD chemical vapor deposition
- a chemical vapor deposition (CVD) process is performed to deposit a silicon nitride film 32 into the recess 127 .
- the silicon nitride film 32 fills up the recess 127 .
- a CMP process may be carried out to remove the excess silicon nitride film 32 outside the recess 127 .
- a wet etching process may be carried out to etch away the sacrificial layer 117 , thereby forming line-shaped silicon nitride islands 32 ′.
- the wet etching process may include, but not limited to, diluted HF and/or NH4OH (TMAH). After the sacrificial layer 117 is removed, the pad layer 12 is exposed.
- a spacer 33 such as a silicon nitride spacer is formed on either sidewall of the line-shaped silicon nitride islands 32 ′.
- a silicon nitride film having a thickness of about 20 nm is deposited in a blanket manner. An isotropic dry etching process is then performed to etch the silicon nitride film.
- the pad layer 12 may be etched away to expose a portion of the semiconductor substrate 10 .
- the bottom width of the spacer 33 is about 20 nm, which is substantially identical to the width of the line-shaped silicon nitride islands 32 ′.
- the line-shaped silicon nitride islands 32 ′ and the spacers 33 on both sides of the line-shaped silicon nitride islands 32 ′ constitute a self-aligned hard mask pattern 30 .
- an anisotropic dry etching process is carried out to etch the exposed semiconductor substrate 10 , the line-shaped STI regions 20 and the insulation region 18 , thereby forming a trench 29 having a depth of about 200 nm, which is deeper than the insulation region 18 but shallower than the line-shaped STI regions 20 .
- a tuning-fork-shaped fin structure 129 is formed. Single-sided gates or word lines are to be formed within the trench 29 in the following steps.
- a wet etching process is then performed to laterally pull back the line-shaped STI regions 20 and the insulation region 18 adjacent to the fin structure 129 , thereby forming recesses 41 and 42 .
- a three-dimensional, perspective view of the revealed fin structure 129 after the oxide pull back process is shown in FIG. 11 .
- a step height 130 may be formed between the semiconductor substrate 10 and the line-shaped STI regions 20 .
- a thermal oxidation process may be performed to form gate dielectric layer 52 on the exposed surface of the fin structure 129 and the exposed surface of the semiconductor substrate 10 .
- the thickness of the gate dielectric layer 52 may be about 5 nm.
- a conformal gate material layer such as metal or metal alloys, for example, TiN, is deposited within the trench 29 and into the recesses 41 and 42 .
- the gate material layer is then dry etched to form spacer gate 60 with extension portions 61 and 62 that engage with the fin structure 129 .
- the deposition of the gate material layer may be performed by using conventional CVD or ALD method.
- a recess 229 is formed at the bottom of the trench 29 .
- the depth of the recess 229 is about 50 nm below the bottom surface of the trench 29 .
- a first STI oxide fill process is then performed to fill the trench 29 and the recess 229 with oxide filler 29 a .
- a conventional CVD or ALD method may be employed.
- a CMP is performed to remove excess oxide filler outside the trench 29 .
- a dry etching process is then performed to etch back the oxide filler 29 a to a depth of about 50 nm.
- a top portion 60 a of the spacer gate 60 is exposed.
- the top portion 60 a of the spacer gate 60 is etched away including parts of the extension portions 61 and 62 , thereby forming single-sided gate 70 having multi-fingers 71 and 72 that engage with the fin structure 129 .
- the single-sided gate 70 substantially extends along the reference y-axis direction and the fingers 71 and 72 extend along the reference x-axis direction.
- the fingers 71 and 72 of the single-sided gate 70 are fittingly inlaid into the fin structure 129 .
- These fingers 71 and 72 increase gate current when operating the fin FET device.
- the fingers 71 and 72 may be in direct contact with the STI region 17 between two fin structures 129 .
- a second STI oxide fill process is then performed to fill the trench 29 with oxide filler 29 b .
- the oxide filler 29 b fills into the recesses 41 and 42 to form isolation regions 41 a and 42 a .
- a conventional CVD or ALD method may be employed.
- the isolation region 41 a isolates the source contact area 129 a and the drain contact area 129 b from each other.
- a CMP is performed to remove excess oxide filler outside the trench 29 .
- the self-aligned hard mask pattern 30 is removed. Dopants may be implanted into the source contact area 129 a and the drain contact area 129 b in a later stage to complete a fin FET transistor.
- the present invention single-sided access device comprises an active fin structure 129 comprising a source contact area 129 a and a drain contact area 129 b separated from each other by an isolation region 41 a disposed therebetween; a first trench isolation structure 17 disposed at one side of the active fin structure 129 , wherein the first trench isolation structure 17 intersects with the isolation region 41 a ; a sidewall gate 70 disposed under the isolation region 41 a and on the other side of the active fin structure 129 opposite to the first trench isolation structure 17 so that the active fin structure 129 is sandwiched by the first trench isolation structure 17 and the sidewall gate 70 , wherein the sidewall gate 70 has multi-fingers 71 and 72 that engage with the active fin structure 129 ; and a gate dielectric layer 52 between the sidewall gate 70 and the active fin structure 129 .
Landscapes
- Engineering & Computer Science (AREA)
- Manufacturing & Machinery (AREA)
- Insulated Gate Type Field-Effect Transistor (AREA)
- Element Separation (AREA)
- Thin Film Transistor (AREA)
- Semiconductor Memories (AREA)
Abstract
Description
- 1. Field of the Invention
- The present invention relates to a single-sided access device for DRAM applications. More particularly, the present invention relates to a single-sided multi-finger gate fin field-effect-transistor (FinFET) or single-gate FinFET with improved device control and access drive current, and a method for making the same.
- 2. Description of the Prior Art
- As known in the art, dynamic random access memory (DRAM) is a type of random access memory that stores each bit of data in a separate capacitor within an integrated circuit. Typically, DRAM is arranged in a square array of one capacitor and transistor per cell. The transistor, which acts as switching device, comprises a gate and a silicon channel region underneath the gate. The silicon channel region is located between a pair of source/drain regions in a semiconductor substrate and the gate is configured to electrically connect the source/drain regions to one another through the silicon channel region.
- A vertical double-gate fin field-effect-transistor (FinFET) has been developed for the next-generation 4F2 DRAM cell (F stands for minimum lithographic feature width). However, difficulties are frequently encountered in attempting to produce the vast arrays of vertical double-gate FinFET devices desired for semiconductor DRAM applications while maintaining suitable performance characteristics of the devices. For example, recently DRAM manufacturers face a tremendous challenge on shrinking the memory cell area as the word line spacing, i.e., the spacing between two adjacent word lines, continues to shrink. For high-speed DRAM applications, electrical coupling effect may be a problem as the spacing between two closely arranged word lines continues to shrink. Further, it is desired to provide an improved FinFET access device with higher gate current and therefore better device performance.
- In light of the above, there is a strong need in this industry to provide a novel FinFET structure and the fabrication process thereof in order to avoid the aforesaid problems.
- To address these and other objects and in view of its purposes, the present invention provides a single-sided access device including an active fin structure comprising a source contact area and a drain contact area separated from each other by an isolation region therebetween; a trench isolation structure disposed at one side of the active fin structure, wherein the trench isolation structure intersects with the isolation region between the source contact area and the drain contact area; a sidewall gate disposed under the isolation region and on the other side of the active fin structure opposite to the trench isolation structure so that the active fin structure is sandwiched by the trench isolation structure and the sidewall gate, wherein the sidewall gate has multi-fingers that engage with the active fin structure; and a gate dielectric layer between the sidewall gate and the active fin structure.
- These and other objectives of the present invention will no doubt become obvious to those of ordinary skill in the art after reading the following detailed description of the preferred embodiment that is illustrated in the various figures and drawings.
- The accompanying drawings are included to provide a further understanding of the invention, and are incorporated in and constitute a part of this specification. The drawings illustrate embodiments of the invention and, together with the description, serve to explain the principles of the invention. In the drawings:
-
FIGS. 1A-1C are different views of the semiconductor substrate after the first shallow trench isolation (STI) process, whereinFIG. 1A is a schematic top view of the semiconductor substrate showing the line-shaped STI regions and the line-shaped active areas between the STI regions,FIG. 1B is a schematic, cross-sectional view taken alone line II-II′ ofFIG. 1A , andFIG. 1C is a schematic, cross-sectional view taken alone line I-I′ ofFIG. 1A ; -
FIGS. 2A-2C are different views of the semiconductor substrate after the deposition of polysilicon sacrificial layer and after the second STI process, whereinFIG. 2A is a schematic top view of the semiconductor substrate,FIG. 2B is a schematic, cross-sectional view taken alone line II-II′ ofFIG. 2A , andFIG. 2C is a schematic, cross-sectional view taken alone line I-I′ ofFIG. 2A ; -
FIGS. 3A-3C are different views of the semiconductor substrate after the STI recess process and SiN CMP, whereinFIG. 3A is a schematic top view of the semiconductor substrate,FIG. 3B is a schematic, cross-sectional view taken alone line II-II′ ofFIG. 3A , andFIG. 3C is a schematic, cross-sectional view taken alone line I-I′ ofFIG. 3A ; -
FIGS. 4A-4C are different views of the semiconductor substrate after the removal of the sacrificial layer, whereinFIG. 4A is a schematic top view of the semiconductor substrate,FIG. 4B is a schematic, cross-sectional view taken alone line II-II′ ofFIG. 4A , andFIG. 4C is a schematic, cross-sectional view taken alone line I-I′ ofFIG. 4A ; -
FIGS. 5A-5C are different views of the semiconductor substrate after the formation of the SiN spacer, whereinFIG. 5A is a schematic top view of the semiconductor substrate,FIG. 5B is a schematic, cross-sectional view taken alone line II-II′ ofFIG. 5A , andFIG. 5C is a schematic, cross-sectional view taken alone line I-I′ ofFIG. 5A ; -
FIGS. 6A-6C are different views of the semiconductor substrate after the formation of the trench and pull back of the line-shaped STI regions and the insulation region, whereinFIG. 6A is a schematic top view of the semiconductor substrate,FIG. 6B is a schematic, cross-sectional view taken alone line II-II′ ofFIG. 6A , andFIG. 6C is a schematic, cross-sectional view taken alone line I-I′ of FIG. 6A; -
FIGS. 7A-7C are different views of the semiconductor substrate after the formation of the gate dielectric layer and the spacer gate, whereinFIG. 7A is a schematic top view of the semiconductor substrate,FIG. 7B is a schematic, cross-sectional view taken alone line II-II′ ofFIG. 7A , andFIG. 7C is a schematic, cross-sectional view taken alone line I-I′ ofFIG. 7A ; -
FIGS. 8A-8C are different views of the semiconductor substrate after the first STI oxide fill process, whereinFIG. 8A is a schematic top view of the semiconductor substrate,FIG. 8B is a schematic, cross-sectional view taken alone line II-II′ ofFIG. 8A , andFIG. 8C is a schematic, cross-sectional view taken alone line I-I′ ofFIG. 8A ; -
FIGS. 9A-9C are different views of the semiconductor substrate after the spacer gate wet etching, whereinFIG. 9A is a schematic top view of the semiconductor substrate,FIG. 9B is a schematic, cross-sectional view taken alone line II-II′ ofFIG. 9A , andFIG. 9C is a schematic, cross-sectional view taken alone line I-I′ ofFIG. 9A ; -
FIGS. 10A-10C are different views of the semiconductor substrate after the second STI oxide fill process and removal of the self-aligned hard mask pattern, whereinFIG. 10A is a schematic top view of the semiconductor substrate,FIG. 10B is a schematic, cross-sectional view taken alone line II-II′ ofFIG. 10A , andFIG. 10C is a schematic, cross-sectional view taken alone line I-I′ ofFIG. 10A ; and -
FIG. 11 is a three-dimensional, perspective view of the revealed fin structure after the oxide pull back process. - It should be noted that all the figures are diagrammatic. Relative dimensions and proportions of parts of the drawings have been shown exaggerated or reduced in size, for the sake of clarity and convenience in the drawings. The same reference signs are generally used to refer to corresponding or similar features in modified and different embodiments.
- In the following description, numerous specific details are given to provide a thorough understanding of the invention. However, it will be apparent to one skilled in the art that the invention may be practiced without these specific details. In order to avoid obscuring the present invention, some well-known system configurations and process steps are not disclosed in detail.
- Likewise, the drawings showing embodiments of the apparatus are semi-diagrammatic and not to scale and, particularly, some of the dimensions are for the clarity of presentation and are shown exaggerated in the figures. Also, in which multiple embodiments are disclosed and described having some features in common, for clarity and ease of illustration and description thereof, like or similar features will ordinarily be described with like reference numerals.
- The term “horizontal” as used herein is defined as a plane parallel to the conventional major plane or primary surface of the semiconductor substrate, regardless of its orientation. The term “vertical” refers to a direction perpendicular to the horizontal as just defined. Terms, such as “on”, “above”, “below”, “bottom”, “top”, “side” (as in “sidewall”), “higher”, “lower”, “over”, and “under”, if used, are defined with respect to the horizontal plane.
- Referring to
FIGS. 1A-1C , asemiconductor substrate 10 is provided. Apad layer 12 is formed on the main surface of thesemiconductor substrate 10. Thepad layer 12 may comprise silicon oxide or silicon nitride. Thesemiconductor substrate 10 as shown in the figures may be a portion of a DRAM array or a DRAM device, but should not be limiting. The semiconductor substrate may include, but not limited to, silicon substrate, silicon substrate with an epitaxial layer, SiGe substrate, silicon-on-insulator (SOI) substrate, gallium arsenide (GaAs) substrate, gallium arsenide-phosphide (GaAsP) substrate, indium phosphide (InP) substrate, gallium aluminum arsenic (GaAlAs) substrate, or indium gallium phosphide (InGaP) substrate. A shallow trench isolation (STI) process is then carried out to form line-shapedSTI regions 20 embedded in thesemiconductor substrate 10. The line-shapedSTI regions 20 provide electrical isolation between two adjacent rows of devices and may have a depth of about 250 nm. According to the embodiment of the invention, each of the line-shapedSTI regions 20 extends along the reference x-axis direction. The line-shapedSTI regions 20 may be formed by spin-on-dielectric (SOD) gap-fill methods. Optionally, a lining layer (not shown) may be formed in theSTI trench 21. - Subsequently, a line-shaped recessed
trench 22 is formed in thesemiconductor substrate 10 between twoadjacent STI trenches 21. The recessedtrench 22 also extends along the reference x-axis direction between twoSTI trenches 21 to thereby define two 10 a and 10 b. The recessedactive areas trench 22 may have a depth of about 150 nm, which is shallower than theSTI trenches 21. Aninsulation region 18 such as silicon oxide is then formed in the recessedtrench 22. Thereafter, the entire surface of thesemiconductor substrate 10 is subjected to polishing process such as chemical mechanical process. As specifically indicated inFIG. 1A andFIG. 1B , the width of each of theSTI trenches 21, the width of the recessedtrench 22 and the width of each of the 10 a and 10 b may be substantially the same, for example, 15 nm.active areas - Referring now to
FIGS. 2A-2C , subsequently, asacrificial layer 117 may be formed on the planar surface of thesemiconductor substrate 10. Thesacrificial layer 117 may comprise silicon oxide layer, silicon nitride or polysilicon. According to the embodiment of this invention, thesacrificial layer 117 comprises polysilicon and may have a thickness of about 50 nm. A lithographic process and dry etching process are carried out to form line-shapedtrenches 23 that extend along the reference y-axis direction. The line-shapedSTI regions 20 and theinsulation region 18 are intersected with the line-shapedtrenches 23. According to the embodiment of the invention, the line-shapedtrenches 23 may have a depth of about 250 nm and a width of about 20 nm. The space between two adjacent line-shapedtrenches 23 may be about 100 nm, for example. - Thereafter, a lining layer (not shown) may be formed on the interior surface of the line-shaped
trenches 23, including the sidewall and bottom surface of the line-shapedtrenches 23. According to the embodiment of the invention, the lining layer may comprise silicon oxide, silicon nitride, composite of silicon oxide and silicon nitride, or any other materials. Subsequently, an SOD gap-filler (not shown) is coated on thesemiconductor substrate 10 and fills up the line-shapedtrenches 23. The SOD gap filler may comprise polysilazane precursor but not limited thereto. A curing or densification process may be carried out to transform the SOD gap filler into silicon oxide gap filler. For example, the curing process may be carried out at high temperatures (e.g. 800-1000° C.) with the presence of steam. A CMP process may be carried out to remove the excess silicon oxide gap filler outside the line-shapedtrenches 23, thereby formingSTI regions 17. At this point, theSTI regions 17 are coplanar with the top surface of thesacrificial layer 117. - Referring to
FIGS. 3A-3C , subsequently, an etching process is performed to selectively etch a top portion of each of theSTI regions 17, thereby forming arecess 127 directly above each of theSTI regions 17. According to the embodiment of the invention, the depth of therecess 127 may be about 60 nm. After the formation of therecess 127, a chemical vapor deposition (CVD) process is performed to deposit asilicon nitride film 32 into therecess 127. Thesilicon nitride film 32 fills up therecess 127. A CMP process may be carried out to remove the excesssilicon nitride film 32 outside therecess 127. - Referring to
FIGS. 4A-4C , a wet etching process may be carried out to etch away thesacrificial layer 117, thereby forming line-shapedsilicon nitride islands 32′. For example, in the case that thesacrificial layer 117 is made of polysilicon, the wet etching process may include, but not limited to, diluted HF and/or NH4OH (TMAH). After thesacrificial layer 117 is removed, thepad layer 12 is exposed. - Referring to
FIGS. 5A-5C , aspacer 33 such as a silicon nitride spacer is formed on either sidewall of the line-shapedsilicon nitride islands 32′. For example, to form thespacer 33, a silicon nitride film having a thickness of about 20 nm is deposited in a blanket manner. An isotropic dry etching process is then performed to etch the silicon nitride film. Thepad layer 12 may be etched away to expose a portion of thesemiconductor substrate 10. According to the embodiment of the invention, the bottom width of thespacer 33 is about 20 nm, which is substantially identical to the width of the line-shapedsilicon nitride islands 32′. The line-shapedsilicon nitride islands 32′ and thespacers 33 on both sides of the line-shapedsilicon nitride islands 32′ constitute a self-alignedhard mask pattern 30. - Referring to
FIGS. 6A-6C , using the self-alignedhard mask pattern 30 as an etching hard mask, an anisotropic dry etching process is carried out to etch the exposedsemiconductor substrate 10, the line-shapedSTI regions 20 and theinsulation region 18, thereby forming atrench 29 having a depth of about 200 nm, which is deeper than theinsulation region 18 but shallower than the line-shapedSTI regions 20. After the anisotropic dry etching process, a tuning-fork-shapedfin structure 129 is formed. Single-sided gates or word lines are to be formed within thetrench 29 in the following steps. After the formation of thetrench 29, a wet etching process is then performed to laterally pull back the line-shapedSTI regions 20 and theinsulation region 18 adjacent to thefin structure 129, thereby forming 41 and 42. A three-dimensional, perspective view of the revealedrecesses fin structure 129 after the oxide pull back process is shown inFIG. 11 . Astep height 130 may be formed between thesemiconductor substrate 10 and the line-shapedSTI regions 20. - Referring to
FIGS. 7A-7C , a thermal oxidation process may be performed to formgate dielectric layer 52 on the exposed surface of thefin structure 129 and the exposed surface of thesemiconductor substrate 10. According to the embodiment of the invention, the thickness of thegate dielectric layer 52 may be about 5 nm. Subsequently, a conformal gate material layer such as metal or metal alloys, for example, TiN, is deposited within thetrench 29 and into the 41 and 42. The gate material layer is then dry etched to formrecesses spacer gate 60 with 61 and 62 that engage with theextension portions fin structure 129. The deposition of the gate material layer may be performed by using conventional CVD or ALD method. Thereafter, arecess 229 is formed at the bottom of thetrench 29. The depth of therecess 229 is about 50 nm below the bottom surface of thetrench 29. - Referring to
FIGS. 8A-8C , a first STI oxide fill process is then performed to fill thetrench 29 and therecess 229 withoxide filler 29 a. A conventional CVD or ALD method may be employed. After the deposition of theoxide filler 29 a, a CMP is performed to remove excess oxide filler outside thetrench 29. A dry etching process is then performed to etch back theoxide filler 29 a to a depth of about 50 nm. Atop portion 60 a of thespacer gate 60 is exposed. - Referring to
FIGS. 9A-9C , thetop portion 60 a of thespacer gate 60 is etched away including parts of the 61 and 62, thereby forming single-sidedextension portions gate 70 having 71 and 72 that engage with themulti-fingers fin structure 129. The single-sidedgate 70 substantially extends along the reference y-axis direction and the 71 and 72 extend along the reference x-axis direction. Thefingers 71 and 72 of the single-sidedfingers gate 70 are fittingly inlaid into thefin structure 129. These 71 and 72 increase gate current when operating the fin FET device. According to the embodiment of the invention, thefingers 71 and 72 may be in direct contact with thefingers STI region 17 between twofin structures 129. - Referring to
FIGS. 10A-10C , a second STI oxide fill process is then performed to fill thetrench 29 withoxide filler 29 b. Theoxide filler 29 b fills into the 41 and 42 to form isolation regions 41 a and 42 a. To form therecesses oxide filler 29 b, a conventional CVD or ALD method may be employed. The isolation region 41 a isolates thesource contact area 129 a and thedrain contact area 129 b from each other. After the deposition of theoxide filler 29 b, a CMP is performed to remove excess oxide filler outside thetrench 29. Subsequently, the self-alignedhard mask pattern 30 is removed. Dopants may be implanted into thesource contact area 129 a and thedrain contact area 129 b in a later stage to complete a fin FET transistor. - As shown in
FIGS. 10A-10C , the present invention single-sided access device comprises anactive fin structure 129 comprising asource contact area 129 a and adrain contact area 129 b separated from each other by an isolation region 41 a disposed therebetween; a firsttrench isolation structure 17 disposed at one side of theactive fin structure 129, wherein the firsttrench isolation structure 17 intersects with the isolation region 41 a; asidewall gate 70 disposed under the isolation region 41 a and on the other side of theactive fin structure 129 opposite to the firsttrench isolation structure 17 so that theactive fin structure 129 is sandwiched by the firsttrench isolation structure 17 and thesidewall gate 70, wherein thesidewall gate 70 has multi-fingers 71 and 72 that engage with theactive fin structure 129; and agate dielectric layer 52 between thesidewall gate 70 and theactive fin structure 129. - Those skilled in the art will readily observe that numerous modifications and alterations of the device and method may be made while retaining the teachings of the invention.
Claims (7)
Priority Applications (3)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US13/239,389 US8395209B1 (en) | 2011-09-22 | 2011-09-22 | Single-sided access device and fabrication method thereof |
| TW101111370A TWI456667B (en) | 2011-09-22 | 2012-03-30 | Single-sided access element and method of manufacturing same |
| CN201210176446.0A CN103022036B (en) | 2011-09-22 | 2012-05-31 | single edge access device |
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US13/239,389 US8395209B1 (en) | 2011-09-22 | 2011-09-22 | Single-sided access device and fabrication method thereof |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| US8395209B1 US8395209B1 (en) | 2013-03-12 |
| US20130075812A1 true US20130075812A1 (en) | 2013-03-28 |
Family
ID=47780441
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US13/239,389 Active 2031-11-18 US8395209B1 (en) | 2011-09-22 | 2011-09-22 | Single-sided access device and fabrication method thereof |
Country Status (3)
| Country | Link |
|---|---|
| US (1) | US8395209B1 (en) |
| CN (1) | CN103022036B (en) |
| TW (1) | TWI456667B (en) |
Cited By (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US8987790B2 (en) * | 2012-11-26 | 2015-03-24 | International Business Machines Corporation | Fin isolation in multi-gate field effect transistors |
| US20220045071A1 (en) * | 2020-08-05 | 2022-02-10 | Changxin Memory Technologies, Inc. | Semiconductor structure and method for manufacturing semiconductor structure |
Families Citing this family (3)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US8932936B2 (en) * | 2012-04-17 | 2015-01-13 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method of forming a FinFET device |
| KR101999917B1 (en) * | 2018-01-29 | 2019-07-12 | 도실리콘 씨오., 엘티디. | Dram cell array using facing bar and fabricating method therefor |
| CN114068547B (en) * | 2020-08-05 | 2025-01-21 | 长鑫存储技术有限公司 | Semiconductor structure and method for manufacturing semiconductor structure |
Family Cites Families (7)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US6413802B1 (en) * | 2000-10-23 | 2002-07-02 | The Regents Of The University Of California | Finfet transistor structures having a double gate channel extending vertically from a substrate and methods of manufacture |
| US6970373B2 (en) * | 2003-10-02 | 2005-11-29 | Intel Corporation | Method and apparatus for improving stability of a 6T CMOS SRAM cell |
| JP2006019578A (en) * | 2004-07-02 | 2006-01-19 | Toshiba Corp | Semiconductor device and manufacturing method thereof |
| JP4588486B2 (en) * | 2005-02-24 | 2010-12-01 | 株式会社日立製作所 | Computer system, management computer, host computer, and volume management method |
| KR100732304B1 (en) * | 2006-03-23 | 2007-06-25 | 주식회사 하이닉스반도체 | Semiconductor element and manufacturing method thereof |
| KR100827656B1 (en) * | 2006-08-11 | 2008-05-07 | 삼성전자주식회사 | Transistor having recess channel structure and fin structure, semiconductor device adopting same and manufacturing method thereof |
| US9041099B2 (en) * | 2011-04-11 | 2015-05-26 | Nanya Technology Corp. | Single-sided access device and fabrication method thereof |
-
2011
- 2011-09-22 US US13/239,389 patent/US8395209B1/en active Active
-
2012
- 2012-03-30 TW TW101111370A patent/TWI456667B/en active
- 2012-05-31 CN CN201210176446.0A patent/CN103022036B/en active Active
Cited By (6)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US8987790B2 (en) * | 2012-11-26 | 2015-03-24 | International Business Machines Corporation | Fin isolation in multi-gate field effect transistors |
| US9178019B2 (en) | 2012-11-26 | 2015-11-03 | Globalfoundries Inc. | Fin isolation in multi-gate field effect transistors |
| US20220045071A1 (en) * | 2020-08-05 | 2022-02-10 | Changxin Memory Technologies, Inc. | Semiconductor structure and method for manufacturing semiconductor structure |
| KR20220152339A (en) * | 2020-08-05 | 2022-11-15 | 창신 메모리 테크놀로지즈 아이엔씨 | Semiconductor structures and methods of manufacturing semiconductor structures |
| KR102734546B1 (en) * | 2020-08-05 | 2024-11-25 | 창신 메모리 테크놀로지즈 아이엔씨 | Semiconductor structure and method for manufacturing semiconductor structure |
| US12185527B2 (en) * | 2020-08-05 | 2024-12-31 | Changxin Memory Technologies, Inc. | Semiconductor structure comprising a word line with convex portions and manufacturing method thereof |
Also Published As
| Publication number | Publication date |
|---|---|
| CN103022036A (en) | 2013-04-03 |
| CN103022036B (en) | 2015-10-28 |
| TWI456667B (en) | 2014-10-11 |
| US8395209B1 (en) | 2013-03-12 |
| TW201314792A (en) | 2013-04-01 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US10580864B2 (en) | Method of forming semiconductor device | |
| US11380589B2 (en) | Selective removal of semiconductor fins | |
| US9041099B2 (en) | Single-sided access device and fabrication method thereof | |
| US8592918B2 (en) | Forming inter-device STI regions and intra-device STI regions using different dielectric materials | |
| US20110298041A1 (en) | Single-gate finfet and fabrication method thereof | |
| US20160079125A1 (en) | Semiconductor devices and methods of manufacturing the same | |
| US8962430B2 (en) | Method for the formation of a protective dual liner for a shallow trench isolation structure | |
| TWI762921B (en) | Semiconductor device, method for manufacturing the same, and electronic equipment including the same | |
| CN111106176B (en) | Semiconductor device, method of manufacturing the same, and electronic apparatus including the same | |
| US8395209B1 (en) | Single-sided access device and fabrication method thereof | |
| WO2022048135A1 (en) | Nanowire/sheet device having self-aligned isolation portion, manufacturing method and electronic device | |
| US20090014802A1 (en) | Semiconductor device and method for manufacturing the same | |
| US9419001B1 (en) | Method for forming cell contact | |
| US9343547B2 (en) | Method for fabricating a recessed channel access transistor device | |
| US7667266B2 (en) | Semiconductor device including active pattern with channel recess, and method of fabricating the same | |
| CN111477684B (en) | Semiconductor device with U-shaped structure, manufacturing method and electronic equipment thereof | |
| US20130146966A1 (en) | Semiconductor structure with enhanced cap and fabrication method thereof | |
| CN104681563A (en) | Semiconductor device and manufacturing method thereof | |
| US8450207B2 (en) | Method of fabricating a cell contact and a digit line for a semiconductor device | |
| CN115763371B (en) | Semiconductor structure and forming method thereof | |
| US9401326B1 (en) | Split contact structure and fabrication method thereof | |
| US20240379794A1 (en) | 3ds fet and method of manufacturing the same | |
| US10522415B1 (en) | Semiconductor device | |
| JP2009076575A (en) | Manufacturing method of semiconductor device | |
| CN120857537A (en) | Method for forming semiconductor structure |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| AS | Assignment |
Owner name: NANYA TECHNOLOGY CORP., TAIWAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:HO, HSIN-JUNG;LIN, JENG-PING;SHIH, NENG-TAI;AND OTHERS;REEL/FRAME:026945/0333 Effective date: 20110920 |
|
| STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
| FPAY | Fee payment |
Year of fee payment: 4 |
|
| MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 8 |
|
| MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 12TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1553); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 12 |