US20130062694A1 - Semiconductor device with high-voltage breakdown protection - Google Patents
Semiconductor device with high-voltage breakdown protection Download PDFInfo
- Publication number
- US20130062694A1 US20130062694A1 US13/670,860 US201213670860A US2013062694A1 US 20130062694 A1 US20130062694 A1 US 20130062694A1 US 201213670860 A US201213670860 A US 201213670860A US 2013062694 A1 US2013062694 A1 US 2013062694A1
- Authority
- US
- United States
- Prior art keywords
- impurity region
- well
- region
- semiconductor device
- type
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
- 239000004065 semiconductor Substances 0.000 title claims abstract description 72
- 230000015556 catabolic process Effects 0.000 title description 19
- 239000012535 impurity Substances 0.000 claims abstract description 163
- 239000000758 substrate Substances 0.000 claims abstract description 41
- 238000005468 ion implantation Methods 0.000 claims description 13
- 238000009792 diffusion process Methods 0.000 claims description 10
- 238000000034 method Methods 0.000 claims description 9
- 210000000746 body region Anatomy 0.000 claims description 3
- 229910044991 metal oxide Inorganic materials 0.000 claims description 3
- 150000004706 metal oxides Chemical class 0.000 claims description 3
- 239000010410 layer Substances 0.000 description 53
- 238000002955 isolation Methods 0.000 description 25
- 230000003647 oxidation Effects 0.000 description 14
- 238000007254 oxidation reaction Methods 0.000 description 14
- 108091006146 Channels Proteins 0.000 description 10
- 230000000694 effects Effects 0.000 description 7
- 238000002513 implantation Methods 0.000 description 4
- 229910021420 polycrystalline silicon Inorganic materials 0.000 description 3
- 229920005591 polysilicon Polymers 0.000 description 3
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 2
- 230000001133 acceleration Effects 0.000 description 2
- 239000011229 interlayer Substances 0.000 description 2
- 238000000206 photolithography Methods 0.000 description 2
- 229910052710 silicon Inorganic materials 0.000 description 2
- 239000010703 silicon Substances 0.000 description 2
- 108090000699 N-Type Calcium Channels Proteins 0.000 description 1
- 102000004129 N-Type Calcium Channels Human genes 0.000 description 1
- 108010075750 P-Type Calcium Channels Proteins 0.000 description 1
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 1
- 230000008901 benefit Effects 0.000 description 1
- 230000005669 field effect Effects 0.000 description 1
- 238000010438 heat treatment Methods 0.000 description 1
- 230000010354 integration Effects 0.000 description 1
- 230000007257 malfunction Effects 0.000 description 1
- 239000000463 material Substances 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 238000000059 patterning Methods 0.000 description 1
- 230000009467 reduction Effects 0.000 description 1
- 229910052814 silicon oxide Inorganic materials 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/64—Double-diffused metal-oxide semiconductor [DMOS] FETs
- H10D30/65—Lateral DMOS [LDMOS] FETs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/102—Constructional design considerations for preventing surface leakage or controlling electric field concentration
- H10D62/112—Constructional design considerations for preventing surface leakage or controlling electric field concentration for preventing surface leakage due to surface inversion layers, e.g. by using channel stoppers
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/0123—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs
- H10D84/0126—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs
- H10D84/0165—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs the components including complementary IGFETs, e.g. CMOS devices
- H10D84/0167—Manufacturing their channels
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/0123—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs
- H10D84/0126—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs
- H10D84/0165—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs the components including complementary IGFETs, e.g. CMOS devices
- H10D84/017—Manufacturing their source or drain regions, e.g. silicided source or drain regions
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/02—Manufacture or treatment characterised by using material-based technologies
- H10D84/03—Manufacture or treatment characterised by using material-based technologies using Group IV technology, e.g. silicon technology or silicon-carbide [SiC] technology
- H10D84/038—Manufacture or treatment characterised by using material-based technologies using Group IV technology, e.g. silicon technology or silicon-carbide [SiC] technology using silicon technology, e.g. SiGe
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/80—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of at least one component covered by groups H10D12/00 or H10D30/00, e.g. integration of IGFETs
- H10D84/82—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of at least one component covered by groups H10D12/00 or H10D30/00, e.g. integration of IGFETs of only field-effect components
- H10D84/83—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of at least one component covered by groups H10D12/00 or H10D30/00, e.g. integration of IGFETs of only field-effect components of only insulated-gate FETs [IGFET]
- H10D84/85—Complementary IGFETs, e.g. CMOS
- H10D84/856—Complementary IGFETs, e.g. CMOS the complementary IGFETs having different architectures than each other, e.g. high-voltage and low-voltage CMOS
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/124—Shapes, relative sizes or dispositions of the regions of semiconductor bodies or of junctions between the regions
- H10D62/126—Top-view geometrical layouts of the regions or the junctions
- H10D62/127—Top-view geometrical layouts of the regions or the junctions of cellular field-effect devices, e.g. multicellular DMOS transistors or IGBTs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/13—Semiconductor regions connected to electrodes carrying current to be rectified, amplified or switched, e.g. source or drain regions
- H10D62/149—Source or drain regions of field-effect devices
- H10D62/151—Source or drain regions of field-effect devices of IGFETs
- H10D62/156—Drain regions of DMOS transistors
- H10D62/157—Impurity concentrations or distributions
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/17—Semiconductor regions connected to electrodes not carrying current to be rectified, amplified or switched, e.g. channel regions
- H10D62/393—Body regions of DMOS transistors or IGBTs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/111—Field plates
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/20—Electrodes characterised by their shapes, relative sizes or dispositions
- H10D64/27—Electrodes not carrying the current to be rectified, amplified, oscillated or switched, e.g. gates
- H10D64/311—Gate electrodes for field-effect devices
- H10D64/411—Gate electrodes for field-effect devices for FETs
- H10D64/511—Gate electrodes for field-effect devices for FETs for IGFETs
- H10D64/514—Gate electrodes for field-effect devices for FETs for IGFETs characterised by the insulating layers
- H10D64/516—Gate electrodes for field-effect devices for FETs for IGFETs characterised by the insulating layers the thicknesses being non-uniform
Definitions
- the present invention relates to a semiconductor device.
- MOS metal oxide semiconductors
- LDMOS lateral diffused MOS
- offset MOS having offset gates or drains.
- Such MOS devices include, for instance, a P-type substrate, deep N-type wells formed therein, and P-type shallow impurity regions formed inside the N-type wells. Field-effect transistors (FET) are formed using these shallow impurity regions. These MOS devices are driven in higher voltages compared to common low-voltage transistors. Hereafter, these MOS devices may also be referred to as high voltage MOS (HVMOS) devices.
- HVMOS high voltage MOS
- JP-A-5-129425 discloses a semiconductor device that reduces malfunctions of the low-voltage elements caused by a noise or a fluctuation of a voltage which is input into the high-voltage elements formed on the same substrate as the low-voltage elements.
- This semiconductor device includes a well formed in the substrate, another well formed inside that well, and the low-voltage elements formed inside the second well.
- the first well has an opposite conductivity type as that of the substrate, and the second well has the same conductivity type as that of the substrate.
- the high-voltage operation of the HVMOS causes the breakdowns in element isolation structures. These breakdowns generate deviation of the substrate potential, and may damage not only the low-voltage elements but also other elements formed on the semiconductor substrate.
- An advantage of the invention is to provide a semiconductor device that minimizes the damage of non-high-voltage elements when the breakdown occurs in high-voltage elements.
- the semiconductor device includes: a semiconductor substrate having a first conductivity type; a well having a second conductivity type and provided inside the semiconductor substrate; a first impurity region having the first conductivity type and provided within the well; a second impurity region having the second conductivity type, provided inside the well and away from the first impurity region; and a third impurity region having a first conductivity type, provided surrounding the well and away from the second impurity region.
- the well is formed to be deeper than the first impurity region, the second impurity region, and the third impurity region, in a thickness direction of the semiconductor substrate.
- a minimum distance between the first impurity region and the second impurity region is smaller than a minimum distance between the second impurity region and the third impurity region.
- the breakdown of the high-voltage element occurs therein. This minimizes the effect of the breakdown on other elements formed on the semiconductor substrate.
- the first impurity region may constitute a body region of an LDMOS.
- the first impurity region may constitute a drift region of an offset drain MOS.
- a periphery of the second impurity region may exist outside a periphery of the well.
- the well may be formed by a drive-in diffusion method
- the first, the second, and the third impurity regions may be retrograde wells formed by a high-energy ion implantation method.
- FIG. 1 is a sectional view schematically illustrating a semiconductor device 100 according to an embodiment.
- FIG. 2 is a plan view schematically illustrating the semiconductor device 100 according to the embodiment.
- FIG. 3 is a sectional view schematically illustrating the semiconductor device 100 according to the embodiment.
- FIG. 4 is a plan view schematically illustrating the semiconductor device 100 according to the embodiment.
- FIG. 1 is a sectional view schematically illustrating main parts of the semiconductor device 100 according to the embodiment.
- FIG. 2 is a plan view schematically illustrating the main parts of the semiconductor device 100 according to the embodiment.
- FIG. 1 illustrates a section along a line X-X in FIG. 2 .
- illustrations of a gate electrode 70 , an element isolation insulating layer 80 and a conductive layer 90 are omitted in FIG. 2 .
- FIG. 3 is a sectional view schematically illustrating the main parts of the semiconductor device 100 according to the embodiment.
- FIG. 4 is a plan view schematically illustrating the main parts of the semiconductor device 100 according to the embodiment.
- the semiconductor device 100 includes, as shown in FIG. 1 , a P-type semiconductor substrate 10 , an N-type well 20 , a P-type first impurity region 30 , an N-type second impurity region 40 , and a P-type third impurity region 50 .
- the description refers to the first conductivity type as P-type, and the second conductivity type as N-type.
- the semiconductor device 100 includes an element isolation region 102 , and an element region 104 partitioned by the element isolation region 102 .
- the element region 104 may be formed either in singular or in a plurality.
- an example refers to the forming of any one of an LDMOS 106 and an offset drain MOS 108 in the element region 104 .
- the element region 104 is provided in plurality.
- Other low-voltage elements such as CMOS devices may also be formed in the element regions 104 .
- the LDMOS 106 has an N-type channel
- the offset drain MOS 108 has a P-type channel.
- the semiconductor substrate 10 is made of, for instance, a silicon substrate.
- the semiconductor substrate 10 in this embodiment has P-type conductivity.
- a well 20 is formed in each of the element regions 104 of the semiconductor substrate 10 .
- the well 20 in this embodiment has N-type conductivity.
- the well 20 is formed to have a greater depth than other impurity regions (described later) in a thickness direction of the semiconductor substrate 10 .
- the well 20 has a lower impurity concentration compared to that of the N-type second impurity region 40 which will be described later.
- the well 20 is formed inside each of the element regions 104 in plan view.
- the periphery of the well 20 may either be in contact with or not in contact with the element isolation region 102 .
- the well 20 in the example illustrated in FIGS. 1 and 2 has a rectangular shape in plan view. The periphery drawn in a dotted line in FIG. 2 contacts the element isolation region 102 .
- the well 20 in the example illustrated in FIGS. 3 and 4 does not contact the element isolation region 102 .
- the dotted line in FIG. 4 indicates the periphery of the well 20 .
- the well 20 has a functionality to electrically isolate the MOS formed on each of the element regions 104 from the substrate.
- the well 20 becomes one of the components that constitute the MOS formed on the element regions 104 .
- the well 20 in the LDMOS 106 formed in one of the element regions 104 , the well 20 becomes part of a drain of the LDMOS 106 , and in the offset drain MOS 108 formed in one of the element regions 104 , the well 20 forms a gate (channel) of the offset drain MOS 108 .
- the well 20 is formed by drive-in diffusion.
- the heat carries out impurity diffusion after N-type impurity implantation. This facilitates providing the depth of the well 20 .
- the well 20 may also be formed by high-energy ion implantation (the details will be described later). This method allows for forming the well 20 deep as well as increasing the precision of its shape in a direction orthogonal to a thickness direction of the semiconductor substrate 10 .
- the first impurity region 30 is formed inside the well 20 of each of the element regions 104 .
- the first impurity region 30 has P-type conductivity.
- part of the first impurity region 30 forms a channel region, thereby constituting a so-called body region (refer to the LDMOS 106 in FIG. 1 ).
- an N-type source region 34 a that becomes a source of the LDMOS 106 is formed in a first impurity region 30 a .
- N-type impurities are implanted in the source region 34 a in a high concentration.
- a region, which is within the first impurity region 30 a under a gate oxidation film 60 a and between the edges of the source region 34 a and the N-type well 20 becomes a channel region 106 c .
- a P-type contact region 32 a is formed in the first impurity region 30 a .
- P-type impurities are implanted in the contact region 32 a in a high concentration.
- the first impurity region 30 of the offset drain MOS 108 formed in one of the element regions 104 constitutes a drain region (refer to the offset drain MOS 108 in FIG. 1 ). In this case, part of or all of a first impurity region 30 b becomes the drain region. Moreover, an area under a gate oxidation film 60 b , between the edges of the first impurity region 30 b and a P-type source region 44 b , in the well 20 and a second impurity region 40 b (described later), becomes a channel region 108 c . A P-type contact region 32 b is formed in the first impurity region 30 b . P-type impurities are implanted in the contact region 32 b in a high concentration.
- a P-type offset region 34 b is formed in the first impurity region 30 b , in order to improve the conductivity of the drain region.
- P-type impurities are implanted in the offset region 34 b in a high concentration, and the impurity concentration is equal to or lower than that of the contact region 32 b.
- the first impurity region 30 is a retrograde well formed by the high-energy ion implantation. Consequently, the first impurity region 30 is formed without thermal diffusion. This facilitates the shape control of the first impurity region 30 in the direction orthogonal to the thickness direction of the semiconductor substrate 10 , and allows for forming the LDMOS 106 and the offset drain MOS 108 to have desired channel lengths in high precision.
- the second impurity region 40 is formed in the well 20 in one of the element regions 104 , around and away from the perimeter of the first impurity region 30 .
- at least part of the second impurity region 40 is positioned in the well 20 .
- This allows for reducing the length of the well 20 that secures a punch-through breakdown voltage, in a direction orthogonal to the thickness direction of the semiconductor substrate 10 . Consequently, it is possible to reduce a planar area of, for instance, the LDMOS 106 and the offset drain MOS (hereafter also referred to as EDMOS) 108 formed the element regions 104 .
- EDMOS offset drain MOS
- the second impurity region 40 also functions as a channel stopper.
- the second impurity region 40 is formed away from the first impurity region 30 in plan view.
- the second impurity region 40 has N-type conductivity.
- a distance A between the second impurity region 40 and the first impurity region 30 indicates the closest distance between these regions in plan view.
- the second impurity region 40 forms a drain region of the LDMOS 106 formed in one of the element regions 104 (refer to the LDMOS 106 in FIG. 1 ), thereby constituting a so-called drift region.
- the contact region 42 a is formed in a second impurity region 40 a .
- N-type impurities are implanted in the contact region 42 a in a high concentration.
- the second impurity region 40 of the offset drain MOS 108 in one of the element regions 104 constitutes part of a gate (channel region 108 c ).
- the P-type source region 44 b which serves as a source of the offset drain MOS 108 is formed in the second impurity region 40 b .
- P-type impurities are implanted in the source region 44 b in a high concentration.
- An N-type contact region 42 b is formed in the second impurity region 40 b .
- N-type impurities are implanted in the contact region 42 b in a high concentration.
- the second impurity region 40 is, similar to the first impurity region 30 , a retrograde well formed by the high-energy ion implantation. Consequently, the first impurity region 40 is formed without thermal diffusion. This facilitates the shape control of the first impurity region 30 in the direction orthogonal to the thickness direction of the semiconductor substrate 10 , and allows for forming the LDMOS 106 and the offset drain MOS 108 to have desired channel lengths in high precision.
- the second impurity region 40 which is formed in any one of the LDMOS 106 and the offset drain MOS 108 is the retrograde well formed by the high-energy ion implantation.
- adjusting the concentration profile of the retrograde in a depth direction provides the second impurity region 40 with functionalities such as a channel stopper under a drain-side offset insulating layer 62 , a threshold adjustment in each MOS transistor, and a reduction of punch-through effects.
- employing the retrograde well does not suppress the resistance in the second impurity region 40 more than necessary at the surface side, thereby ensuring the breakdown voltage of each MOS transistor.
- employing the retrograde well provides the second impurity region 40 with a function of reducing the resistance of each MOS transistor during its operation.
- forming the second impurity region 40 to be the retrograde well secures the breakdown voltage in a shallow area and reduces the resistance of a deep area during the MOS operation. That is to say, adjusting the concentration profile of the retrograde in the depth direction allows for adjusting the balance between the breakdown voltage and the resistance during operation of MOS transistors.
- the entire second impurity region 40 may be formed inside the well 20 .
- the periphery of the second impurity region 40 may exist outside the periphery of the well 20 .
- either part of or an entire periphery of the second impurity region 40 may be outside the periphery of the well 20 .
- FIGS. 3 and 4 illustrate an example of the second impurity region 40 in which the periphery thereof (three sides in the periphery of the second impurity region 40 ) exists outside the periphery of the well 20 , in the area in which the first impurity region 30 gets close to the element isolation region 102 .
- the third impurity region 50 is formed around the well 20 , and away from the second impurity region 40 .
- the third impurity region 50 is formed inside the element isolation region 102 .
- the third impurity region 50 has P-type conductivity.
- the third impurity region 50 may either be in contact with or not in contact with the well 20 .
- a P-type contact region 52 is formed in the third impurity region 50 .
- P-type impurities are implanted in the contact region 52 in a high concentration, so that the potential of the contact region 52 becomes the same as that of the P-type semiconductor substrate 10 .
- the third impurity region 50 is the retrograde well formed by the high-energy ion implantation.
- a distance B between the third impurity region 50 and the second impurity region 40 indicates the closest distance in an area between these regions in plan view.
- the third impurity region 50 in the examples illustrated in FIGS. 2 and 4 is formed around the second impurity region 40 at a constant distance therefrom.
- the LDMOS 106 is formed in one of the element regions 104 .
- the N-type source region 34 a constitutes the source of the n-channel LDMOS 106 as shown in FIGS. 1 and 3 .
- the N-type well 20 , the N-type second impurity region 40 a , and, as needed, the N-type contact region 42 a constitute the drain of the LDMOS 106 .
- the P-type first impurity region 30 a and, as needed, the P-type contact region 32 a constitute the gate of the LDMOS 106 .
- the LDMOS 106 includes the gate oxidation film 60 a , a gate electrode 70 a , and, as needed, a drain-side offset insulating layer 62 a .
- the N-type second impurity region 40 a is formed away from and around the perimeter of the first impurity region 30 a in plan view.
- the element isolation insulating layer 80 is formed around the LDMOS 106 . Structures of components not explained above will now be described.
- the gate oxidation film 60 a can be formed on the P-type first impurity region 30 a , the N-type well 20 , and the drain-side offset insulating layer 62 a .
- the gate oxidation film 60 a is made of, for instance, silicon oxide.
- the gate electrode 70 a is formed on the gate oxidation film 60 a .
- the gate electrode 70 a is made of, for instance, polysilicon.
- the drain-side offset insulating layer 62 a is formed in the second impurity region 40 a .
- the gate oxidation film 60 a (hereafter also referred to as “gate insulating film 60 a ”) and the gate electrode 70 a are formed on the drain-side offset insulating layer 62 a .
- the gate of the LDMOS 106 is offset at the drain side. This provides the LDMOS 106 with a high breakdown voltage.
- Examples of the drain-side offset insulating layer 62 a include a local oxidation of silicon (LOCOS) layer, a semi-recessed LOCOS layer, and a trench insulating layer. In the examples shown in the drawings, the drain-side offset insulating layer 62 a is illustrated as the LOCOS layer.
- LOCOS local oxidation of silicon
- the element isolation insulating layer 80 is formed in order to isolate the MOS transistor from other elements.
- the element isolation insulating layer 80 is formed on the semiconductor substrate 10 , around each of the element regions 104 and over the element isolation region 102 .
- Examples of the element isolation insulating layer 80 include a LOCOS layer and a semi-recessed LOCOS layer. In the examples shown in the drawings, the element isolation insulating layer 80 is illustrated as a LOCOS layer.
- the conductive layer 90 is formed on the element isolation insulating layer 80 .
- the conductive layer 90 is made of, for instance, polysilicon.
- the conductive layer 90 can, for instance, prevent the inversion of the conductivity type of wells under the element isolation insulating layer 80 .
- the conductive layer 90 is formed so as to overlap with the N-type second impurity region 40 which is under the element isolation insulating layer 80 in plan view.
- the second impurity region 40 and the conductive layer 90 are electrically connected so that the potential of the conductive layer 90 becomes the same as that of the first impurity region 30 . This increases the performance of the second impurity region 40 as a channel stopper.
- the offset drain MOS 108 is formed in one of the element regions 104 .
- the P-type source region 44 b constitute the source of the p-channel offset drain MOS 108 as shown in FIGS. 1 and 3 .
- the P-type first impurity region 30 b and, as needed, the P-type contact region 32 b and the P-type offset region 34 b constitute the drain of the offset drain MOS 108 .
- the N-type second impurity region 40 b and the well 20 constitute the gate of the offset drain MOS 108 .
- the offset drain MOS 108 includes the gate oxidation film 60 b , a gate electrode 70 b , and, as needed, a drain-side offset insulating layer 62 b .
- the N-type second impurity region 40 b is formed away from and around the perimeter of the first impurity region 30 b in plan view.
- the element isolation insulating layer 80 is formed around the offset drain MOS 108 . Structures of the offset drain MOS 108 that are not similar to the previously-recited LDMOS 106 will now be described.
- the gate oxidation film 60 b can be formed on the N-type second impurity region 40 b , the N-type well 20 , and the drain-side offset insulating layer 62 b .
- the gate electrode 70 b is formed on the gate oxidation film 60 b .
- Materials of the gate oxidation film 60 b and the gate electrode 70 a are the same as that of the LDMOS 106 .
- the drain-side offset insulating layer 62 b is formed in the first impurity region 30 b .
- the gate oxidation film 60 b (hereafter also referred to as “gate insulating film 60 b ”) and the gate electrode 70 b are formed on the drain-side offset insulating layer 62 b .
- the gate of the offset drain MOS 108 is offset at the drain side. This provides the offset drain MOS 108 with a high breakdown voltage.
- Examples of the drain-side offset insulating layer 62 b includes a LOCOS layer and a semi-recessed LOCOS layer. In the examples shown in the drawings, the drain-side offset insulating layer 62 b is illustrated as the LOCOS layer.
- the structure of the element isolation insulating layer 80 is the same as that of the LDMOS 106 .
- the offset region 34 b can be formed inside the second impurity region 30 b , under the drain-side offset insulating layer 62 b .
- the impurity concentration of the P-type offset region 34 b can be adjusted to a range that allows a current to flow under the drain-side offset insulating layer 62 b , while securing the breakdown voltage of the offset drain MOS 108 .
- the semiconductor device 100 has a plurality of element regions 104 .
- the LDMOS 106 , the EDMOS 108 , and other elements are formed in the plurality of element regions 104 . These other elements formed in the element regions 104 may also include components such as low-voltage transistors.
- the LDMOS 106 , the EDMOS 108 , and other elements are arranged arbitrarily.
- the element isolation region 102 is a grid arranged among the element regions 104 , and the LDMOS 106 and the EDMOS 108 are formed adjacently to each other.
- the semiconductor device 100 can further include, over the structure shown in FIG. 1 , un-illustrated components such as an interlayer insulating film, a protection film, a contact hole, a contact, and a wiring layer.
- the semiconductor device 100 is manufactured, for instance, in the following steps.
- the element isolation insulating layer 80 is formed on the P-type semiconductor substrate 10 , at the same time as, for instance, forming the drain-side offset insulating layer 62 respectively for the LDMOS 106 and the offset drain MOS 108 .
- the element isolation insulating layer 80 and the drain-side offset insulating layer 62 are formed, for instance, with the LOCOS method.
- the N-type well 20 is formed.
- the well 20 is formed by, for instance, drive-in diffusion. That is to say, N-type impurities are implanted in the semiconductor substrate 10 either a single time or a plurality of times using techniques such as photolithography. Thereafter, the implanted N-type impurities are thermally diffused by heat treatment, thereby forming the well 20 .
- the N-type well 20 may be formed by, for instance, the high-energy ion implantation.
- the high-energy ion-implantation uses a high acceleration voltage with a range of, for instance, between 1 MeV and 5 MeV. Therefore, the high-energy ion implantation allows for increasing the depth of the impurity implantation without thermal diffusion. Excluding thermal diffusion process allows for increasing the precision of the shape of the well 20 in a direction orthogonal to a thickness direction of the semiconductor substrate 10 .
- the well 20 is formed concurrently with the plurality of element regions 104 .
- the P-type first impurity region 30 , the N-type second impurity region 40 , and the P-type third impurity region 50 are formed by the high-energy ion implantation.
- impurities for respective conductivity types are implanted in the semiconductor substrate 10 by techniques such as photolithography, so as to form the first impurity region 30 , the second impurity region 40 , and the third impurity region 50 .
- This implantation is carried out plurality of times, and there is no limitation imposed on the order of implantations.
- the acceleration voltage during the ion implantations is set to be lower than a voltage during the forming of the well 20 .
- the first impurity region 30 , the second impurity region 40 , and the third impurity region 50 become retrograde wells that have the impurity concentration profile in the depth direction.
- the high-energy ion implantation may also be used for forming the P-type offset region 34 b in the offset drain MOS 108 .
- the gate insulating film 60 is formed.
- the gate insulating film 60 is formed by, for instance, thermal oxidation.
- the gate electrode 70 and, if needed, the conductive layer 90 is then formed.
- the gate electrode 70 and the conductive layer 90 are formed by, for instance, forming the polysilicon layer on the entire surface of the semiconductor substrate 10 followed by patterning.
- components such as an interlayer insulating film, a protection film, a contact hole, a contact, and a wiring layer are formed as needed by known methods, and thus the semiconductor device 100 is manufactured.
- the semiconductor device 100 has a structure in which the minimum distance (the aforementioned distance A) between the first impurity region 30 and the second impurity region 40 is smaller than the minimum distance (the aforementioned distance B) between the second impurity region 40 and the third impurity region 50 . This provides the semiconductor device 100 with the following characteristics.
- the breakdowns of the elements formed in the element regions 104 occurs within those elements.
- the places in which the breakdowns occur in the semiconductor device 100 are inside the elements formed in the element regions 104 (between the first impurity region 30 and the second impurity region 40 ). Therefore, the breakdown is less likely to occur between the semiconductor substrate and the elements (between the second impurity region 40 and the third impurity region 50 ).
- the substrate potential of the semiconductor device 100 is less likely to deviate during the breakdown. Consequently, breakdowns cause minimum effect on other elements formed in the other element regions 104 of the semiconductor substrate 10 .
- the present invention shall not be limited to the embodiment described above, and may include various modifications.
- included within a scope of the invention is a structure substantially the same as those described in the embodiment, such as a structure with the same function, method, and resulting effect as that of the embodiment, and, a structure with the same purpose and the resulting effect.
- the invention also includes, within the scope thereof, a structure with an alternative portion which replaces a portion not essential to the structures described in the embodiment.
- the invention further includes, within the scope thereof, a structure which exhibits the same effect as the one described in the embodiment, as well as a structure which achieves the same purpose as the ones described in the embodiment.
- the invention includes, within the scope thereof, a structure including known techniques applied to the structures described in the embodiment.
Landscapes
- Insulated Gate Type Field-Effect Transistor (AREA)
- Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
Abstract
A semiconductor device includes: a semiconductor substrate having a first conductivity type; a well having a second conductivity type and provided inside the semiconductor substrate; a first impurity region having the first conductivity type and provided within the well; a second impurity region having the second conductivity type, provided inside the well and away from the first impurity region; and a third impurity region having a first conductivity type, provided surrounding the well and away from the second impurity region. In this semiconductor device, the well is formed to be deeper than the first impurity region, the second impurity region, and the third impurity region, in a thickness direction of the semiconductor substrate; and a minimum distance between the first impurity region and the second impurity region is smaller than a minimum distance between the second impurity region and the third impurity region.
Description
- The entire disclosure of Japanese Patent Application No: 2008-174352, filed Jul. 3, 2008 is expressly incorporated by reference herein.
- 1. Technical Field
- The present invention relates to a semiconductor device.
- 2. Related Art
- High breakdown voltage metal oxide semiconductors (MOS) which operate in high speed are in demand for improving the performance of semiconductor devices. Examples of suggested MOS devices with such features include lateral diffused MOS (LDMOS) and offset MOS having offset gates or drains.
- Such MOS devices include, for instance, a P-type substrate, deep N-type wells formed therein, and P-type shallow impurity regions formed inside the N-type wells. Field-effect transistors (FET) are formed using these shallow impurity regions. These MOS devices are driven in higher voltages compared to common low-voltage transistors. Hereafter, these MOS devices may also be referred to as high voltage MOS (HVMOS) devices.
- Since a relatively high operating voltage (approximately 30V or more) is input into the HVMOS for its operation, deviation of operating voltage may cause a negative effect on other low-voltage elements formed in the same substrate. For instance, JP-A-5-129425 discloses a semiconductor device that reduces malfunctions of the low-voltage elements caused by a noise or a fluctuation of a voltage which is input into the high-voltage elements formed on the same substrate as the low-voltage elements. This semiconductor device includes a well formed in the substrate, another well formed inside that well, and the low-voltage elements formed inside the second well. The first well has an opposite conductivity type as that of the substrate, and the second well has the same conductivity type as that of the substrate.
- However, protecting the low-voltage elements from the noise and the fluctuation of a high-voltage does not sufficiently reduce the deviation of a substrate potential, and therefore a reliable operation of semiconductor device is not necessarily achieved. Moreover, the high-voltage operation of the HVMOS causes the breakdowns in element isolation structures. These breakdowns generate deviation of the substrate potential, and may damage not only the low-voltage elements but also other elements formed on the semiconductor substrate.
- An advantage of the invention is to provide a semiconductor device that minimizes the damage of non-high-voltage elements when the breakdown occurs in high-voltage elements.
- According to an aspect of the invention, the semiconductor device includes: a semiconductor substrate having a first conductivity type; a well having a second conductivity type and provided inside the semiconductor substrate; a first impurity region having the first conductivity type and provided within the well; a second impurity region having the second conductivity type, provided inside the well and away from the first impurity region; and a third impurity region having a first conductivity type, provided surrounding the well and away from the second impurity region. In this semiconductor device, the well is formed to be deeper than the first impurity region, the second impurity region, and the third impurity region, in a thickness direction of the semiconductor substrate. Moreover, a minimum distance between the first impurity region and the second impurity region is smaller than a minimum distance between the second impurity region and the third impurity region.
- In this semiconductor device, the breakdown of the high-voltage element occurs therein. This minimizes the effect of the breakdown on other elements formed on the semiconductor substrate.
- In this case, the first impurity region may constitute a body region of an LDMOS.
- At the same time, the first impurity region may constitute a drift region of an offset drain MOS.
- Moreover, at least part of a periphery of the second impurity region may exist outside a periphery of the well.
- In this case, the well may be formed by a drive-in diffusion method, and the first, the second, and the third impurity regions may be retrograde wells formed by a high-energy ion implantation method.
-
FIG. 1 is a sectional view schematically illustrating asemiconductor device 100 according to an embodiment. -
FIG. 2 is a plan view schematically illustrating thesemiconductor device 100 according to the embodiment. -
FIG. 3 is a sectional view schematically illustrating thesemiconductor device 100 according to the embodiment. -
FIG. 4 is a plan view schematically illustrating thesemiconductor device 100 according to the embodiment. - An embodiment of the invention will now be described with references to the accompanying drawings. The embodiment which will be described hereafter represent one example of the invention.
-
FIG. 1 is a sectional view schematically illustrating main parts of thesemiconductor device 100 according to the embodiment.FIG. 2 is a plan view schematically illustrating the main parts of thesemiconductor device 100 according to the embodiment.FIG. 1 illustrates a section along a line X-X inFIG. 2 . Moreover, illustrations of a gate electrode 70, an elementisolation insulating layer 80 and aconductive layer 90 are omitted inFIG. 2 .FIG. 3 is a sectional view schematically illustrating the main parts of thesemiconductor device 100 according to the embodiment.FIG. 4 is a plan view schematically illustrating the main parts of thesemiconductor device 100 according to the embodiment. - The
semiconductor device 100 according to the embodiment includes, as shown inFIG. 1 , a P-type semiconductor substrate 10, an N-type well 20, a P-type first impurity region 30, an N-type second impurity region 40, and a P-typethird impurity region 50. In this embodiment, the description refers to the first conductivity type as P-type, and the second conductivity type as N-type. - The
semiconductor device 100 includes anelement isolation region 102, and anelement region 104 partitioned by theelement isolation region 102. Theelement region 104 may be formed either in singular or in a plurality. In this embodiment, an example refers to the forming of any one of anLDMOS 106 and anoffset drain MOS 108 in theelement region 104. In this case, theelement region 104 is provided in plurality. Other low-voltage elements such as CMOS devices may also be formed in theelement regions 104. In this embodiment, the LDMOS 106 has an N-type channel, and theoffset drain MOS 108 has a P-type channel. - The
semiconductor substrate 10 is made of, for instance, a silicon substrate. Thesemiconductor substrate 10 in this embodiment has P-type conductivity. - A
well 20 is formed in each of theelement regions 104 of thesemiconductor substrate 10. The well 20 in this embodiment has N-type conductivity. Thewell 20 is formed to have a greater depth than other impurity regions (described later) in a thickness direction of thesemiconductor substrate 10. Thewell 20 has a lower impurity concentration compared to that of the N-type second impurity region 40 which will be described later. Thewell 20 is formed inside each of theelement regions 104 in plan view. The periphery of the well 20 may either be in contact with or not in contact with theelement isolation region 102. The well 20 in the example illustrated inFIGS. 1 and 2 has a rectangular shape in plan view. The periphery drawn in a dotted line inFIG. 2 contacts theelement isolation region 102. The well 20 in the example illustrated inFIGS. 3 and 4 does not contact theelement isolation region 102. The dotted line inFIG. 4 indicates the periphery of the well 20. The well 20 has a functionality to electrically isolate the MOS formed on each of theelement regions 104 from the substrate. The well 20 becomes one of the components that constitute the MOS formed on theelement regions 104. For instance, in theLDMOS 106 formed in one of theelement regions 104, the well 20 becomes part of a drain of theLDMOS 106, and in the offsetdrain MOS 108 formed in one of theelement regions 104, the well 20 forms a gate (channel) of the offsetdrain MOS 108. The well 20 is formed by drive-in diffusion. During the drive-in diffusion, the heat carries out impurity diffusion after N-type impurity implantation. This facilitates providing the depth of the well 20. The well 20 may also be formed by high-energy ion implantation (the details will be described later). This method allows for forming the well 20 deep as well as increasing the precision of its shape in a direction orthogonal to a thickness direction of thesemiconductor substrate 10. - The first impurity region 30 is formed inside the well 20 of each of the
element regions 104. In this embodiment, the first impurity region 30 has P-type conductivity. - In the
LDMOS 106 formed in one of theelement regions 104, part of the first impurity region 30 forms a channel region, thereby constituting a so-called body region (refer to theLDMOS 106 inFIG. 1 ). In this case, an N-type source region 34 a that becomes a source of theLDMOS 106 is formed in afirst impurity region 30 a. N-type impurities are implanted in thesource region 34 a in a high concentration. At this time, a region, which is within thefirst impurity region 30 a under agate oxidation film 60 a and between the edges of thesource region 34 a and the N-type well 20, becomes achannel region 106 c. A P-type contact region 32 a is formed in thefirst impurity region 30 a. P-type impurities are implanted in thecontact region 32 a in a high concentration. - The first impurity region 30 of the offset
drain MOS 108 formed in one of theelement regions 104 constitutes a drain region (refer to the offsetdrain MOS 108 inFIG. 1 ). In this case, part of or all of afirst impurity region 30 b becomes the drain region. Moreover, an area under agate oxidation film 60 b, between the edges of thefirst impurity region 30 b and a P-type source region 44 b, in the well 20 and asecond impurity region 40 b (described later), becomes achannel region 108 c. A P-type contact region 32 b is formed in thefirst impurity region 30 b. P-type impurities are implanted in thecontact region 32 b in a high concentration. Moreover, a P-type offsetregion 34 b is formed in thefirst impurity region 30 b, in order to improve the conductivity of the drain region. P-type impurities are implanted in the offsetregion 34 b in a high concentration, and the impurity concentration is equal to or lower than that of thecontact region 32 b. - The first impurity region 30 is a retrograde well formed by the high-energy ion implantation. Consequently, the first impurity region 30 is formed without thermal diffusion. This facilitates the shape control of the first impurity region 30 in the direction orthogonal to the thickness direction of the
semiconductor substrate 10, and allows for forming theLDMOS 106 and the offsetdrain MOS 108 to have desired channel lengths in high precision. - The second impurity region 40 is formed in the well 20 in one of the
element regions 104, around and away from the perimeter of the first impurity region 30. Here, at least part of the second impurity region 40 is positioned in thewell 20. This allows for reducing the length of the well 20 that secures a punch-through breakdown voltage, in a direction orthogonal to the thickness direction of thesemiconductor substrate 10. Consequently, it is possible to reduce a planar area of, for instance, theLDMOS 106 and the offset drain MOS (hereafter also referred to as EDMOS) 108 formed theelement regions 104. Moreover, this allows for increasing the level of integration of thesemiconductor device 100 that includes a plurality of MOS devices formed therein. Further, the second impurity region 40 also functions as a channel stopper. - The second impurity region 40 is formed away from the first impurity region 30 in plan view. In this embodiment, the second impurity region 40 has N-type conductivity. As shown in
FIGS. 2 and 4 , a distance A between the second impurity region 40 and the first impurity region 30 indicates the closest distance between these regions in plan view. - The second impurity region 40 forms a drain region of the
LDMOS 106 formed in one of the element regions 104 (refer to theLDMOS 106 inFIG. 1 ), thereby constituting a so-called drift region. Here, thecontact region 42 a is formed in asecond impurity region 40 a. N-type impurities are implanted in thecontact region 42 a in a high concentration. - Referring to the offset
drain MOS 108 inFIG. 1 , the second impurity region 40 of the offsetdrain MOS 108 in one of theelement regions 104 constitutes part of a gate (channel region 108 c). The P-type source region 44 b which serves as a source of the offsetdrain MOS 108 is formed in thesecond impurity region 40 b. P-type impurities are implanted in thesource region 44 b in a high concentration. An N-type contact region 42 b is formed in thesecond impurity region 40 b. N-type impurities are implanted in thecontact region 42 b in a high concentration. - The second impurity region 40 is, similar to the first impurity region 30, a retrograde well formed by the high-energy ion implantation. Consequently, the first impurity region 40 is formed without thermal diffusion. This facilitates the shape control of the first impurity region 30 in the direction orthogonal to the thickness direction of the
semiconductor substrate 10, and allows for forming theLDMOS 106 and the offsetdrain MOS 108 to have desired channel lengths in high precision. - Here, the second impurity region 40 which is formed in any one of the
LDMOS 106 and the offsetdrain MOS 108 is the retrograde well formed by the high-energy ion implantation. In this case, adjusting the concentration profile of the retrograde in a depth direction provides the second impurity region 40 with functionalities such as a channel stopper under a drain-side offset insulating layer 62, a threshold adjustment in each MOS transistor, and a reduction of punch-through effects. Moreover, employing the retrograde well does not suppress the resistance in the second impurity region 40 more than necessary at the surface side, thereby ensuring the breakdown voltage of each MOS transistor. Further, employing the retrograde well provides the second impurity region 40 with a function of reducing the resistance of each MOS transistor during its operation. In other words, forming the second impurity region 40 to be the retrograde well secures the breakdown voltage in a shallow area and reduces the resistance of a deep area during the MOS operation. That is to say, adjusting the concentration profile of the retrograde in the depth direction allows for adjusting the balance between the breakdown voltage and the resistance during operation of MOS transistors. - As shown in
FIGS. 1 and 2 , the entire second impurity region 40 may be formed inside thewell 20. Alternatively, as shown inFIGS. 3 and 4 , the periphery of the second impurity region 40 may exist outside the periphery of the well 20. Here, either part of or an entire periphery of the second impurity region 40 may be outside the periphery of the well 20.FIGS. 3 and 4 illustrate an example of the second impurity region 40 in which the periphery thereof (three sides in the periphery of the second impurity region 40) exists outside the periphery of the well 20, in the area in which the first impurity region 30 gets close to theelement isolation region 102. - The
third impurity region 50 is formed around the well 20, and away from the second impurity region 40. Thethird impurity region 50 is formed inside theelement isolation region 102. In this embodiment, thethird impurity region 50 has P-type conductivity. Thethird impurity region 50 may either be in contact with or not in contact with the well 20. Moreover, a P-type contact region 52 is formed in thethird impurity region 50. P-type impurities are implanted in thecontact region 52 in a high concentration, so that the potential of thecontact region 52 becomes the same as that of the P-type semiconductor substrate 10. Similar to the first impurity region 30 and the second impurity region 40, thethird impurity region 50 is the retrograde well formed by the high-energy ion implantation. - A distance B between the
third impurity region 50 and the second impurity region 40 indicates the closest distance in an area between these regions in plan view. Thethird impurity region 50 in the examples illustrated inFIGS. 2 and 4 is formed around the second impurity region 40 at a constant distance therefrom. - The
LDMOS 106 is formed in one of theelement regions 104. The N-type source region 34 a constitutes the source of the n-channel LDMOS 106 as shown inFIGS. 1 and 3 . The N-type well 20, the N-typesecond impurity region 40 a, and, as needed, the N-type contact region 42 a constitute the drain of theLDMOS 106. The P-typefirst impurity region 30 a and, as needed, the P-type contact region 32 a constitute the gate of theLDMOS 106. Moreover, theLDMOS 106 includes thegate oxidation film 60 a, agate electrode 70 a, and, as needed, a drain-side offset insulatinglayer 62 a. The N-typesecond impurity region 40 a is formed away from and around the perimeter of thefirst impurity region 30 a in plan view. The elementisolation insulating layer 80 is formed around theLDMOS 106. Structures of components not explained above will now be described. - The
gate oxidation film 60 a can be formed on the P-typefirst impurity region 30 a, the N-type well 20, and the drain-side offset insulatinglayer 62 a. Thegate oxidation film 60 a is made of, for instance, silicon oxide. Thegate electrode 70 a is formed on thegate oxidation film 60 a. Thegate electrode 70 a is made of, for instance, polysilicon. - The drain-side offset insulating
layer 62 a is formed in thesecond impurity region 40 a. Thegate oxidation film 60 a (hereafter also referred to as “gate insulating film 60 a”) and thegate electrode 70 a are formed on the drain-side offset insulatinglayer 62 a. In other words, the gate of theLDMOS 106 is offset at the drain side. This provides theLDMOS 106 with a high breakdown voltage. Examples of the drain-side offset insulatinglayer 62 a include a local oxidation of silicon (LOCOS) layer, a semi-recessed LOCOS layer, and a trench insulating layer. In the examples shown in the drawings, the drain-side offset insulatinglayer 62 a is illustrated as the LOCOS layer. - The element
isolation insulating layer 80 is formed in order to isolate the MOS transistor from other elements. The elementisolation insulating layer 80 is formed on thesemiconductor substrate 10, around each of theelement regions 104 and over theelement isolation region 102. Examples of the elementisolation insulating layer 80 include a LOCOS layer and a semi-recessed LOCOS layer. In the examples shown in the drawings, the elementisolation insulating layer 80 is illustrated as a LOCOS layer. - The
conductive layer 90 is formed on the elementisolation insulating layer 80. Theconductive layer 90 is made of, for instance, polysilicon. Theconductive layer 90 can, for instance, prevent the inversion of the conductivity type of wells under the elementisolation insulating layer 80. In thesemiconductor device 100, theconductive layer 90 is formed so as to overlap with the N-type second impurity region 40 which is under the elementisolation insulating layer 80 in plan view. Moreover, the second impurity region 40 and theconductive layer 90 are electrically connected so that the potential of theconductive layer 90 becomes the same as that of the first impurity region 30. This increases the performance of the second impurity region 40 as a channel stopper. - The offset
drain MOS 108 is formed in one of theelement regions 104. The P-type source region 44 b constitute the source of the p-channel offsetdrain MOS 108 as shown inFIGS. 1 and 3 . The P-typefirst impurity region 30 b, and, as needed, the P-type contact region 32 b and the P-type offsetregion 34 b constitute the drain of the offsetdrain MOS 108. The N-typesecond impurity region 40 b and the well 20 constitute the gate of the offsetdrain MOS 108. Moreover, the offsetdrain MOS 108 includes thegate oxidation film 60 b, agate electrode 70 b, and, as needed, a drain-side offset insulatinglayer 62 b. The N-typesecond impurity region 40 b is formed away from and around the perimeter of thefirst impurity region 30 b in plan view. The elementisolation insulating layer 80 is formed around the offsetdrain MOS 108. Structures of the offsetdrain MOS 108 that are not similar to the previously-recitedLDMOS 106 will now be described. - The
gate oxidation film 60 b can be formed on the N-typesecond impurity region 40 b, the N-type well 20, and the drain-side offset insulatinglayer 62 b. Thegate electrode 70 b is formed on thegate oxidation film 60 b. Materials of thegate oxidation film 60 b and thegate electrode 70 a are the same as that of theLDMOS 106. - The drain-side offset insulating
layer 62 b is formed in thefirst impurity region 30 b. Thegate oxidation film 60 b (hereafter also referred to as “gate insulating film 60 b”) and thegate electrode 70 b are formed on the drain-side offset insulatinglayer 62 b. In other words, the gate of the offsetdrain MOS 108 is offset at the drain side. This provides the offsetdrain MOS 108 with a high breakdown voltage. Examples of the drain-side offset insulatinglayer 62 b includes a LOCOS layer and a semi-recessed LOCOS layer. In the examples shown in the drawings, the drain-side offset insulatinglayer 62 b is illustrated as the LOCOS layer. The structure of the elementisolation insulating layer 80 is the same as that of theLDMOS 106. - The offset
region 34 b can be formed inside thesecond impurity region 30 b, under the drain-side offset insulatinglayer 62 b. The impurity concentration of the P-type offsetregion 34 b can be adjusted to a range that allows a current to flow under the drain-side offset insulatinglayer 62 b, while securing the breakdown voltage of the offsetdrain MOS 108. - As shown in
FIGS. 1 and 4 , thesemiconductor device 100 has a plurality ofelement regions 104. TheLDMOS 106, theEDMOS 108, and other elements are formed in the plurality ofelement regions 104. These other elements formed in theelement regions 104 may also include components such as low-voltage transistors. TheLDMOS 106, theEDMOS 108, and other elements are arranged arbitrarily. In the examples shown in the drawings, theelement isolation region 102 is a grid arranged among theelement regions 104, and theLDMOS 106 and theEDMOS 108 are formed adjacently to each other. - An un-illustrated opening is formed in the element
isolation insulating layer 80 formed over theelement isolation region 102, so that the potential of thesemiconductor substrate 10 is lead through thethird impurity region 50. Moreover, thesemiconductor device 100 can further include, over the structure shown inFIG. 1 , un-illustrated components such as an interlayer insulating film, a protection film, a contact hole, a contact, and a wiring layer. - The
semiconductor device 100 is manufactured, for instance, in the following steps. - Initially, the element
isolation insulating layer 80 is formed on the P-type semiconductor substrate 10, at the same time as, for instance, forming the drain-side offset insulating layer 62 respectively for theLDMOS 106 and the offsetdrain MOS 108. The elementisolation insulating layer 80 and the drain-side offset insulating layer 62 are formed, for instance, with the LOCOS method. - Thereafter, the N-
type well 20 is formed. The well 20 is formed by, for instance, drive-in diffusion. That is to say, N-type impurities are implanted in thesemiconductor substrate 10 either a single time or a plurality of times using techniques such as photolithography. Thereafter, the implanted N-type impurities are thermally diffused by heat treatment, thereby forming the well 20. Alternatively, the N-type well 20 may be formed by, for instance, the high-energy ion implantation. The high-energy ion-implantation uses a high acceleration voltage with a range of, for instance, between 1 MeV and 5 MeV. Therefore, the high-energy ion implantation allows for increasing the depth of the impurity implantation without thermal diffusion. Excluding thermal diffusion process allows for increasing the precision of the shape of the well 20 in a direction orthogonal to a thickness direction of thesemiconductor substrate 10. Moreover, the well 20 is formed concurrently with the plurality ofelement regions 104. - Subsequently, the P-type first impurity region 30, the N-type second impurity region 40, and the P-type
third impurity region 50 are formed by the high-energy ion implantation. Specifically, impurities for respective conductivity types are implanted in thesemiconductor substrate 10 by techniques such as photolithography, so as to form the first impurity region 30, the second impurity region 40, and thethird impurity region 50. This implantation is carried out plurality of times, and there is no limitation imposed on the order of implantations. The acceleration voltage during the ion implantations is set to be lower than a voltage during the forming of the well 20. Consequently, the first impurity region 30, the second impurity region 40, and thethird impurity region 50 become retrograde wells that have the impurity concentration profile in the depth direction. The high-energy ion implantation, for instance, may also be used for forming the P-type offsetregion 34 b in the offsetdrain MOS 108. - Subsequently, the gate insulating film 60 is formed. The gate insulating film 60 is formed by, for instance, thermal oxidation. The gate electrode 70 and, if needed, the
conductive layer 90 is then formed. The gate electrode 70 and theconductive layer 90 are formed by, for instance, forming the polysilicon layer on the entire surface of thesemiconductor substrate 10 followed by patterning. - Thereafter, components such as an interlayer insulating film, a protection film, a contact hole, a contact, and a wiring layer are formed as needed by known methods, and thus the
semiconductor device 100 is manufactured. - The
semiconductor device 100 according to the embodiment described above has a structure in which the minimum distance (the aforementioned distance A) between the first impurity region 30 and the second impurity region 40 is smaller than the minimum distance (the aforementioned distance B) between the second impurity region 40 and thethird impurity region 50. This provides thesemiconductor device 100 with the following characteristics. - In the
semiconductor device 100, since the distance B is larger than the distance A, the breakdowns of the elements formed in theelement regions 104 occurs within those elements. In other words, the places in which the breakdowns occur in thesemiconductor device 100 are inside the elements formed in the element regions 104 (between the first impurity region 30 and the second impurity region 40). Therefore, the breakdown is less likely to occur between the semiconductor substrate and the elements (between the second impurity region 40 and the third impurity region 50). As a result, the substrate potential of thesemiconductor device 100 is less likely to deviate during the breakdown. Consequently, breakdowns cause minimum effect on other elements formed in theother element regions 104 of thesemiconductor substrate 10. - The present invention shall not be limited to the embodiment described above, and may include various modifications. For instance, included within a scope of the invention is a structure substantially the same as those described in the embodiment, such as a structure with the same function, method, and resulting effect as that of the embodiment, and, a structure with the same purpose and the resulting effect. Moreover, the invention also includes, within the scope thereof, a structure with an alternative portion which replaces a portion not essential to the structures described in the embodiment. The invention further includes, within the scope thereof, a structure which exhibits the same effect as the one described in the embodiment, as well as a structure which achieves the same purpose as the ones described in the embodiment. Still further, the invention includes, within the scope thereof, a structure including known techniques applied to the structures described in the embodiment.
Claims (6)
1. A semiconductor device, comprising:
a semiconductor substrate having a first conductivity type;
a well having a second conductivity type and provided inside the semiconductor substrate;
a first impurity region having the first conductivity type and provided within the well;
a second impurity region having the second conductivity type, provided inside the well and away from the first impurity region; and
a third impurity region having a first conductivity type, provided surrounding the well and away from the second impurity region;
wherein the well is formed to be deeper than the first impurity region, the second impurity region, and the third impurity region, in a thickness direction of the semiconductor substrate; and
a minimum distance between the first impurity region and the second impurity region is smaller than a minimum distance between the second impurity region and the third impurity region.
2. The semiconductor device according to claim 1 , wherein the first impurity region constitutes a body region of a lateral diffused metal oxide semiconductor (LDMOS).
3. The semiconductor device according to claim 1 , wherein the first impurity region constitutes a drift region of an offset drain metal oxide semiconductor (MOS).
4. The semiconductor device according to claim 1 , wherein at least part of a periphery of the second impurity region exists outside a perimeter of the well.
5. The semiconductor device according to claim 1 , wherein:
the well is formed by a drive-in diffusion method; and
the first, the second, and the third impurity regions are retrograde wells formed by a high-energy ion implantation method.
6. The semiconductor device according to claim 1 , wherein an impurity concentration of the well is lower than that of the second impurity region.
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US13/670,860 US20130062694A1 (en) | 2008-07-03 | 2012-11-07 | Semiconductor device with high-voltage breakdown protection |
Applications Claiming Priority (4)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP2008174352A JP4587003B2 (en) | 2008-07-03 | 2008-07-03 | Semiconductor device |
| JP2008-174352 | 2008-07-03 | ||
| US12/492,082 US8330219B2 (en) | 2008-07-03 | 2009-06-25 | Semiconductor device with high-voltage breakdown protection |
| US13/670,860 US20130062694A1 (en) | 2008-07-03 | 2012-11-07 | Semiconductor device with high-voltage breakdown protection |
Related Parent Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US12/492,082 Continuation US8330219B2 (en) | 2008-07-03 | 2009-06-25 | Semiconductor device with high-voltage breakdown protection |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| US20130062694A1 true US20130062694A1 (en) | 2013-03-14 |
Family
ID=41463708
Family Applications (2)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US12/492,082 Expired - Fee Related US8330219B2 (en) | 2008-07-03 | 2009-06-25 | Semiconductor device with high-voltage breakdown protection |
| US13/670,860 Abandoned US20130062694A1 (en) | 2008-07-03 | 2012-11-07 | Semiconductor device with high-voltage breakdown protection |
Family Applications Before (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US12/492,082 Expired - Fee Related US8330219B2 (en) | 2008-07-03 | 2009-06-25 | Semiconductor device with high-voltage breakdown protection |
Country Status (2)
| Country | Link |
|---|---|
| US (2) | US8330219B2 (en) |
| JP (1) | JP4587003B2 (en) |
Cited By (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US9012991B2 (en) | 2013-08-05 | 2015-04-21 | Seiko Epson Corporation | Semiconductor device |
| JP2016527709A (en) * | 2013-06-10 | 2016-09-08 | レイセオン カンパニー | Semiconductor structure with column III-V isolation region |
Families Citing this family (15)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| IT1401729B1 (en) | 2010-06-17 | 2013-08-02 | St Microelectronics Srl | PROCEDURE FOR THE MANUFACTURE OF INTEGRATED POWER DEVICES WITH SURFACE CORRUGATIONS AND INTEGRATED POWER DEVICE WITH SURFACE CORRUGATIONS |
| JP6027771B2 (en) * | 2012-05-28 | 2016-11-16 | キヤノン株式会社 | SEMICONDUCTOR DEVICE, SEMICONDUCTOR DEVICE MANUFACTURING METHOD, AND LIQUID DISCHARGE DEVICE |
| US9917168B2 (en) | 2013-06-27 | 2018-03-13 | Taiwan Semiconductor Manufacturing Company, Ltd. | Metal oxide semiconductor field effect transistor having variable thickness gate dielectric |
| TWI566376B (en) * | 2013-07-22 | 2017-01-11 | 旺宏電子股份有限公司 | Semiconductor device and method of manufacturing same |
| US9136373B2 (en) * | 2013-08-16 | 2015-09-15 | Macronix International Co., Ltd. | Semiconductor device and manufacturing method for the same |
| US9269806B2 (en) * | 2013-10-03 | 2016-02-23 | Macronix International Co., Ltd. | Semiconductor device and method of fabricating same |
| JP6455023B2 (en) * | 2014-08-27 | 2019-01-23 | セイコーエプソン株式会社 | Semiconductor device and manufacturing method thereof |
| CN104659079B (en) * | 2015-01-22 | 2017-12-05 | 上海华虹宏力半导体制造有限公司 | Isolated form NLDMOS device and its manufacture method |
| JP6651957B2 (en) * | 2016-04-06 | 2020-02-19 | 株式会社デンソー | Semiconductor device and manufacturing method thereof |
| US9899513B1 (en) * | 2016-12-29 | 2018-02-20 | Macronix International Co., Ltd. | Lateral diffused metal oxide semiconductor transistor and manufacturing method thereof |
| JP7010100B2 (en) * | 2017-08-30 | 2022-01-26 | セイコーエプソン株式会社 | Motor drive circuits, semiconductor devices, and electronic devices |
| CN108847423B (en) * | 2018-05-30 | 2022-10-21 | 矽力杰半导体技术(杭州)有限公司 | Semiconductor device and method for manufacturing the same |
| US11862693B2 (en) * | 2020-08-24 | 2024-01-02 | Globalfoundries Singapore Pte. Ltd. | Semiconductor devices including a drain captive structure having an air gap and methods of forming the same |
| DE102020005484A1 (en) | 2020-09-07 | 2022-03-10 | Mühlbauer Gmbh & Co. Kg | Devices and methods for operating at least two tools |
| US12408371B2 (en) * | 2021-12-03 | 2025-09-02 | Richtek Technology Corporation | NMOS half-bridge power device and manufacturing method thereof |
Family Cites Families (16)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5204541A (en) * | 1991-06-28 | 1993-04-20 | Texas Instruments Incorporated | Gated thyristor and process for its simultaneous fabrication with high- and low-voltage semiconductor devices |
| JPH05129425A (en) | 1991-10-30 | 1993-05-25 | Nec Kansai Ltd | Semiconductor device and manufacture thereof |
| JPH11330452A (en) * | 1998-05-11 | 1999-11-30 | Matsushita Electron Corp | Semiconductor device and its manufacture |
| JP2002110970A (en) * | 2000-09-28 | 2002-04-12 | Toshiba Corp | Semiconductor device |
| US7115946B2 (en) | 2000-09-28 | 2006-10-03 | Kabushiki Kaisha Toshiba | MOS transistor having an offset region |
| JP2002237591A (en) * | 2000-12-31 | 2002-08-23 | Texas Instruments Inc | DMOS transistor source structure and its manufacturing method |
| US7719054B2 (en) * | 2006-05-31 | 2010-05-18 | Advanced Analogic Technologies, Inc. | High-voltage lateral DMOS device |
| JP2004200359A (en) * | 2002-12-18 | 2004-07-15 | Ricoh Co Ltd | Semiconductor device and manufacturing method thereof |
| JP4711636B2 (en) * | 2004-03-12 | 2011-06-29 | パナソニック株式会社 | Manufacturing method of semiconductor device |
| US20050242371A1 (en) * | 2004-04-30 | 2005-11-03 | Khemka Vishnu K | High current MOS device with avalanche protection and method of operation |
| JP2006032493A (en) * | 2004-07-13 | 2006-02-02 | Sharp Corp | Semiconductor device and manufacturing method thereof |
| JP4545548B2 (en) * | 2004-10-21 | 2010-09-15 | ルネサスエレクトロニクス株式会社 | Semiconductor integrated circuit and semiconductor device |
| JP4530823B2 (en) | 2004-12-02 | 2010-08-25 | 三洋電機株式会社 | Semiconductor device and manufacturing method thereof |
| JP4810832B2 (en) * | 2005-01-26 | 2011-11-09 | トヨタ自動車株式会社 | Manufacturing method of semiconductor device |
| JP2007088334A (en) * | 2005-09-26 | 2007-04-05 | Rohm Co Ltd | Semiconductor device and manufacturing method thereof |
| US7781834B2 (en) * | 2007-07-03 | 2010-08-24 | Taiwan Semiconductor Manufacturing Company, Ltd. | Robust ESD LDMOS device |
-
2008
- 2008-07-03 JP JP2008174352A patent/JP4587003B2/en not_active Expired - Fee Related
-
2009
- 2009-06-25 US US12/492,082 patent/US8330219B2/en not_active Expired - Fee Related
-
2012
- 2012-11-07 US US13/670,860 patent/US20130062694A1/en not_active Abandoned
Cited By (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP2016527709A (en) * | 2013-06-10 | 2016-09-08 | レイセオン カンパニー | Semiconductor structure with column III-V isolation region |
| US9012991B2 (en) | 2013-08-05 | 2015-04-21 | Seiko Epson Corporation | Semiconductor device |
Also Published As
| Publication number | Publication date |
|---|---|
| JP2010016155A (en) | 2010-01-21 |
| JP4587003B2 (en) | 2010-11-24 |
| US8330219B2 (en) | 2012-12-11 |
| US20100001345A1 (en) | 2010-01-07 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US8330219B2 (en) | Semiconductor device with high-voltage breakdown protection | |
| KR100361602B1 (en) | Semiconductor device and method of manufacturing the same | |
| US7414287B2 (en) | System and method for making a LDMOS device with electrostatic discharge protection | |
| US7468537B2 (en) | Drain extended PMOS transistors and methods for making the same | |
| TWI438898B (en) | Self-aligned complementary double diffused MOS | |
| CN101632178B (en) | Short channel lv, mv, and hv CMOS devices | |
| CN106887452B (en) | Self-Adjustable Isolation Biasing in Semiconductor Devices | |
| US9660020B2 (en) | Integrated circuits with laterally diffused metal oxide semiconductor structures and methods for fabricating the same | |
| US20100176449A1 (en) | Semiconductor device and method for manufacturing same | |
| JP4308096B2 (en) | Semiconductor device and manufacturing method thereof | |
| US8604522B2 (en) | Field effect type semiconductor device and method for manufacturing the same | |
| KR20010098392A (en) | Semiconductor device and method of manufacturing the same | |
| KR20110078621A (en) | Semiconductor device and manufacturing method thereof | |
| US7579651B2 (en) | Semiconductor device | |
| JP5311003B2 (en) | Semiconductor device | |
| JP2014192361A (en) | Semiconductor device and manufacturing method of the same | |
| KR100847827B1 (en) | Method of manufacturing a high voltage transistor | |
| US8643104B1 (en) | Lateral diffusion metal oxide semiconductor transistor structure | |
| JP3363810B2 (en) | Semiconductor device and manufacturing method thereof | |
| US8912601B2 (en) | Double diffused drain metal oxide semiconductor device and manufacturing method thereof | |
| KR20100046354A (en) | Ldmos transistor and manufacturing method for the same | |
| JP4248548B2 (en) | High breakdown voltage semiconductor device and manufacturing method thereof | |
| US6975003B2 (en) | Semiconductor CMOS SOI | |
| KR20130073776A (en) | Ldmos transistor device and preparing method of the same | |
| KR20100111021A (en) | Semiconductor device and method for manufacturing the same |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- INCOMPLETE APPLICATION (PRE-EXAMINATION) |