US20130012009A1 - Method for self aligned metal gate cmos - Google Patents
Method for self aligned metal gate cmos Download PDFInfo
- Publication number
- US20130012009A1 US20130012009A1 US13/617,528 US201213617528A US2013012009A1 US 20130012009 A1 US20130012009 A1 US 20130012009A1 US 201213617528 A US201213617528 A US 201213617528A US 2013012009 A1 US2013012009 A1 US 2013012009A1
- Authority
- US
- United States
- Prior art keywords
- precursor
- pfet
- nfet
- depositing
- fill
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/601—Insulated-gate field-effect transistors [IGFET] having lightly-doped drain or source extensions, e.g. LDD IGFETs or DDD IGFETs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/791—Arrangements for exerting mechanical stress on the crystal lattice of the channel regions
- H10D30/792—Arrangements for exerting mechanical stress on the crystal lattice of the channel regions comprising applied insulating layers, e.g. stress liners
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/01—Manufacture or treatment
- H10D64/017—Manufacture or treatment using dummy gates in processes wherein at least parts of the final gates are self-aligned to the dummy gates, i.e. replacement gate processes
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/0123—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs
- H10D84/0126—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs
- H10D84/0165—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs the components including complementary IGFETs, e.g. CMOS devices
- H10D84/0172—Manufacturing their gate conductors
- H10D84/0177—Manufacturing their gate conductors the gate conductors having different materials or different implants
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/02—Manufacture or treatment characterised by using material-based technologies
- H10D84/03—Manufacture or treatment characterised by using material-based technologies using Group IV technology, e.g. silicon technology or silicon-carbide [SiC] technology
- H10D84/038—Manufacture or treatment characterised by using material-based technologies using Group IV technology, e.g. silicon technology or silicon-carbide [SiC] technology using silicon technology, e.g. SiGe
Definitions
- the field of the present invention is semiconductor fabrication, particularly CMOS semiconductor fabrication in which preformed dummy gates are selectively removed.
- CMOS fabrication processes may find replacement gate or semi-replacement gate methods advantageous, thereby enabling removal of the dummy gate from one FET while being selective of the other FET.
- the present invention is directed toward a method of forming a semiconductor device in which preformed dummy gates are selectively removed and intermediate semiconductor device products.
- the semiconductor device includes precursors to a FET pair, and may be a dual gate CMOS structure.
- the FET pair precursors includes an nFET precursor and a pFET precursor, each of which includes a dummy gate structure.
- At least one protective layer is deposited across the FET pair precursors, leaving the dummy gate structures exposed.
- the dummy gate structure is removed from at least the nFET precursor and the pFET precursor, leaving one of an nFET gate hole and a pFET gate hole, respectively.
- a fill is then deposited within the formed gate hole.
- depositing at least one protective layer may include depositing a first protective layer across the FET pair precursors, depositing a second protective layer onto the first protective layer, and then removing a portion of the first and second protective layers to expose the dummy gate structures.
- the first protective layer may be a SiN liner
- the second protective layer may be a high density plasma oxide.
- the dummy gate structure of the nFET precursor may include an N-type poly Si
- the dummy gate structure of the pFET precursor may include a P-type poly Si.
- depositing the first fill may include depositing a first conformal film onto the FET pair precursors and removing a portion of the first film to expose the first fill and the dummy gate structure from the other of the nFET precursor and the pFET precursor.
- This aspect may be achieved by further removing the dummy gate structure from the other of the nFET precursor and the pFET precursor to create therein one of the nFET gate hole and the pFET gate hole, respectively, and depositing a second fill into one of the nFET gate hole and the pFET gate hole.
- a second conformal film may thereafter be deposited onto the FET pair precursors, then a portion of the second film may be removed to expose the first fill and the second fill.
- an oxygen treatment may be used to add O 2 to vacancies in a high K material, thereby providing a lower threshold voltage in a pFET by filling in the holes without changing the threshold voltage for the paired nFET.
- a first intermediate semiconductor device product includes FET pair precursors disposed on a substrate.
- One of the FET pair precursors may be an nFET precursor, and the other may be a pFET precursor.
- One of the FET precursors includes a fill disposed above and in contact with its respective metal gate layer, and the other of the FET precursors includes a dummy gate structure disposed above and in contact with its respective second metal gate later, with the fill and the dummy gate structure sharing a common interface.
- a second intermediate semiconductor device product includes FET pair precursors disposed on a substrate, with one of the FET pair precursors being an nFET precursor, and the other being a pFET precursor.
- Each FET precursor includes spacers disposed on two sides of and extending above a gate stack.
- Each gate stack is topped by a metal gate layer.
- a fill is disposed over the pair of FET precursors and between the spacers of each FET precursor. The fill is in contact with each of the metal gate layers. This fill may also extend above the spacers and continuously between the nFET and pFET precursors.
- the fill may overlay at least one protective layer disposed over parts of the FET precursors, and it may be deposited as a conformal film, such as, for example, a SiN film.
- FIG. 1 schematically illustrates a semiconductor device structure of the prior art having precursors to a FET pair, which includes dummy gates in each of an nFET precursor and a pFET precursor;
- FIGS. 2A-2J schematically illustrate process steps for forming the semiconductor device of FIG. 1 .
- FIG. 1 illustrates a conventional semiconductor device structure 110 known in the art having precursors to a FET pair, which includes both an nFET precursor 112 and a pFET precursor 114 .
- This semiconductor device structure 110 is an intermediary product in the fabrication of metal gate CMOS semiconductors.
- Each of the nFET precursor 112 and the pFET precursor 114 have been prepared with dummy gates 116 , 118 , the nFET precursor 112 having a capping layer to adjust the nFET threshold voltage like Lanthanum Oxide or other material as is known in the art of making high k semiconductor devices, and the pFET precursor 114 having no capping.
- the semiconductor device structure 110 is formed on a substrate 120 , which may be any suitable substrate for semiconductor-device formation, such as a conventional bulk silicon substrate, a silicon-on-insulator-type (SOI) substrate, and the like.
- the semiconductor device structure 110 may be used as an intermediary product in the production of a metal gate CMOS.
- the semiconductor device structure 110 has silicide features 122 formed over source/drain portions 124 formed in the substrate 120 , and the nFET precursor 112 includes an N-poly as a first dummy gate 116 formed over a P-well 128 in the substrate 120 , while the pFET precursor 112 includes a P-poly as a second dummy gate 118 formed over an N-well 132 in the substrate 120 .
- a shallow trench isolation feature 134 is included within the substrate, separating the P-well 128 and the N-well 132 .
- Each of the nFET precursor 112 and the pFET precursor 114 include spacers 136 on either side of each dummy gate 116 , 118 , and a metal base layer 138 underlying each dummy gate 116 , 118 .
- the particular components and/or materials for this semiconductor device structure 110 are representative of features in CMOS products known within the prior art, and therefore may be substituted for known equivalents.
- FIGS. 2A-I illustrate a stepwise process for replacing one or both of the dummy gates illustrated in the semiconductor device structure 110 of FIG. 1 .
- the gas mixture may be Hydrogen and Nitrogen, although other mixtures may also be used depending upon the design of the particular CMOS end product.
- the exposure time may be approximately 30 minutes, and the temperature of the process may be approximately 400-700° C. Again, the time and/or temperature of the forming gas anneal may vary depending upon the design of the CMOS end product.
- a SiN liner 140 is then formed across both FETs, followed by a dielectric layer 142 .
- Both the SiN liner 140 and the dielectric layer (SiO 2 for example) layer 142 form protective barriers over the semiconductor device structure 110 , and both may be formed by any number of processes known to those of skill in the art.
- the SiN liner 140 may be formed by plasma enhanced chemical vapor deposition PECVD and the dielectric layer 142 as SiO 2 may be deposited by using High Density Plasma deposition (HDP).
- the thickness of the SiN liner 140 may be in the range of 20 nm-50 nm, and optionally in the range of 5 nm-120 nm.
- the thickness of the HDP layer 142 may be in the range of 50 nm-100 nm, and optionally in the range of 20 nm-300 nm.
- the HDP layer 142 is planaraized, preferably through a chemical-mechanical planarization process, down to the upper level of the SiN liner 140 . This leaves exposed the upper portion of the SIN liner 140 , which is the portion disposed above each dummy gate 116 , 118 . As shown in FIG. 2C , the exposed portions of the SiN liner 140 are selectively etched using well-known reactive ion etching (RIE) processes to expose the two dummy gates 116 , 118 .
- RIE reactive ion etching
- the N-poly is removed, as shown in FIG. 2D , in a process that is selective of the P-poly, i.e., the removal processes do not interact with the P-poly.
- This removal process leaves an nFET gate hole 144 in the space previously occupied by the N-poly.
- the P-poly could be removed at this step, with the N-poly being removed subsequently. Removal of the N-Poly stops at the N-metal base layer 138 , which will form the base layer of any eventual metal gate that is deposited through subsequent processing after one or both dummy gates are removed.
- the N-poly may be removed using an etch chemistry, such as NH 4 OH or TMAH, or any other chemistry that is selective of P-poly, i.e., acts upon the N-poly, but not upon the P-poly.
- an etch chemistry such as NH 4 OH or TMAH, or any other chemistry that is selective of P-poly, i.e., acts upon the N-poly, but not upon the P-poly.
- a conformal SiN film 146 is then deposited on the semiconductor device structure 110 , thereby depositing a SiN fill 148 in the nFET gate hole 144 , as shown in FIG. 2E .
- the conformal SiN is etched, preferably using RIE processes, to remove the SiN film down to the level of the remaining dummy gate, which is shown in FIG. 2F as the P-poly dummy gate 118 , leaving behind the SiN fill 148 between the gate spacers 136 of the nFET precursor 112 .
- FIG. 2G shows the semiconductor device structure 110 at this stage of the processing in a top-down view as a first intermediate device product.
- the SiN fill 148 in the nFET gate hole 144 shares a common interface 152 with the P-poly dummy gate 118 .
- this configuration is unique and may enable as yet unrealized processing options.
- the other dummy gate shown as the P-poly dummy gate in FIG. 2F , is exposed and may be removed by processes selective of the SiN fill 138 .
- the N-poly could be removed at this stage, if the P-poly was previously removed. This removal process leaves a pFET gate hole 150 in the space previously occupied by the P-poly, as shown in FIG. 2H . Again, removal of the P-poly stops at the P-metal base layer 138 , which will form the base layer of any eventual metal gate that is deposited through subsequent processing.
- the P-poly may be removed using a dry etch chemistry, such as HBr, or any other chemistry that is selective of the SiN fill previously deposited in the nFET precursor 112 .
- a dry etch chemistry such as HBr, or any other chemistry that is selective of the SiN fill previously deposited in the nFET precursor 112 .
- an oxidation treatment may be applied to the semiconductor device structure 110 .
- an oxidation treatment may be used to add O 2 to vacancies in a high K material, thereby providing a lower threshold voltage in a pFET by filling in the oxygen vacancies.
- the threshold voltage of the pFET that is eventually formed may be lowered without changing the threshold voltage for the nFET that is eventually formed from these precursors.
- the oxygen content of the treatment gas and exposure time may vary depending upon the design needs for the finished CMOS end product. However, since the process disclosed herein results in an intermediary product, the gas mixture and exposure time will generally be addressed based on design needs determined at the time of process implementation.
- a conformal SiN film 154 is again deposited on the semiconductor device structure 110 , thereby depositing an SiN fill 156 in the pFET gate hole, as shown in FIG. 2I .
- Each gate hole is now filled with an SiN fill, and the SiN film overlays the entire semiconductor device structure.
- the semiconductor device shown in FIG. 2I may be beneficially used as another intermediate semiconductor device product because it has the SiN film as a protective layer overlying the entire structure.
- the protective layer enables further processing options as will be recognized by those of skill in the art.
- the conformal SiN is etched, preferably using RIE processes, to remove the SiN film 154 down to the level of the gate spacers 136 , leaving the SiN fill 156 between the gate spacers 136 of the pFET precursor 114 .
- the semiconductor device structure 110 resulting from this final step is shown in FIG. 2J .
- This semiconductor device structure 110 may be used as an intermediary for fabrication of a CMOS as an end product.
- the SiN fills 148 , 156 may be removed by known processes and gate structures may be deposited and/or formed to achieve the desired finished product.
- This self-aligned process described above enables the removal of nFET and pFET dummy gates independently, which is expected to result in improved work function control for pFETs and reduced parasitic capacitances for both FETs.
- the process flow enables an enhanced stress effect by removing the dummy gates after front end of the line processing.
Landscapes
- Electrodes Of Semiconductors (AREA)
- Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
Abstract
Description
- Priority is claimed as a continuation application to U.S. patent application Ser. No. 13/108,138, filed May 16, 2011, the disclosure of which is incorporated herein by reference.
- 1. Field of the Invention
- The field of the present invention is semiconductor fabrication, particularly CMOS semiconductor fabrication in which preformed dummy gates are selectively removed.
- 2. Background
- One major drawback of fabricating metal gate CMOS semiconductors using replacement gate or semi-replacement gate methods is the challenges presented by ground rule requirements. Specifically, the n to p spacing, in an SRAM for example, makes removing the dummy gate from one FET while being selective to the other FET difficult at best. However, even with these challenges, certain CMOS fabrication processes may find replacement gate or semi-replacement gate methods advantageous, thereby enabling removal of the dummy gate from one FET while being selective of the other FET.
- The present invention is directed toward a method of forming a semiconductor device in which preformed dummy gates are selectively removed and intermediate semiconductor device products. The semiconductor device includes precursors to a FET pair, and may be a dual gate CMOS structure. The FET pair precursors includes an nFET precursor and a pFET precursor, each of which includes a dummy gate structure. At least one protective layer is deposited across the FET pair precursors, leaving the dummy gate structures exposed. The dummy gate structure is removed from at least the nFET precursor and the pFET precursor, leaving one of an nFET gate hole and a pFET gate hole, respectively. A fill is then deposited within the formed gate hole.
- As a further aspect of the method, depositing at least one protective layer may include depositing a first protective layer across the FET pair precursors, depositing a second protective layer onto the first protective layer, and then removing a portion of the first and second protective layers to expose the dummy gate structures. The first protective layer may be a SiN liner, and the second protective layer may be a high density plasma oxide.
- As another further aspect of the method, the dummy gate structure of the nFET precursor may include an N-type poly Si, and the dummy gate structure of the pFET precursor may include a P-type poly Si. When removing the dummy gate structure from either of the nFET precursor and the pFET precursor, the dummy gate structure from one of the nFET precursor and the pFET precursor is selectively removed.
- As another further aspect of the method, depositing the first fill may include depositing a first conformal film onto the FET pair precursors and removing a portion of the first film to expose the first fill and the dummy gate structure from the other of the nFET precursor and the pFET precursor. This aspect may be achieved by further removing the dummy gate structure from the other of the nFET precursor and the pFET precursor to create therein one of the nFET gate hole and the pFET gate hole, respectively, and depositing a second fill into one of the nFET gate hole and the pFET gate hole. A second conformal film may thereafter be deposited onto the FET pair precursors, then a portion of the second film may be removed to expose the first fill and the second fill.
- As another further aspect of the invention, an oxygen treatment may be used to add O2 to vacancies in a high K material, thereby providing a lower threshold voltage in a pFET by filling in the holes without changing the threshold voltage for the paired nFET.
- A first intermediate semiconductor device product includes FET pair precursors disposed on a substrate. One of the FET pair precursors may be an nFET precursor, and the other may be a pFET precursor. One of the FET precursors includes a fill disposed above and in contact with its respective metal gate layer, and the other of the FET precursors includes a dummy gate structure disposed above and in contact with its respective second metal gate later, with the fill and the dummy gate structure sharing a common interface.
- A second intermediate semiconductor device product includes FET pair precursors disposed on a substrate, with one of the FET pair precursors being an nFET precursor, and the other being a pFET precursor. Each FET precursor includes spacers disposed on two sides of and extending above a gate stack. Each gate stack is topped by a metal gate layer. A fill is disposed over the pair of FET precursors and between the spacers of each FET precursor. The fill is in contact with each of the metal gate layers. This fill may also extend above the spacers and continuously between the nFET and pFET precursors. The fill may overlay at least one protective layer disposed over parts of the FET precursors, and it may be deposited as a conformal film, such as, for example, a SiN film.
- Any of the above aspects of the method may be employed alone or in combination.
- Accordingly, an improved method of forming a semiconductor device is disclosed. Advantages of the improvements will appear from the drawings and the description of the preferred embodiment.
- In the drawings, wherein like reference numerals refer to similar components:
-
FIG. 1 schematically illustrates a semiconductor device structure of the prior art having precursors to a FET pair, which includes dummy gates in each of an nFET precursor and a pFET precursor; and -
FIGS. 2A-2J schematically illustrate process steps for forming the semiconductor device ofFIG. 1 . - Turning in detail to the drawings,
FIG. 1 illustrates a conventionalsemiconductor device structure 110 known in the art having precursors to a FET pair, which includes both annFET precursor 112 and apFET precursor 114. Thissemiconductor device structure 110 is an intermediary product in the fabrication of metal gate CMOS semiconductors. Each of thenFET precursor 112 and thepFET precursor 114 have been prepared with 116, 118, thedummy gates nFET precursor 112 having a capping layer to adjust the nFET threshold voltage like Lanthanum Oxide or other material as is known in the art of making high k semiconductor devices, and thepFET precursor 114 having no capping. Thesemiconductor device structure 110 is formed on asubstrate 120, which may be any suitable substrate for semiconductor-device formation, such as a conventional bulk silicon substrate, a silicon-on-insulator-type (SOI) substrate, and the like. Thesemiconductor device structure 110 may be used as an intermediary product in the production of a metal gate CMOS. As such, thesemiconductor device structure 110 hassilicide features 122 formed over source/drain portions 124 formed in thesubstrate 120, and thenFET precursor 112 includes an N-poly as afirst dummy gate 116 formed over a P-well 128 in thesubstrate 120, while thepFET precursor 112 includes a P-poly as asecond dummy gate 118 formed over an N-well 132 in thesubstrate 120. A shallowtrench isolation feature 134 is included within the substrate, separating the P-well 128 and the N-well 132. Each of thenFET precursor 112 and thepFET precursor 114 includespacers 136 on either side of each 116, 118, and adummy gate metal base layer 138 underlying each 116, 118. The particular components and/or materials for thisdummy gate semiconductor device structure 110 are representative of features in CMOS products known within the prior art, and therefore may be substituted for known equivalents. -
FIGS. 2A-I illustrate a stepwise process for replacing one or both of the dummy gates illustrated in thesemiconductor device structure 110 ofFIG. 1 . Initially thesemiconductor device structure 110 is exposed to a forming gas anneal. The gas mixture may be Hydrogen and Nitrogen, although other mixtures may also be used depending upon the design of the particular CMOS end product. The exposure time may be approximately 30 minutes, and the temperature of the process may be approximately 400-700° C. Again, the time and/or temperature of the forming gas anneal may vary depending upon the design of the CMOS end product. - As shown in
FIG. 2A , a SiNliner 140 is then formed across both FETs, followed by adielectric layer 142. Both the SiNliner 140 and the dielectric layer (SiO2 for example)layer 142 form protective barriers over thesemiconductor device structure 110, and both may be formed by any number of processes known to those of skill in the art. For example, the SiNliner 140 may be formed by plasma enhanced chemical vapor deposition PECVD and thedielectric layer 142 as SiO2 may be deposited by using High Density Plasma deposition (HDP). The thickness of the SiNliner 140 may be in the range of 20 nm-50 nm, and optionally in the range of 5 nm-120 nm. The thickness of theHDP layer 142 may be in the range of 50 nm-100 nm, and optionally in the range of 20 nm-300 nm. - Next, as shown in
FIG. 2B , theHDP layer 142 is planaraized, preferably through a chemical-mechanical planarization process, down to the upper level of theSiN liner 140. This leaves exposed the upper portion of theSIN liner 140, which is the portion disposed above each 116, 118. As shown indummy gate FIG. 2C , the exposed portions of theSiN liner 140 are selectively etched using well-known reactive ion etching (RIE) processes to expose the two 116, 118.dummy gates - With the two
116, 118 exposed, the N-poly is removed, as shown indummy gates FIG. 2D , in a process that is selective of the P-poly, i.e., the removal processes do not interact with the P-poly. This removal process leaves annFET gate hole 144 in the space previously occupied by the N-poly. Alternatively, those skilled in the art will recognize that the P-poly could be removed at this step, with the N-poly being removed subsequently. Removal of the N-Poly stops at the N-metal base layer 138, which will form the base layer of any eventual metal gate that is deposited through subsequent processing after one or both dummy gates are removed. The N-poly may be removed using an etch chemistry, such as NH4OH or TMAH, or any other chemistry that is selective of P-poly, i.e., acts upon the N-poly, but not upon the P-poly. - A
conformal SiN film 146 is then deposited on thesemiconductor device structure 110, thereby depositing aSiN fill 148 in thenFET gate hole 144, as shown inFIG. 2E . Next, the conformal SiN is etched, preferably using RIE processes, to remove the SiN film down to the level of the remaining dummy gate, which is shown inFIG. 2F as the P-poly dummy gate 118, leaving behind the SiN fill 148 between thegate spacers 136 of thenFET precursor 112.FIG. 2G shows thesemiconductor device structure 110 at this stage of the processing in a top-down view as a first intermediate device product. As can be seen, the SiN fill 148 in thenFET gate hole 144 shares acommon interface 152 with the P-poly dummy gate 118. As will be recognized by those of skill in the art, this configuration is unique and may enable as yet unrealized processing options. - At this stage, the other dummy gate, shown as the P-poly dummy gate in
FIG. 2F , is exposed and may be removed by processes selective of the SiN fill 138. As indicated above, the N-poly could be removed at this stage, if the P-poly was previously removed. This removal process leaves apFET gate hole 150 in the space previously occupied by the P-poly, as shown inFIG. 2H . Again, removal of the P-poly stops at the P-metal base layer 138, which will form the base layer of any eventual metal gate that is deposited through subsequent processing. The P-poly may be removed using a dry etch chemistry, such as HBr, or any other chemistry that is selective of the SiN fill previously deposited in thenFET precursor 112. Following formation of thepFET gate hole 150, an oxidation treatment may be applied to thesemiconductor device structure 110. As is well-known in the art, an oxidation treatment may be used to add O2 to vacancies in a high K material, thereby providing a lower threshold voltage in a pFET by filling in the oxygen vacancies. By performing the oxidation treatment at this stage, the threshold voltage of the pFET that is eventually formed may be lowered without changing the threshold voltage for the nFET that is eventually formed from these precursors. The oxygen content of the treatment gas and exposure time may vary depending upon the design needs for the finished CMOS end product. However, since the process disclosed herein results in an intermediary product, the gas mixture and exposure time will generally be addressed based on design needs determined at the time of process implementation. - A
conformal SiN film 154 is again deposited on thesemiconductor device structure 110, thereby depositing an SiN fill 156 in the pFET gate hole, as shown inFIG. 2I . Each gate hole is now filled with an SiN fill, and the SiN film overlays the entire semiconductor device structure. Thus, the semiconductor device shown inFIG. 2I may be beneficially used as another intermediate semiconductor device product because it has the SiN film as a protective layer overlying the entire structure. The protective layer enables further processing options as will be recognized by those of skill in the art. - As a final step in the preferred process, the conformal SiN is etched, preferably using RIE processes, to remove the
SiN film 154 down to the level of thegate spacers 136, leaving the SiN fill 156 between thegate spacers 136 of thepFET precursor 114. - The
semiconductor device structure 110 resulting from this final step is shown inFIG. 2J . Thissemiconductor device structure 110 may be used as an intermediary for fabrication of a CMOS as an end product. When used as such, the SiN fills 148, 156 may be removed by known processes and gate structures may be deposited and/or formed to achieve the desired finished product. This self-aligned process described above enables the removal of nFET and pFET dummy gates independently, which is expected to result in improved work function control for pFETs and reduced parasitic capacitances for both FETs. In addition, the process flow enables an enhanced stress effect by removing the dummy gates after front end of the line processing. - Thus, a method of forming a semiconductor device is disclosed. While embodiments of this invention have been shown and described, it will be apparent to those skilled in the art that many more modifications are possible without departing from the inventive concepts herein. The invention, therefore, is not to be restricted except in the spirit of the following claims.
Claims (12)
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US13/617,528 US20130012009A1 (en) | 2011-05-16 | 2012-09-14 | Method for self aligned metal gate cmos |
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US13/108,138 US9269634B2 (en) | 2011-05-16 | 2011-05-16 | Self-aligned metal gate CMOS with metal base layer and dummy gate structure |
| US13/617,528 US20130012009A1 (en) | 2011-05-16 | 2012-09-14 | Method for self aligned metal gate cmos |
Related Parent Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US13/108,138 Continuation US9269634B2 (en) | 2011-05-16 | 2011-05-16 | Self-aligned metal gate CMOS with metal base layer and dummy gate structure |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| US20130012009A1 true US20130012009A1 (en) | 2013-01-10 |
Family
ID=47174318
Family Applications (2)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US13/108,138 Expired - Fee Related US9269634B2 (en) | 2011-05-16 | 2011-05-16 | Self-aligned metal gate CMOS with metal base layer and dummy gate structure |
| US13/617,528 Abandoned US20130012009A1 (en) | 2011-05-16 | 2012-09-14 | Method for self aligned metal gate cmos |
Family Applications Before (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US13/108,138 Expired - Fee Related US9269634B2 (en) | 2011-05-16 | 2011-05-16 | Self-aligned metal gate CMOS with metal base layer and dummy gate structure |
Country Status (1)
| Country | Link |
|---|---|
| US (2) | US9269634B2 (en) |
Cited By (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US9607989B2 (en) * | 2014-12-04 | 2017-03-28 | Globalfoundries Inc. | Forming self-aligned NiSi placement with improved performance and yield |
| US20190108936A1 (en) * | 2014-10-14 | 2019-04-11 | Samsung Electro-Mechanics Co., Ltd. | Chip electronic component and board having the same |
Families Citing this family (3)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US8580641B2 (en) | 2011-07-26 | 2013-11-12 | Taiwan Semiconductor Manufacturing Company, Ltd. | Techniques providing high-k dielectric metal gate CMOS |
| US10388576B2 (en) * | 2016-06-30 | 2019-08-20 | International Business Machines Corporation | Semiconductor device including dual trench epitaxial dual-liner contacts |
| CN108807158B (en) * | 2017-04-26 | 2020-10-09 | 中芯国际集成电路制造(上海)有限公司 | Semiconductor structure and method of forming the same |
Citations (12)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US6303418B1 (en) * | 2000-06-30 | 2001-10-16 | Chartered Semiconductor Manufacturing Ltd. | Method of fabricating CMOS devices featuring dual gate structures and a high dielectric constant gate insulator layer |
| US20020068394A1 (en) * | 2000-12-04 | 2002-06-06 | Nobuaki Tokushige | Semiconductor device and fabrication process therefor |
| US20060071285A1 (en) * | 2004-09-29 | 2006-04-06 | Suman Datta | Inducing strain in the channels of metal gate transistors |
| US20070077765A1 (en) * | 2005-09-30 | 2007-04-05 | Prince Matthew J | Etch stop and hard mask film property matching to enable improved replacement metal gate process |
| US20070138570A1 (en) * | 2005-12-16 | 2007-06-21 | Chartered Semiconductor Mfg.LTD | Formation of raised source/drain structures in NFET with embedded SiGe in PFET |
| US20080248649A1 (en) * | 2007-04-05 | 2008-10-09 | Adetutu Olubunmi O | First inter-layer dielectric stack for non-volatile memory |
| US20100124818A1 (en) * | 2008-11-14 | 2010-05-20 | Taiwan Semiconductor Manufacturing Company, Ltd. | Fabricating high-k/metal gate devices in a gate last process |
| US20110248359A1 (en) * | 2010-04-13 | 2011-10-13 | Guang-Yaw Hwang | Semiconductor device having metal gate and manufacturing method thereof |
| US20120220113A1 (en) * | 2011-02-24 | 2012-08-30 | Po-Jui Liao | Method of Manufacturing Semiconductor Device Having Metal Gate |
| US20120248507A1 (en) * | 2011-03-28 | 2012-10-04 | Chih-Chien Liu | Metal gate structure and manufacturing method thereof |
| US20120256276A1 (en) * | 2011-04-07 | 2012-10-11 | Guang-Yaw Hwang | Metal Gate and Fabricating Method Thereof |
| US20120264279A1 (en) * | 2011-04-13 | 2012-10-18 | United Microelectronics Corp. | Method for fabricating semiconductor device |
Family Cites Families (32)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5024962A (en) | 1990-04-20 | 1991-06-18 | Teledyne Industries, Inc. | Method for preventing auto-doping in the fabrication of metal gate CMOS devices |
| US5518938A (en) | 1995-05-08 | 1996-05-21 | United Microelectronics Corporation | Process for fabricating a CMOS transistor having high-voltage metal-gate |
| US5486482A (en) | 1995-05-09 | 1996-01-23 | United Microelectronics Corporation | Process for fabricating metal-gate CMOS transistor |
| US5523246A (en) | 1995-06-14 | 1996-06-04 | United Microelectronics Corporation | Method of fabricating a high-voltage metal-gate CMOS device |
| US6204103B1 (en) | 1998-09-18 | 2001-03-20 | Intel Corporation | Process to make complementary silicide metal gates for CMOS technology |
| US6291282B1 (en) | 1999-02-26 | 2001-09-18 | Texas Instruments Incorporated | Method of forming dual metal gate structures or CMOS devices |
| US6214670B1 (en) | 1999-07-22 | 2001-04-10 | Taiwan Semiconductor Manufacturing Company | Method for manufacturing short-channel, metal-gate CMOS devices with superior hot carrier performance |
| US6033963A (en) | 1999-08-30 | 2000-03-07 | Taiwan Semiconductor Manufacturing Company | Method of forming a metal gate for CMOS devices using a replacement gate process |
| US6444512B1 (en) | 2000-06-12 | 2002-09-03 | Motorola, Inc. | Dual metal gate transistors for CMOS process |
| US6613626B1 (en) | 2000-06-27 | 2003-09-02 | Sharp Laboratories Of America, Inc. | Method of forming CMOS transistor having a deep sub-micron mid-gap metal gate |
| US6392280B1 (en) | 2000-10-19 | 2002-05-21 | Advanced Micro Devices, Inc. | Metal gate with PVD amorphous silicon layer for CMOS devices and method of making with a replacement gate process |
| US6440867B1 (en) | 2000-10-19 | 2002-08-27 | Advanced Micro Devices, Inc. | Metal gate with PVD amorphous silicon and silicide for CMOS devices and method of making the same with a replacement gate process |
| US6440868B1 (en) | 2000-10-19 | 2002-08-27 | Advanced Micro Devices, Inc. | Metal gate with CVD amorphous silicon layer and silicide for CMOS devices and method of making with a replacement gate process |
| US6436840B1 (en) | 2000-10-19 | 2002-08-20 | Advanced Micro Devices, Inc. | Metal gate with CVD amorphous silicon layer and a barrier layer for CMOS devices and method of making with a replacement gate process |
| US6589866B1 (en) | 2000-10-19 | 2003-07-08 | Advanced Micro Devices, Inc. | Metal gate with PVD amorphous silicon layer having implanted dopants for CMOS devices and method of making with a replacement gate process |
| US6642590B1 (en) | 2000-10-19 | 2003-11-04 | Advanced Micro Devices, Inc. | Metal gate with PVD amorphous silicon layer and barrier layer for CMOS devices and method of making with a replacement gate process |
| US6528362B1 (en) | 2000-10-19 | 2003-03-04 | Advanced Micro Devices, Inc. | Metal gate with CVD amorphous silicon layer for CMOS devices and method of making with a replacement gate process |
| US6573134B2 (en) | 2001-03-27 | 2003-06-03 | Sharp Laboratories Of America, Inc. | Dual metal gate CMOS devices and method for making the same |
| US6624043B2 (en) | 2001-09-24 | 2003-09-23 | Sharp Laboratories Of America, Inc. | Metal gate CMOS and method of manufacturing the same |
| US6653698B2 (en) | 2001-12-20 | 2003-11-25 | International Business Machines Corporation | Integration of dual workfunction metal gate CMOS devices |
| US6696345B2 (en) | 2002-01-07 | 2004-02-24 | Intel Corporation | Metal-gate electrode for CMOS transistor applications |
| US6762469B2 (en) | 2002-04-19 | 2004-07-13 | International Business Machines Corporation | High performance CMOS device structure with mid-gap metal gate |
| US6794281B2 (en) | 2002-05-20 | 2004-09-21 | Freescale Semiconductor, Inc. | Dual metal gate transistors for CMOS process |
| US6894353B2 (en) | 2002-07-31 | 2005-05-17 | Freescale Semiconductor, Inc. | Capped dual metal gate transistors for CMOS process and method for making the same |
| US6846734B2 (en) | 2002-11-20 | 2005-01-25 | International Business Machines Corporation | Method and process to make multiple-threshold metal gates CMOS technology |
| US6873048B2 (en) | 2003-02-27 | 2005-03-29 | Sharp Laboratories Of America, Inc. | System and method for integrating multiple metal gates for CMOS applications |
| US7316950B2 (en) | 2003-04-22 | 2008-01-08 | National University Of Singapore | Method of fabricating a CMOS device with dual metal gate electrodes |
| US7029966B2 (en) | 2003-09-18 | 2006-04-18 | International Business Machines Corporation | Process options of forming silicided metal gates for advanced CMOS devices |
| US7056782B2 (en) | 2004-02-25 | 2006-06-06 | International Business Machines Corporation | CMOS silicide metal gate integration |
| US7109079B2 (en) | 2005-01-26 | 2006-09-19 | Freescale Semiconductor, Inc. | Metal gate transistor CMOS process and method for making |
| US7176537B2 (en) | 2005-05-23 | 2007-02-13 | Taiwan Semiconductor Manufacturing Company, Ltd. | High performance CMOS with metal-gate and Schottky source/drain |
| DE102007041207B4 (en) * | 2007-08-31 | 2015-05-21 | Globalfoundries Dresden Module One Limited Liability Company & Co. Kg | CMOS device with gate insulation layers of different type and thickness and method of manufacture |
-
2011
- 2011-05-16 US US13/108,138 patent/US9269634B2/en not_active Expired - Fee Related
-
2012
- 2012-09-14 US US13/617,528 patent/US20130012009A1/en not_active Abandoned
Patent Citations (12)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US6303418B1 (en) * | 2000-06-30 | 2001-10-16 | Chartered Semiconductor Manufacturing Ltd. | Method of fabricating CMOS devices featuring dual gate structures and a high dielectric constant gate insulator layer |
| US20020068394A1 (en) * | 2000-12-04 | 2002-06-06 | Nobuaki Tokushige | Semiconductor device and fabrication process therefor |
| US20060071285A1 (en) * | 2004-09-29 | 2006-04-06 | Suman Datta | Inducing strain in the channels of metal gate transistors |
| US20070077765A1 (en) * | 2005-09-30 | 2007-04-05 | Prince Matthew J | Etch stop and hard mask film property matching to enable improved replacement metal gate process |
| US20070138570A1 (en) * | 2005-12-16 | 2007-06-21 | Chartered Semiconductor Mfg.LTD | Formation of raised source/drain structures in NFET with embedded SiGe in PFET |
| US20080248649A1 (en) * | 2007-04-05 | 2008-10-09 | Adetutu Olubunmi O | First inter-layer dielectric stack for non-volatile memory |
| US20100124818A1 (en) * | 2008-11-14 | 2010-05-20 | Taiwan Semiconductor Manufacturing Company, Ltd. | Fabricating high-k/metal gate devices in a gate last process |
| US20110248359A1 (en) * | 2010-04-13 | 2011-10-13 | Guang-Yaw Hwang | Semiconductor device having metal gate and manufacturing method thereof |
| US20120220113A1 (en) * | 2011-02-24 | 2012-08-30 | Po-Jui Liao | Method of Manufacturing Semiconductor Device Having Metal Gate |
| US20120248507A1 (en) * | 2011-03-28 | 2012-10-04 | Chih-Chien Liu | Metal gate structure and manufacturing method thereof |
| US20120256276A1 (en) * | 2011-04-07 | 2012-10-11 | Guang-Yaw Hwang | Metal Gate and Fabricating Method Thereof |
| US20120264279A1 (en) * | 2011-04-13 | 2012-10-18 | United Microelectronics Corp. | Method for fabricating semiconductor device |
Cited By (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20190108936A1 (en) * | 2014-10-14 | 2019-04-11 | Samsung Electro-Mechanics Co., Ltd. | Chip electronic component and board having the same |
| US9607989B2 (en) * | 2014-12-04 | 2017-03-28 | Globalfoundries Inc. | Forming self-aligned NiSi placement with improved performance and yield |
Also Published As
| Publication number | Publication date |
|---|---|
| US20120292710A1 (en) | 2012-11-22 |
| US9269634B2 (en) | 2016-02-23 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US9935018B1 (en) | Methods of forming vertical transistor devices with different effective gate lengths | |
| US10103250B2 (en) | Method of fabricating semiconductor device | |
| US9793382B2 (en) | Manufacturing method of semiconductor device | |
| US8076735B2 (en) | Semiconductor device with trench of various widths | |
| US8058120B2 (en) | Integration scheme for strained source/drain CMOS using oxide hard mask | |
| US20090072312A1 (en) | Metal High-K (MHK) Dual Gate Stress Engineering Using Hybrid Orientation (HOT) CMOS | |
| US8357574B2 (en) | Method of fabricating epitaxial structures | |
| US7642147B1 (en) | Methods for removing sidewall spacers | |
| KR20150101373A (en) | Semiconductor device and fabricating method thereof | |
| US8658487B2 (en) | Semiconductor device and fabrication method thereof | |
| US10276685B2 (en) | Heterojunction tunnel field effect transistor fabrication using limited lithography steps | |
| US20190051565A1 (en) | Cmos devices and manufacturing method thereof | |
| US9269634B2 (en) | Self-aligned metal gate CMOS with metal base layer and dummy gate structure | |
| EP2050128B1 (en) | Raised sti structure and superdamascene technique for nmosfet performance enhancement with embedded silicon carbon | |
| US8652890B2 (en) | Methods for fabricating integrated circuits with narrow, metal filled openings | |
| JP2006049903A (en) | CMOS device with improved performance and method of manufacturing the same | |
| US7528451B2 (en) | CMOS gate conductor having cross-diffusion barrier | |
| US20120181623A1 (en) | Semiconductor device and method for manufacturing the same | |
| US8609533B2 (en) | Methods for fabricating integrated circuits having substrate contacts and integrated circuits having substrate contacts | |
| US9472465B2 (en) | Methods of fabricating integrated circuits | |
| US7598540B2 (en) | High performance CMOS devices comprising gapped dual stressors with dielectric gap fillers, and methods of fabricating the same | |
| US8034726B2 (en) | Interlayer dielectric material in a semiconductor device comprising a doublet structure of stressed materials | |
| US20070281432A1 (en) | Transistor and method of providing interlocking strained silicon on a silicon substrate | |
| CN102738233A (en) | Semiconductor device and manufacturing method thereof | |
| US20100059852A1 (en) | Semiconductor transistor device with improved isolation arrangement, and related fabrication methods |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |
|
| AS | Assignment |
Owner name: GLOBALFOUNDRIES U.S. 2 LLC, NEW YORK Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:INTERNATIONAL BUSINESS MACHINES CORPORATION;REEL/FRAME:036550/0001 Effective date: 20150629 |
|
| AS | Assignment |
Owner name: GLOBALFOUNDRIES INC., CAYMAN ISLANDS Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:GLOBALFOUNDRIES U.S. 2 LLC;GLOBALFOUNDRIES U.S. INC.;REEL/FRAME:036779/0001 Effective date: 20150910 |
|
| AS | Assignment |
Owner name: ALSEPHINA INNOVATIONS INC., CANADA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:GLOBALFOUNDRIES INC.;REEL/FRAME:049709/0871 Effective date: 20181126 |