US20120326154A1 - Manufacturing method of thin film transistor and thin film transistor, and display - Google Patents
Manufacturing method of thin film transistor and thin film transistor, and display Download PDFInfo
- Publication number
- US20120326154A1 US20120326154A1 US13/606,794 US201213606794A US2012326154A1 US 20120326154 A1 US20120326154 A1 US 20120326154A1 US 201213606794 A US201213606794 A US 201213606794A US 2012326154 A1 US2012326154 A1 US 2012326154A1
- Authority
- US
- United States
- Prior art keywords
- insulating film
- electrode
- gate
- thin film
- gate electrode
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10K—ORGANIC ELECTRIC SOLID-STATE DEVICES
- H10K71/00—Manufacture or treatment specially adapted for the organic devices covered by this subclass
- H10K71/60—Forming conductive regions or layers, e.g. electrodes
- H10K71/611—Forming conductive regions or layers, e.g. electrodes using printing deposition, e.g. ink jet printing
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10K—ORGANIC ELECTRIC SOLID-STATE DEVICES
- H10K10/00—Organic devices specially adapted for rectifying, amplifying, oscillating or switching; Organic capacitors or resistors having potential barriers
- H10K10/40—Organic transistors
- H10K10/46—Field-effect transistors, e.g. organic thin-film transistors [OTFT]
- H10K10/462—Insulated gate field-effect transistors [IGFETs]
- H10K10/464—Lateral top-gate IGFETs comprising only a single gate
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10K—ORGANIC ELECTRIC SOLID-STATE DEVICES
- H10K10/00—Organic devices specially adapted for rectifying, amplifying, oscillating or switching; Organic capacitors or resistors having potential barriers
- H10K10/40—Organic transistors
- H10K10/46—Field-effect transistors, e.g. organic thin-film transistors [OTFT]
- H10K10/462—Insulated gate field-effect transistors [IGFETs]
- H10K10/481—Insulated gate field-effect transistors [IGFETs] characterised by the gate conductors
Definitions
- the invention relates to a manufacturing method of a thin film transistor and to a thin film transistor and also to a display.
- the invention relates to a manufacturing method of a thin film transistor of a top gate type using an organic semiconductor layer as a channel layer and to a thin film transistor and also to a display using the same.
- a thin film transistor is widely used as a pixel transistor in electronic circuits, in particular flat panel displays of an active matrix type.
- the majority of thin film transistors is an Si based inorganic semiconductor transistor using amorphous silicon or polycrystalline silicon as a semiconductor layer. Since the manufacture of the same employs fabrication requiring a vacuum treatment chamber such as chemical vapor deposition (CVD) for the formation of a semiconductor layer, the process costs are high. Also, since a heat treatment at high temperatures is necessary, a substrate is required to have heat resistance.
- CVD chemical vapor deposition
- a thin film transistor of a top gate type is studied as a drive device of an active matrix type in display devices such as electronic paper.
- a channel layer is disposed in a side of a back side substrate with respect to a gate electrode as compared with the case of a bottom gate structure, and therefore, there is brought an advantage that influences of a potential of a pixel electrode against the channel layer can be made small.
- a forming method of the gate electrode there is often employed an example in which a metal such as gold is subjected to pattern formation via a shadow mask by, for example, vapor deposition (see, for example, Advanced Function Materials , (United States) 2003, Vol. 13, p. 199; and Applied Physics Letters , (United States) 2002, Vol. 81, p. 1735 (Non-Patent Documents 1 and 2)).
- a manufacturing method of a thin film transistor made of a stack of an organic semiconductor layer, a gate insulating film and a gate electrode in this order on a substrate wherein the following steps are carried out successively.
- a step of pattern coating a gate electrode material on the gate insulating film by printing is carried out.
- a heat treatment is carried out to form the gate electrode resulting from drying for solidification of the pattern coated gate electrode material.
- a thin film transistor made of a stack of an organic semiconductor layer, a gate insulating film and a gate electrode in this order on a substrate, wherein the gate electrode is formed by heat treating a gate electrode material having been pattern coated by printing.
- the gate electrode material is pattern coated by printing, the costs are low as compared with the case of pattern forming a gate electrode by employing a usual lithography technology, and they are suitable for mass production. Furthermore, as described later in detail in the section of “Detailed Description of the Preferred Embodiments”, it has been confirmed that the thin film transistor having a gate electrode resulting from drying for solidification of the pattern coated gate electrode material is not only improved in a subthreshold characteristic but also increased in an on/off ratio as compared with a thin film transistor having a gate electrode formed by vapor deposition using a shadow mask,
- a display including a thin film transistor made of a stack of an organic semiconductor layer, a gate insulating film and a gate electrode in this order on a substrate; and a display device connected to this thin film transistor disposed and formed on a substrate, wherein the gate electrode is formed by heat treating a gate electrode material having been pattern coated by printing.
- the manufacturing method of a thin film transistor and the thin film transistor according to embodiments of the invention are not only low in costs but also suitable for mass production, they are able to improve the productivity. Also, since not only a subthreshold characteristic of the thin film transistor is improved, but also an on/off ratio is increased, it is possible to obtain a thin film transistor having excellent electric characteristics.
- the display according to an embodiment according to the invention is not only improved in a subthreshold characteristic but also increased in an on/off ratio, it is possible to design to realize low electricity consumption.
- FIGS. 1A to 1D are each a sectional view of manufacturing step for explaining a manufacturing method of a thin film transistor according an embodiment of the invention
- FIG. 2 is a graph to show a relationship between a gate voltage and a source current or a drain current in a thin film transistor
- FIG. 3 is a circuit diagram provided on a back side substrate of a display according to an embodiment of the invention.
- FIG. 4A is a plan view of a one-pixel portion for explaining a display according to an embodiment of the invention. and FIG. 4B is an A-A′ line sectional view thereof;
- FIG. 5A is a plain view of a one-pixel portion for explaining Modification Example 1 of a display according to an embodiment of the invention
- FIG. 5B is a B-B′ line sectional view thereof
- FIG. 6 is an equivalent circuit diagram of a display device in Modification Example 1 of a display according to an embodiment of the invention.
- the thin film transistor according to an embodiment of the invention is a thin film transistor of a top gate type (stagger type).
- a configuration of a thin film transistor of a top gate/bottom contact type is explained in order of manufacturing steps.
- a source electrode 12 and a drain electrode 13 are pattern formed on a substrate 11 .
- a silver ink is coated on the plastic-made substrate 11 made of polyethersulfone (PES) by, for example, spin coating and heat treated at 150° C., thereby fabricating a conductive film (not illustrated) made of silver in a thickness of 30 nm.
- a resist pattern in which patterns of the source electrode 12 and the drain electrode 13 are provided by photolithography is formed on the conductive film.
- the source electrode 12 and the drain electrode 13 are pattern formed by wet etching using a silver etching solution.
- PES is used herein as the substrate 11
- glass and plastics with high heat resistance such as polyethylene naphthalate (PEN), polyimide (PI), polycarbonate (PC), and polyacrylate (PAR) can also be used as the substrate 11 .
- PEN polyethylene naphthalate
- PI polyimide
- PC polycarbonate
- PAR polyacrylate
- metals having good ohmic contact with a p-type semiconductor for example, gold, platinum, and palladium
- a p-type semiconductor for example, gold, platinum, and palladium
- conductive organic materials made of poly(3,4-ethylenedioxythiophene)/poly(4-styrenesulfonate) [PEDOT/PSS] and polyaniline (PANI) can also be used as the source electrode 12 and the drain electrode 13 .
- ink jetting, screen printing and laser plotting may be employed as a forming method of a resist pattern which is used for a mask of etching.
- direct patterning by ink jetting, screen printing or microcontact printing can also be employed.
- an organic semiconductor layer is formed on the substrate 11 in a state that it covers the source electrode 12 and the drain electrode 13 , and a gate insulating film is formed on the organic semiconductor layer.
- each of the source electrode 12 and the drain electrode 13 has a flat surface and has a thickness as not more than 100 nm as thin as possible.
- an organic semiconductor layer 14 is formed on the substrate 11 in a state that it covers the source electrode 12 and the drain electrode 13 .
- a 1% by weight toluene solution of a pentacene derivative is coated by, for example, spin coating, and the solvent is then vaporized at 100° C., thereby forming the organic semiconductor layer 14 of 50 nm.
- high molecular weight materials for example, polythiophene, fluorene-thiophene copolymers, and polyallylamine
- low molecular weight materials for example, rubrene, thiophene oligomers, and naphthacene derivatives
- the organic semiconductor 14 may also be formed by printing such as ink jetting, dispenser method, flexography, gravure printing, and offset printing.
- the organic semiconductor layer 14 may be subjected to patterning for every device by various printing methods, or the organic semiconductor layer 14 may be subjected to pattern formation by vacuum deposition using a shadow mask.
- a gate insulating film 15 is formed on the organic semiconductor layer 14 .
- a surface of the gate insulating film 15 coming into contact with the organic semiconductor layer 14 is constituted of a water-repellent material.
- the gate electrode material is dried for solidification, whereby an interfacial characteristic between the organic semiconductor layer 14 and the gate insulating film 15 is improved during the formation of a gate electrode.
- fluorocarbon resins and resins containing a water-repellent surface treating agent containing a perfluoroalkyl group, an alkysilyl group or the like can be used.
- an amorphous perfluorocarbon resin which is a fluorocarbon resin (for example, CYTOP 809M, manufactured by Asahi Glass Co., Ltd.) is coated on the organic semiconductor layer 14 by, for example, spin coating, and the solvent is vaporized at 100° C., thereby forming the gate insulating film 15 in a thickness of 4 ⁇ m. Thereafter, by subjecting a surface of the gate insulating film 15 made of a water-repellent material to oxygen ashing to modify the surface state, its adhesion to a gate electrode to be formed in an upper layer is improved.
- a stack film of two or more kinds of insulating films may be configured.
- a second insulating layer made of a crosslinking high molecular weight material such as polyvinylphenol (PVP) is stacked on a first insulating layer made of the foregoing water-repellent material to form the gate insulating film 15 .
- PVP polyvinylphenol
- crosslinking high molecular weight material which can be used include, in addition to the foregoing PVP, polymethylmethacrylate (PMMA), polyimide, polyvinyl alcohol (PVA), polyvinylidene fluoride (PVDF), polyisobutylene (PIB), polystyrene (PS), polyvinyl chloride (PVC), polyethylene terephthalate (PET), polycarbonate (PC), and benzocyclobutene (BCB).
- a gate electrode 16 is formed on the gate insulating film 15 .
- a gate electrode material made of a silver paste is pattern coated on the gate insulating film 15 by, for example, screen printing.
- the foregoing silver paste is dried for solidification, thereby forming the gate electrode 16 made of silver.
- the foregoing heat treatment is carried out at a temperature in the range of higher than a temperature at which a metal oxide contained in the gate electrode material is reduced and metallized and a temperature at which the foregoing organic semiconductor layer 14 is not deteriorated, for example, in a temperature range of 100° C. or higher and lower than 150° C.
- the heat treatment is carried out at 120° C.
- the metal oxide contained in the silver paste is reduced and metallized, whereby the gate electrode 16 having a low resistivity value can be formed, but also the deterioration of the organic semiconductor layer 14 is prevented.
- the heat treatment is carried out to form the gate electrode 16 , whereby an interfacial characteristic between the organic semiconductor layer 14 and the gate insulating film 15 is improved.
- the gate electrode 16 is constituted of silver herein, in addition to silver, metals (for example, gold, platinum, and palladium) and conductive organic materials made of poly(3,4-ethylenedioxythiophene)/poly(4-styrenesulfonate) [PEDOT/PSS] and polyaniline (PANI) can also be used.
- metals for example, gold, platinum, and palladium
- conductive organic materials made of poly(3,4-ethylenedioxythiophene)/poly(4-styrenesulfonate) [PEDOT/PSS] and polyaniline (PANI) can also be used.
- any printing method is employable in an embodiment according to the invention.
- ink jetting, flexography, offset printing, and pad printing may be employed.
- the formation of a gate electrode by screen printing is preferable because even when the substrate has a large area, the gate electrode material can be pattern coated with good reproducibility.
- a thin film transistor 10 of a top gate type is thus accomplished on the substrate 11 .
- FIG. 2 shows results obtained by measuring gate voltage (V g )—drain current (I d ) with respect to the thin film transistor 10 of the foregoing embodiment.
- a graph (1) shows results obtained by measuring the thin film transistor 10 in which the gate electrode 16 made of silver is formed on the gate insulating film 15 made of an amorphous perfluorocarbon resin by screen printing and heat treatment in the same manner as in the foregoing embodiment explained while referring to FIGS. 1A to 1D .
- a graph (2) shows results obtained by measuring a thin film transistor in which the gate electrode 16 made of silver is formed on a gate insulating film in which a first insulating film made of an amorphous perfluorocarbon resin and a second insulating film made of PVP are stacked in this order by screen printing and heat treatment.
- a graph (3) shows results obtained by measuring a thin film transistor in which a gate electrode made of gold is formed on a gate insulating film made of an amorphous perfluorocarbon resin via a shadow mask by vapor deposition.
- each of the thin film transistors is set up such that when a minus gate voltage (approximately ⁇ 40 V) is applied, it becomes in an “ON” state.
- a minus gate voltage approximately ⁇ 40 V
- monitoring was carried out while continuously shifting the gate voltage in a minus direction and a plus direction.
- the thin film transistor has a gate insulating film in which a first insulating film made of an amorphous perfluorocarbon resin and a second insulating film made of PVP are stacked as shown in the graph (2), it was confirmed that not only the subthreshold characteristic is markedly improved, but also the on/off ratio increases even in comparison with the results of the thin film transistor as shown in the graph (1).
- FIG. 3 a circuit diagram of an active matrix type provided on a back side substrate 101 in a display is illustrated in FIG. 3 .
- plural signal lines 102 and scanning lines 103 are disposed in a matrix state in a display region 101 A positioned in a central part of the back side substrate 101 made of a plastic-made substrate.
- a thin film transistor 10 of a top gate type is provided as a pixel transistor.
- An auxiliary capacity device S and a display device D are connected to this thin film transistor 10 , and an auxiliary capacity line 104 is disposed in parallel to the foregoing scanning line 103 .
- a signal electrode drive circuit 105 to which the respective signal lines 102 are connected and a scanning electrode drive circuit 106 to which the respective scanning lines 103 are connected are disposed in a peripheral region of the display region 101 A in the back side substrate 101 .
- the respective auxiliary capacity lines 104 are connected to a common electrode 202 disposed in a display side substrate as described later.
- FIG. 4A is an outline plan view in which a pixel region 101 B surrounded by the signal line 102 and the scanning line 103 in the display region 101 A (see FIG. 3 ) is enlarged; and FIG. 4B is an A-A′ line sectional view in FIG. 4A .
- the signal line 102 made of silver and the drain electrode 13 are pattern formed on the back side substrate 101 illustrated only in FIG. 4B .
- the signal 102 is disposed in a state that it is provided extending in one direction, and the source electrode 12 is configured of a part of the signal line 102 .
- the drain electrode 13 is disposed in a state that it covers the whole of the pixel region 101 B within a range not coming into contact with the signal line 102 .
- the drain electrode 13 is disposed in a state that it covers the whole of the pixel region 101 B has been explained herein, it is enough that the drain electrode 13 is provided in a state that it overlaps a via and an auxiliary capacity electrode as described later at minimum.
- the organic semiconductor layer 14 made of, for example, a pentacene derivative, which becomes a channel layer is pattern formed on the back side substrate 101 between the source electrode 12 and the drain electrode 13 .
- the gate insulating film 15 made of an amorphous perfluorocarbon resin is provided on the back side substrate 101 including a top of the source electrode 12 and a top of the drain electrode 13 in a state that it covers this organic semiconductor layer 14 .
- the scanning line 103 made of silver is disposed on the foregoing gate insulating film 15 in a state that it is provided extending in a direction orthogonal to the foregoing signal line 102 , and the auxiliary capacity line 104 made of silver is disposed in parallel to the foregoing scanning line 103 .
- the gate electrode 16 configured of a part of the foregoing scanning line 103 is disposed in a state that it covers a top of the organic semiconductor layer 14 ; and an auxiliary capacity electrode 17 configured of a part of the auxiliary capacity line 104 is disposed in a state that it covers a part of a top of the foregoing drain electrode 13 .
- the gate insulating film 15 By interposing the gate insulating film 15 between the drain electrode 13 and the auxiliary capacity electrode 17 , the auxiliary capacity device S (see the foregoing FIG. 3 ) is configured. That is, the gate insulating film 15 also works as an auxiliary capacity insulating film.
- an interlayer insulating film 107 is disposed on the gate insulating film 15 in a state that it covers the scanning line 103 and the auxiliary capacity line 104 .
- a via hole 107 a reaching the foregoing drain electrode 13 is provided in the foregoing gate insulating film 15 and the foregoing interlayer insulating film 107 .
- a pixel electrode 109 connected to the drain electrode 13 via a via 108 provided within the via hole 107 a is disposed in a matrix state on the interlayer insulating film 107 in a state that it covers the whole of the pixel region 101 B.
- a display side substrate 201 which is disposed in a state that it is opposed to the foregoing back side substrate 101 is configured of a plastic-made substrate made of, for example, light transmissive PES.
- a common electrode 202 is disposed on a surface of the display side substrate 201 faced at a liquid crystal layer, and the auxiliary capacity line 104 disposed on the gate insulating film 15 is connected to this common electrode 202 .
- a liquid crystal layer 301 is interposed between the foregoing back side substrate 101 and the foregoing display side substrate 201 in a state that the pixel electrode 109 and the common electrode 202 are opposed to each other.
- a polymer dispersed liquid crystal (PDLC) is used for this liquid crystal layer 301 .
- Such a display is manufactured in the following manner. First of all, a conductive film made of silver is formed on the back side substrate 101 by, for example, spin coating, and the signal line 102 including the source electrode 12 and the drain electrode 13 are pattern formed by employing a usual lithography technology. Next, the organic semiconductor layer 14 made of a pentacene derivative is pattern formed by, for example, ink jetting. Next, the gate insulating film 15 made of an amorphous perfluorocarbon resin is formed on the back side substrate 101 including the top of the signal line 102 and the top of the drain electrode 13 by, for example, spin coating in a state that it covers the foregoing organic semiconductor layer 14 .
- a gate electrode material made of a silver paste is pattern coated on the gate insulating film 15 by screen printing and heat treated at 120° C., thereby forming the scanning line 103 (gate electrode 16 ) made of silver and the auxiliary capacity line 104 (auxiliary capacity electrode 17 ).
- the interlayer insulating film 107 made of polyimide is formed on the gate insulating film 15 by, for example, die coating in a state that it covers the scanning line 103 .
- the via hole 107 a in a state that it reaches the drain electrode 13 is formed in a region between the gate electrode 16 and the auxiliary capacity electrode 17 in the interlayer insulating film 107 and the gate insulating film 15 by a usual lithography technology.
- a silver paste is screen printed in a state that it embeds this via hole 107 a and dried for solidification, thereby not only forming the via 108 connected to the drain electrode 13 within the via hole 107 a but also disposing the pixel electrode 109 connected to this via 108 on the interlayer insulating film 107 in a matrix state.
- the common electrode 202 made of ITO is formed on the display side substrate 201 by, for example, sputtering.
- the back side substrate 101 and the display side substrate 201 are disposed opposite to each other in a state that the foregoing pixel electrode 109 and the foregoing common electrode 202 are opposed to each other, thereby bonding the both with a sealing material (not illustrated) provided in the surroundings of the back side substrate 101 and the display side substrate 201 .
- a liquid crystal material is filled between the back side substrate 101 and the display side substrate 201 , thereby forming the liquid crystal layer 301 .
- the liquid crystal display 1 thus accomplished is configured such that the display device D (see the foregoing FIG. 3 ) in which the liquid crystal layer 301 is interposed between the pixel electrode 109 and the common electrode 202 is disposed and formed in the thin film transistor 10 of a top gate type.
- the gate electrode material is pattern coated by printing, this case is low in costs and suitable for mass production as compared with the case of pattern forming the gate electrode 16 by employing a usual lithography technology. Accordingly, it is possible to improve the productivity. Furthermore, in the case of the thin film transistor 10 having the gate electrode 16 resulting from drying for solidification of the pattern coated gate electrode material, as explained previously while referring to FIG. 2 , not only a subthreshold characteristic is improved, but also an on/off ratio increases as compared with the case of a thin film transistor having a gate electrode formed by vapor deposition using a shadow mask. Thus, it is possible to obtain a thin film transistor having excellent electric characteristics.
- the display according to the present embodiment is not only improved in a subthreshold characteristic of the thin film transistor 10 but also increased in an on/off ratio, it is possible to design to realize low electricity consumption. Furthermore, according to the display of the present embodiment, when the pixel electrode 109 in a state that it is connected to the drain electrode 13 is formed on the interlayer insulating film 107 in a state that it covers the pixel region 101 B, an aperture can be taken widely so that it is possible to improve a luminance.
- the scanning line 103 and the auxiliary capacity line 104 may be formed in a different layer from each other.
- an outline configuration of the drive circuit to be provided in the back side substrate 101 is the same as that explained while referring to FIG. 3 in the embodiment.
- the same configurations as those in the foregoing embodiment are given the same symbols and explained.
- FIG. 5A is an outline plan view in which a pixel region 101 B surrounded by a signal line 102 and a scanning line 103 in the display region 101 A (see FIG. 3 ) is enlarged; and FIG. 5B is a B-B′ line sectional view in FIG. 5A .
- This auxiliary capacity line 104 is disposed in parallel to a scanning line as described later.
- the disposal shape of the auxiliary capacity line 104 is not particularly limited and, for example, the auxiliary capacity line 104 may be disposed in parallel to a signal line as described later.
- auxiliary capacity line 104 is constituted of silver herein, metals (for example, gold, platinum, and palladium) and conductive organic materials made of poly(3,4-ethylenedioxythiophene)/poly(4-styrenesulfonate) [PEDOT/PSS] and polyaniline (PANI) can also be used.
- metals for example, gold, platinum, and palladium
- conductive organic materials made of poly(3,4-ethylenedioxythiophene)/poly(4-styrenesulfonate) [PEDOT/PSS] and polyaniline (PANI) can also be used.
- an auxiliary capacity insulating film 110 is disposed on the back side substrate 101 in a state that it covers the foregoing auxiliary capacity line 104 .
- this auxiliary capacity insulating film 110 is made of a material having a relatively large dielectric constant as from approximately 4 to 20 and formed in a thickness thinner than that of a gate insulating film as described later.
- PVP can be used as this auxiliary capacity insulating film 110 .
- the signal line 102 a part of which becomes a source electrode 12 and a drain electrode 13 are pattern formed on the auxiliary capacity insulating film 110 .
- This signal line 102 is provided extending in an orthogonal state to the foregoing auxiliary capacity line 104 , and the drain electrode 13 is disposed in a state that it covers the entire region of the pixel region 101 B within a range of not coming into contact with the signal line 102 .
- a pixel electrode of a display device is configured in a state that it is connected to this drain electrode 13 in the same layer. For that reason, in the display of the present embodiment, a via for the extraction from the drain electrode 13 into the pixel electrode may not be formed, thereby omitting the formation step of a via.
- auxiliary capacity insulating film 110 between the drain electrode 13 and the auxiliary capacity electrode 17 , an auxiliary capacity device S (see the foregoing FIG. 3 ) is configured.
- an organic semiconductor layer 14 made of, for example, a pentacene derivative, which becomes a channel layer is pattern formed on the auxiliary capacity insulating film 110 between the source electrode 12 and the drain electrode 13 .
- a gate insulating film 15 is provided on the auxiliary capacity insulating film 110 including a top of the source electrode 12 and a top of the drain electrode 13 in a state that it covers this organic semiconductor layer 14 .
- the scanning line 103 is disposed on the foregoing gate insulating film 15 in a state that it is provided extending in a direction orthogonal to the foregoing signal line 102 and in parallel to the foregoing auxiliary capacity line 104 . Also, a gate electrode 16 configured of a part of the foregoing scanning line 103 is disposed in a state that it covers a top of the organic semiconductor layer 14 . Furthermore, an interlayer insulating film 107 is disposed on the gate insulating film 15 in a state that it covers this scanning line 103 .
- a common electrode 202 is fabricated, and a liquid crystal layer 301 is interposed between the back side substrate 101 and a display side substrate 201 in a state that their electrode forming surface sides are opposed to each other.
- Such a display is manufactured in the following manner. First of all, a silver ink is coated on the back side substrate 101 by, for example, spin coating and heat treated at 150° C., thereby fabricating a conductive film (not illustrated) made of silver in a thickness of 30 nm. Next, the auxiliary capacity line 104 made of silver is pattern formed by employing a usual lithography technology.
- ink jetting, screen printing and laser plotting may be employed as a forming method of a resist pattern used for a mask of etching. Furthermore, direct patterning by ink jetting, screen printing or microcontact printing can also be employed.
- the surface of the auxiliary capacity line 104 has a flat surface and has a thickness as not more than 100 nm as thin as possible.
- gravure coating, roll coating, kiss coating, knife coating, die coating, slit coating, and blade coating can also be employed.
- the auxiliary capacity insulating film 110 made of PVP is formed on the back side substrate 101 by, for example, die coating in a state that it covers the auxiliary capacity line 104 .
- a conductive film made of silver is formed on the auxiliary capacity insulating film 110 by, for example, spin coating, and the signal line 102 including the source electrode 12 and the drain electrode 13 are pattern formed by employing a usual lithography technology.
- the organic semiconductor layer 14 made of a pentacene derivative is pattern formed on the auxiliary capacity insulating film 110 between the source electrode 12 and the drain electrode 13 by, for example, ink jetting.
- the gate insulating film 15 is formed on the auxiliary capacity insulating film 110 including a top of the signal line 102 and a top of the drain electrode 13 by, for example, spin coating in a state that it covers the foregoing organic semiconductor layer 14 .
- a gate electrode material made of a silver paste is pattern coated on the gate insulating film 15 by screen printing and heat treated at 120° C., thereby forming the scanning line 103 (gate electrode 16 ) made of silver.
- the interlayer insulating film 107 made of polyimide is formed on the gate insulating film 15 by, for example, die coating in a state that it covers the scanning line 103 .
- the subsequent steps are carried out in the same manner as in the embodiment. That is, the common electrode 202 is formed on the display side substrate 201 ; and the back side substrate 101 and the display side substrate 201 are disposed opposite to each other in a state that their electrode forming surfaces are opposed to each other, thereby bonding the both with a sealing material (not illustrated) provided in the surroundings of the back side substrate 101 and the display side substrate 201 . Subsequently, a liquid crystal material is filled between the back side substrate 101 and the display side substrate 201 , thereby forming the liquid crystal layer 301 .
- the liquid crystal display 2 thus accomplished is configured such that a display device D (see the foregoing FIG. 3 ) in which the liquid crystal layer 301 is interposed between the pixel electrode made of the drain electrode 13 and the common electrode 202 is disposed and formed in the thin film transistor 10 of a top gate type.
- FIG. 6 a pixel equivalent circuit diagram of the foregoing display device D is illustrated in FIG. 6 .
- the display device D and the auxiliary capacity device S are connected to the thin film transistor 10 in which the source electrode 12 , the drain electrode 13 , the organic semiconductor layer 14 and the gate electrode 16 are stacked in this order.
- a ratio of the gate electrode-to-source electrode capacity (C gs ) and the auxiliary capacity (C s ) is regulated by an area ratio of the gate electrode 16 and the auxiliary capacity electrode 17 .
- the scanning line 103 is formed by heat treating the gate electrode material having been pattern formed by printing, the same effects as in the foregoing embodiment can be brought.
- the auxiliary capacity line 104 and the scanning line 103 are formed in a different layer from each other, the field through voltage ( ⁇ V) can be made small as described previously. Also, according to the foregoing display, since the drain electrode 13 also works as a pixel electrode, the forming step of a via can be omitted, and therefore, the manufacturing steps are simplified.
- an embodiment according to the invention is also applicable to a thin film transistor of a top gate/top contact type.
- an example of a display provided with a liquid crystal display device as the display device D has been explained, it should not be construed that an embodiment according to the invention is limited thereto, but other display devices, for example, an organic electroluminescent device (organic EL device) and an electrophoresis type display device (E-ink) may be provided.
Landscapes
- Engineering & Computer Science (AREA)
- Manufacturing & Machinery (AREA)
- Thin Film Transistor (AREA)
- Formation Of Insulating Films (AREA)
- Liquid Crystal (AREA)
- Electroluminescent Light Sources (AREA)
- Electrodes Of Semiconductors (AREA)
Abstract
A method of making a thin film transistor made of a stack of an organic semiconductor layer, a gate insulating film and a gate electrode in this order on a substrate, which includes the steps of pattern coating a gate electrode material on the gate insulating film by printing; and carrying out a heat treatment to form the gate electrode resulting from drying for solidification of the pattern coated gate electrode material.
Description
- This application is a continuation of U.S. patent application Ser. No. 11/746,738, filed May 10, 2007, the entirety of which is incorporated herein by reference to the extent permitted by law. The present application claims the benefit of priority to Japanese Patent Application No. JP 2006-135995 filed in the Japan Patent Office on May 16, 2006, the entirety of which is incorporated by reference herein to the extent permitted by law.
- 1. Field of the Invention
- The invention relates to a manufacturing method of a thin film transistor and to a thin film transistor and also to a display. In more detail, the invention relates to a manufacturing method of a thin film transistor of a top gate type using an organic semiconductor layer as a channel layer and to a thin film transistor and also to a display using the same.
- 2. Description of the Related Art
- A thin film transistor (TFT) is widely used as a pixel transistor in electronic circuits, in particular flat panel displays of an active matrix type.
- At present, the majority of thin film transistors is an Si based inorganic semiconductor transistor using amorphous silicon or polycrystalline silicon as a semiconductor layer. Since the manufacture of the same employs fabrication requiring a vacuum treatment chamber such as chemical vapor deposition (CVD) for the formation of a semiconductor layer, the process costs are high. Also, since a heat treatment at high temperatures is necessary, a substrate is required to have heat resistance.
- On the other hand, in a thin film transistor utilizing an organic semiconductor, it is possible to coat and fabricate an organic semiconductor layer which becomes a channel layer at low temperatures. For that reason, not only such is advantageous for realizing low costs, but also it is possible to achieve the formation on a flexibly substrate with low heat resistance such as plastics.
- Of the foregoing thin film transistors, in particular, a thin film transistor of a top gate type is studied as a drive device of an active matrix type in display devices such as electronic paper. In the case of the top gate structure, a channel layer is disposed in a side of a back side substrate with respect to a gate electrode as compared with the case of a bottom gate structure, and therefore, there is brought an advantage that influences of a potential of a pixel electrode against the channel layer can be made small. In the former case, as a forming method of the gate electrode, there is often employed an example in which a metal such as gold is subjected to pattern formation via a shadow mask by, for example, vapor deposition (see, for example, Advanced Function Materials, (United States) 2003, Vol. 13, p. 199; and Applied Physics Letters, (United States) 2002, Vol. 81, p. 1735 (Non-Patent
Documents 1 and 2)). - However, in the vapor deposition via a shadow mask, it is difficult to form a fine pattern of not more than 100% μm in a large area, and there are involved problems that not only throughput of mass production becomes worse, but also the costs become high easily.
- In view of the foregoing problems of the related art, it is desirable to provide a manufacturing method of a thin film transistor which is suitable for mass production and is able to be manufactured at low costs and a thin film transistor and also a display using the same.
- According to an embodiment of the invention, there is provided a manufacturing method of a thin film transistor made of a stack of an organic semiconductor layer, a gate insulating film and a gate electrode in this order on a substrate, wherein the following steps are carried out successively. First of all, a step of pattern coating a gate electrode material on the gate insulating film by printing is carried out. Next, a heat treatment is carried out to form the gate electrode resulting from drying for solidification of the pattern coated gate electrode material.
- Also, according to an embodiment of the invention, there is provided a thin film transistor made of a stack of an organic semiconductor layer, a gate insulating film and a gate electrode in this order on a substrate, wherein the gate electrode is formed by heat treating a gate electrode material having been pattern coated by printing.
- According to the manufacturing method of a thin film transistor and the thin film transistor ad described above, since the gate electrode material is pattern coated by printing, the costs are low as compared with the case of pattern forming a gate electrode by employing a usual lithography technology, and they are suitable for mass production. Furthermore, as described later in detail in the section of “Detailed Description of the Preferred Embodiments”, it has been confirmed that the thin film transistor having a gate electrode resulting from drying for solidification of the pattern coated gate electrode material is not only improved in a subthreshold characteristic but also increased in an on/off ratio as compared with a thin film transistor having a gate electrode formed by vapor deposition using a shadow mask,
- Also, according to an embodiment of the invention, there is provided a display including a thin film transistor made of a stack of an organic semiconductor layer, a gate insulating film and a gate electrode in this order on a substrate; and a display device connected to this thin film transistor disposed and formed on a substrate, wherein the gate electrode is formed by heat treating a gate electrode material having been pattern coated by printing.
- According to such a display, by providing the foregoing thin film transistor, not only a subthreshold characteristic of the thin film transistor is improved, but also an on/off ratio is increased.
- As described previously, since the manufacturing method of a thin film transistor and the thin film transistor according to embodiments of the invention are not only low in costs but also suitable for mass production, they are able to improve the productivity. Also, since not only a subthreshold characteristic of the thin film transistor is improved, but also an on/off ratio is increased, it is possible to obtain a thin film transistor having excellent electric characteristics.
- Also, since the display according to an embodiment according to the invention is not only improved in a subthreshold characteristic but also increased in an on/off ratio, it is possible to design to realize low electricity consumption.
-
FIGS. 1A to 1D are each a sectional view of manufacturing step for explaining a manufacturing method of a thin film transistor according an embodiment of the invention; -
FIG. 2 is a graph to show a relationship between a gate voltage and a source current or a drain current in a thin film transistor; -
FIG. 3 is a circuit diagram provided on a back side substrate of a display according to an embodiment of the invention; -
FIG. 4A is a plan view of a one-pixel portion for explaining a display according to an embodiment of the invention; andFIG. 4B is an A-A′ line sectional view thereof; -
FIG. 5A is a plain view of a one-pixel portion for explaining Modification Example 1 of a display according to an embodiment of the invention; andFIG. 5B is a B-B′ line sectional view thereof; and -
FIG. 6 is an equivalent circuit diagram of a display device in Modification Example 1 of a display according to an embodiment of the invention. - Embodiments according to the invention are hereunder explained in detail with reference to the accompanying drawings.
- One example of a manufacturing method of a thin film transistor according to an embodiment of the invention is explained with reference to a sectional view of manufacturing step as illustrated in each of
FIGS. 1A to 1D . The thin film transistor according to an embodiment of the invention is a thin film transistor of a top gate type (stagger type). In the present embodiment, a configuration of a thin film transistor of a top gate/bottom contact type is explained in order of manufacturing steps. - First of all, as illustrated in
FIG. 1A , asource electrode 12 and adrain electrode 13 are pattern formed on asubstrate 11. In that case, a silver ink is coated on the plastic-madesubstrate 11 made of polyethersulfone (PES) by, for example, spin coating and heat treated at 150° C., thereby fabricating a conductive film (not illustrated) made of silver in a thickness of 30 nm. Next, a resist pattern in which patterns of thesource electrode 12 and thedrain electrode 13 are provided by photolithography is formed on the conductive film. Subsequently, thesource electrode 12 and thedrain electrode 13 are pattern formed by wet etching using a silver etching solution. - Though PES is used herein as the
substrate 11, glass and plastics with high heat resistance such as polyethylene naphthalate (PEN), polyimide (PI), polycarbonate (PC), and polyacrylate (PAR) can also be used as thesubstrate 11. - Also, in addition to silver, metals having good ohmic contact with a p-type semiconductor (for example, gold, platinum, and palladium) and conductive organic materials made of poly(3,4-ethylenedioxythiophene)/poly(4-styrenesulfonate) [PEDOT/PSS] and polyaniline (PANI) can also be used as the
source electrode 12 and thedrain electrode 13. - Also, in the forming step of the
source electrode 12 and thedrain electrode 13, ink jetting, screen printing and laser plotting may be employed as a forming method of a resist pattern which is used for a mask of etching. Furthermore, direct patterning by ink jetting, screen printing or microcontact printing can also be employed. However, in a later step, an organic semiconductor layer is formed on thesubstrate 11 in a state that it covers thesource electrode 12 and thedrain electrode 13, and a gate insulating film is formed on the organic semiconductor layer. Accordingly, for the purpose of forming a good interface between the organic semiconductor layer and the gate insulating film, it is preferable that each of thesource electrode 12 and thedrain electrode 13 has a flat surface and has a thickness as not more than 100 nm as thin as possible. In order to form each of the flattenedsource electrode 12 anddrain electrode 13 having a thickness of not more than 100 nm, it is preferred to employ the foregoing spin coating. Besides, gravure coating, roll coating, kiss coating, knife coating, die coating, slit coating, and blade coating can also be employed. - Next, as illustrated in
FIG. 1B , anorganic semiconductor layer 14 is formed on thesubstrate 11 in a state that it covers thesource electrode 12 and thedrain electrode 13. Here, a 1% by weight toluene solution of a pentacene derivative is coated by, for example, spin coating, and the solvent is then vaporized at 100° C., thereby forming theorganic semiconductor layer 14 of 50 nm. - Here, in addition to the foregoing pentacene derivatives, high molecular weight materials (for example, polythiophene, fluorene-thiophene copolymers, and polyallylamine) and low molecular weight materials (for example, rubrene, thiophene oligomers, and naphthacene derivatives) may be used as the
organic semiconductor 14. - Also, in addition to the foregoing spin coating, the
organic semiconductor 14 may also be formed by printing such as ink jetting, dispenser method, flexography, gravure printing, and offset printing. Incidentally, though an example of forming theorganic semiconductor layer 14 is formed in a solid film state is explained herein, theorganic semiconductor layer 14 may be subjected to patterning for every device by various printing methods, or theorganic semiconductor layer 14 may be subjected to pattern formation by vacuum deposition using a shadow mask. - Next, as illustrated in
FIG. 1C , agate insulating film 15 is formed on theorganic semiconductor layer 14. Here, it is preferable that a surface of thegate insulating film 15 coming into contact with theorganic semiconductor layer 14 is constituted of a water-repellent material. Thus, when a gate electrode material is pattern coated on thegate insulating film 15 by printing and heat treated in a later step, the gate electrode material is dried for solidification, whereby an interfacial characteristic between theorganic semiconductor layer 14 and thegate insulating film 15 is improved during the formation of a gate electrode. As the water-repellent material, fluorocarbon resins and resins containing a water-repellent surface treating agent containing a perfluoroalkyl group, an alkysilyl group or the like can be used. Here, an amorphous perfluorocarbon resin which is a fluorocarbon resin (for example, CYTOP 809M, manufactured by Asahi Glass Co., Ltd.) is coated on theorganic semiconductor layer 14 by, for example, spin coating, and the solvent is vaporized at 100° C., thereby forming thegate insulating film 15 in a thickness of 4 μm. Thereafter, by subjecting a surface of thegate insulating film 15 made of a water-repellent material to oxygen ashing to modify the surface state, its adhesion to a gate electrode to be formed in an upper layer is improved. - Incidentally, though an example of configuring the
gate insulating film 15 by a single-layer film made of a water-repellent material is explained herein, a stack film of two or more kinds of insulating films may be configured. For example, it is more preferable that a second insulating layer made of a crosslinking high molecular weight material such as polyvinylphenol (PVP) is stacked on a first insulating layer made of the foregoing water-repellent material to form thegate insulating film 15. In that case, a surface of the first insulating layer is subjected to oxygen ashing to form the second insulating layer. Thus, since thegate insulating film 15 becomes in a state that its gate electrode side as described later is covered by the crosslinking high molecular weight material, it is possible to prevent surely the leakage of a current. Examples of the foregoing crosslinking high molecular weight material which can be used include, in addition to the foregoing PVP, polymethylmethacrylate (PMMA), polyimide, polyvinyl alcohol (PVA), polyvinylidene fluoride (PVDF), polyisobutylene (PIB), polystyrene (PS), polyvinyl chloride (PVC), polyethylene terephthalate (PET), polycarbonate (PC), and benzocyclobutene (BCB). - Next, as illustrated in
FIG. 1D , agate electrode 16 is formed on thegate insulating film 15. In that case, a gate electrode material made of a silver paste is pattern coated on thegate insulating film 15 by, for example, screen printing. Next, by performing a heat treatment, the foregoing silver paste is dried for solidification, thereby forming thegate electrode 16 made of silver. Here, it is preferable that the foregoing heat treatment is carried out at a temperature in the range of higher than a temperature at which a metal oxide contained in the gate electrode material is reduced and metallized and a temperature at which the foregoingorganic semiconductor layer 14 is not deteriorated, for example, in a temperature range of 100° C. or higher and lower than 150° C. Here, the heat treatment is carried out at 120° C. Thus, not only the metal oxide contained in the silver paste is reduced and metallized, whereby thegate electrode 16 having a low resistivity value can be formed, but also the deterioration of theorganic semiconductor layer 14 is prevented. Also, as described previously, after pattern coating the gate electrode material by printing, the heat treatment is carried out to form thegate electrode 16, whereby an interfacial characteristic between theorganic semiconductor layer 14 and thegate insulating film 15 is improved. - Incidentally, though the
gate electrode 16 is constituted of silver herein, in addition to silver, metals (for example, gold, platinum, and palladium) and conductive organic materials made of poly(3,4-ethylenedioxythiophene)/poly(4-styrenesulfonate) [PEDOT/PSS] and polyaniline (PANI) can also be used. - Also, though an example of pattern coating the gate electrode material by employing screen printing is explained herein, any printing method is employable in an embodiment according to the invention. For example, ink jetting, flexography, offset printing, and pad printing may be employed. However, the formation of a gate electrode by screen printing is preferable because even when the substrate has a large area, the gate electrode material can be pattern coated with good reproducibility.
- A
thin film transistor 10 of a top gate type is thus accomplished on thesubstrate 11. - Here,
FIG. 2 shows results obtained by measuring gate voltage (Vg)—drain current (Id) with respect to thethin film transistor 10 of the foregoing embodiment. - Here, a graph (1) shows results obtained by measuring the
thin film transistor 10 in which thegate electrode 16 made of silver is formed on thegate insulating film 15 made of an amorphous perfluorocarbon resin by screen printing and heat treatment in the same manner as in the foregoing embodiment explained while referring toFIGS. 1A to 1D . Also, a graph (2) shows results obtained by measuring a thin film transistor in which thegate electrode 16 made of silver is formed on a gate insulating film in which a first insulating film made of an amorphous perfluorocarbon resin and a second insulating film made of PVP are stacked in this order by screen printing and heat treatment. Furthermore, a graph (3) shows results obtained by measuring a thin film transistor in which a gate electrode made of gold is formed on a gate insulating film made of an amorphous perfluorocarbon resin via a shadow mask by vapor deposition. - Incidentally, each of the thin film transistors is set up such that when a minus gate voltage (approximately −40 V) is applied, it becomes in an “ON” state. In measuring a drain current value, monitoring was carried out while continuously shifting the gate voltage in a minus direction and a plus direction.
- As a result, it was confirmed that in the thin film transistor shown in the graph (3) to which an embodiment according to the invention is not applied, a turn-on voltage is 37 V, whereas in the thin film transistors shown in the graphs (1) and (2) to which an embodiment according to the invention is applied, a turn-on voltage is respectively 16 V and 6 V and shifted in a low voltage side, whereby a subthreshold characteristic is improved. Also, in the thin film transistors shown in the graphs (1) and (2), it was confirmed that an OFF-state current decreases and that an on/off ratio increases. In particular, in the case where the thin film transistor has a gate insulating film in which a first insulating film made of an amorphous perfluorocarbon resin and a second insulating film made of PVP are stacked as shown in the graph (2), it was confirmed that not only the subthreshold characteristic is markedly improved, but also the on/off ratio increases even in comparison with the results of the thin film transistor as shown in the graph (1).
- Incidentally, while illustration is omitted herein, with respect to a thin film transistor of a bottom gate type in which a gate electrode is formed by screen printing and heat treatment, since irregularities are formed in a surface side of the gate electrode and irregularities are also formed on an interface between a gate insulating film and an organic semiconductor layer to be formed successively in an upper layer of the gate electrode, it was confirmed that a sufficient performance to such an extent that it is useful as a thin film transistor is not obtained.
- Next, a display to which the foregoing thin film transistor of the present embodiment is applied is explained while referring to a liquid crystal display of an active matrix type in which the foregoing thin film transistor is disposed and formed on a back side substrate as an example. Incidentally, in explaining the configuration of a display, configuring elements of the thin film transistor are given the same symbols as in
FIGS. 1A to 1D and explained. - Here, a circuit diagram of an active matrix type provided on a
back side substrate 101 in a display is illustrated inFIG. 3 . As illustrated in this drawing,plural signal lines 102 andscanning lines 103 are disposed in a matrix state in adisplay region 101A positioned in a central part of theback side substrate 101 made of a plastic-made substrate. In each intersect between thescanning line 103 and thesignal line 102, athin film transistor 10 of a top gate type is provided as a pixel transistor. An auxiliary capacity device S and a display device D are connected to thisthin film transistor 10, and anauxiliary capacity line 104 is disposed in parallel to the foregoingscanning line 103. - Also, a signal
electrode drive circuit 105 to which therespective signal lines 102 are connected and a scanningelectrode drive circuit 106 to which therespective scanning lines 103 are connected are disposed in a peripheral region of thedisplay region 101A in theback side substrate 101. Also, the respectiveauxiliary capacity lines 104 are connected to acommon electrode 202 disposed in a display side substrate as described later. - Next, a more detail configuration of the
display region 101A in thefirst substrate 101 is explained on the basis of a plan view ofFIG. 4A and a sectional view ofFIG. 4B . Here,FIG. 4A is an outline plan view in which apixel region 101B surrounded by thesignal line 102 and thescanning line 103 in thedisplay region 101A (seeFIG. 3 ) is enlarged; andFIG. 4B is an A-A′ line sectional view inFIG. 4A . - The
signal line 102 made of silver and thedrain electrode 13 are pattern formed on theback side substrate 101 illustrated only inFIG. 4B . Thesignal 102 is disposed in a state that it is provided extending in one direction, and thesource electrode 12 is configured of a part of thesignal line 102. Also, thedrain electrode 13 is disposed in a state that it covers the whole of thepixel region 101B within a range not coming into contact with thesignal line 102. Incidentally, while an example in which thedrain electrode 13 is disposed in a state that it covers the whole of thepixel region 101B has been explained herein, it is enough that thedrain electrode 13 is provided in a state that it overlaps a via and an auxiliary capacity electrode as described later at minimum. - The
organic semiconductor layer 14 made of, for example, a pentacene derivative, which becomes a channel layer is pattern formed on theback side substrate 101 between thesource electrode 12 and thedrain electrode 13. Also, thegate insulating film 15 made of an amorphous perfluorocarbon resin is provided on theback side substrate 101 including a top of thesource electrode 12 and a top of thedrain electrode 13 in a state that it covers thisorganic semiconductor layer 14. - The
scanning line 103 made of silver is disposed on the foregoinggate insulating film 15 in a state that it is provided extending in a direction orthogonal to the foregoingsignal line 102, and theauxiliary capacity line 104 made of silver is disposed in parallel to the foregoingscanning line 103. Thegate electrode 16 configured of a part of the foregoingscanning line 103 is disposed in a state that it covers a top of theorganic semiconductor layer 14; and anauxiliary capacity electrode 17 configured of a part of theauxiliary capacity line 104 is disposed in a state that it covers a part of a top of the foregoingdrain electrode 13. By interposing thegate insulating film 15 between thedrain electrode 13 and theauxiliary capacity electrode 17, the auxiliary capacity device S (see the foregoingFIG. 3 ) is configured. That is, thegate insulating film 15 also works as an auxiliary capacity insulating film. - Furthermore, an
interlayer insulating film 107 is disposed on thegate insulating film 15 in a state that it covers thescanning line 103 and theauxiliary capacity line 104. Also, a viahole 107 a reaching the foregoingdrain electrode 13 is provided in the foregoinggate insulating film 15 and the foregoinginterlayer insulating film 107. Apixel electrode 109 connected to thedrain electrode 13 via a via 108 provided within the viahole 107 a is disposed in a matrix state on theinterlayer insulating film 107 in a state that it covers the whole of thepixel region 101B. - On the other hand, a
display side substrate 201 which is disposed in a state that it is opposed to the foregoing backside substrate 101 is configured of a plastic-made substrate made of, for example, light transmissive PES. Acommon electrode 202 is disposed on a surface of thedisplay side substrate 201 faced at a liquid crystal layer, and theauxiliary capacity line 104 disposed on thegate insulating film 15 is connected to thiscommon electrode 202. - A
liquid crystal layer 301 is interposed between the foregoing backside substrate 101 and the foregoingdisplay side substrate 201 in a state that thepixel electrode 109 and thecommon electrode 202 are opposed to each other. For thisliquid crystal layer 301, for example, a polymer dispersed liquid crystal (PDLC) is used. - Such a display is manufactured in the following manner. First of all, a conductive film made of silver is formed on the
back side substrate 101 by, for example, spin coating, and thesignal line 102 including thesource electrode 12 and thedrain electrode 13 are pattern formed by employing a usual lithography technology. Next, theorganic semiconductor layer 14 made of a pentacene derivative is pattern formed by, for example, ink jetting. Next, thegate insulating film 15 made of an amorphous perfluorocarbon resin is formed on theback side substrate 101 including the top of thesignal line 102 and the top of thedrain electrode 13 by, for example, spin coating in a state that it covers the foregoingorganic semiconductor layer 14. - Next, a gate electrode material made of a silver paste is pattern coated on the
gate insulating film 15 by screen printing and heat treated at 120° C., thereby forming the scanning line 103 (gate electrode 16) made of silver and the auxiliary capacity line 104 (auxiliary capacity electrode 17). Subsequently, theinterlayer insulating film 107 made of polyimide is formed on thegate insulating film 15 by, for example, die coating in a state that it covers thescanning line 103. Thereafter, the viahole 107 a in a state that it reaches thedrain electrode 13 is formed in a region between thegate electrode 16 and theauxiliary capacity electrode 17 in theinterlayer insulating film 107 and thegate insulating film 15 by a usual lithography technology. - Next, a silver paste is screen printed in a state that it embeds this via
hole 107 a and dried for solidification, thereby not only forming the via 108 connected to thedrain electrode 13 within the viahole 107 a but also disposing thepixel electrode 109 connected to this via 108 on theinterlayer insulating film 107 in a matrix state. - On the other hand, the
common electrode 202 made of ITO (indium tin oxide) is formed on thedisplay side substrate 201 by, for example, sputtering. - Next, the
back side substrate 101 and thedisplay side substrate 201 are disposed opposite to each other in a state that the foregoingpixel electrode 109 and the foregoingcommon electrode 202 are opposed to each other, thereby bonding the both with a sealing material (not illustrated) provided in the surroundings of theback side substrate 101 and thedisplay side substrate 201. Subsequently, a liquid crystal material is filled between theback side substrate 101 and thedisplay side substrate 201, thereby forming theliquid crystal layer 301. Theliquid crystal display 1 thus accomplished is configured such that the display device D (see the foregoingFIG. 3 ) in which theliquid crystal layer 301 is interposed between thepixel electrode 109 and thecommon electrode 202 is disposed and formed in thethin film transistor 10 of a top gate type. - In the light of the above, according to the manufacturing method of a thin film transistor and the thin film transistor of the present embodiment, since the gate electrode material is pattern coated by printing, this case is low in costs and suitable for mass production as compared with the case of pattern forming the
gate electrode 16 by employing a usual lithography technology. Accordingly, it is possible to improve the productivity. Furthermore, in the case of thethin film transistor 10 having thegate electrode 16 resulting from drying for solidification of the pattern coated gate electrode material, as explained previously while referring toFIG. 2 , not only a subthreshold characteristic is improved, but also an on/off ratio increases as compared with the case of a thin film transistor having a gate electrode formed by vapor deposition using a shadow mask. Thus, it is possible to obtain a thin film transistor having excellent electric characteristics. - Also, since the display according to the present embodiment is not only improved in a subthreshold characteristic of the
thin film transistor 10 but also increased in an on/off ratio, it is possible to design to realize low electricity consumption. Furthermore, according to the display of the present embodiment, when thepixel electrode 109 in a state that it is connected to thedrain electrode 13 is formed on theinterlayer insulating film 107 in a state that it covers thepixel region 101B, an aperture can be taken widely so that it is possible to improve a luminance. - Incidentally, in the foregoing embodiment, though an example of forming the
scanning line 103 and theauxiliary capacity line 104 in the same layer has been explained, thescanning line 103 and theauxiliary capacity line 104 may be formed in a different layer from each other. In that case, an outline configuration of the drive circuit to be provided in theback side substrate 101 is the same as that explained while referring toFIG. 3 in the embodiment. In the present Modification Example, the same configurations as those in the foregoing embodiment are given the same symbols and explained. - Here,
FIG. 5A is an outline plan view in which apixel region 101B surrounded by asignal line 102 and ascanning line 103 in thedisplay region 101A (seeFIG. 3 ) is enlarged; andFIG. 5B is a B-B′ line sectional view inFIG. 5A . - Here, an
auxiliary capacity line 104 made of, for example, silver, a part of which becomes anauxiliary capacity electrode 17, is pattern formed on aback side substrate 101 illustrated only inFIG. 5B in a state that it is provided extending in one direction. Thisauxiliary capacity line 104 is disposed in parallel to a scanning line as described later. Incidentally, though an example in which theauxiliary capacity line 104 is disposed in parallel to the scanning line is explained herein, the disposal shape of theauxiliary capacity line 104 is not particularly limited and, for example, theauxiliary capacity line 104 may be disposed in parallel to a signal line as described later. - Incidentally, though the
auxiliary capacity line 104 is constituted of silver herein, metals (for example, gold, platinum, and palladium) and conductive organic materials made of poly(3,4-ethylenedioxythiophene)/poly(4-styrenesulfonate) [PEDOT/PSS] and polyaniline (PANI) can also be used. - Also, an auxiliary
capacity insulating film 110 is disposed on theback side substrate 101 in a state that it covers the foregoingauxiliary capacity line 104. Here, it is preferable that this auxiliarycapacity insulating film 110 is made of a material having a relatively large dielectric constant as from approximately 4 to 20 and formed in a thickness thinner than that of a gate insulating film as described later. For example, PVP can be used as this auxiliarycapacity insulating film 110. Thus, as described in detail later, it is possible to design an auxiliary capacity (Cs) large against a gate electrode-to-source electrode capacity (Cgs). - Also, the signal line 102 a part of which becomes a
source electrode 12 and adrain electrode 13 are pattern formed on the auxiliarycapacity insulating film 110. Thissignal line 102 is provided extending in an orthogonal state to the foregoingauxiliary capacity line 104, and thedrain electrode 13 is disposed in a state that it covers the entire region of thepixel region 101B within a range of not coming into contact with thesignal line 102. Here, a pixel electrode of a display device is configured in a state that it is connected to thisdrain electrode 13 in the same layer. For that reason, in the display of the present embodiment, a via for the extraction from thedrain electrode 13 into the pixel electrode may not be formed, thereby omitting the formation step of a via. Such is preferable because not only a complicated lithography step for forming a via hole may not be carried out, but also a via hole may not be formed in a gate insulating film or an inter-layer insulating film formed by coating in which an etching selection ratio to a resist material is hardly taken. By interposing the auxiliarycapacity insulating film 110 between thedrain electrode 13 and theauxiliary capacity electrode 17, an auxiliary capacity device S (see the foregoingFIG. 3 ) is configured. - Also, an
organic semiconductor layer 14 made of, for example, a pentacene derivative, which becomes a channel layer is pattern formed on the auxiliarycapacity insulating film 110 between thesource electrode 12 and thedrain electrode 13. Also, agate insulating film 15 is provided on the auxiliarycapacity insulating film 110 including a top of thesource electrode 12 and a top of thedrain electrode 13 in a state that it covers thisorganic semiconductor layer 14. - The
scanning line 103 is disposed on the foregoinggate insulating film 15 in a state that it is provided extending in a direction orthogonal to the foregoingsignal line 102 and in parallel to the foregoingauxiliary capacity line 104. Also, agate electrode 16 configured of a part of the foregoingscanning line 103 is disposed in a state that it covers a top of theorganic semiconductor layer 14. Furthermore, aninterlayer insulating film 107 is disposed on thegate insulating film 15 in a state that it covers thisscanning line 103. - On the other hand, likewise the embodiment, in the
display side substrate 201 to be disposed in a state that it is opposed to the foregoing backside substrate 101, acommon electrode 202 is fabricated, and aliquid crystal layer 301 is interposed between theback side substrate 101 and adisplay side substrate 201 in a state that their electrode forming surface sides are opposed to each other. - Such a display is manufactured in the following manner. First of all, a silver ink is coated on the
back side substrate 101 by, for example, spin coating and heat treated at 150° C., thereby fabricating a conductive film (not illustrated) made of silver in a thickness of 30 nm. Next, theauxiliary capacity line 104 made of silver is pattern formed by employing a usual lithography technology. - Here, in the forming step of the foregoing
auxiliary capacity line 104, ink jetting, screen printing and laser plotting may be employed as a forming method of a resist pattern used for a mask of etching. Furthermore, direct patterning by ink jetting, screen printing or microcontact printing can also be employed. However, in a later step, since an auxiliary capacity insulating film and a drain electrode (pixel electrode) are stacked successively on theback side substrate 101 in a state that it covers theauxiliary capacity line 104, for the purpose of realizing good maintenance of a charge with less leakage of a current in an auxiliary capacity part, it is preferable that the surface of theauxiliary capacity line 104 has a flat surface and has a thickness as not more than 100 nm as thin as possible. In order to form theauxiliary capacity line 104 having a flattened surface and having a thickness of not more than 100 nm, it is preferred to employ the foregoing spin coating because the reproducibility is high. Besides, gravure coating, roll coating, kiss coating, knife coating, die coating, slit coating, and blade coating can also be employed. - Next, the auxiliary
capacity insulating film 110 made of PVP is formed on theback side substrate 101 by, for example, die coating in a state that it covers theauxiliary capacity line 104. Next, a conductive film made of silver is formed on the auxiliarycapacity insulating film 110 by, for example, spin coating, and thesignal line 102 including thesource electrode 12 and thedrain electrode 13 are pattern formed by employing a usual lithography technology. - Next, the
organic semiconductor layer 14 made of a pentacene derivative is pattern formed on the auxiliarycapacity insulating film 110 between thesource electrode 12 and thedrain electrode 13 by, for example, ink jetting. Next, thegate insulating film 15 is formed on the auxiliarycapacity insulating film 110 including a top of thesignal line 102 and a top of thedrain electrode 13 by, for example, spin coating in a state that it covers the foregoingorganic semiconductor layer 14. - Next, a gate electrode material made of a silver paste is pattern coated on the
gate insulating film 15 by screen printing and heat treated at 120° C., thereby forming the scanning line 103 (gate electrode 16) made of silver. Subsequently, theinterlayer insulating film 107 made of polyimide is formed on thegate insulating film 15 by, for example, die coating in a state that it covers thescanning line 103. - The subsequent steps are carried out in the same manner as in the embodiment. That is, the
common electrode 202 is formed on thedisplay side substrate 201; and theback side substrate 101 and thedisplay side substrate 201 are disposed opposite to each other in a state that their electrode forming surfaces are opposed to each other, thereby bonding the both with a sealing material (not illustrated) provided in the surroundings of theback side substrate 101 and thedisplay side substrate 201. Subsequently, a liquid crystal material is filled between theback side substrate 101 and thedisplay side substrate 201, thereby forming theliquid crystal layer 301. - The
liquid crystal display 2 thus accomplished is configured such that a display device D (see the foregoingFIG. 3 ) in which theliquid crystal layer 301 is interposed between the pixel electrode made of thedrain electrode 13 and thecommon electrode 202 is disposed and formed in thethin film transistor 10 of a top gate type. - Here, a pixel equivalent circuit diagram of the foregoing display device D is illustrated in
FIG. 6 . As illustrated in this drawing, the display device D and the auxiliary capacity device S are connected to thethin film transistor 10 in which thesource electrode 12, thedrain electrode 13, theorganic semiconductor layer 14 and thegate electrode 16 are stacked in this order. - In this equivalent circuit diagram, when the pixel electrode charged at the time when the
thin film transistor 10 is in an ON-state [(gate voltage Vg)=VHIGH] becomes in an OFF-state [(gate voltage Vg)=VLOW], it is influenced by the transition of the gate voltage, whereby the potential is lowered. The lowering of this voltage is called a field through voltage (ΔV) and expressed by the following expression (1). -
-
- Cgs: gate electrode-to-source electrode capacity
- Cdisplay: capacity of display part
- Cs: auxiliary capacity
- Though a shift of this field through voltage (ΔV) can be corrected by adjusting a Vcom voltage of the
common electrode 202, it is desirable that it is designed to be as small as possible. Namely, in order to make ΔV small, the design must be made such that the gate electrode-to-source electrode capacity (Cgs) is small, whereas the auxiliary capacity (Cs) is large. The capacity C is regulated by dielectric constant and thickness of the insulating film as expressed by the following expression (2). -
- ∈0: dielectric constant in vacuo
- ∈r: dielectric constant of insulating film
- t: thickness of insulating film
- In the embodiment, as explained previously while referring to
FIGS. 4A and 4B , in the case where thescanning line 103 and theauxiliary capacity line 104 are formed in the same layer, since thegate insulating film 15 also works as an auxiliary capacity insulating film, a ratio of the gate electrode-to-source electrode capacity (Cgs) and the auxiliary capacity (Cs) is regulated by an area ratio of thegate electrode 16 and theauxiliary capacity electrode 17. - However, as in the present Modification Example, in the case where the
scanning line 103 and theauxiliary capacity line 104 are formed in a different layer from each other, since a ratio of the auxiliary capacity (Cs) to the gate electrode-to-source electrode capacity (Cgs) can be made large by not only using a material having a high dielectric constant for the auxiliarycapacity insulating film 110 but also forming the auxiliarycapacity insulating film 110 in a thickness thinner than that of thegate insulating film 15, the field through voltage (ΔV) is reduced. - As explained previously, according to the
liquid crystal display 2 of the present Modification Example, since thescanning line 103 is formed by heat treating the gate electrode material having been pattern formed by printing, the same effects as in the foregoing embodiment can be brought. - Furthermore, according to the display of the present Modification Example, since the
auxiliary capacity line 104 and thescanning line 103 are formed in a different layer from each other, the field through voltage (ΔV) can be made small as described previously. Also, according to the foregoing display, since thedrain electrode 13 also works as a pixel electrode, the forming step of a via can be omitted, and therefore, the manufacturing steps are simplified. - Incidentally, though in the foregoing embodiment and Modification Example 1, an example of a thin film transistor of a top gate/bottom contact type has been explained, an embodiment according to the invention is also applicable to a thin film transistor of a top gate/top contact type. Also, though in the foregoing embodiment and Modification Example 1, an example of a display provided with a liquid crystal display device as the display device D has been explained, it should not be construed that an embodiment according to the invention is limited thereto, but other display devices, for example, an organic electroluminescent device (organic EL device) and an electrophoresis type display device (E-ink) may be provided.
- It should be understood by those skilled in the art that various modifications, combinations, sub-combinations and alternations may occur depending on design requirements and other factors insofar as they are within the scope of the appended claims or the equivalents thereof.
Claims (9)
1. A method of manufacturing a thin film transistor comprising:
providing a substrate with a gate insulting film on an organic semiconductor layer;
pattern coating a gate electrode material on the gate insulating film by printing, and
forming a gate electrode by solidifying the pattern coated gate electrode material using a heat treatment to dry pattern coated gate electrode material.
2. The of claim 1 , wherein the gate electrode material is screen printed onto the gate insulating film.
3. The method of claim 1 , wherein a surface of the gate insulating film coming into contact with the organic semiconductor layer is constituted of a water-repellent material.
4. The method of claim 1 , wherein the gate insulating film has a stack structure in which a first insulating layer made of a water-repellent material and a second insulating layer made of a crosslinking high molecular weight material are stacked in this order on the organic semiconductor layer.
5. The method of claim 1 , further comprising forming a source electrode or a drain electrode on the substrate or the organic semiconductor layer prior to a step of forming the gate insulating film.
6. A thin film transistor comprising:
a substrate;
an organic semiconductor layer on the substrate;
a gate insulating film on the organic semiconductor layer; and
a gate electrode on the gate insulating film,
wherein,
the gate electrode comprises a solidified printed gate electrode material.
7. A display device comprising:
A thin film transistor comprising (a) a substrate, (b) an organic semiconductor layer on the substrate, (c) a gate insulating film on the organic semiconductor layer, and (d) a gate electrode on the gate insulating film, the gate electrode comprising a solidified printed gate electrode material; and
a display device connected to the thin film transistor.
8. The display device of claim 7 , wherein:
a source electrode or a drain electrode of the thin film transistor is provided on the substrate or the organic semiconductor layer,
an auxiliary capacity electrode to be formed in the same layer as the gate electrode and an interlayer insulating film to be formed in a state that it covers the auxiliary capacity electrode and the gate electrode are provided on the gate insulating film, and
the drain electrode and the display device are connected to each other by a via penetrating through the interlayer insulating film and the gate insulating film.
9. The display device of claim 7 , wherein:
an auxiliary capacity electrode and an auxiliary capacity insulating film in a state that it covers the auxiliary capacity electrode are provided on the substrate,
a source electrode or a drain electrode of the thin film transistor is provided on the auxiliary capacity insulating film or the organic semiconductor layer, and
a pixel electrode of the display device is configured in a state that it is connected to the drain electrode in the same layer.
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US13/606,794 US20120326154A1 (en) | 2006-05-16 | 2012-09-07 | Manufacturing method of thin film transistor and thin film transistor, and display |
Applications Claiming Priority (4)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP2006-135995 | 2006-05-16 | ||
| JP2006135995A JP2007311377A (en) | 2006-05-16 | 2006-05-16 | THIN FILM TRANSISTOR MANUFACTURING METHOD, THIN FILM TRANSISTOR AND DISPLAY DEVICE |
| US11/746,738 US8283200B2 (en) | 2006-05-16 | 2007-05-10 | Manufacturing method of thin film transistor and thin film transistor, and display |
| US13/606,794 US20120326154A1 (en) | 2006-05-16 | 2012-09-07 | Manufacturing method of thin film transistor and thin film transistor, and display |
Related Parent Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US11/746,738 Continuation US8283200B2 (en) | 2006-05-16 | 2007-05-10 | Manufacturing method of thin film transistor and thin film transistor, and display |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| US20120326154A1 true US20120326154A1 (en) | 2012-12-27 |
Family
ID=38844002
Family Applications (2)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US11/746,738 Expired - Fee Related US8283200B2 (en) | 2006-05-16 | 2007-05-10 | Manufacturing method of thin film transistor and thin film transistor, and display |
| US13/606,794 Abandoned US20120326154A1 (en) | 2006-05-16 | 2012-09-07 | Manufacturing method of thin film transistor and thin film transistor, and display |
Family Applications Before (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US11/746,738 Expired - Fee Related US8283200B2 (en) | 2006-05-16 | 2007-05-10 | Manufacturing method of thin film transistor and thin film transistor, and display |
Country Status (5)
| Country | Link |
|---|---|
| US (2) | US8283200B2 (en) |
| JP (1) | JP2007311377A (en) |
| KR (1) | KR101432733B1 (en) |
| CN (1) | CN101075659B (en) |
| TW (1) | TWI374545B (en) |
Cited By (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20140117317A1 (en) * | 2012-10-30 | 2014-05-01 | Samsung Display Co., Ltd., | Organic light emitting transistor and display device including the same |
| US11676975B2 (en) | 2009-12-25 | 2023-06-13 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device |
Families Citing this family (16)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP2007311377A (en) * | 2006-05-16 | 2007-11-29 | Sony Corp | THIN FILM TRANSISTOR MANUFACTURING METHOD, THIN FILM TRANSISTOR AND DISPLAY DEVICE |
| JP4986660B2 (en) * | 2007-03-14 | 2012-07-25 | 日本ゼオン株式会社 | Insulating film forming method and semiconductor device using the same |
| JP5154365B2 (en) * | 2007-12-19 | 2013-02-27 | 株式会社ジャパンディスプレイウェスト | Display device |
| JP5410032B2 (en) * | 2008-04-18 | 2014-02-05 | 三洋電機株式会社 | Organic semiconductor device |
| GB0807767D0 (en) | 2008-04-29 | 2008-06-04 | Plastic Logic Ltd | Off-set top pixel electrode configuration |
| JP4552160B2 (en) * | 2008-07-30 | 2010-09-29 | ソニー株式会社 | Method for forming organic semiconductor thin film and method for manufacturing thin film semiconductor device |
| JP2010062276A (en) * | 2008-09-03 | 2010-03-18 | Brother Ind Ltd | Oxide thin-film transistor and method of manufacturing the same |
| JP2010165930A (en) * | 2009-01-16 | 2010-07-29 | Idemitsu Kosan Co Ltd | Organic thin-film transistor, manufacturing method thereof and device equipped with the same |
| JP5432242B2 (en) | 2009-03-06 | 2014-03-05 | 帝人デュポンフィルム株式会社 | Planarized film and method for producing the same |
| EP2571044A1 (en) * | 2010-05-12 | 2013-03-20 | Teijin Limited | Organic semiconductor film and method for manufacturing the same, and stamp for contact printing |
| CN102856395B (en) * | 2011-06-30 | 2014-12-10 | 清华大学 | Pressure-control thin film transistor and application thereof |
| CN102698268B (en) * | 2012-05-21 | 2013-10-09 | 苏州大学 | A kind of conductive polymer nanomaterial and its application |
| US9583608B2 (en) * | 2012-08-03 | 2017-02-28 | Panasonic Intellectual Property Management Co., Ltd. | Nitride semiconductor device and method for manufacturing nitride semiconductor device |
| JP6835090B2 (en) * | 2016-07-29 | 2021-02-24 | ソニー株式会社 | Display devices, manufacturing methods for display devices, and electronic devices |
| TWI637504B (en) * | 2017-01-25 | 2018-10-01 | 友達光電股份有限公司 | Pixel structure |
| CN107994129B (en) * | 2017-11-20 | 2019-11-22 | 武汉华星光电半导体显示技术有限公司 | Preparation method of flexible OLED display panel |
Citations (7)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20030059975A1 (en) * | 1999-12-21 | 2003-03-27 | Plastic Logic Limited | Solution processed devices |
| US20030164500A1 (en) * | 2001-03-27 | 2003-09-04 | Akira Tsunoda | Semiconductor device and method for manufacturing the same |
| US20030233065A1 (en) * | 2000-10-26 | 2003-12-18 | Jeffrey Steward | Directional needle injection drug delivery device and method of use |
| US20050026421A1 (en) * | 2003-07-07 | 2005-02-03 | Seiko Epson Corporation | Method of forming multilayer interconnection structure, method of manufacturing circuit board, and method of manufacturing device |
| US20050057136A1 (en) * | 2003-08-19 | 2005-03-17 | Seiko Epson Corporation | Electrode, method for forming an electrode, thin-film transistor, electronic circuit, organic electroluminescent element, display, and electronic equipment |
| US20050247940A1 (en) * | 2001-06-01 | 2005-11-10 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device, manufacturing method thereof, and display device |
| US8283200B2 (en) * | 2006-05-16 | 2012-10-09 | Sony Corporation | Manufacturing method of thin film transistor and thin film transistor, and display |
Family Cites Families (14)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPH07238481A (en) * | 1994-02-21 | 1995-09-12 | Kokoku Kousensaku Kk | Inner wire and wire twister |
| JPH07239481A (en) * | 1994-02-28 | 1995-09-12 | Kyocera Corp | Active matrix substrate and manufacturing method thereof |
| JP3599950B2 (en) * | 1997-04-16 | 2004-12-08 | 株式会社アルバック | Method of firing metal paste |
| KR100462712B1 (en) * | 2000-08-10 | 2004-12-20 | 마쯔시다덴기산교 가부시키가이샤 | Organic electronic device, method of producing the same, method of operating the same and display device using the same |
| JP2005520668A (en) * | 2001-07-09 | 2005-07-14 | プラスティック ロジック リミテッド | Solution-sensitive alignment |
| GB0126720D0 (en) * | 2001-11-07 | 2002-01-02 | Koninkl Philips Electronics Nv | Active matrix pixel device |
| AU2002343058A1 (en) * | 2001-12-19 | 2003-06-30 | Merck Patent Gmbh | Organic field effect transistor with an organic dielectric |
| US7622375B2 (en) * | 2002-04-01 | 2009-11-24 | Canon Kabushiki Kaisha | Conductive member and process of producing the same |
| JP4103830B2 (en) * | 2003-05-16 | 2008-06-18 | セイコーエプソン株式会社 | Pattern forming method and pattern forming apparatus, device manufacturing method, and active matrix substrate manufacturing method |
| GB0318817D0 (en) * | 2003-08-11 | 2003-09-10 | Univ Cambridge Tech | Method of making a polymer device |
| JP2005072188A (en) * | 2003-08-22 | 2005-03-17 | Univ Of Tokyo | Organic transistor manufacturing method and organic transistor |
| JP2005175386A (en) * | 2003-12-15 | 2005-06-30 | Asahi Kasei Corp | Organic semiconductor device |
| JP4474968B2 (en) * | 2004-03-26 | 2010-06-09 | セイコーエプソン株式会社 | Semiconductor devices, electro-optical devices, electronic equipment |
| US7718999B2 (en) * | 2006-12-14 | 2010-05-18 | Xerox Corporation | Polythiophene electronic devices |
-
2006
- 2006-05-16 JP JP2006135995A patent/JP2007311377A/en active Pending
-
2007
- 2007-05-02 TW TW096115603A patent/TWI374545B/en not_active IP Right Cessation
- 2007-05-10 US US11/746,738 patent/US8283200B2/en not_active Expired - Fee Related
- 2007-05-16 CN CN2007101025792A patent/CN101075659B/en not_active Expired - Fee Related
- 2007-05-16 KR KR1020070047645A patent/KR101432733B1/en not_active Expired - Fee Related
-
2012
- 2012-09-07 US US13/606,794 patent/US20120326154A1/en not_active Abandoned
Patent Citations (7)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20030059975A1 (en) * | 1999-12-21 | 2003-03-27 | Plastic Logic Limited | Solution processed devices |
| US20030233065A1 (en) * | 2000-10-26 | 2003-12-18 | Jeffrey Steward | Directional needle injection drug delivery device and method of use |
| US20030164500A1 (en) * | 2001-03-27 | 2003-09-04 | Akira Tsunoda | Semiconductor device and method for manufacturing the same |
| US20050247940A1 (en) * | 2001-06-01 | 2005-11-10 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device, manufacturing method thereof, and display device |
| US20050026421A1 (en) * | 2003-07-07 | 2005-02-03 | Seiko Epson Corporation | Method of forming multilayer interconnection structure, method of manufacturing circuit board, and method of manufacturing device |
| US20050057136A1 (en) * | 2003-08-19 | 2005-03-17 | Seiko Epson Corporation | Electrode, method for forming an electrode, thin-film transistor, electronic circuit, organic electroluminescent element, display, and electronic equipment |
| US8283200B2 (en) * | 2006-05-16 | 2012-10-09 | Sony Corporation | Manufacturing method of thin film transistor and thin film transistor, and display |
Cited By (5)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US11676975B2 (en) | 2009-12-25 | 2023-06-13 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device |
| US12426374B2 (en) | 2009-12-25 | 2025-09-23 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device |
| US12426373B2 (en) | 2009-12-25 | 2025-09-23 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device |
| US20140117317A1 (en) * | 2012-10-30 | 2014-05-01 | Samsung Display Co., Ltd., | Organic light emitting transistor and display device including the same |
| US9406909B2 (en) * | 2012-10-30 | 2016-08-02 | Samsung Display Co., Ltd. | Organic light emitting transistor and display device including the same |
Also Published As
| Publication number | Publication date |
|---|---|
| KR20070111378A (en) | 2007-11-21 |
| TW200746441A (en) | 2007-12-16 |
| KR101432733B1 (en) | 2014-08-20 |
| CN101075659B (en) | 2010-12-22 |
| US20080164463A1 (en) | 2008-07-10 |
| JP2007311377A (en) | 2007-11-29 |
| CN101075659A (en) | 2007-11-21 |
| TWI374545B (en) | 2012-10-11 |
| US8283200B2 (en) | 2012-10-09 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US8283200B2 (en) | Manufacturing method of thin film transistor and thin film transistor, and display | |
| US8502228B2 (en) | Thin film transistor array, method for manufacturing the same, and active matrix type display using the same | |
| US7907328B2 (en) | Circuit board, electro-optic device, and electronic apparatus | |
| KR100508545B1 (en) | Thin film transistor with vertical structure | |
| US20070235733A1 (en) | Transistor, pixel electrode substrate, electro-optic device, electronic apparatus, and process for manufacturing semiconductor element | |
| JP5439723B2 (en) | Thin film transistor, matrix substrate, electrophoretic display device and electronic device | |
| US20170222168A1 (en) | Thin-film transistor and method of fabricating the same | |
| US20170221968A1 (en) | Thin-film transistor array and method of manufacturing the same | |
| US20070295960A1 (en) | Semiconductor device, electro-optical device, electronic apparatus, and method of producing semiconductor device | |
| US20090213039A1 (en) | Display device | |
| US20090117686A1 (en) | Method of fabricating organic semiconductor device | |
| JP6135427B2 (en) | Thin film transistor array and manufacturing method thereof | |
| KR101785916B1 (en) | Organic thin flim transitor, method for manufacturing the same and liquid crystal display device having the same | |
| JP2007324510A (en) | Manufacturing method of semiconductor device | |
| JP2016163029A (en) | Thin film transistor, thin film transistor array manufacturing method, and pixel display device | |
| JP2013074191A (en) | Thin film transistor array, manufacturing method therefor, and image display device | |
| US9024316B2 (en) | Electronic device comprising static induction transistor and thin film transistor, method of manufacturing an electronic device and display panel | |
| KR20050077514A (en) | Organic thin film transistor | |
| WO2014068916A1 (en) | Thin film transistor | |
| WO2014155998A1 (en) | Thin-film transistor array and image display device | |
| JP2020088096A (en) | Thin film transistor and image display device |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |