[go: up one dir, main page]

US20120319768A1 - Complementary Darlington Emitter Follower with Improved Switching Speed and Improved Cross-over Control and Increased Output Voltage - Google Patents

Complementary Darlington Emitter Follower with Improved Switching Speed and Improved Cross-over Control and Increased Output Voltage Download PDF

Info

Publication number
US20120319768A1
US20120319768A1 US13/330,352 US201113330352A US2012319768A1 US 20120319768 A1 US20120319768 A1 US 20120319768A1 US 201113330352 A US201113330352 A US 201113330352A US 2012319768 A1 US2012319768 A1 US 2012319768A1
Authority
US
United States
Prior art keywords
transistor
base
coupled
emitter
coupling
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US13/330,352
Inventor
David Neil Casey
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Diodes Zetex Semiconductors Ltd
Original Assignee
Diodes Zetex Semiconductors Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Diodes Zetex Semiconductors Ltd filed Critical Diodes Zetex Semiconductors Ltd
Priority to US13/330,352 priority Critical patent/US20120319768A1/en
Priority to TW100147592A priority patent/TWI528710B/en
Assigned to DIODES ZETEX SEMICONDUCTORS LIMITED reassignment DIODES ZETEX SEMICONDUCTORS LIMITED ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: CASEY, DAVID NEIL
Publication of US20120319768A1 publication Critical patent/US20120319768A1/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • CCHEMISTRY; METALLURGY
    • C12BIOCHEMISTRY; BEER; SPIRITS; WINE; VINEGAR; MICROBIOLOGY; ENZYMOLOGY; MUTATION OR GENETIC ENGINEERING
    • C12MAPPARATUS FOR ENZYMOLOGY OR MICROBIOLOGY; APPARATUS FOR CULTURING MICROORGANISMS FOR PRODUCING BIOMASS, FOR GROWING CELLS OR FOR OBTAINING FERMENTATION OR METABOLIC PRODUCTS, i.e. BIOREACTORS OR FERMENTERS
    • C12M21/00Bioreactors or fermenters specially adapted for specific uses
    • C12M21/02Photobioreactors
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K17/00Electronic switching or gating, i.e. not by contact-making and –breaking
    • H03K17/04Modifications for accelerating switching
    • CCHEMISTRY; METALLURGY
    • C12BIOCHEMISTRY; BEER; SPIRITS; WINE; VINEGAR; MICROBIOLOGY; ENZYMOLOGY; MUTATION OR GENETIC ENGINEERING
    • C12MAPPARATUS FOR ENZYMOLOGY OR MICROBIOLOGY; APPARATUS FOR CULTURING MICROORGANISMS FOR PRODUCING BIOMASS, FOR GROWING CELLS OR FOR OBTAINING FERMENTATION OR METABOLIC PRODUCTS, i.e. BIOREACTORS OR FERMENTERS
    • C12M27/00Means for mixing, agitating or circulating fluids in the vessel
    • C12M27/18Flow directing inserts
    • C12M27/20Baffles; Ribs; Ribbons; Auger vanes
    • CCHEMISTRY; METALLURGY
    • C12BIOCHEMISTRY; BEER; SPIRITS; WINE; VINEGAR; MICROBIOLOGY; ENZYMOLOGY; MUTATION OR GENETIC ENGINEERING
    • C12MAPPARATUS FOR ENZYMOLOGY OR MICROBIOLOGY; APPARATUS FOR CULTURING MICROORGANISMS FOR PRODUCING BIOMASS, FOR GROWING CELLS OR FOR OBTAINING FERMENTATION OR METABOLIC PRODUCTS, i.e. BIOREACTORS OR FERMENTERS
    • C12M29/00Means for introduction, extraction or recirculation of materials, e.g. pumps
    • C12M29/06Nozzles; Sprayers; Spargers; Diffusers
    • CCHEMISTRY; METALLURGY
    • C12BIOCHEMISTRY; BEER; SPIRITS; WINE; VINEGAR; MICROBIOLOGY; ENZYMOLOGY; MUTATION OR GENETIC ENGINEERING
    • C12MAPPARATUS FOR ENZYMOLOGY OR MICROBIOLOGY; APPARATUS FOR CULTURING MICROORGANISMS FOR PRODUCING BIOMASS, FOR GROWING CELLS OR FOR OBTAINING FERMENTATION OR METABOLIC PRODUCTS, i.e. BIOREACTORS OR FERMENTERS
    • C12M31/00Means for providing, directing, scattering or concentrating light
    • C12M31/08Means for providing, directing, scattering or concentrating light by conducting or reflecting elements located inside the reactor or in its structure
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F3/00Amplifiers with only discharge tubes or only semiconductor devices as amplifying elements
    • H03F3/34DC amplifiers in which all stages are DC-coupled
    • H03F3/343DC amplifiers in which all stages are DC-coupled with semiconductor devices only
    • H03F3/3432DC amplifiers in which all stages are DC-coupled with semiconductor devices only with bipolar transistors
    • H03F3/3435DC amplifiers in which all stages are DC-coupled with semiconductor devices only with bipolar transistors using Darlington amplifiers
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03FAMPLIFIERS
    • H03F3/00Amplifiers with only discharge tubes or only semiconductor devices as amplifying elements
    • H03F3/50Amplifiers in which input is applied to, or output is derived from, an impedance common to input and output circuits of the amplifying element, e.g. cathode follower
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K17/00Electronic switching or gating, i.e. not by contact-making and –breaking
    • H03K17/04Modifications for accelerating switching
    • H03K17/041Modifications for accelerating switching without feedback from the output circuit to the control circuit
    • H03K17/04113Modifications for accelerating switching without feedback from the output circuit to the control circuit in bipolar transistor switches
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K17/00Electronic switching or gating, i.e. not by contact-making and –breaking
    • H03K17/51Electronic switching or gating, i.e. not by contact-making and –breaking characterised by the components used
    • H03K17/56Electronic switching or gating, i.e. not by contact-making and –breaking characterised by the components used by the use, as active elements, of semiconductor devices
    • H03K17/60Electronic switching or gating, i.e. not by contact-making and –breaking characterised by the components used by the use, as active elements, of semiconductor devices the devices being bipolar transistors
    • H03K17/615Electronic switching or gating, i.e. not by contact-making and –breaking characterised by the components used by the use, as active elements, of semiconductor devices the devices being bipolar transistors in a Darlington configuration
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D10/00Bipolar junction transistors [BJT]
    • H10D10/01Manufacture or treatment
    • H10D10/051Manufacture or treatment of vertical BJTs
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D62/00Semiconductor bodies, or regions thereof, of devices having potential barriers
    • H10D62/10Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
    • H10D62/17Semiconductor regions connected to electrodes not carrying current to be rectified, amplified or switched, e.g. channel regions
    • H10D62/177Base regions of bipolar transistors, e.g. BJTs or IGBTs
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D84/00Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
    • H10D84/60Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of at least one component covered by groups H10D10/00 or H10D18/00, e.g. integration of BJTs
    • H10D84/641Combinations of only vertical BJTs

Definitions

  • Particular embodiments generally relate to Darlington transistor configurations.
  • an apparatus in one embodiment, includes a first transistor having a base, an emitter, and a collector, wherein the base of the first transistor is coupled to an input node.
  • a second transistor is provided having a base, an emitter, and a collector, wherein the emitter of the first transistor is coupled to the base of the second transistor and the emitter of the second transistor is coupled to an output node.
  • a third transistor is provided having a base, an emitter, and a collector, wherein the base of the third transistor is coupled to the input node.
  • a fourth transistor having a base, an emitter, and a collector, wherein the emitter of the third transistor is coupled to the base of the fourth transistor and the emitter of the fourth transistor is coupled to the output node and the base of the second transistor is coupled to the base of the fourth transistor.
  • the base of the second transistor is coupled to the base of the fourth transistor through a shorting link.
  • a method including: coupling a first transistor to an input node; coupling the first transistor to a base of a second transistor; coupling the second transistor to an output node; coupling a third transistor to the input node; coupling the third transistor to a base of the fourth transistor; and coupling the fourth transistor to an output node, wherein the base of the second transistor is coupled to the base of the fourth transistor through a shorting link.
  • FIG. 1 depicts a circuit of a Darlington transistor configuration according to one embodiment.
  • Described herein are techniques for a Darlington transistor configuration.
  • numerous examples and specific details are set forth in order to provide a thorough understanding of embodiments of the present invention.
  • Particular embodiments as defined by the claims may include some or all of the features in these examples alone or in combination with other features described below, and may further include modifications and equivalents of the features and concepts described herein.
  • FIG. 1 depicts a circuit 100 of a Darlington transistor configuration according to one embodiment.
  • the Darlington transistor configuration is a complementary Darlington emitter follower pair.
  • Circuit 100 may be used to drive MOSFET and Insulated gate bipolar transistor (IGBT) gates with a high current gain.
  • IGBT Insulated gate bipolar transistor
  • circuit 100 includes a first transistor Q 11 IN and a second transistor Q 11 OUT that may be considered a first Darlington.
  • a complementary Darlington or emitter follower may include transistor Q 12 IN and transistor Q 12 OUT.
  • circuit 100 may be a monolithic Darlington configuration.
  • the monolithic configuration means that transistor Q 11 IN and Q 11 OUT may be included in a single die and transistor Q 12 IN and transistor Q 12 OUT may be included in a single die.
  • Both dies may be included in a single device. Also, it will be understood that even though a Darlington configuration is described, other similar configurations may be used, such as a triplington or other multiple transistor configurations in a Darlington configuration. Also, NPN and PNP variations of the Darlington transistor configuration may vary.
  • an input is coupled to the base of transistor Q 11 IN and the base of transistor Q 12 IN.
  • an output is coupled to the emitters of transistor Q 11 OUT and transistor Q 12 OUT.
  • the emitters of transistors Q 11 OUT and Q 12 OUT may be connected together (shorted) or left unconnected in which case there are two output nodes.
  • Particular embodiments add a link between the base of transistor Q 11 OUT and the base of transistor Q 12 OUT.
  • the added link may be a wire that provides a short. Adding the link eliminates or reduces a very large wasted shoot-through current at a crossover.
  • transistor Q 11 OUT should turn off at exactly the same time that transistor Q 12 OUT turns on.
  • transistor Q 11 OUT remains turned “ON” for a finite time during which time transistor Q 12 OUT and transistor Q 11 OUT are both ON simultaneously and present a very low resistance path to ground. During this time, very large shoot through currents flow from supply to ground. These currents are wasted energy and reduce the efficiency of the circuit.
  • the provision of the short from the base of transistor Q 11 OUT to the base of Q 12 OUT resists the tendency for both transistors to be simultaneously turned on.
  • transistor Q 11 OUT provides a very effective route for removal of the stored charge and thus further resists the possibility of transistor Q 11 OUT remaining turned on for long enough to permit the flow of the shoot through currents.
  • circuit 100 provides a highest possible switching speed and the highest possible rail to rail excursion.
  • the highest switch speed is due to being able to discharge transistor Q 11 OUT or transistor Q 12 OUT quickly with the added link.
  • a turn-off voltage is lowered to about 0.5V and also the turn-on voltage is within 0.5V of supply Vcc.
  • the turn off voltage or turn on voltage would not be lower than one VBE+one VCESAT ⁇ 0.9V, where VBE is the base-emitter voltage and VCESAT is the collector-emitter voltage at saturation. This is because the base of the output transistor Q 11 OUT or transistor Q 12 OUT is required to be at approximately 0.7V above its emitter voltage for base current to flow to create current flow in its emitter-collector circuit.
  • this base current is supplied by the input transistor Q 12 IN via its emitter-collector circuit.
  • the collector of the input transistor Q 12 IN is connected to the collector of the output transistor Q 12 OUT.
  • the voltage difference between the emitter of transistor Q 12 IN (which is also the base of transistor Q 12 OUT) and its collector cannot be less than the VCESAT of transistor Q 12 IN, say 0.2V, otherwise transistor Q 12 IN will not conduct the needed base current into the base of transistor Q 12 OUT.
  • the collector emitter voltage of transistor Q 12 OUT when conducting cannot be less than approximately 0.7V plus 0.2V, that is—VBESAT(of transistor Q 12 OUT) plus VCESAT(of transistor Q 12 IN).
  • a wire may be used to couple the base of transistor Q 11 OUT and the base of transistor Q 12 OUT together.
  • the wire permits the characteristics of the Darlingtons to be modified as desired. Additional components other than the wire may be added with the wire or used in lieu of the wire.
  • an additional pad may be provided such that the wire may be added to link transistor Q 11 OUT and transistor Q 12 OUT when a monolithic darlington design is used.
  • the additional pad may not be necessary if a monolithic darlington design is used.
  • the Darlingtons may be cascaded where additional pads may or may not be provided such that each intermediate base may or may not be connected to an additional component.
  • transistors Q 11 OUT and Q 12 OUT were on at the same time. This is because the bases of transistor Q 11 OUT and transistor Q 12 OUT do not have a low resistance route by which charge stored in their bases can be removed rapidly. Whichever transistor is turned “ON” contains significant stored charge that must be removed before its voltages will start to change. If the base bias difference reaches around 1.2V, both transistors Q 11 OUT and Q 12 OUT are on. This causes a current to flow from power supply Vcc to ground through transistors Q 11 OUT and Q 12 OUT. This is a high parasitic current, which wastes power.
  • the link causes the bases of transistors Q 11 OUT and Q 12 OUT to be at the same voltage and provides a route for the rapid removal of the stored base charge.
  • transistor Q 11 OUT and transistor Q 12 OUT do not turn on at the same time.
  • a very large parasitic current does not flow from power supply Vcc to ground.
  • the added link also allows the switching performance of the Darlington transistor to be fast.
  • the switching performance may be dependent upon charge stored in the base region of transistor Q 11 OUT. If the base region of transistor Q 11 OUT is floating, then the time in which the charge can dissipate may limit switching times to turn off transistor Q 11 OUT from an on state.
  • the added link allows charge to be dissipated faster from the base region to turn off transistor Q 11 OUT. For example, transistor Q 12 IN turns on, and couples the base of transistor Q 11 OUT to ground. This dissipates the charge at the base of transistor Q 11 OUT to decrease the switching time to turn off transistor Q 11 OUT. The discharge is performed for transistor Q 12 OUT through transistor Q 11 IN but in the opposite direction.

Landscapes

  • Engineering & Computer Science (AREA)
  • Life Sciences & Earth Sciences (AREA)
  • Health & Medical Sciences (AREA)
  • Wood Science & Technology (AREA)
  • Organic Chemistry (AREA)
  • Bioinformatics & Cheminformatics (AREA)
  • Chemical & Material Sciences (AREA)
  • Zoology (AREA)
  • Genetics & Genomics (AREA)
  • Biotechnology (AREA)
  • Biomedical Technology (AREA)
  • Microbiology (AREA)
  • Biochemistry (AREA)
  • General Engineering & Computer Science (AREA)
  • General Health & Medical Sciences (AREA)
  • Sustainable Development (AREA)
  • Power Engineering (AREA)
  • Molecular Biology (AREA)
  • Bipolar Integrated Circuits (AREA)
  • Electronic Switches (AREA)
  • Bipolar Transistors (AREA)
  • Amplifiers (AREA)

Abstract

In one embodiment, an apparatus includes a first transistor where the base of the first transistor is coupled to an input node. A second transistor is provided where the emitter of the first transistor is coupled to the base of the second transistor and the emitter of the second transistor is coupled to an output node. A third transistor is provided where the base of the third transistor is coupled to the input node. A fourth transistor is provided where the emitter of the third transistor is coupled to the base of the fourth transistor and the emitter of the fourth transistor is coupled to the output node and the base of the second transistor is coupled to the base of the fourth transistor. The base of the second transistor is coupled to the base of the fourth transistor through a shorting link.

Description

    CROSS REFERENCE TO RELATED APPLICATIONS
  • The present application claims priority to U.S. Provisional App. No. 61/424,956 for “Darlington with Intermediate Base Contact” filed Dec. 20, 2010, the contents of which is incorporated herein by reference in their entirety.
  • BACKGROUND
  • Particular embodiments generally relate to Darlington transistor configurations.
  • Use of a complementary darlington pair in an emitter follower configuration has a number of known limitations. Specifically, charge stored in the base of the output transistor restricts switching speed due to the fact that there is no low impedance route by which the charge can be quickly removed. Also, the bases of the two output transistors are not connected by a low impedance link, which means that at the time when one transistors base is changing state from an “OFF” condition to an “ON” condition, the base of the complementary output transistor is not guaranteed to be, and indeed will not be at the same potential, i.e., will not be simultaneously changing from its previously existing “ON” condition to an “OFF” condition. Thus, both transistors are turned on during the cross-over period. This results in a high unwanted “through” conduction current flowing from supply to ground, degrading efficiency. Also, the maximum output voltage swing cannot closely approach that of a single transistor complementary pair because each darlington cannot have less then VBE (˜0.9V) plus VCESAT (˜0.2V) across it's collector emitter when turned on.
  • SUMMARY
  • In one embodiment, an apparatus includes a first transistor having a base, an emitter, and a collector, wherein the base of the first transistor is coupled to an input node. A second transistor is provided having a base, an emitter, and a collector, wherein the emitter of the first transistor is coupled to the base of the second transistor and the emitter of the second transistor is coupled to an output node. A third transistor is provided having a base, an emitter, and a collector, wherein the base of the third transistor is coupled to the input node. A fourth transistor is provided having a base, an emitter, and a collector, wherein the emitter of the third transistor is coupled to the base of the fourth transistor and the emitter of the fourth transistor is coupled to the output node and the base of the second transistor is coupled to the base of the fourth transistor. The base of the second transistor is coupled to the base of the fourth transistor through a shorting link.
  • In one embodiment, A method including: coupling a first transistor to an input node; coupling the first transistor to a base of a second transistor; coupling the second transistor to an output node; coupling a third transistor to the input node; coupling the third transistor to a base of the fourth transistor; and coupling the fourth transistor to an output node, wherein the base of the second transistor is coupled to the base of the fourth transistor through a shorting link.
  • The following detailed description and accompanying drawings provide a better understanding of the nature and advantages of the present invention.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIG. 1 depicts a circuit of a Darlington transistor configuration according to one embodiment.
  • DETAILED DESCRIPTION
  • Described herein are techniques for a Darlington transistor configuration. In the following description, for purposes of explanation, numerous examples and specific details are set forth in order to provide a thorough understanding of embodiments of the present invention. Particular embodiments as defined by the claims may include some or all of the features in these examples alone or in combination with other features described below, and may further include modifications and equivalents of the features and concepts described herein.
  • FIG. 1 depicts a circuit 100 of a Darlington transistor configuration according to one embodiment. In one embodiment, the Darlington transistor configuration is a complementary Darlington emitter follower pair. Circuit 100 may be used to drive MOSFET and Insulated gate bipolar transistor (IGBT) gates with a high current gain. As shown, circuit 100 includes a first transistor Q11 IN and a second transistor Q11 OUT that may be considered a first Darlington. A complementary Darlington or emitter follower may include transistor Q12 IN and transistor Q12 OUT. In one embodiment, circuit 100 may be a monolithic Darlington configuration. The monolithic configuration means that transistor Q11 IN and Q11 OUT may be included in a single die and transistor Q12 IN and transistor Q12 OUT may be included in a single die. Both dies may be included in a single device. Also, it will be understood that even though a Darlington configuration is described, other similar configurations may be used, such as a triplington or other multiple transistor configurations in a Darlington configuration. Also, NPN and PNP variations of the Darlington transistor configuration may vary.
  • In circuit 100, an input is coupled to the base of transistor Q11 IN and the base of transistor Q12 IN. Also, an output is coupled to the emitters of transistor Q11 OUT and transistor Q12 OUT. The emitters of transistors Q11 OUT and Q12 OUT may be connected together (shorted) or left unconnected in which case there are two output nodes. Particular embodiments add a link between the base of transistor Q11 OUT and the base of transistor Q12 OUT. The added link may be a wire that provides a short. Adding the link eliminates or reduces a very large wasted shoot-through current at a crossover. At a point in the switching cycle where transistor's Q11 OUT state is being changed from conducting to non-conducting and transistor Q12 OUT is changing from non conducting to conducting, transistor Q11 OUT should turn off at exactly the same time that transistor Q12 OUT turns on. However, due to charge stored in the base of transistor Q11 OUT, transistor Q11 OUT remains turned “ON” for a finite time during which time transistor Q12 OUT and transistor Q11 OUT are both ON simultaneously and present a very low resistance path to ground. During this time, very large shoot through currents flow from supply to ground. These currents are wasted energy and reduce the efficiency of the circuit. The provision of the short from the base of transistor Q11 OUT to the base of Q12 OUT resists the tendency for both transistors to be simultaneously turned on. Also, it provides a very effective route for removal of the stored charge and thus further resists the possibility of transistor Q11 OUT remaining turned on for long enough to permit the flow of the shoot through currents. An identical situation exists when transistor Q12 OUT is turning off and transistor Q11 OUT is turning on.
  • Also, circuit 100 provides a highest possible switching speed and the highest possible rail to rail excursion. The highest switch speed is due to being able to discharge transistor Q11 OUT or transistor Q12 OUT quickly with the added link. In addition, a turn-off voltage is lowered to about 0.5V and also the turn-on voltage is within 0.5V of supply Vcc. Conventionally, the turn off voltage or turn on voltage would not be lower than one VBE+one VCESAT ˜0.9V, where VBE is the base-emitter voltage and VCESAT is the collector-emitter voltage at saturation. This is because the base of the output transistor Q11 OUT or transistor Q12 OUT is required to be at approximately 0.7V above its emitter voltage for base current to flow to create current flow in its emitter-collector circuit. Additionally this base current is supplied by the input transistor Q12 IN via its emitter-collector circuit. In a monolithic, or discrete darlington configuration, the collector of the input transistor Q12 IN is connected to the collector of the output transistor Q12 OUT. Hence the voltage difference between the emitter of transistor Q12 IN (which is also the base of transistor Q12 OUT) and its collector cannot be less than the VCESAT of transistor Q12 IN, say 0.2V, otherwise transistor Q12 IN will not conduct the needed base current into the base of transistor Q12 OUT. Given that the emitter of transistor Q12 OUT has to be approximately 0.7V below its base and its base has to be 0.2V below its collector then the collector emitter voltage of transistor Q12 OUT when conducting cannot be less than approximately 0.7V plus 0.2V, that is—VBESAT(of transistor Q12 OUT) plus VCESAT(of transistor Q12 IN).
  • A wire may be used to couple the base of transistor Q11 OUT and the base of transistor Q12 OUT together. The wire permits the characteristics of the Darlingtons to be modified as desired. Additional components other than the wire may be added with the wire or used in lieu of the wire.
  • Also, an additional pad may be provided such that the wire may be added to link transistor Q11 OUT and transistor Q12 OUT when a monolithic darlington design is used. The additional pad may not be necessary if a monolithic darlington design is used. The Darlingtons may be cascaded where additional pads may or may not be provided such that each intermediate base may or may not be connected to an additional component.
  • Without using the added link, it is possible that transistors Q11 OUT and Q12 OUT were on at the same time. This is because the bases of transistor Q11 OUT and transistor Q12 OUT do not have a low resistance route by which charge stored in their bases can be removed rapidly. Whichever transistor is turned “ON” contains significant stored charge that must be removed before its voltages will start to change. If the base bias difference reaches around 1.2V, both transistors Q11 OUT and Q12 OUT are on. This causes a current to flow from power supply Vcc to ground through transistors Q11 OUT and Q12 OUT. This is a high parasitic current, which wastes power.
  • The link causes the bases of transistors Q11 OUT and Q12 OUT to be at the same voltage and provides a route for the rapid removal of the stored base charge. Thus, transistor Q11 OUT and transistor Q12 OUT do not turn on at the same time. Thus, a very large parasitic current does not flow from power supply Vcc to ground.
  • The added link also allows the switching performance of the Darlington transistor to be fast. The switching performance may be dependent upon charge stored in the base region of transistor Q11 OUT. If the base region of transistor Q11 OUT is floating, then the time in which the charge can dissipate may limit switching times to turn off transistor Q11 OUT from an on state. However, the added link allows charge to be dissipated faster from the base region to turn off transistor Q11 OUT. For example, transistor Q12 IN turns on, and couples the base of transistor Q11 OUT to ground. This dissipates the charge at the base of transistor Q11 OUT to decrease the switching time to turn off transistor Q11 OUT. The discharge is performed for transistor Q12 OUT through transistor Q11 IN but in the opposite direction.
  • As used in the description herein and throughout the claims that follow, “a”, “an”, and “the” includes plural references unless the context clearly dictates otherwise. Also, as used in the description herein and throughout the claims that follow, the meaning of “in” includes “in” and “on” unless the context clearly dictates otherwise.
  • The above description illustrates various embodiments of the present invention along with examples of how aspects of the present invention may be implemented. The above examples and embodiments should not be deemed to be the only embodiments, and are presented to illustrate the flexibility and advantages of the present invention as defined by the following claims. Based on the above disclosure and the following claims, other arrangements, embodiments, implementations and equivalents may be employed without departing from the scope of the invention as defined by the claims.

Claims (19)

1. An apparatus comprising:
a first transistor having a base, an emitter, and a collector, wherein the first transistor coupled to an input node;
a second transistor having a base, an emitter, and a collector, wherein the first transistor is coupled to the base of the second transistor and the second transistor is coupled to an output node;
a third transistor having a base, an emitter, and a collector, wherein the third transistor is coupled to the input node; and
a fourth transistor having a base, an emitter, and a collector, wherein the third transistor is coupled to the base of the fourth transistor and the fourth transistor is coupled to the output node, wherein the base of the second transistor is coupled to the base of the fourth transistor through a shorting link.
2. The apparatus of claim 1, wherein:
the base of the first transistor coupled to the input node;
the emitter of the first transistor is coupled to the base of the second transistor and the emitter of the second transistor is coupled to the output node;
the base of the third transistor is coupled to the input node; and
the emitter of the third transistor is coupled to the base of the fourth transistor and the emitter of the fourth transistor is coupled to the output.
3. The apparatus of claim 1, wherein the shorting link removes charge stored in the base of second transistor or the fourth transistor.
4. The apparatus of claim 1, wherein removing the charge causes the second transistor to turn “OFF” when the fourth transistor is turning on.
5. The apparatus of claim 1, wherein the shorting link discharges the second transistor or the fourth transistor when either the second transistor or the fourth transistor is turning off.
6. The apparatus of claim 1, wherein the first transistor, the second transistor, the third transistor, and the fourth transistor is a complementary Darlington emitter follower pair.
7. The apparatus of claim 1, the first transistor, the second transistor, the third transistor, and the fourth transistor are formed in a monolithic Darlington configuration.
8. The apparatus of claim 7, wherein the first transistor and second transistor are included in a first die and third transistor and the fourth transistor are included in a second die.
9. The apparatus of claim 1, wherein the first die and the second die are included in a single device.
10. The apparatus of claim 1, wherein the shorting link comprises a wire.
11. The apparatus of claim 1, wherein the shorting link comprises a wire that is coupled to an additional component.
12. The apparatus of claim 1, wherein the bases of second and the fourth transistors are at the same voltage due to the shorting wire.
13. A method comprising:
coupling a first transistor to an input node;
coupling the first transistor to a base of a second transistor;
coupling the second transistor to an output node;
coupling a third transistor to the input node;
coupling the third transistor to a base of the fourth transistor; and
coupling the fourth transistor to an output node, wherein the base of the second transistor is coupled to the base of the fourth transistor through a shorting link.
14. The method of claim 13, further comprising:
coupling the base of the first transistor the input node;
coupling the emitter of the first transistor to the base of the second transistor and the emitter of the second transistor to the output node;
coupling the base of the third transistor to the input node; and
coupling the emitter of the third transistor to the base of the fourth transistor and the emitter of the fourth transistor to the output.
15. The method of claim 13, wherein further comprising removing the charge causing the second transistor to turn “OFF” when the fourth transistor is turning on.
16. The method of claim 13, wherein the shorting link discharges the second transistor or the fourth transistor when either the second transistor or the fourth transistor is turning off.
17. The method of claim 13, wherein the shorting link comprises a wire.
18. The method of claim 13, wherein the shorting link comprises a wire that is coupled to an additional component.
19. The method of claim 13, wherein the bases of second and the fourth transistors are at the same voltage due to the shorting wire.
US13/330,352 2010-12-20 2011-12-19 Complementary Darlington Emitter Follower with Improved Switching Speed and Improved Cross-over Control and Increased Output Voltage Abandoned US20120319768A1 (en)

Priority Applications (2)

Application Number Priority Date Filing Date Title
US13/330,352 US20120319768A1 (en) 2010-12-20 2011-12-19 Complementary Darlington Emitter Follower with Improved Switching Speed and Improved Cross-over Control and Increased Output Voltage
TW100147592A TWI528710B (en) 2010-12-20 2011-12-20 Complementary darlington emitter follower with improved switching speed and improved cross-over control and increased output voltage

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US201061424956P 2010-12-20 2010-12-20
US13/330,352 US20120319768A1 (en) 2010-12-20 2011-12-19 Complementary Darlington Emitter Follower with Improved Switching Speed and Improved Cross-over Control and Increased Output Voltage

Publications (1)

Publication Number Publication Date
US20120319768A1 true US20120319768A1 (en) 2012-12-20

Family

ID=45809322

Family Applications (3)

Application Number Title Priority Date Filing Date
US13/330,321 Abandoned US20120319301A1 (en) 2010-12-20 2011-12-19 Monolithic Darlington with Intermediate Base Contact
US13/330,352 Abandoned US20120319768A1 (en) 2010-12-20 2011-12-19 Complementary Darlington Emitter Follower with Improved Switching Speed and Improved Cross-over Control and Increased Output Voltage
US13/330,340 Active US8623749B2 (en) 2010-12-20 2011-12-19 Reduction of stored charge in the base region of a bipolar transistor to improve switching speed

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US13/330,321 Abandoned US20120319301A1 (en) 2010-12-20 2011-12-19 Monolithic Darlington with Intermediate Base Contact

Family Applications After (1)

Application Number Title Priority Date Filing Date
US13/330,340 Active US8623749B2 (en) 2010-12-20 2011-12-19 Reduction of stored charge in the base region of a bipolar transistor to improve switching speed

Country Status (6)

Country Link
US (3) US20120319301A1 (en)
EP (1) EP2656387B1 (en)
KR (1) KR20130130770A (en)
CN (1) CN103430310A (en)
TW (1) TWI521694B (en)
WO (3) WO2012085676A1 (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20160079237A1 (en) * 2013-10-28 2016-03-17 Mosway Semiconductor Limited High Voltage Semiconductor Power Switching Device

Citations (17)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3359433A (en) * 1964-03-04 1967-12-19 Int Standard Electric Corp Electronic telegraph relay
US3585407A (en) * 1967-12-04 1971-06-15 Bechman Instr Inc A complementary transistor switch using a zener diode
US4419593A (en) * 1981-06-29 1983-12-06 Honeywell Inc. Ultra fast driver circuit
US4841166A (en) * 1987-07-17 1989-06-20 Siliconix Incorporated Limiting shoot-through current in a power MOSFET half-bridge during intrinsic diode recovery
US4970620A (en) * 1989-08-23 1990-11-13 General Motors Corporation FET bridge protection circuit
US5184029A (en) * 1991-10-15 1993-02-02 Hewlett-Packard Company Driver circuit for circuit tester
US20070194815A1 (en) * 2006-02-23 2007-08-23 Dale Nelson Enhanced delay matching buffer circuit
US20080088353A1 (en) * 2006-10-13 2008-04-17 Chun-Hung Kuo Level shifter circuit with capacitive coupling
US20090219060A1 (en) * 2007-10-23 2009-09-03 Texas Instruments Incorporated Method and apparatus of sfdr enhancement
US20120206174A1 (en) * 2009-10-26 2012-08-16 Calsonic Kansei Corporation Driving circuit for switching element and power converter
US20120313669A1 (en) * 2011-06-09 2012-12-13 Mstar Semiconductor, Inc. Level Shifter and Boost Driving Circuit
US20130099831A1 (en) * 2011-04-21 2013-04-25 Converteam Technology Ltd. Gate drive circuit and associated method
US20130113540A1 (en) * 2011-11-04 2013-05-09 Texas Instruments Deutschland Gmbh Electronic device and method for providing a digital signal at a level shifter output
US20130147525A1 (en) * 2011-05-11 2013-06-13 Fuji Electric Co., Ltd. Drive circuit for insulated gate switching element
US20130154391A1 (en) * 2009-04-30 2013-06-20 U.S. Army Research Laboratory Solid-state circuit breakers and related circuits
US20130181750A1 (en) * 2012-01-13 2013-07-18 Abb Research Ltd Active gate drive circuit
US20130194006A1 (en) * 2012-01-26 2013-08-01 Denso Corporation Dead time generation circuit and load driving apparatus

Family Cites Families (26)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3477886A (en) * 1964-12-07 1969-11-11 Motorola Inc Controlled diffusions in semiconductive materials
US3491434A (en) * 1965-01-28 1970-01-27 Texas Instruments Inc Junction isolation diffusion
US3759761A (en) * 1968-10-23 1973-09-18 Hitachi Ltd Washed emitter method for improving passivation of a transistor
US3623925A (en) * 1969-01-10 1971-11-30 Fairchild Camera Instr Co Schottky-barrier diode process and devices
US3769568A (en) * 1972-07-31 1973-10-30 Bell Telephone Labor Inc Dc-to-dc converter having soft start and other regulation features employing priority of pulse feedback
US3938243A (en) * 1973-02-20 1976-02-17 Signetics Corporation Schottky barrier diode semiconductor structure and method
US4149906A (en) * 1977-04-29 1979-04-17 International Business Machines Corporation Process for fabrication of merged transistor logic (MTL) cells
FR2470484A1 (en) * 1979-11-23 1981-05-29 Thomson Csf METHOD FOR CONTROLLING A DARLINGTON ASSEMBLY AND DARLINGTON MOUNTING WITH LOW LOSSES
US4446611A (en) * 1980-06-26 1984-05-08 International Business Machines Corporation Method of making a saturation-limited bipolar transistor device
FR2503526A1 (en) * 1981-04-03 1982-10-08 Silicium Semiconducteur Ssc PACKAGE AND METHOD FOR MOUNTING AND INTERCONNECTING MEDIUM POWER SEMICONDUCTOR COMPONENTS IN A SINGLE PACKAGE.
FR2503932A1 (en) * 1981-04-08 1982-10-15 Thomson Csf FLAT TERMINAL PACKAGES FOR MEDIUM POWER SEMICONDUCTOR COMPONENTS AND MANUFACTURING METHOD
FR2553231B1 (en) * 1983-10-10 1988-07-08 Thomson Csf DOUBLE SWITCH FOR INVERTERS, ENCAPSULE IN HOUSING WITH PLANAR EXTERNAL PIN
JPS63204639A (en) * 1987-02-20 1988-08-24 Toshiba Corp Integrated circuit
US4885486A (en) * 1987-12-21 1989-12-05 Sundstrand Corp. Darlington amplifier with high speed turnoff
IT1230025B (en) * 1988-10-28 1991-09-24 Sgs Thomson Microelectronics DARLINGTON DEVICE WITH EXTRACTION TRANSISTOR AND ULTRALIGHT EMITTER AND RELATED MANUFACTURING PROCEDURE
JPH033417A (en) * 1989-05-30 1991-01-09 Nec Corp Semiconductor integrated circuit
KR920010212B1 (en) * 1989-12-29 1992-11-21 삼성전자 주식회사 Bi-cmos ttl level output driving circuit
EP0609351A4 (en) * 1991-10-23 1995-01-04 Microunity Systems Eng BIPOLAR TRANSISTOR HAVING IMPROVED CURRENT GAIN AND BREAKDOWN CHARACTERISTICS.
JPH08162472A (en) * 1994-12-02 1996-06-21 Mitsubishi Electric Corp Bipolar transistor, semiconductor device having bipolar transistor and manufacturing method thereof
JPH08288299A (en) * 1995-04-20 1996-11-01 Mitsubishi Electric Corp Semiconductor device and manufacturing method thereof
US6437416B1 (en) * 1996-04-12 2002-08-20 Cree Microwave, Inc. Semiconductor structure having a planar junction termination with high breakdown voltage and low parasitic capacitance
US6054898A (en) * 1996-08-30 2000-04-25 Kabushiki Kaisha Kenwood Semiconductor device having SEPP connected NPN and PNP transistors
JPH1197679A (en) * 1997-09-17 1999-04-09 Hitachi Ltd Semiconductor device
JP2004006466A (en) * 2002-05-31 2004-01-08 Mitsubishi Electric Corp Semiconductor device and method of manufacturing the same
US20060055437A1 (en) * 2004-09-16 2006-03-16 Deere & Company, A Delaware Corporation Driver circuit
US7208785B2 (en) * 2004-12-20 2007-04-24 Silicon-Based Technology Corp. Self-aligned Schottky-barrier clamped planar DMOS transistor structure and its manufacturing methods

Patent Citations (17)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3359433A (en) * 1964-03-04 1967-12-19 Int Standard Electric Corp Electronic telegraph relay
US3585407A (en) * 1967-12-04 1971-06-15 Bechman Instr Inc A complementary transistor switch using a zener diode
US4419593A (en) * 1981-06-29 1983-12-06 Honeywell Inc. Ultra fast driver circuit
US4841166A (en) * 1987-07-17 1989-06-20 Siliconix Incorporated Limiting shoot-through current in a power MOSFET half-bridge during intrinsic diode recovery
US4970620A (en) * 1989-08-23 1990-11-13 General Motors Corporation FET bridge protection circuit
US5184029A (en) * 1991-10-15 1993-02-02 Hewlett-Packard Company Driver circuit for circuit tester
US20070194815A1 (en) * 2006-02-23 2007-08-23 Dale Nelson Enhanced delay matching buffer circuit
US20080088353A1 (en) * 2006-10-13 2008-04-17 Chun-Hung Kuo Level shifter circuit with capacitive coupling
US20090219060A1 (en) * 2007-10-23 2009-09-03 Texas Instruments Incorporated Method and apparatus of sfdr enhancement
US20130154391A1 (en) * 2009-04-30 2013-06-20 U.S. Army Research Laboratory Solid-state circuit breakers and related circuits
US20120206174A1 (en) * 2009-10-26 2012-08-16 Calsonic Kansei Corporation Driving circuit for switching element and power converter
US20130099831A1 (en) * 2011-04-21 2013-04-25 Converteam Technology Ltd. Gate drive circuit and associated method
US20130147525A1 (en) * 2011-05-11 2013-06-13 Fuji Electric Co., Ltd. Drive circuit for insulated gate switching element
US20120313669A1 (en) * 2011-06-09 2012-12-13 Mstar Semiconductor, Inc. Level Shifter and Boost Driving Circuit
US20130113540A1 (en) * 2011-11-04 2013-05-09 Texas Instruments Deutschland Gmbh Electronic device and method for providing a digital signal at a level shifter output
US20130181750A1 (en) * 2012-01-13 2013-07-18 Abb Research Ltd Active gate drive circuit
US20130194006A1 (en) * 2012-01-26 2013-08-01 Denso Corporation Dead time generation circuit and load driving apparatus

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20160079237A1 (en) * 2013-10-28 2016-03-17 Mosway Semiconductor Limited High Voltage Semiconductor Power Switching Device
US9553085B2 (en) * 2013-10-28 2017-01-24 Mosway Semiconductor Limited Fabricating method for high voltage semiconductor power switching device

Also Published As

Publication number Publication date
WO2012085677A1 (en) 2012-06-28
WO2012085666A1 (en) 2012-06-28
KR20130130770A (en) 2013-12-02
US20120319301A1 (en) 2012-12-20
TW201251006A (en) 2012-12-16
US20120322219A1 (en) 2012-12-20
CN103430310A (en) 2013-12-04
WO2012085676A1 (en) 2012-06-28
EP2656387B1 (en) 2014-07-30
EP2656387A1 (en) 2013-10-30
US8623749B2 (en) 2014-01-07
TWI521694B (en) 2016-02-11

Similar Documents

Publication Publication Date Title
US12218657B2 (en) Miller clamping device for parallel switching transistors and driver comprising same
CN102780474B (en) Insulated gate bipolar transistor control circuit
JP2010051165A (en) Gate drive circuit of semiconductor apparatus and power conversion apparatus using the same
JP2016059036A (en) Circuit, system and method for short circuit protection
US11641201B2 (en) Hybrid power devices
JP2015204661A (en) Semiconductor element drive circuit
US10186859B2 (en) Reverse current protection for a switching unit
KR101774686B1 (en) Rf switch
CN102307002B (en) Power switch tube drive circuit with negative pressure turn-off function
CN104953991A (en) IGBT (insulated gate bipolar transistor) drive circuit provided with level bootstrap and charge pump circuits and adopting double N-MOSFET (N-channel metal oxide semiconductor field effect transistor) drive stages as well as sequential control method
CN112422089B (en) A high-power IGBT drive control circuit and method
US20120319768A1 (en) Complementary Darlington Emitter Follower with Improved Switching Speed and Improved Cross-over Control and Increased Output Voltage
JP5843535B2 (en) Semiconductor module
CN101346881A (en) Circuit arrangement and method for driving an electronic component with an output signal from a microprocessor
KR102410531B1 (en) Gate driving circuit
CN100472953C (en) Reversible amplifier circuit with reduced off-current
TWI528710B (en) Complementary darlington emitter follower with improved switching speed and improved cross-over control and increased output voltage
CN114900024B (en) A crosstalk suppression circuit and a crosstalk suppression method
CN206506508U (en) A kind of MOSFET tube drive circuits
KR102529630B1 (en) Piezo actuator drive circuit for two channels
CN112072897B (en) A gate drive circuit of a power semiconductor chip and a drive method thereof
US6646490B1 (en) Bipolar breakdown enhancement circuit for tri-state output stage
US20060055437A1 (en) Driver circuit
JP2004072424A (en) Gate drive circuit of mos gate transistor
US20130314145A1 (en) Device for Switching at least one Energy Storage Means

Legal Events

Date Code Title Description
AS Assignment

Owner name: DIODES ZETEX SEMICONDUCTORS LIMITED, UNITED KINGDO

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:CASEY, DAVID NEIL;REEL/FRAME:027800/0551

Effective date: 20120217

STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION