US20120007253A1 - Semiconductor chip and stack package having the same - Google Patents
Semiconductor chip and stack package having the same Download PDFInfo
- Publication number
- US20120007253A1 US20120007253A1 US12/980,927 US98092710A US2012007253A1 US 20120007253 A1 US20120007253 A1 US 20120007253A1 US 98092710 A US98092710 A US 98092710A US 2012007253 A1 US2012007253 A1 US 2012007253A1
- Authority
- US
- United States
- Prior art keywords
- electrodes
- pads
- semiconductor
- active layer
- semiconductor chip
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- H10W20/20—
-
- H10W20/40—
-
- H10W90/00—
-
- H10W70/099—
-
- H10W70/60—
-
- H10W72/072—
-
- H10W72/20—
-
- H10W72/29—
-
- H10W72/834—
-
- H10W72/874—
-
- H10W72/944—
-
- H10W74/00—
-
- H10W74/117—
-
- H10W90/22—
-
- H10W90/26—
-
- H10W90/297—
-
- H10W90/722—
-
- H10W90/754—
Definitions
- the present invention relates to a stack package, and more particularly, to a semiconductor chip and a stack package having the same that allows chip selection to be easily conducted.
- Stack packages in which a plurality of semiconductor chips are stacked to improve data storage capacity has been developed in a variety of shapes.
- One such stack package comprises, for example, a memory semiconductor chip and a system semiconductor chip stacked to improve data storage capacity and to increase data processing speed.
- stack package 100 which uses through-silicon vias (TSVs: hereinafter referred to as ‘through electrodes’) 30 as shown in FIG. 1 .
- the stack package 100 using the through electrodes 30 has a structure in which the through electrodes 30 are formed in respective stacked semiconductor chips 20 such that electrical connections among the semiconductor chips 20 are formed by the through electrodes 30 .
- the unexplained reference numeral 10 designates a substrate, 12 bond fingers, 14 ball lands, 22 bonding pads, 40 an encapsulation member, and 50 solder balls.
- redistribution lines are conventionally used as chip selection lines. Redistribution lines for through electrodes are currently realized through a vertical passing method as shown in FIG. 2 or a method as shown in FIG. 3 in which additional lines 70 are formed and the additional lines 70 and the bond fingers 12 of the substrate 10 are bonded using conductive wires 80 .
- the unexplained reference numerals 24 , 32 , and 60 designate chip selection pads, additional through electrodes, and redistribution lines, respectively.
- An embodiment of the present invention is directed to a semiconductor chip that allows chip selection in a stack package of a plurality of semiconductor chips.
- an embodiment of the present invention is directed to a stack package that allows selection of one of the stacked semiconductor chips.
- a semiconductor chip may include: a semiconductor substrate having a top surface and a bottom surface; an active layer formed on the top surface of the semiconductor substrate and having one or more signal pads and one or more chip selection pads disposed on an upper surface of the active layer; first and second through electrodes formed to pass through the semiconductor substrate and the active layer, the first through electrodes being electrically connected with the signal pads and the second through electrodes being electrically connected with the chip selection pads; and a side electrode formed on a side surface of any one of the semiconductor substrate and the active layer in such a way as to be connected with any one second through electrode.
- the side electrode may be formed to be disposed at a depth of approximately 10 ⁇ m to approximately 25 ⁇ m when measured from the top surface of the semiconductor substrate.
- the side electrode may be formed to be connected with the second through electrode from the side surface of the active layer.
- the side electrode formed in the active layer may include any one metal line among a plurality of metal lines that are formed in the active layer.
- the metal line may be connected with the second through electrode and may extend to the side surface of the active layer.
- the first and second through electrodes may be formed to vertically pass through the signal pads and the chip selection pads, and also through portions of the active layer and the semiconductor substrate that are placed under the signal pads and the chip selection pads.
- the first and second through electrodes may be formed to vertically pass through portions of the active layer and the semiconductor substrate that are separated from the signal pads and the chip selection pads.
- the semiconductor chip may further include redistribution lines formed to electrically connect the first and second through electrodes with respective signal pads and chip selection pads.
- the active layer and the semiconductor substrate, which are formed with the first and second through electrodes, may include a circuit section and a scribe lane section that surrounds the circuit section.
- the first and second through electrodes may be in the circuit section and/or in the scribe lane section.
- a stack package may include: at least two semiconductor chips each including a semiconductor substrate having a top surface and a bottom surface, an active layer formed on the top surface of the semiconductor substrate and having one or more signal pads and one or more chip selection pads disposed on an upper surface of the active layer, first and second through electrodes formed to pass through the semiconductor substrate and the active layer, the first through electrodes being electrically connected with the signal pads and the second through electrodes being electrically connected with the chip selection pads, and a side electrode formed on a side surface of any one of the semiconductor substrate and the active layer in such a way as to be connected with any one second through electrode, the semiconductor chips being stacked in such a manner that first through electrodes of a semiconductor chip are electrically connected with corresponding first through electrodes of the other semiconductor chips; and connection lines formed on side surfaces of the stacked semiconductor chips and each connected with the side electrode of any one semiconductor chip among the stacked semiconductor chips.
- the stack package may further include a substrate having a top surface on which the stacked semiconductor chips are mounted and a bottom surface, and including first connection pads to be connected with the first through electrodes and second connection pads to be connected with the connection lines, which are disposed on the top surface of the substrate, and third connection pads, which are disposed on the bottom surface of the substrate; an encapsulation member formed over the top surface of the substrate to cover the stacked semiconductor chips; and external mounting members attached to the third connection pads disposed on the bottom surface of the substrate.
- connection lines may be formed on the side surfaces of the stacked semiconductor chips to have the same length.
- connection lines may also be formed to have different lengths such that the connection lines can extend from the bottom surface of a lowermost semiconductor chip among the stacked semiconductor chips and reach respective corresponding side electrodes to be connected therewith.
- connection lines may include any one of a conductive pattern, a conductive wire, a conductive ink and a conductive polymer.
- FIG. 1 is a cross-sectional view illustrating a conventional stack package.
- FIGS. 2 and 3 are cross-sectional views illustrating chip selection schemes in the conventional stack package.
- FIG. 4 is a perspective view illustrating a semiconductor chip in accordance with an embodiment of the present invention.
- FIG. 5 is a cross-sectional view taken along the line A-A′ of FIG. 4 .
- FIG. 6 is a cross-sectional view illustrating a variation of the semiconductor chip in accordance with the embodiment of the present invention.
- FIG. 7 is a partially broken-away perspective view illustrating a stack package in accordance with another embodiment of the present invention.
- FIG. 8 is a cross-sectional view taken along the line B-B′ of FIG. 7 .
- FIG. 9 is a cross-sectional view taken along the line C-C′ of FIG. 7 .
- FIG. 4 is a perspective view illustrating a semiconductor chip in accordance with an embodiment of the present invention
- FIG. 5 is a cross-sectional view taken along the line A-A′ of FIG. 4 .
- a semiconductor chip 300 in accordance with an embodiment of the present invention includes a semiconductor substrate 310 , an active layer 320 , signal through electrodes 332 and chip select through electrodes 334 , and a side electrode 340 .
- the signal through electrodes 332 and chip select through electrodes 334 may be collectively referred to as through electrodes 332 and 334 .
- the semiconductor substrate 310 has a top surface and a bottom surface.
- the semiconductor chip 310 also has, for example, the shape of a quadrangular plate and may be, for example, from approximately 50 ⁇ m to approximately 760 ⁇ m thick.
- the active layer 320 is formed on the top surface of the semiconductor substrate 310 .
- the active layer 320 includes a plurality of signal pads 322 and a plurality of chip selection pads 324 disposed on the upper surface. While not shown in a drawing, the active layer 320 can be understood as being formed with various elements including multiple layers of metal lines.
- the signal pads 322 and the chip selection pads 324 can be disposed, for example, along edges of the active layer 320 .
- the signal pads 322 may include pads for power and ground signals, and also for various operating signals.
- at least three chip selection pads 324 may be disposed along the one edge of the active layer 320 .
- the chip selection pads 324 are disposed along the one edge of the active layer 320 by the number of 3.
- the three chip selection pads 324 are denoted as first, second and third chip selection pads CS 1 , CS 2 and CS 3 .
- the through electrodes 332 and 334 are formed to pass through the semiconductor substrate 310 and the active layer 320 .
- the signal through electrodes 332 are electrically connected with the signal pads 322 and the chip select through electrodes 334 are electrically connected with the chip selection pads 324 .
- the through electrodes 332 and 334 are formed to pass through the signal pads 322 and the chip selection pads 324 , respectively, and portions of the active layer 320 and the semiconductor substrate 310 that are placed under the signal pads 322 and the chip selection pads 324 .
- first and second through electrodes 332 and 334 may be formed to vertically pass through portions of the active layer 320 and the semiconductor substrate 310 that are separated from the signal pads 322 and the chip selection pads 324 .
- the through electrodes 332 and 334 can be understood as being respectively connected with the corresponding signal pads 322 and the corresponding chip selection pads 324 through additional formation of redistribution lines.
- the side electrode 340 may be formed to be connected with any one of the chip select through electrodes 334 that are connected with the corresponding chip selection pads CS 1 , CS 2 and CS 3 .
- the side electrode 340 is formed at a depth from approximately 10 ⁇ m to approximately 25 ⁇ m when measured from the top surface of the semiconductor substrate 310 . Further, the side electrode 340 is horizontally formed to reach a chip select through electrode 334 from the side surface of the semiconductor substrate 310 .
- the side electrode 340 can be formed by defining a via through etching the side surface of the semiconductor substrate 310 in such a way as to expose any one of the chip select through electrodes 334 and then filling the via with a conductive layer such as, for example, a copper layer.
- the side electrode 340 can also be formed in the active layer 320 as shown in FIG. 6 .
- the side electrode 340 can be formed by defining a via through etching the side surface of the active layer 320 in such a way as to expose any one of the chip select through electrodes 334 and then filling the via with a conductive layer such as, for example, a copper layer.
- vias may be defined by simultaneously etching semiconductor substrates 310 or active layers 320 of the respective semiconductor chips 300 . Accordingly, side electrodes 340 may be simultaneously formed in the respective semiconductor chips 300 by filling a conductive layer such as a copper layer in the vias. A plurality of separate semiconductor chips 300 with the respective side electrodes 340 may then be realized by separating the semiconductor chips 300 .
- any one metal line among a plurality of metal lines formed in the active layer 320 may be connected to any one of the chip select through electrodes 334 .
- the metal line may be extended to the side surface of the active layer 320 , and the extended metal line can then be used as the side electrode 340 .
- side electrodes 340 are described as being used with the chip select through electrodes 334 , the invention need not be so limited.
- the side electrodes 340 may also be with, for example, for the signal through electrodes 332 .
- the active layer 320 and the semiconductor substrate 310 may be formed such that the through electrodes 332 and 334 include a circuit section formed with various devices and a scribe lane section that surrounds the circuit section. Accordingly, the through electrodes 332 and 334 can be formed to be disposed in the circuit section or the scribe lane section.
- the through electrodes 332 and 334 can be formed to pass through the signal pads 322 and the chip selection pads 324 .
- the through electrodes 332 and 334 may also be separated from the signal pads 322 and the chip selection pads 324 .
- the through electrodes 332 and 334 can be electrically connected with the signal pads 322 and the chip selection pads 324 by redistribution lines.
- the through electrodes 332 and 334 can be electrically connected with the signal pads 322 and the chip selection pads 324 by redistribution lines.
- the through electrodes 332 and 334 can be electrically connected with the signal pads 322 and the chip selection pads 324 by redistribution lines.
- FIG. 7 is a partially broken-away perspective view illustrating a stack package in accordance with another embodiment of the present invention
- FIG. 8 is a cross-sectional view taken along the line B-B′ of FIG. 7
- FIG. 9 is a cross-sectional view taken along the line C-C′ of FIG. 7 .
- a stack package 700 in accordance with another embodiment of the present invention includes a substrate 650 , stacked semiconductor chips 600 a, 600 b and 600 c, connection lines 660 , an encapsulation member 670 , and external mounting members 680 .
- the substrate 650 comprises a top surface and a bottom surface.
- the substrate 650 includes first connection pads 652 ( FIG. 8 ) and second connection pads 654 ( FIGS. 7 and 9 ) disposed on the top surface and third connection pads 656 ( FIGS. 8 and 9 ) are disposed on the bottom surface.
- the substrate 650 has an area that is larger than each of the semiconductor chips 600 a, 600 b and 600 c.
- the first connection pads 652 are disposed to be respectively connected with first through electrodes 632 formed in the semiconductor chip 600 a which is positioned lowermost among the stacked semiconductor chips 600 a, 600 b and 600 c.
- the second connection pads 654 are disposed to be respectively connected with side electrodes 640 of the stacked semiconductor chips 600 a, 600 b and 600 c. Further, it can be understood that the first connection pads 652 are disposed on the top surface of the substrate 650 in such a way as not to correspond to second through electrodes 634 .
- each of the stacked semiconductor chips 600 a, 600 b and 600 c includes a semiconductor substrate 610 that has a top surface and a bottom surface and an active layer 620 which is formed on the top surface of the semiconductor substrate 610 .
- the active layer 620 includes a plurality of signal pads 622 and a plurality of chip selection pads 624 disposed on the upper surface.
- the first and second through electrodes 632 and 634 are formed in the semiconductor chips 600 a , 600 b and 600 c, in such a way as to be connected with the respective signal pads 622 and the respective chip selection pads 624 and pass through the active layer 620 and the semiconductor substrate 610 .
- the side electrodes 640 are formed in the semiconductor chips 600 a, 600 b and 600 c in such a way as to each be connected with any one of the second through electrodes 634 connected with the chip selection pads 624 .
- Each side electrode 640 may be formed in the semiconductor substrate 610 and/or the active layer 620 .
- the side electrode 640 may be formed by defining a via through etching the semiconductor substrate 610 and/or the active layer 620 in such a way as to expose any one of the second through electrodes 634 .
- the via may then be filled with a conductive layer such as a copper layer such that the side electrode 640 is connected with the exposed second through electrode 634 .
- the side electrode 640 is formed in the semiconductor substrate 610 . Also, for the semiconductor 600 a the side electrodes 640 are formed, for example, in such a way as to be connected with one of the second through electrodes 634 connected with a first chip selection pad CS 1 . Another of the second through electrodes 634 may be connected with a second chip selection pad CS 2 in the semiconductor chip 600 b. Another of the second through electrodes 634 may be connected with a third chip selection pad CS 3 in the semiconductor chip 600 c.
- Each of the side electrodes 640 may be formed using any one of a multiple layers of metal lines that are in the active layer 620 , without being additionally formed.
- the side electrode 640 can be realized by extending each of the metal lines to the side surface of the active layer 620 while being connected with any of the second through electrodes 634 , for any of the semiconductor chips 600 a, 600 b and 600 c.
- the active layer 620 and the semiconductor substrate 610 formed with the first and second through electrodes 632 and 634 include a circuit section that is formed with various devices and a scribe lane section that surrounds the circuit section.
- the first and second through electrodes 632 and 634 can be formed in the circuit section or the scribe lane section. In the case where the first and second through electrodes 632 and 634 are formed in the circuit section, the first and second through electrodes 632 and 634 can be formed to pass through the signal pads 622 and the chip selection pads 624 or to be separated from the signal pads 622 and the chip selection pads 624 .
- the first and second through electrodes 632 and 634 When the first and second through electrodes 632 and 634 are formed to be separated from the signal pads 622 and the chip selection pads 624 , the first and second through electrodes 632 and 634 can be electrically connected with the signal pads 622 and the chip selection pads 624 by redistribution lines. In the case where the first and second through electrodes 632 and 634 are formed in the scribe lane section, the first and second through electrodes 632 and 634 can be electrically connected with the signal pads 622 and the chip selection pads 624 by redistribution lines.
- the semiconductor chips 600 a, 600 b and 600 c may be vertically stacked on the top surface of the substrate 650 .
- the respective semiconductor chips 600 a, 600 b and 600 c are stacked in such a manner that the first and second through electrodes 632 and 634 are connected with one another.
- the respective semiconductor chips 600 a, 600 b and 600 c are stacked in such a manner that the respective side electrodes 640 are disposed along different vertical lines.
- connection lines 660 are formed on the side surfaces of the stacked semiconductor chips 600 a, 600 b and 600 c.
- the respective connection lines 660 are formed in such a way as to connect the side electrodes 640 of the respective corresponding semiconductor chips 600 a, 600 b and 600 c with the second connection pads 654 of the substrate 650 .
- each of the connection lines 660 may comprise any one of a conductive pattern, a conductive ink and a conductive polymer.
- each of the connection lines 660 may comprise a conductive wire.
- the connection lines 660 are formed to have different lengths so as to be connected with the side electrodes 640 of the respective corresponding semiconductor chips 600 a, 600 b and 600 c. While not shown in a drawing, the connection lines 660 can be formed to have the same length and be connected with the corresponding side electrodes 640 of the respective semiconductor chips 600 a, 600 b and 600 c.
- the encapsulation member 670 is formed on the top surface of the substrate 650 in such a way as to cover the stacked semiconductor chips 600 a, 600 b and 600 c.
- the encapsulation member 670 may comprise, for example, an EMC (epoxy molding compound). While not shown in a drawing, underfill members rather than an encapsulation member 670 may be disposed in spaces between the stacked semiconductor chips 600 a, 600 b and 600 c.
- the external mounting members 680 may include, for example, solder balls.
- the external mounting members 680 are respectively attached to the third connection pads 656 that are disposed on the other surface of the substrate 650 .
- a semiconductor chip is constructed in a manner such that a through electrode is vertically formed to be coupled with a chip selection pad and a side electrode is horizontally formed to be coupled with the through electrode.
- a stack package is realized in a manner such that semiconductor chips are stacked on a substrate and side electrodes, which are exposed on the side surfaces of the respective semiconductor chips, are electrically connected with the substrate.
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Computer Hardware Design (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
Abstract
Description
- The present application claims priority to Korean patent application number 10-2010-0066537 filed on Jul. 9, 2010, which is incorporated herein by reference in its entirety.
- The present invention relates to a stack package, and more particularly, to a semiconductor chip and a stack package having the same that allows chip selection to be easily conducted.
- Stack packages in which a plurality of semiconductor chips are stacked to improve data storage capacity has been developed in a variety of shapes. One such stack package comprises, for example, a memory semiconductor chip and a system semiconductor chip stacked to improve data storage capacity and to increase data processing speed.
- An example of such a stack package is
stack package 100 which uses through-silicon vias (TSVs: hereinafter referred to as ‘through electrodes’) 30 as shown inFIG. 1 . Thestack package 100 using the throughelectrodes 30 has a structure in which thethrough electrodes 30 are formed in respective stackedsemiconductor chips 20 such that electrical connections among thesemiconductor chips 20 are formed by thethrough electrodes 30. - In
FIG. 1 , theunexplained reference numeral 10 designates a substrate, 12 bond fingers, 14 ball lands, 22 bonding pads, 40 an encapsulation member, and 50 solder balls. - In the case of a stack package using through electrodes, chip selection wires are needed for selectively driving the stacked semiconductor chips. In this regard, redistribution lines are conventionally used as chip selection lines. Redistribution lines for through electrodes are currently realized through a vertical passing method as shown in
FIG. 2 or a method as shown inFIG. 3 in which additional lines 70 are formed and the additional lines 70 and the bond fingers 12 of thesubstrate 10 are bonded usingconductive wires 80. - In
FIGS. 2 and 3 , the 24, 32, and 60 designate chip selection pads, additional through electrodes, and redistribution lines, respectively.unexplained reference numerals - However, in the conventional method shown in
FIG. 2 for realizing the redistribution lines for through electrodes, a manufacturing procedure is complicated due to forming of the additional through electrodes and the redistribution lines on the respective semiconductor chips. Also, since a predetermined gap is needed between the semiconductor chips, the overall height of the stack package increases. Also, in the conventional method shown inFIG. 3 for realizing the redistribution lines for through electrodes, since additional space for wire bonding is needed, the size of the stack package increases. - An embodiment of the present invention is directed to a semiconductor chip that allows chip selection in a stack package of a plurality of semiconductor chips.
- Also, an embodiment of the present invention is directed to a stack package that allows selection of one of the stacked semiconductor chips.
- In one embodiment of the present invention, a semiconductor chip may include: a semiconductor substrate having a top surface and a bottom surface; an active layer formed on the top surface of the semiconductor substrate and having one or more signal pads and one or more chip selection pads disposed on an upper surface of the active layer; first and second through electrodes formed to pass through the semiconductor substrate and the active layer, the first through electrodes being electrically connected with the signal pads and the second through electrodes being electrically connected with the chip selection pads; and a side electrode formed on a side surface of any one of the semiconductor substrate and the active layer in such a way as to be connected with any one second through electrode.
- In the case where the side electrode is formed in the semiconductor substrate, the side electrode may be formed to be disposed at a depth of approximately 10 μm to approximately 25 μm when measured from the top surface of the semiconductor substrate.
- In the case where the side electrode is formed in the active layer, the side electrode may be formed to be connected with the second through electrode from the side surface of the active layer.
- The side electrode formed in the active layer may include any one metal line among a plurality of metal lines that are formed in the active layer. The metal line may be connected with the second through electrode and may extend to the side surface of the active layer.
- The first and second through electrodes may be formed to vertically pass through the signal pads and the chip selection pads, and also through portions of the active layer and the semiconductor substrate that are placed under the signal pads and the chip selection pads.
- The first and second through electrodes may be formed to vertically pass through portions of the active layer and the semiconductor substrate that are separated from the signal pads and the chip selection pads.
- The semiconductor chip may further include redistribution lines formed to electrically connect the first and second through electrodes with respective signal pads and chip selection pads.
- The active layer and the semiconductor substrate, which are formed with the first and second through electrodes, may include a circuit section and a scribe lane section that surrounds the circuit section.
- The first and second through electrodes may be in the circuit section and/or in the scribe lane section.
- In another embodiment of the present invention, a stack package may include: at least two semiconductor chips each including a semiconductor substrate having a top surface and a bottom surface, an active layer formed on the top surface of the semiconductor substrate and having one or more signal pads and one or more chip selection pads disposed on an upper surface of the active layer, first and second through electrodes formed to pass through the semiconductor substrate and the active layer, the first through electrodes being electrically connected with the signal pads and the second through electrodes being electrically connected with the chip selection pads, and a side electrode formed on a side surface of any one of the semiconductor substrate and the active layer in such a way as to be connected with any one second through electrode, the semiconductor chips being stacked in such a manner that first through electrodes of a semiconductor chip are electrically connected with corresponding first through electrodes of the other semiconductor chips; and connection lines formed on side surfaces of the stacked semiconductor chips and each connected with the side electrode of any one semiconductor chip among the stacked semiconductor chips.
- The stack package may further include a substrate having a top surface on which the stacked semiconductor chips are mounted and a bottom surface, and including first connection pads to be connected with the first through electrodes and second connection pads to be connected with the connection lines, which are disposed on the top surface of the substrate, and third connection pads, which are disposed on the bottom surface of the substrate; an encapsulation member formed over the top surface of the substrate to cover the stacked semiconductor chips; and external mounting members attached to the third connection pads disposed on the bottom surface of the substrate.
- The connection lines may be formed on the side surfaces of the stacked semiconductor chips to have the same length.
- The connection lines may also be formed to have different lengths such that the connection lines can extend from the bottom surface of a lowermost semiconductor chip among the stacked semiconductor chips and reach respective corresponding side electrodes to be connected therewith.
- Each of the connection lines may include any one of a conductive pattern, a conductive wire, a conductive ink and a conductive polymer.
-
FIG. 1 is a cross-sectional view illustrating a conventional stack package. -
FIGS. 2 and 3 are cross-sectional views illustrating chip selection schemes in the conventional stack package. -
FIG. 4 is a perspective view illustrating a semiconductor chip in accordance with an embodiment of the present invention. -
FIG. 5 is a cross-sectional view taken along the line A-A′ ofFIG. 4 . -
FIG. 6 is a cross-sectional view illustrating a variation of the semiconductor chip in accordance with the embodiment of the present invention. -
FIG. 7 is a partially broken-away perspective view illustrating a stack package in accordance with another embodiment of the present invention. -
FIG. 8 is a cross-sectional view taken along the line B-B′ ofFIG. 7 . -
FIG. 9 is a cross-sectional view taken along the line C-C′ ofFIG. 7 . - Hereafter, specific embodiments of the present invention will be described in detail with reference to the accompanying drawings.
- It is to be understood herein that the drawings are not necessarily to scale and in some instances proportions may have been exaggerated in order to more clearly depict certain features of the invention.
-
FIG. 4 is a perspective view illustrating a semiconductor chip in accordance with an embodiment of the present invention, andFIG. 5 is a cross-sectional view taken along the line A-A′ ofFIG. 4 . - Referring to
FIGS. 4 and 5 , asemiconductor chip 300 in accordance with an embodiment of the present invention includes asemiconductor substrate 310, anactive layer 320, signal throughelectrodes 332 and chip select throughelectrodes 334, and aside electrode 340. The signal throughelectrodes 332 and chip select throughelectrodes 334 may be collectively referred to as through 332 and 334.electrodes - The
semiconductor substrate 310 has a top surface and a bottom surface. Thesemiconductor chip 310 also has, for example, the shape of a quadrangular plate and may be, for example, from approximately 50 μm to approximately 760 μm thick. - The
active layer 320 is formed on the top surface of thesemiconductor substrate 310. Theactive layer 320 includes a plurality ofsignal pads 322 and a plurality ofchip selection pads 324 disposed on the upper surface. While not shown in a drawing, theactive layer 320 can be understood as being formed with various elements including multiple layers of metal lines. - The
signal pads 322 and thechip selection pads 324 can be disposed, for example, along edges of theactive layer 320. Thesignal pads 322 may include pads for power and ground signals, and also for various operating signals. As shown inFIG. 4 , at least threechip selection pads 324 may be disposed along the one edge of theactive layer 320. In the present embodiment, thechip selection pads 324 are disposed along the one edge of theactive layer 320 by the number of 3. InFIG. 4 , the threechip selection pads 324 are denoted as first, second and third chip selection pads CS1, CS2 and CS3. - The through
332 and 334 are formed to pass through theelectrodes semiconductor substrate 310 and theactive layer 320. The signal throughelectrodes 332 are electrically connected with thesignal pads 322 and the chip select throughelectrodes 334 are electrically connected with thechip selection pads 324. In the present embodiment, the 332 and 334 are formed to pass through thethrough electrodes signal pads 322 and thechip selection pads 324, respectively, and portions of theactive layer 320 and thesemiconductor substrate 310 that are placed under thesignal pads 322 and thechip selection pads 324. - While not shown in a drawing, it is conceivable that the first and second through
332 and 334 may be formed to vertically pass through portions of theelectrodes active layer 320 and thesemiconductor substrate 310 that are separated from thesignal pads 322 and thechip selection pads 324. In this case, the 332 and 334 can be understood as being respectively connected with thethrough electrodes corresponding signal pads 322 and the correspondingchip selection pads 324 through additional formation of redistribution lines. - The
side electrode 340 may be formed to be connected with any one of the chip select throughelectrodes 334 that are connected with the corresponding chip selection pads CS1, CS2 and CS3. - In the present embodiment, the
side electrode 340 is formed at a depth from approximately 10 μm to approximately 25 μm when measured from the top surface of thesemiconductor substrate 310. Further, theside electrode 340 is horizontally formed to reach a chip select throughelectrode 334 from the side surface of thesemiconductor substrate 310. Theside electrode 340 can be formed by defining a via through etching the side surface of thesemiconductor substrate 310 in such a way as to expose any one of the chip select throughelectrodes 334 and then filling the via with a conductive layer such as, for example, a copper layer. - The
side electrode 340 can also be formed in theactive layer 320 as shown inFIG. 6 . In this case, theside electrode 340 can be formed by defining a via through etching the side surface of theactive layer 320 in such a way as to expose any one of the chip select throughelectrodes 334 and then filling the via with a conductive layer such as, for example, a copper layer. - While not shown in a drawing, when forming the
side electrode 340 on the side surface of thesemiconductor substrate 310 or theactive layer 320, after stacking a predetermined number ofsemiconductor chips 300 on a glass substrate, vias may be defined by simultaneously etchingsemiconductor substrates 310 oractive layers 320 of therespective semiconductor chips 300. Accordingly,side electrodes 340 may be simultaneously formed in therespective semiconductor chips 300 by filling a conductive layer such as a copper layer in the vias. A plurality ofseparate semiconductor chips 300 with therespective side electrodes 340 may then be realized by separating the semiconductor chips 300. - While not shown in a drawing, any one metal line among a plurality of metal lines formed in the
active layer 320 may be connected to any one of the chip select throughelectrodes 334. The metal line may be extended to the side surface of theactive layer 320, and the extended metal line can then be used as theside electrode 340. - Although the
side electrodes 340 are described as being used with the chip select throughelectrodes 334, the invention need not be so limited. Theside electrodes 340 may also be with, for example, for the signal throughelectrodes 332. - In the
semiconductor chip 300 in accordance with an embodiment of the present invention, while not shown in detail, theactive layer 320 and thesemiconductor substrate 310 may be formed such that the through 332 and 334 include a circuit section formed with various devices and a scribe lane section that surrounds the circuit section. Accordingly, the throughelectrodes 332 and 334 can be formed to be disposed in the circuit section or the scribe lane section.electrodes - In the case where the through
332 and 334 are formed in the circuit section, the throughelectrodes 332 and 334 can be formed to pass through theelectrodes signal pads 322 and thechip selection pads 324. The through 332 and 334 may also be separated from theelectrodes signal pads 322 and thechip selection pads 324. When the through 332 and 334 are formed to be separated from theelectrodes signal pads 322 and thechip selection pads 324, the through 332 and 334 can be electrically connected with theelectrodes signal pads 322 and thechip selection pads 324 by redistribution lines. Alternately, in the case where the through 332 and 334 are formed in the scribe lane section, the throughelectrodes 332 and 334 can be electrically connected with theelectrodes signal pads 322 and thechip selection pads 324 by redistribution lines. -
FIG. 7 is a partially broken-away perspective view illustrating a stack package in accordance with another embodiment of the present invention,FIG. 8 is a cross-sectional view taken along the line B-B′ ofFIG. 7 , andFIG. 9 is a cross-sectional view taken along the line C-C′ ofFIG. 7 . - Referring to
FIGS. 7 through 9 , astack package 700 in accordance with another embodiment of the present invention includes asubstrate 650, stacked 600 a, 600 b and 600 c,semiconductor chips connection lines 660, anencapsulation member 670, and external mountingmembers 680. - The
substrate 650 comprises a top surface and a bottom surface. Thesubstrate 650 includes first connection pads 652 (FIG. 8 ) and second connection pads 654 (FIGS. 7 and 9 ) disposed on the top surface and third connection pads 656 (FIGS. 8 and 9 ) are disposed on the bottom surface. In the present embodiment, thesubstrate 650 has an area that is larger than each of the 600 a, 600 b and 600 c.semiconductor chips - The
first connection pads 652 are disposed to be respectively connected with first throughelectrodes 632 formed in thesemiconductor chip 600 a which is positioned lowermost among the stacked 600 a, 600 b and 600 c. Thesemiconductor chips second connection pads 654 are disposed to be respectively connected withside electrodes 640 of the stacked 600 a, 600 b and 600 c. Further, it can be understood that thesemiconductor chips first connection pads 652 are disposed on the top surface of thesubstrate 650 in such a way as not to correspond to second throughelectrodes 634. - While not shown in detail in
FIG. 7 , each of the stacked 600 a, 600 b and 600 c includes asemiconductor chips semiconductor substrate 610 that has a top surface and a bottom surface and anactive layer 620 which is formed on the top surface of thesemiconductor substrate 610. Theactive layer 620 includes a plurality ofsignal pads 622 and a plurality ofchip selection pads 624 disposed on the upper surface. The first and second through 632 and 634 are formed in theelectrodes 600 a, 600 b and 600 c, in such a way as to be connected with thesemiconductor chips respective signal pads 622 and the respectivechip selection pads 624 and pass through theactive layer 620 and thesemiconductor substrate 610. Theside electrodes 640 are formed in the 600 a, 600 b and 600 c in such a way as to each be connected with any one of the second throughsemiconductor chips electrodes 634 connected with thechip selection pads 624. - Each
side electrode 640 may be formed in thesemiconductor substrate 610 and/or theactive layer 620. For example, theside electrode 640 may be formed by defining a via through etching thesemiconductor substrate 610 and/or theactive layer 620 in such a way as to expose any one of the second throughelectrodes 634. The via may then be filled with a conductive layer such as a copper layer such that theside electrode 640 is connected with the exposed second throughelectrode 634. - In an embodiment of the invention, the
side electrode 640 is formed in thesemiconductor substrate 610. Also, for thesemiconductor 600 a theside electrodes 640 are formed, for example, in such a way as to be connected with one of the second throughelectrodes 634 connected with a first chip selection pad CS1. Another of the second throughelectrodes 634 may be connected with a second chip selection pad CS2 in thesemiconductor chip 600 b. Another of the second throughelectrodes 634 may be connected with a third chip selection pad CS3 in thesemiconductor chip 600 c. - Each of the
side electrodes 640 may be formed using any one of a multiple layers of metal lines that are in theactive layer 620, without being additionally formed. In this case, theside electrode 640 can be realized by extending each of the metal lines to the side surface of theactive layer 620 while being connected with any of the second throughelectrodes 634, for any of the 600 a, 600 b and 600 c.semiconductor chips - While not shown in detail, the
active layer 620 and thesemiconductor substrate 610 formed with the first and second through 632 and 634 include a circuit section that is formed with various devices and a scribe lane section that surrounds the circuit section. The first and second throughelectrodes 632 and 634 can be formed in the circuit section or the scribe lane section. In the case where the first and second throughelectrodes 632 and 634 are formed in the circuit section, the first and second throughelectrodes 632 and 634 can be formed to pass through theelectrodes signal pads 622 and thechip selection pads 624 or to be separated from thesignal pads 622 and thechip selection pads 624. When the first and second through 632 and 634 are formed to be separated from theelectrodes signal pads 622 and thechip selection pads 624, the first and second through 632 and 634 can be electrically connected with theelectrodes signal pads 622 and thechip selection pads 624 by redistribution lines. In the case where the first and second through 632 and 634 are formed in the scribe lane section, the first and second throughelectrodes 632 and 634 can be electrically connected with theelectrodes signal pads 622 and thechip selection pads 624 by redistribution lines. - In an embodiment of the invention, the
600 a, 600 b and 600 c may be vertically stacked on the top surface of thesemiconductor chips substrate 650. The 600 a, 600 b and 600 c are stacked in such a manner that the first and second throughrespective semiconductor chips 632 and 634 are connected with one another. Also, theelectrodes 600 a, 600 b and 600 c are stacked in such a manner that therespective semiconductor chips respective side electrodes 640 are disposed along different vertical lines. - The connection lines 660 are formed on the side surfaces of the stacked
600 a, 600 b and 600 c. Thesemiconductor chips respective connection lines 660 are formed in such a way as to connect theside electrodes 640 of the respective 600 a, 600 b and 600 c with thecorresponding semiconductor chips second connection pads 654 of thesubstrate 650. For example, each of theconnection lines 660 may comprise any one of a conductive pattern, a conductive ink and a conductive polymer. Also, each of theconnection lines 660 may comprise a conductive wire. The connection lines 660 are formed to have different lengths so as to be connected with theside electrodes 640 of the respective 600 a, 600 b and 600 c. While not shown in a drawing, thecorresponding semiconductor chips connection lines 660 can be formed to have the same length and be connected with thecorresponding side electrodes 640 of the 600 a, 600 b and 600 c.respective semiconductor chips - The
encapsulation member 670 is formed on the top surface of thesubstrate 650 in such a way as to cover the stacked 600 a, 600 b and 600 c. Thesemiconductor chips encapsulation member 670 may comprise, for example, an EMC (epoxy molding compound). While not shown in a drawing, underfill members rather than anencapsulation member 670 may be disposed in spaces between the 600 a, 600 b and 600 c.stacked semiconductor chips - The external mounting
members 680 may include, for example, solder balls. The external mountingmembers 680 are respectively attached to thethird connection pads 656 that are disposed on the other surface of thesubstrate 650. - While various embodiments of the invention have shown three chips stacked together for exemplary purposes, it should be understood that two or more chips may be stacked together.
- As is apparent from the above description, in the present invention, a semiconductor chip is constructed in a manner such that a through electrode is vertically formed to be coupled with a chip selection pad and a side electrode is horizontally formed to be coupled with the through electrode. A stack package is realized in a manner such that semiconductor chips are stacked on a substrate and side electrodes, which are exposed on the side surfaces of the respective semiconductor chips, are electrically connected with the substrate.
- Accordingly, it can be seen in the various embodiments of the invention that it is not necessary to define a space for forming redistribution lines for chip selection in the respective stacked semiconductor chips, and, therefore, the overall size and height of the stack package can be decreased.
- Although specific embodiments of the present invention have been described for illustrative purposes, those skilled in the art will appreciate that various modifications, additions and substitutions are possible, without departing from the scope and the spirit of the invention as disclosed in the accompanying claims.
Claims (19)
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| KR10-2010-0066537 | 2010-07-09 | ||
| KR1020100066537A KR101088825B1 (en) | 2010-07-09 | 2010-07-09 | Semiconductor chip and stack package having same |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| US20120007253A1 true US20120007253A1 (en) | 2012-01-12 |
| US8829665B2 US8829665B2 (en) | 2014-09-09 |
Family
ID=45438015
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US12/980,927 Expired - Fee Related US8829665B2 (en) | 2010-07-09 | 2010-12-29 | Semiconductor chip and stack package having the same |
Country Status (2)
| Country | Link |
|---|---|
| US (1) | US8829665B2 (en) |
| KR (1) | KR101088825B1 (en) |
Cited By (5)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20100123241A1 (en) * | 2008-11-18 | 2010-05-20 | Hong Kong Applied Science And Technology Research Institute Co., Ltd. | Semiconductor chip with through-silicon-via and sidewall pad |
| US9899339B2 (en) * | 2012-11-05 | 2018-02-20 | Texas Instruments Incorporated | Discrete device mounted on substrate |
| TWI690072B (en) * | 2017-09-29 | 2020-04-01 | 日商佳能股份有限公司 | Semiconductor devices and equipment |
| CN115966512A (en) * | 2022-12-14 | 2023-04-14 | 湖北江城芯片中试服务有限公司 | Semiconductor structure, manufacturing method thereof and packaging system |
| US12503769B2 (en) * | 2022-09-13 | 2025-12-23 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor processing tool and methods of operation |
Citations (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US7226809B2 (en) * | 2002-06-18 | 2007-06-05 | Micron Technology, Inc. | Semiconductor devices and semiconductor device components with peripherally located, castellated contacts, assemblies and packages including such semiconductor devices or packages and associated methods |
Family Cites Families (4)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP3723725B2 (en) | 2000-07-31 | 2005-12-07 | シャープ株式会社 | Semiconductor device and three-dimensional stacked semiconductor device |
| US6780770B2 (en) | 2000-12-13 | 2004-08-24 | Medtronic, Inc. | Method for stacking semiconductor die within an implanted medical device |
| CN101542726B (en) | 2008-11-19 | 2011-11-30 | 香港应用科技研究院有限公司 | Semiconductor chip with through-silicon vias and side pads |
| KR100914987B1 (en) | 2008-12-11 | 2009-09-02 | 주식회사 하이닉스반도체 | Molded reconfigured wafer and stack package using the same |
-
2010
- 2010-07-09 KR KR1020100066537A patent/KR101088825B1/en not_active Expired - Fee Related
- 2010-12-29 US US12/980,927 patent/US8829665B2/en not_active Expired - Fee Related
Patent Citations (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US7226809B2 (en) * | 2002-06-18 | 2007-06-05 | Micron Technology, Inc. | Semiconductor devices and semiconductor device components with peripherally located, castellated contacts, assemblies and packages including such semiconductor devices or packages and associated methods |
Cited By (8)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20100123241A1 (en) * | 2008-11-18 | 2010-05-20 | Hong Kong Applied Science And Technology Research Institute Co., Ltd. | Semiconductor chip with through-silicon-via and sidewall pad |
| US8674482B2 (en) * | 2008-11-18 | 2014-03-18 | Hong Kong Applied Science And Technology Research Institute Co. Ltd. | Semiconductor chip with through-silicon-via and sidewall pad |
| US9899339B2 (en) * | 2012-11-05 | 2018-02-20 | Texas Instruments Incorporated | Discrete device mounted on substrate |
| TWI690072B (en) * | 2017-09-29 | 2020-04-01 | 日商佳能股份有限公司 | Semiconductor devices and equipment |
| US10811455B2 (en) | 2017-09-29 | 2020-10-20 | Canon Kabushiki Kaisha | Semiconductor apparatus and equipment |
| US11552121B2 (en) | 2017-09-29 | 2023-01-10 | Canon Kabushiki Kaisha | Semiconductor apparatus and equipment |
| US12503769B2 (en) * | 2022-09-13 | 2025-12-23 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor processing tool and methods of operation |
| CN115966512A (en) * | 2022-12-14 | 2023-04-14 | 湖北江城芯片中试服务有限公司 | Semiconductor structure, manufacturing method thereof and packaging system |
Also Published As
| Publication number | Publication date |
|---|---|
| KR101088825B1 (en) | 2011-12-01 |
| US8829665B2 (en) | 2014-09-09 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US8319327B2 (en) | Semiconductor package with stacked chips and method for manufacturing the same | |
| KR101099578B1 (en) | Multilayer Chip Package Using Redistribution and TS | |
| US7446420B1 (en) | Through silicon via chip stack package capable of facilitating chip selection during device operation | |
| US7598617B2 (en) | Stack package utilizing through vias and re-distribution lines | |
| KR100871382B1 (en) | Through-silicon via stack package and manufacturing method thereof | |
| US7589410B2 (en) | Molded reconfigured wafer, stack package using the same, and method for manufacturing the stack package | |
| US8110910B2 (en) | Stack package | |
| US7795139B2 (en) | Method for manufacturing semiconductor package | |
| KR101454883B1 (en) | A package system that is a stacked integrated circuit package | |
| US8026586B2 (en) | Semiconductor package | |
| KR101060117B1 (en) | Stacked Chip Semiconductor Packages | |
| KR102517464B1 (en) | Semiconductor package include bridge die spaced apart semiconductor die | |
| US20150035142A1 (en) | Multi-chip package | |
| US8829665B2 (en) | Semiconductor chip and stack package having the same | |
| KR101046253B1 (en) | Stacked chip semiconductor package using TS | |
| US20120286398A1 (en) | Semiconductor chip module and planar stack package having the same | |
| KR101185457B1 (en) | Laminated semiconductor package and method of manufacturing the same | |
| KR20140028209A (en) | Semiconductor chip, semiconductor stack package having the chip and chip selection method for the same | |
| US20240312916A1 (en) | Semiconductor Device Package with Die Stackup and Interposer | |
| KR101099587B1 (en) | Stacked chip semiconductor package using TS | |
| KR20090096181A (en) | Stack package | |
| US8441129B2 (en) | Semiconductor device | |
| KR101185858B1 (en) | Semiconductor chip and stacked semiconductor package having the same | |
| KR20090077580A (en) | Multi-chip package | |
| KR20100050981A (en) | Semiconductor package and stack package using the same |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| AS | Assignment |
Owner name: HYNIX SEMICONDUCTOR INC., KOREA, REPUBLIC OF Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:YANG, JU HEON;REEL/FRAME:025555/0048 Effective date: 20101215 |
|
| FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
| FEPP | Fee payment procedure |
Free format text: MAINTENANCE FEE REMINDER MAILED (ORIGINAL EVENT CODE: REM.) |
|
| LAPS | Lapse for failure to pay maintenance fees |
Free format text: PATENT EXPIRED FOR FAILURE TO PAY MAINTENANCE FEES (ORIGINAL EVENT CODE: EXP.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
| STCH | Information on status: patent discontinuation |
Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362 |
|
| FP | Lapsed due to failure to pay maintenance fee |
Effective date: 20180909 |