US20110140222A1 - Passivation planarization - Google Patents
Passivation planarization Download PDFInfo
- Publication number
- US20110140222A1 US20110140222A1 US13/012,024 US201113012024A US2011140222A1 US 20110140222 A1 US20110140222 A1 US 20110140222A1 US 201113012024 A US201113012024 A US 201113012024A US 2011140222 A1 US2011140222 A1 US 2011140222A1
- Authority
- US
- United States
- Prior art keywords
- layer
- passivation layer
- pixel cell
- over
- imaging device
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10F—INORGANIC SEMICONDUCTOR DEVICES SENSITIVE TO INFRARED RADIATION, LIGHT, ELECTROMAGNETIC RADIATION OF SHORTER WAVELENGTH OR CORPUSCULAR RADIATION
- H10F39/00—Integrated devices, or assemblies of multiple devices, comprising at least one element covered by group H10F30/00, e.g. radiation detectors comprising photodiode arrays
- H10F39/80—Constructional details of image sensors
- H10F39/804—Containers or encapsulations
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10F—INORGANIC SEMICONDUCTOR DEVICES SENSITIVE TO INFRARED RADIATION, LIGHT, ELECTROMAGNETIC RADIATION OF SHORTER WAVELENGTH OR CORPUSCULAR RADIATION
- H10F39/00—Integrated devices, or assemblies of multiple devices, comprising at least one element covered by group H10F30/00, e.g. radiation detectors comprising photodiode arrays
- H10F39/011—Manufacture or treatment of image sensors covered by group H10F39/12
- H10F39/026—Wafer-level processing
-
- H10W20/092—
-
- H10W20/098—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10F—INORGANIC SEMICONDUCTOR DEVICES SENSITIVE TO INFRARED RADIATION, LIGHT, ELECTROMAGNETIC RADIATION OF SHORTER WAVELENGTH OR CORPUSCULAR RADIATION
- H10F39/00—Integrated devices, or assemblies of multiple devices, comprising at least one element covered by group H10F30/00, e.g. radiation detectors comprising photodiode arrays
- H10F39/80—Constructional details of image sensors
- H10F39/803—Pixels having integrated switching, control, storage or amplification elements
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10F—INORGANIC SEMICONDUCTOR DEVICES SENSITIVE TO INFRARED RADIATION, LIGHT, ELECTROMAGNETIC RADIATION OF SHORTER WAVELENGTH OR CORPUSCULAR RADIATION
- H10F39/00—Integrated devices, or assemblies of multiple devices, comprising at least one element covered by group H10F30/00, e.g. radiation detectors comprising photodiode arrays
- H10F39/80—Constructional details of image sensors
- H10F39/805—Coatings
- H10F39/8053—Colour filters
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10F—INORGANIC SEMICONDUCTOR DEVICES SENSITIVE TO INFRARED RADIATION, LIGHT, ELECTROMAGNETIC RADIATION OF SHORTER WAVELENGTH OR CORPUSCULAR RADIATION
- H10F39/00—Integrated devices, or assemblies of multiple devices, comprising at least one element covered by group H10F30/00, e.g. radiation detectors comprising photodiode arrays
- H10F39/80—Constructional details of image sensors
- H10F39/806—Optical elements or arrangements associated with the image sensors
- H10F39/8063—Microlenses
Definitions
- the present invention relates to the field of semiconductor imaging devices and, in particular, to a color CMOS imager with a passivation layer providing a surface for a filter array.
- a conventional CMOS imager pixel cell comprises a photoelectric conversion device such as a photodiode for converting light into an electrical charge, a floating diffusion node for receiving the electrical charges, a reset transistor for resetting the floating diffusion node to a predetermined charge state, a source follower transistor for receiving and amplifying a voltage on the floating diffusion node and a row select transistor for gating the source follower transistor output onto a column line.
- a transfer transistor is used to gate charges from the photoelectric conversion device to the floating diffusion node.
- Each pixel cell also has an associated connection from the floating diffusion node to the source follower transistor. There are also typically other connections to, for example, the reset transistor, row select transistor and transfer transistor, if employed. These connections, comprising metal lines, pass through layers of insulator material that are light-transmissive and run along the surfaces of the insulator layers, forming one or more metallization layers.
- a passivation layer is also typically deposited over the final metallization layer by known conventional methods. This deposition may cause a “bread-loafing” effect above the metal lines as the top surface of the passivation material rises up and over the upper metal lines as well as weak areas in between closely spaced conductive lines. Accordingly, a non-uniform passivation layer is produced, which may cause a non-uniform floor for a subsequent filter array coating, which may in turn lead to stress-induced striations, poor color performance and low predictability of the overall image captured by the pixel cell array.
- the passivation layer can include a deposited oxide, a deposited nitride, or a composite stack of oxide/nitride layers.
- the “bread-loafing” effect in the oxide passivation layer over the metal lines also results in very thin nitride coverage over the metal lines at certain metal spacings.
- nitride coverage is thin, or weak, mobile contaminants such as sodium (Na), potassium (K) and copper (Cu) can penetrate into the silicon device region and cause loss of pixel functionality.
- these weak regions, directly adjacent to regions with thick nitride coverage have particularly high stress and may result in nitride layer cracking. This is of particular concern for imaging devices as the color filter array materials typically contain Na and Cu contaminant species. Therefore, a more uniform, flat oxide passivation layer over the final layer of metal lines will allow for a much thinner nitride passivation deposition, reducing stress in the structure of the passivation layer of the pixel cell.
- the present invention provides a more uniform upper surface for the passivation layer deposited over the final layer of metal lines by post-deposition surface treating, e.g. by chemical mechanical polishing the passivation layer.
- post-deposition surface treating e.g. by chemical mechanical polishing the passivation layer.
- subsequent layers deposited over the passivation layer such as other passivation layers or a color filter array, can be formed with a more uniform thickness, decreasing the possibility of stress-induced defects and ion contamination.
- the thickness of the passivation layer deposition can be measured and the surface treatment adjusted to achieve a desired passivation layer thickness over the photosensor.
- FIG. 1 is a block diagram of a CMOS imager system
- FIG. 2 is a cross-sectional view of a portion of a four transistor pixel cell
- FIG. 3 is an enlarged cross-sectional view of the final metal layer and passivation layer of the FIG. 2 pixel cell, subsequent to formation of the passivation layer;
- FIG. 3A is an enlarged cross-sectional view of the final metal layer and passivation layer of the pixel cell of FIG. 3 subsequent to processing according to conventional methods.
- FIG. 4 is an enlarged cross-sectional view of the final metal layer and passivation layer of the pixel cell of FIG. 3 subsequent to processing according to a present invention
- FIG. 5 is an enlarged cross-sectional view of the metal layer and passivation layer of the pixel cell of FIG. 4 at a stage of processing subsequent to that shown in FIG. 4 .
- FIG. 6 is a cross-sectional view of the entire pixel cell of FIG. 5 at a stage of processing subsequent to that shown in FIG. 5 .
- FIG. 7 is a cross-sectional view of the entire pixel cell according to another embodiment of the invention.
- FIG. 8 is a cross-sectional view of the entire pixel cell according to another embodiment of the invention.
- FIG. 9 is a cross-sectional view of the entire pixel cell according to another embodiment of the invention.
- FIG. 10 is a cross-sectional view of the entire pixel cell according to another embodiment of the invention.
- substrate is to be understood as a semiconductor-based material including silicon, silicon-on-insulator (SOI) or silicon-on-sapphire (SOS) technology, doped and undoped semiconductors, epitaxial layers of silicon supported by a base semiconductor foundation, and other semiconductor structures. Furthermore, when reference is made to a “substrate” in the following description, previous process steps may have been utilized to form regions or junctions in or over the base semiconductor structure or foundation. In addition, the semiconductor need not be silicon-based, but could be based on silicon-germanium, germanium, or gallium arsenide.
- pixel refers to a picture element unit cell containing a photosensor and transistors for converting light radiation to an electrical signal.
- FIG. 1 shows a CMOS imager system 40 with a pixel array 30 connected to a row decode/selector 42 and column bus 43 , which are operated by timing and control circuit 44 .
- the pixel array 30 converts an incident light image into pixel image signals which are used to form an electronic representation of the incident image.
- the pixels of array 30 are read out row by row and each pixel of the array provides its signals through a column bus.
- the signals include a reset signal V rst and an image signal V sig and are sent to a sample and hold circuit 45 , also operated by timing and control circuit 44 .
- the sample and hold circuit 45 acquires the V rst and V sig signals for each pixel and sends them to a differential amplifier 46 which subtracts them (V rst ⁇ V sig ) to form a pixel output signal for each pixel representing incident light.
- the pixel signals are then sent to a digitizer 47 , image processor 48 and ultimately are provided at an output line 49 as a digitized image signal.
- FIG. 2 shows a single pixel four transistor cell employed in array 30 . It should be understood that only two of the four transistors, namely, a transfer transistor 31 and a reset transistor 35 are shown in FIG. 2 .
- Formed over the pixel cell is an insulation layer 33 , which is light transmissive.
- a vertical metal line 5 a runs from floating diffusion node 32 on the pixel cell through the insulation layer 33 to one of the three horizontal metal layers 3 , 4 and 5 which are embedded above insulation layer 33 .
- the metallized layers 3 , 4 and 5 are used to connect structures with the pixel cell 30 and the structures of the pixel cell 30 to the processing system shown in FIG. 1 .
- a vertical metal line 5 b runs from reset transistor 35 of the pixel cell 30 through the insulation layer 33 to another metallized layer of metallized layers 3 , 4 and 5 .
- the metallized layers 3 , 4 and 5 are used, among other purposes, to connect the reset transistor 35 to a reset transistor driver by way of metal line 5 b and the floating diffusion node 32 to a gate of a source follower transistor of the same pixel cell by way of metal line 5 a .
- metal layers 3 , 4 and 5 run horizontally in lateral and orthogonal directions such that an opening 39 is present so that light may pass to a photodiode 34 .
- the level of the silicon substrate level is labeled 45 .
- oxide passivation layer 11 is deposited over the final metallization layer 5 .
- the oxide passivation layer surface 15 may have an uneven surface because of the presence of the metal lines in the upper metallization layer 5 .
- a nitride passivation layer 21 is deposited over the non-uniform oxide passivation layer surface 15 .
- the nitride passivation layer 21 follows the contours of the uneven oxide passivation layer surface 15 , such that the nitride passivation layer surface 25 also tends to have an uneven surface.
- the nitride passivation layer 21 may be formed by a deposition process such as chemical vapor deposition (CVD) or a low temperature process such as plasma enhanced chemical vapor deposition (PECVD).
- CVD chemical vapor deposition
- PECVD plasma enhanced chemical vapor deposition
- the non-uniform thickness of nitride passivation layer 21 can lead to the formation of keyholes 26 between the metal lines where moisture, sodium (Na), potassium (K), copper (Cu) and other deteriorating elements can penetrate the nitride passivation layer 21 .
- the non-uniform thickness of nitride passivation layer 21 can also create stress within the layer itself, particularly at keyholes 26 , making it prone to cracking.
- a color filter array 36 is deposited over the nitride passivation layer 21 .
- the color filter array material contains large quantities of sodium (Na) and copper (Cu) contaminants.
- a lens layer 37 is deposited over the color filter array 36 , with a lens 37 a being formed directly over the photodiode 34 to direct incident light to the photodiode 34 .
- FIG. 3 shows the pixel cell of FIG. 2 , enlarged over the final metallization layer 5 and at the stage of processing subsequent to deposition of the oxide passivation layer 11 .
- the metal lines run horizontally such that both lateral metal lines 5 c and orthogonal metal lines 5 d exist on the final metal layer 5 plane. There are spaces 6 between the metal lines 5 c and 5 d .
- One such space is an opening which is formed by routing the metal lines 5 c and 5 d specifically to allow light to be transmitted through the lens 37 , color filter array 36 , nitride passivation layer 21 , oxide passivation layer 11 , metal layers 3 , 4 and 5 , and insulation layer 33 to the photodiode 34 in the pixel cell, as illustrated in FIG. 2 .
- the oxide passivation layer 11 is formed over the final metal layer 5 by known methods of deposition such as chemical vapor deposition or a low temperature process such as plasma enhanced chemical vapor deposition. As deposited, the non-uniform top surface 15 of oxide passivation layer 11 is uneven, forming “bread-loaf” regions 16 and “valley” regions 17 .
- the “bread-loaf” regions 16 have a concave upper surface, resulting from a thicker layer of the passivation material accumulated at locations directly over the metal lines 5 c or 5 d .
- the “valley” regions 17 have a convex upper surface, resulting from a thinner layer of the passivation material accumulated at locations where space 6 and opening 39 exist.
- FIG. 3A shows the pixel cell of FIG. 2 , enlarged over the final metallization layer 5 and at the stage of processing subsequent to deposition of the nitride passivation layer 21 .
- nitride passivation layer 21 is deposited directly over the non-uniform top surface 15 of oxide passivation layer 11 .
- the width of “valley” regions 17 are narrower.
- Keyholes 26 may form in narrower “valley” regions 17 between the metal lines where moisture, sodium (Na), potassium (K), copper (Cu) and other deteriorating elements can penetrate the nitride passivation layer 21 .
- the site of the keyholes 26 are also prone to stress-induced cracking.
- the desired flat upper surface 10 can be achieved by a planarization process such as chemical mechanical polishing (CMP), spin-on-glass planarization, other mechanical planarization or etching, such as reactive ion etching, ion beam milling, plasma etching, or an anisotropic etching after deposition of the oxide passivation layer. If planarization by etching is used, the passivation layer to be etched must first be coated with resist or spin-on-glass prior to etching to produce a planar surface.
- CMP chemical mechanical polishing
- spin-on-glass planarization other mechanical planarization or etching, such as reactive ion etching, ion beam milling, plasma etching, or an anisotropic etching after deposition of the oxide passivation layer.
- CMP is performed after deposition of the oxide passivation material.
- the initial oxide passivation deposition thickness is measured from the silicon substrate labeled 45 in FIG. 2 to the lowest “valley” region 17 and to the highest “bread-loaf” region 16 .
- the polish time is adjusted to achieve a desired thickness and the excess oxide passivation deposition 11 a is removed to obtain the desired oxide passivation layer surface 10 , as shown in FIG. 4 .
- FIG. 5 illustrates an enlarged cross-sectional view of the metal layer 5 at a stage of processing subsequent to planarization.
- a nitride passivation layer 21 is deposited over the oxide passivation layer surface 10 . Because the oxide passivation layer surface 10 is flat, the nitride passivation layer 21 likewise has a flat upper surface 20 , thereby eliminating the formation of keyholes 26 as illustrated in FIG. 2 . Furthermore, the nitride passivation layer 21 has uniform thickness and may be thinner than would be required if it had a non-uniform surface 25 . The thinner, uniform nitride passivation layer 21 reduces stress that can occur at locations over “bread-loaf”regions 16 and “valley” regions 17 of oxide passivation layer 11 as shown in FIG. 3 .
- FIG. 6 shows the entire pixel cell of FIG. 5 after oxide passivation layer CMP, subsequent to nitride passivation deposition, and subsequent deposition of color filter array 36 and lens-forming layer 37 .
- Planarization may also be used on the upper surface of the color filter array layer 36 to improve the light and transmission properties.
- a flowable material such as a spin-on-glass material may be applied to the oxide passivation layer 11 , then heated to form a spin-on-glass layer 12 over the oxide passivation layer 11 .
- the spin-on-glass layer 12 is provided over the oxide passivation layer 11 such that the spin-on-glass material fills the “valley” regions 17 and covers the “bread-loaf” regions 16 .
- the spin-on-glass layer 12 and the “bread-loaf” regions 16 may be planarized together by CMP or dry etchback according to known techniques. Prior to planarization, the total thickness of the oxide passivation layer 11 and the spin-on-glass layer 12 is measured and the polish time is adjusted to achieve a desired thickness. Since spin-on-glass layer 12 and oxide passivation layer 11 are planarized simultaneously, the resulting surface 13 is planar. A nitride passivation layer 21 is deposited over the resulting planar surface 13 . Because the resulting surface 13 is flat, the nitride passivation layer 21 likewise has a flat upper surface 20 . Subsequently, a color filter array 36 and lens-forming layer 37 may be deposited over the nitride passivation layer 21 .
- a flowable material such as spin-on-glass material may be applied to the oxide passivation layer 11 , then heated to form the spin-on-glass layer 12 over the oxide passivation layer 11 .
- the spin-on-glass layer 12 is provided over the uneven surface 15 of oxide passivation layer 11 such that the spin-on-glass material fills the “valley” regions 17 and covers the “bread-loaf” regions 16 .
- the spin-on-glass layer 12 has a surface 14 which has less pronounced “valley” regions than that of oxide passivation layer 11 .
- a nitride passivation layer 21 is deposited over the spin-on-glass layer surface 14 .
- Nitride passivation layer 21 is then planarized to produce a flat upper surface 20 .
- a color filter array 36 and lens-forming layer 37 may be deposited over the nitride passivation layer 21 .
- the oxide passivation layer 11 is deposited to a much greater thickness, such that the “valley” regions 17 have less steep slopes and are exhibited more as small dents in the surface 15 of oxide passivation layer 11 .
- the bottoms 18 of “valley” regions lie above the top surface of metal layer 5 .
- a nitride passivation layer 21 is deposited over the surface 15 of oxide passivation layer 11 .
- Nitride passivation layer 21 is then planarized to produce a flat upper surface 20 .
- a color filter array 36 and lens-forming layer 37 may be deposited over the nitride passivation layer 21 .
- FIG. 10 Another embodiment of the invention is shown in FIG. 10 .
- the oxide passivation layer 11 is deposited such that some of the bottoms 18 of “valley” regions 17 lie below the top surface of metal layer 5 .
- the nitride passivation layer 21 is deposited directly over the oxide passivation layer 11 to a greater thickness than would be if deposited in accordance with conventional methods. Keyholes 26 may still form in the “valley” regions 17 . However, the nitride passivation layer 21 is deposited to a thickness such that the keyholes 26 are not exposed to the top surface of the nitride passivation layer 21 . Nitride passivation layer 21 is then planarized to produce a flat upper surface 20 .
- Planarization must be controlled such that the keyholes 26 will not be exposed to the surface of the nitride passivation layer 21 .
- a color filter array 36 and lens-forming layer 37 may be deposited over the nitride passivation layer 21 .
- a color filter array or a lens forming layer may be deposited directly over a first passivation layer.
- CMOS imager it also may be used in other imaging apparatuses, including a CCD imager.
- CCD imager imaging apparatuses
- the above description and drawings illustrate preferred embodiments which achieve the features and advantages of the present invention. It is not intended that the present invention be limited to the illustrated embodiments.
- the foregoing discussion relates to imaging apparatuses, the invention is also generally applicable to DRAMs, SRAMs, flash memory, microprocessors, and other semiconductor devices.
- the planarization of an oxide passivation layer to achieve a thin uniform nitride passivation layer is generally applicable to a variety of devices. Any modification of the present invention which comes within the spirit and scope of the following claims should be considered part of the present invention.
Landscapes
- Solid State Image Pick-Up Elements (AREA)
Abstract
A pixel cell is formed by locating a first passivation layer over the final layer of metal lines. Subsequently, the uneven, non-uniform passivation layer is subjected to a planarization process such as chemical mechanical polishing, mechanical abrasion, or etching. A spin-on glass layer may be deposited over the non-uniform passivation layer prior to planarization. Once a uniform, flat first passivation layer is achieved over the final metal, a second passivation layer, a color filter array, or a lens forming layer with uniform thickness is formed over the first passivation layer. The passivation layers can be oxide, nitride, a combination of oxide and nitride, or other suitable materials. The color filter array layer may also undergo a planarization process prior to formation of the lens forming layer. The present invention is also applicable to other devices.
Description
- This application is a divisional of U.S. application Ser. No. 11/717,739, filed on Mar. 14, 2007, which is scheduled to issue on Jan. 25, 2011 as U.S. Pat. No. 7,875,487, which application is a divisional of U.S. application Ser. No. 10/404,145 filed on Apr. 2, 2003 and issued as U.S. Pat. No. 7,279,353 on Oct. 9, 2007, the disclosures of which are hereby incorporated herein by reference.
- The present invention relates to the field of semiconductor imaging devices and, in particular, to a color CMOS imager with a passivation layer providing a surface for a filter array.
- A conventional CMOS imager pixel cell comprises a photoelectric conversion device such as a photodiode for converting light into an electrical charge, a floating diffusion node for receiving the electrical charges, a reset transistor for resetting the floating diffusion node to a predetermined charge state, a source follower transistor for receiving and amplifying a voltage on the floating diffusion node and a row select transistor for gating the source follower transistor output onto a column line. In some pixel cells, a transfer transistor is used to gate charges from the photoelectric conversion device to the floating diffusion node. Each pixel cell also has an associated connection from the floating diffusion node to the source follower transistor. There are also typically other connections to, for example, the reset transistor, row select transistor and transfer transistor, if employed. These connections, comprising metal lines, pass through layers of insulator material that are light-transmissive and run along the surfaces of the insulator layers, forming one or more metallization layers.
- A passivation layer is also typically deposited over the final metallization layer by known conventional methods. This deposition may cause a “bread-loafing” effect above the metal lines as the top surface of the passivation material rises up and over the upper metal lines as well as weak areas in between closely spaced conductive lines. Accordingly, a non-uniform passivation layer is produced, which may cause a non-uniform floor for a subsequent filter array coating, which may in turn lead to stress-induced striations, poor color performance and low predictability of the overall image captured by the pixel cell array. The passivation layer can include a deposited oxide, a deposited nitride, or a composite stack of oxide/nitride layers.
- In the case of composite stack oxide/nitride layers, the “bread-loafing” effect in the oxide passivation layer over the metal lines also results in very thin nitride coverage over the metal lines at certain metal spacings. Where nitride coverage is thin, or weak, mobile contaminants such as sodium (Na), potassium (K) and copper (Cu) can penetrate into the silicon device region and cause loss of pixel functionality. In some cases, these weak regions, directly adjacent to regions with thick nitride coverage have particularly high stress and may result in nitride layer cracking. This is of particular concern for imaging devices as the color filter array materials typically contain Na and Cu contaminant species. Therefore, a more uniform, flat oxide passivation layer over the final layer of metal lines will allow for a much thinner nitride passivation deposition, reducing stress in the structure of the passivation layer of the pixel cell.
- The present invention provides a more uniform upper surface for the passivation layer deposited over the final layer of metal lines by post-deposition surface treating, e.g. by chemical mechanical polishing the passivation layer. As a result, subsequent layers deposited over the passivation layer, such as other passivation layers or a color filter array, can be formed with a more uniform thickness, decreasing the possibility of stress-induced defects and ion contamination. Prior to surface treatment, the thickness of the passivation layer deposition can be measured and the surface treatment adjusted to achieve a desired passivation layer thickness over the photosensor.
- In the case of composite stack oxide/nitride layers with a more uniform, flat oxide passivation layer over the final metal, it is possible to achieve a more uniform nitride passivation deposition, reducing stress in the finished passivation layer. By achieving a more uniform, stress-free nitride layer to block mobile ion (Na, K, Cu) contamination, nitride integrity, device reliability and functionality is improved. These and other features of the invention will be more clearly understood from the following detailed description which is provided in connection with the accompanying drawings.
-
FIG. 1 is a block diagram of a CMOS imager system; -
FIG. 2 is a cross-sectional view of a portion of a four transistor pixel cell; -
FIG. 3 is an enlarged cross-sectional view of the final metal layer and passivation layer of theFIG. 2 pixel cell, subsequent to formation of the passivation layer; -
FIG. 3A is an enlarged cross-sectional view of the final metal layer and passivation layer of the pixel cell ofFIG. 3 subsequent to processing according to conventional methods. -
FIG. 4 is an enlarged cross-sectional view of the final metal layer and passivation layer of the pixel cell ofFIG. 3 subsequent to processing according to a present invention; -
FIG. 5 is an enlarged cross-sectional view of the metal layer and passivation layer of the pixel cell ofFIG. 4 at a stage of processing subsequent to that shown inFIG. 4 . -
FIG. 6 is a cross-sectional view of the entire pixel cell ofFIG. 5 at a stage of processing subsequent to that shown inFIG. 5 . -
FIG. 7 is a cross-sectional view of the entire pixel cell according to another embodiment of the invention. -
FIG. 8 is a cross-sectional view of the entire pixel cell according to another embodiment of the invention. -
FIG. 9 is a cross-sectional view of the entire pixel cell according to another embodiment of the invention. -
FIG. 10 is a cross-sectional view of the entire pixel cell according to another embodiment of the invention. - In the following detailed description, reference is made to the accompanying drawings which form a part hereof, and in which is shown by way of illustration specific embodiments in which the invention may be practiced. These embodiments are described in sufficient detail to enable those skilled in the art to practice the invention, and it is to be understood that other embodiments may be utilized, and that structural, logical and electrical changes may be made without departing from the spirit and scope of the present invention.
- The term “substrate” is to be understood as a semiconductor-based material including silicon, silicon-on-insulator (SOI) or silicon-on-sapphire (SOS) technology, doped and undoped semiconductors, epitaxial layers of silicon supported by a base semiconductor foundation, and other semiconductor structures. Furthermore, when reference is made to a “substrate” in the following description, previous process steps may have been utilized to form regions or junctions in or over the base semiconductor structure or foundation. In addition, the semiconductor need not be silicon-based, but could be based on silicon-germanium, germanium, or gallium arsenide. The term “pixel” refers to a picture element unit cell containing a photosensor and transistors for converting light radiation to an electrical signal. For purposes of illustration, a representative pixel is illustrated in the figures and description herein and, typically, fabrication of all pixels in an imager will proceed simultaneously in a similar fashion. The following detailed description is, therefore, not to be taken in a limiting sense, and the scope of the present invention is defined by the appended claims.
- Referring now to the drawings, where like elements are designated by like reference numerals,
FIG. 1 shows aCMOS imager system 40 with apixel array 30 connected to a row decode/selector 42 andcolumn bus 43, which are operated by timing andcontrol circuit 44. Thepixel array 30 converts an incident light image into pixel image signals which are used to form an electronic representation of the incident image. The pixels ofarray 30 are read out row by row and each pixel of the array provides its signals through a column bus. The signals include a reset signal Vrst and an image signal Vsig and are sent to a sample and holdcircuit 45, also operated by timing andcontrol circuit 44. The sample and holdcircuit 45 acquires the Vrst and Vsig signals for each pixel and sends them to adifferential amplifier 46 which subtracts them (Vrst−Vsig) to form a pixel output signal for each pixel representing incident light. The pixel signals are then sent to adigitizer 47,image processor 48 and ultimately are provided at an output line 49 as a digitized image signal. -
FIG. 2 shows a single pixel four transistor cell employed inarray 30. It should be understood that only two of the four transistors, namely, atransfer transistor 31 and areset transistor 35 are shown inFIG. 2 . Formed over the pixel cell is aninsulation layer 33, which is light transmissive. A vertical metal line 5 a runs fromfloating diffusion node 32 on the pixel cell through theinsulation layer 33 to one of the three 3, 4 and 5 which are embedded abovehorizontal metal layers insulation layer 33. The 3, 4 and 5 are used to connect structures with themetallized layers pixel cell 30 and the structures of thepixel cell 30 to the processing system shown inFIG. 1 . A vertical metal line 5 b runs fromreset transistor 35 of thepixel cell 30 through theinsulation layer 33 to another metallized layer of 3, 4 and 5. Themetallized layers 3, 4 and 5 are used, among other purposes, to connect themetallized layers reset transistor 35 to a reset transistor driver by way of metal line 5 b and thefloating diffusion node 32 to a gate of a source follower transistor of the same pixel cell by way of metal line 5 a. It should be noted that 3, 4 and 5 run horizontally in lateral and orthogonal directions such that anmetal layers opening 39 is present so that light may pass to aphotodiode 34. The level of the silicon substrate level is labeled 45. - An
oxide passivation layer 11 is deposited over thefinal metallization layer 5. The oxidepassivation layer surface 15 may have an uneven surface because of the presence of the metal lines in theupper metallization layer 5. - A
nitride passivation layer 21 is deposited over the non-uniform oxidepassivation layer surface 15. Thenitride passivation layer 21 follows the contours of the uneven oxidepassivation layer surface 15, such that the nitridepassivation layer surface 25 also tends to have an uneven surface. Because thenitride passivation layer 21 may be formed by a deposition process such as chemical vapor deposition (CVD) or a low temperature process such as plasma enhanced chemical vapor deposition (PECVD). As a result, the deposited material tends to form such that thenitride passivation layer 21 develops a thicker profile over the metal lines in theupper metallization layer 5 and a thinner profile between the metal lines. The non-uniform thickness ofnitride passivation layer 21 can lead to the formation ofkeyholes 26 between the metal lines where moisture, sodium (Na), potassium (K), copper (Cu) and other deteriorating elements can penetrate thenitride passivation layer 21. The non-uniform thickness ofnitride passivation layer 21 can also create stress within the layer itself, particularly atkeyholes 26, making it prone to cracking. - A
color filter array 36 is deposited over thenitride passivation layer 21. The color filter array material contains large quantities of sodium (Na) and copper (Cu) contaminants. Alens layer 37 is deposited over thecolor filter array 36, with alens 37 a being formed directly over thephotodiode 34 to direct incident light to thephotodiode 34. -
FIG. 3 shows the pixel cell ofFIG. 2 , enlarged over thefinal metallization layer 5 and at the stage of processing subsequent to deposition of theoxide passivation layer 11. At the horizontal level offinal metallization layer 5, as shown inFIG. 3 , the metal lines run horizontally such that bothlateral metal lines 5 c andorthogonal metal lines 5 d exist on thefinal metal layer 5 plane. There arespaces 6 between the 5 c and 5 d. One such space is an opening which is formed by routing themetal lines 5 c and 5 d specifically to allow light to be transmitted through themetal lines lens 37,color filter array 36,nitride passivation layer 21,oxide passivation layer 11, 3, 4 and 5, andmetal layers insulation layer 33 to thephotodiode 34 in the pixel cell, as illustrated inFIG. 2 . - The
oxide passivation layer 11 is formed over thefinal metal layer 5 by known methods of deposition such as chemical vapor deposition or a low temperature process such as plasma enhanced chemical vapor deposition. As deposited, the non-uniformtop surface 15 ofoxide passivation layer 11 is uneven, forming “bread-loaf”regions 16 and “valley”regions 17. The “bread-loaf”regions 16 have a concave upper surface, resulting from a thicker layer of the passivation material accumulated at locations directly over the 5 c or 5 d. The “valley”metal lines regions 17 have a convex upper surface, resulting from a thinner layer of the passivation material accumulated at locations wherespace 6 andopening 39 exist. -
FIG. 3A shows the pixel cell ofFIG. 2 , enlarged over thefinal metallization layer 5 and at the stage of processing subsequent to deposition of thenitride passivation layer 21. According to conventional methods,nitride passivation layer 21 is deposited directly over the non-uniformtop surface 15 ofoxide passivation layer 11. Where themetal lines 5 d are closely spaced, the width of “valley”regions 17 are narrower.Keyholes 26 may form in narrower “valley”regions 17 between the metal lines where moisture, sodium (Na), potassium (K), copper (Cu) and other deteriorating elements can penetrate thenitride passivation layer 21. The site of thekeyholes 26 are also prone to stress-induced cracking. To avoid the formation ofkeyholes 26 and to achieve a more uniform nitride passivation layer, it would be desirable to treat theupper surface 15 ofoxide passivation layer 11 to produce a flat surface on which to subsequently deposit a nitride passivation layer. - The desired flat
upper surface 10 can be achieved by a planarization process such as chemical mechanical polishing (CMP), spin-on-glass planarization, other mechanical planarization or etching, such as reactive ion etching, ion beam milling, plasma etching, or an anisotropic etching after deposition of the oxide passivation layer. If planarization by etching is used, the passivation layer to be etched must first be coated with resist or spin-on-glass prior to etching to produce a planar surface. - In a preferred embodiment, CMP is performed after deposition of the oxide passivation material. Prior to CMP, the initial oxide passivation deposition thickness is measured from the silicon substrate labeled 45 in
FIG. 2 to the lowest “valley”region 17 and to the highest “bread-loaf”region 16. The polish time is adjusted to achieve a desired thickness and the excessoxide passivation deposition 11 a is removed to obtain the desired oxidepassivation layer surface 10, as shown inFIG. 4 . -
FIG. 5 illustrates an enlarged cross-sectional view of themetal layer 5 at a stage of processing subsequent to planarization. Anitride passivation layer 21 is deposited over the oxidepassivation layer surface 10. Because the oxidepassivation layer surface 10 is flat, thenitride passivation layer 21 likewise has a flatupper surface 20, thereby eliminating the formation ofkeyholes 26 as illustrated inFIG. 2 . Furthermore, thenitride passivation layer 21 has uniform thickness and may be thinner than would be required if it had anon-uniform surface 25. The thinner, uniformnitride passivation layer 21 reduces stress that can occur at locations over “bread-loaf”regions 16 and “valley”regions 17 ofoxide passivation layer 11 as shown inFIG. 3 . -
FIG. 6 shows the entire pixel cell ofFIG. 5 after oxide passivation layer CMP, subsequent to nitride passivation deposition, and subsequent deposition ofcolor filter array 36 and lens-forminglayer 37. - Planarization may also be used on the upper surface of the color
filter array layer 36 to improve the light and transmission properties. - In another embodiment of the invention shown in
FIG. 7 , a flowable material such as a spin-on-glass material may be applied to theoxide passivation layer 11, then heated to form a spin-on-glass layer 12 over theoxide passivation layer 11. The spin-on-glass layer 12 is provided over theoxide passivation layer 11 such that the spin-on-glass material fills the “valley”regions 17 and covers the “bread-loaf”regions 16. - The spin-on-
glass layer 12 and the “bread-loaf”regions 16 may be planarized together by CMP or dry etchback according to known techniques. Prior to planarization, the total thickness of theoxide passivation layer 11 and the spin-on-glass layer 12 is measured and the polish time is adjusted to achieve a desired thickness. Since spin-on-glass layer 12 andoxide passivation layer 11 are planarized simultaneously, the resultingsurface 13 is planar. Anitride passivation layer 21 is deposited over the resultingplanar surface 13. Because the resultingsurface 13 is flat, thenitride passivation layer 21 likewise has a flatupper surface 20. Subsequently, acolor filter array 36 and lens-forminglayer 37 may be deposited over thenitride passivation layer 21. - In another embodiment of the invention shown in
FIG. 8 , a flowable material such as spin-on-glass material may be applied to theoxide passivation layer 11, then heated to form the spin-on-glass layer 12 over theoxide passivation layer 11. The spin-on-glass layer 12 is provided over theuneven surface 15 ofoxide passivation layer 11 such that the spin-on-glass material fills the “valley”regions 17 and covers the “bread-loaf”regions 16. The spin-on-glass layer 12 has asurface 14 which has less pronounced “valley” regions than that ofoxide passivation layer 11. Anitride passivation layer 21 is deposited over the spin-on-glass layer surface 14.Nitride passivation layer 21 is then planarized to produce a flatupper surface 20. Subsequently, acolor filter array 36 and lens-forminglayer 37 may be deposited over thenitride passivation layer 21. - In another embodiment of the invention shown in
FIG. 9 , theoxide passivation layer 11 is deposited to a much greater thickness, such that the “valley”regions 17 have less steep slopes and are exhibited more as small dents in thesurface 15 ofoxide passivation layer 11. Thebottoms 18 of “valley” regions lie above the top surface ofmetal layer 5. Anitride passivation layer 21 is deposited over thesurface 15 ofoxide passivation layer 11.Nitride passivation layer 21 is then planarized to produce a flatupper surface 20. Subsequently, acolor filter array 36 and lens-forminglayer 37 may be deposited over thenitride passivation layer 21. - Another embodiment of the invention is shown in
FIG. 10 . Theoxide passivation layer 11 is deposited such that some of thebottoms 18 of “valley”regions 17 lie below the top surface ofmetal layer 5. Thenitride passivation layer 21 is deposited directly over theoxide passivation layer 11 to a greater thickness than would be if deposited in accordance with conventional methods.Keyholes 26 may still form in the “valley”regions 17. However, thenitride passivation layer 21 is deposited to a thickness such that thekeyholes 26 are not exposed to the top surface of thenitride passivation layer 21.Nitride passivation layer 21 is then planarized to produce a flatupper surface 20. Planarization must be controlled such that thekeyholes 26 will not be exposed to the surface of thenitride passivation layer 21. Subsequently, acolor filter array 36 and lens-forminglayer 37 may be deposited over thenitride passivation layer 21. - In yet another embodiment of the invention, a color filter array or a lens forming layer may be deposited directly over a first passivation layer.
- It should be noted that although the invention has been described with specific reference to a CMOS imager, it also may be used in other imaging apparatuses, including a CCD imager. The above description and drawings illustrate preferred embodiments which achieve the features and advantages of the present invention. It is not intended that the present invention be limited to the illustrated embodiments. Please note, for example, that although the foregoing discussion relates to imaging apparatuses, the invention is also generally applicable to DRAMs, SRAMs, flash memory, microprocessors, and other semiconductor devices. The planarization of an oxide passivation layer to achieve a thin uniform nitride passivation layer is generally applicable to a variety of devices. Any modification of the present invention which comes within the spirit and scope of the following claims should be considered part of the present invention.
Claims (41)
1. A method of forming a pixel cell of an imaging device, said method comprising:
forming a first passivation layer over a top horizontal metal comprising a portion of a plurality of metal lines, such that said first passivation layer has a non-planar upper surface;
forming a spin-on-glass layer over said non-planar upper surface of said first passivation layer;
planarizing a top surface of said spin-on glass layer to form a planarized surface; and
forming a second layer over said planarized surface.
2. The method of claim 1 , wherein said first passivation layer is an oxide passivation layer.
3. The method of claim 1 , wherein said second layer is a nitride passivation layer.
4. The method of claim 1 , further comprising forming a color filter array layer over said second layer.
5. The method of claim 1 , further comprising forming a lens forming layer over said second layer.
6. The method of claim 1 , wherein said imaging device is a CMOS imager.
7. The method of claim 1 , wherein said imaging device is a CCD imager.
8. A method of forming a pixel cell of an imaging device, said method comprising:
forming a first passivation layer over a top horizontal metal layer comprising metal lines, such that valley regions are created in first passivation layer;
forming spin-on-glass layer over said first passivation layer such that said valley regions are filled by said spin-on-glass layer;
forming a second layer over said spin-on-glass layer; and
planarizing a top surface of said second layer to form a planarized surface.
9. The method of claim 8 , wherein said first passivation layer is an oxide passivation layer.
10. The method of claim 8 , wherein said second layer is a nitride passivation layer.
11. The method of claim 8 , further comprising providing a lens forming layer.
12. The method of claim 8 , wherein said imaging device is a CMOS imager.
13. The method of claim 8 , wherein said imagining device is a CCD imager.
14. A method of forming a pixel cell of an imagining device, said method comprising:
forming a first passivation layer over a top horizontal metal layer comprising metal lines, such that valley regions are created in said first passivation layer;
forming a spin-on-glass layer over said first passivation layer such that said valley regions are filled by said spin-on-glass layer;
forming a second layer over said spin-on glass layer; and
planarizing a top surface of said second layer to form a planarized surface.
15. The method of claim 14 , wherein said first passivation layer is an oxide passivation layer.
16. The method of claim 14 , wherein said second layer is a nitride passivation layer.
17. The method of claim 14 , further comprising providing a lens forming layer.
18. The method of claim 14 , wherein said imaging device is a CMOS imager.
19. The method of claim 14 , wherein said imaging device is a CCD imager.
20. A pixel cell of an imaging device comprising:
a pixel circuit formed on a substrate;
a metal layer provided over said pixel circuit;
a first layer with a planarized surface provided over an upper horizontal metal layer; and
a second layer with a uniform thickness over said first layer.
21. The pixel cell of claim 20 , wherein said first layer includes an oxide passivation layer.
22. The pixel cell of claim 21 , wherein said second layer includes a nitride passivation layer.
23. The pixel cell of claim 21 , further comprising a color filter array layer.
24. The pixel cell of claim 21 , further comprising a lens.
25. The pixel cell of claim 21 , wherein said first layer has a spin-on-glass layer deposited thereon.
26. The pixel cell of claim 20 , wherein said imaging device is a CMOS imager.
27. The pixel cell of claim 20 , wherein said imaging device is a CCD imager.
28. A pixel cell of an imaging device comprising:
a pixel circuit formed on a substrate;
at least one metal layer provided over said pixel circuit;
a planarized passivation layer provided over said metal layer;
a color filter array layer; and
a lens forming layer located over said color filter array layer.
29. The pixel cell of claim 28 , wherein said imaging device is a CMOS imager.
30. The pixel cell of claim 28 , wherein said imagining device is a CCD imager.
31. A pixel cell of an imaging device comprising:
a pixel circuit formed on a substrate;
a metal layer provided over said pixel circuit;
a first passivation layer provided over said metal layer; and
a spin-on glass layer provided over said metal layer; and
a planarized second layer provided over said spin-on-glass layer.
32. The pixel cell of claim 31 , wherein said first passivation layer includes an oxide passivation layer.
33. The pixel cell of claim 32 , wherein said second layer includes a nitride passivation layer.
34. The pixel cell of claim 31 , further comprising a color filter array layer.
35. The pixel cell of claim 31 , wherein said imaging device is a CMOS imager.
36. The pixel cell of claim 31 , wherein said imaging device is a CCD imager.
37. A pixel cell of an imaging device comprising:
a pixel circuit formed on a substrate;
a metal layer provided over said pixel circuit;
a first passivation layer provided over said metal layer, a bottom surface of said first passivation layer being entirely above a top surface of said metal layer; and
a planarized second layer provided said first passivation layer.
38. The pixel cell of claim 37 , wherein said first passivation layer includes an oxide passivation layer includes an oxide passivation layer.
39. The pixel cell of claim 38 , wherein said second layer includes a nitride passivation layer.
40. The pixel cell of claim 37 , wherein said imaging device is a CMOS imager.
41. The pixel cell of claim 37 , wherein said imaging device is a CCD imager.
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US13/012,024 US20110140222A1 (en) | 2003-04-02 | 2011-01-24 | Passivation planarization |
Applications Claiming Priority (3)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US10/404,145 US7279353B2 (en) | 2003-04-02 | 2003-04-02 | Passivation planarization |
| US11/717,739 US7875487B2 (en) | 2003-04-02 | 2007-03-14 | Passivation planarization |
| US13/012,024 US20110140222A1 (en) | 2003-04-02 | 2011-01-24 | Passivation planarization |
Related Parent Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US11/717,739 Division US7875487B2 (en) | 2003-04-02 | 2007-03-14 | Passivation planarization |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| US20110140222A1 true US20110140222A1 (en) | 2011-06-16 |
Family
ID=33096889
Family Applications (4)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US10/404,145 Expired - Fee Related US7279353B2 (en) | 2003-04-02 | 2003-04-02 | Passivation planarization |
| US10/878,350 Expired - Fee Related US7101727B2 (en) | 2003-04-02 | 2004-06-29 | Passivation planarization |
| US11/717,739 Expired - Fee Related US7875487B2 (en) | 2003-04-02 | 2007-03-14 | Passivation planarization |
| US13/012,024 Abandoned US20110140222A1 (en) | 2003-04-02 | 2011-01-24 | Passivation planarization |
Family Applications Before (3)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US10/404,145 Expired - Fee Related US7279353B2 (en) | 2003-04-02 | 2003-04-02 | Passivation planarization |
| US10/878,350 Expired - Fee Related US7101727B2 (en) | 2003-04-02 | 2004-06-29 | Passivation planarization |
| US11/717,739 Expired - Fee Related US7875487B2 (en) | 2003-04-02 | 2007-03-14 | Passivation planarization |
Country Status (1)
| Country | Link |
|---|---|
| US (4) | US7279353B2 (en) |
Cited By (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US11302729B2 (en) * | 2016-12-07 | 2022-04-12 | Lynred | Device for improved multispectral detection |
Families Citing this family (19)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| IL154685A0 (en) * | 2000-10-20 | 2003-09-17 | Biovitrum Ab | 2-,3-,4-, or 5-substituted-n1-(benzensulfonyl) indoles and their use in therapy |
| US7279353B2 (en) * | 2003-04-02 | 2007-10-09 | Micron Technology, Inc. | Passivation planarization |
| JP2006013190A (en) * | 2004-06-28 | 2006-01-12 | Rohm Co Ltd | Manufacturing method of semiconductor device |
| US20060057765A1 (en) * | 2004-09-13 | 2006-03-16 | Taiwan Semiconductor Manufacturing Company, Ltd. | Image sensor including multiple lenses and method of manufacture thereof |
| KR100672664B1 (en) * | 2004-12-29 | 2007-01-24 | 동부일렉트로닉스 주식회사 | Manufacturing method of vertical CMOS image sensor |
| KR100606906B1 (en) * | 2004-12-29 | 2006-08-01 | 동부일렉트로닉스 주식회사 | Photodiode of CMOS image sensor and its manufacturing method |
| KR100660319B1 (en) * | 2004-12-30 | 2006-12-22 | 동부일렉트로닉스 주식회사 | CMOS image sensor and manufacturing method |
| KR100606922B1 (en) * | 2004-12-30 | 2006-08-01 | 동부일렉트로닉스 주식회사 | CMOS image sensor using protective film and manufacturing method |
| JP4938238B2 (en) * | 2005-01-07 | 2012-05-23 | ソニー株式会社 | Solid-state imaging device and manufacturing method of solid-state imaging device |
| US7202543B2 (en) * | 2005-03-07 | 2007-04-10 | Micron Technology, Inc. | Method and structure to reduce optical crosstalk in a solid state imager |
| KR20070009829A (en) * | 2005-07-14 | 2007-01-19 | 동부일렉트로닉스 주식회사 | CMOS image sensor |
| JP2008186880A (en) * | 2007-01-29 | 2008-08-14 | Seiko Instruments Inc | CMOS image sensor and manufacturing method thereof |
| US20090224343A1 (en) * | 2008-03-06 | 2009-09-10 | Micron Technology, Inc. | Methods of forming imager devices, imager devices configured for back side illumination, and systems including the same |
| ES2880357T3 (en) | 2009-06-17 | 2021-11-24 | Univ Michigan Regents | Photodiode and other sensor structures in flat panel X-ray imagers and method for improving the topological uniformity of photodiode and other sensor structures in flat-panel X-ray printers based on thin film electronics |
| CN104934316A (en) * | 2014-03-18 | 2015-09-23 | 上海华虹宏力半导体制造有限公司 | Passivation layer etching method for settling photoresist insufficiency |
| US20200212536A1 (en) * | 2018-12-31 | 2020-07-02 | Texas Instruments Incorporated | Wireless communication device with antenna on package |
| US11189653B2 (en) * | 2019-09-17 | 2021-11-30 | Taiwan Semiconductor Manufacturing Company Limited | Semiconductor device with buffer layer and method of forming |
| CN110729179A (en) * | 2019-10-30 | 2020-01-24 | 华虹半导体(无锡)有限公司 | Processing method of smart card chip and smart card chip |
| CN112786446A (en) * | 2021-01-22 | 2021-05-11 | 上海华虹宏力半导体制造有限公司 | Method for manufacturing semiconductor structure |
Citations (22)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5278103A (en) * | 1993-02-26 | 1994-01-11 | Lsi Logic Corporation | Method for the controlled formation of voids in doped glass dielectric films |
| US5393702A (en) * | 1993-07-06 | 1995-02-28 | United Microelectronics Corporation | Via sidewall SOG nitridation for via filling |
| US5399533A (en) * | 1993-12-01 | 1995-03-21 | Vlsi Technology, Inc. | Method improving integrated circuit planarization during etchback |
| US5795833A (en) * | 1996-08-01 | 1998-08-18 | Taiwan Semiconductor Manufacturing Company, Ltd | Method for fabricating passivation layers over metal lines |
| US5849632A (en) * | 1991-08-30 | 1998-12-15 | Micron Technology, Inc. | Method of passivating semiconductor wafers |
| US5990506A (en) * | 1996-03-20 | 1999-11-23 | California Institute Of Technology | Active pixel sensors with substantially planarized color filtering elements |
| US5990557A (en) * | 1995-06-07 | 1999-11-23 | Advanced Micro Devices, Inc. | Bias plasma deposition for selective low dielectric insulation |
| US6051867A (en) * | 1999-05-06 | 2000-04-18 | Hewlett-Packard Company | Interlayer dielectric for passivation of an elevated integrated circuit sensor structure |
| US6171883B1 (en) * | 1999-02-18 | 2001-01-09 | Taiwan Semiconductor Manufacturing Company | Image array optoelectronic microelectronic fabrication with enhanced optical stability and method for fabrication thereof |
| US6211050B1 (en) * | 1999-03-03 | 2001-04-03 | Chartered Semiconductor Manufacturing Ltd. | Fill pattern in kerf areas to prevent localized non-uniformities of insulating layers at die corners on semiconductor substrates |
| US20010036804A1 (en) * | 1998-05-26 | 2001-11-01 | Mueller Brian L. | CMP polishing pad including a solid catalyst |
| US20010054677A1 (en) * | 2000-04-03 | 2001-12-27 | Yoshimitsu Nakashima | Solid-state imaging device and method for producing the same |
| US6362498B2 (en) * | 1999-12-23 | 2002-03-26 | Tower Semiconductor Ltd. | Color image sensor with embedded microlens array |
| US6373543B1 (en) * | 1999-07-16 | 2002-04-16 | National Semiconductor Corporation | Process for forming silicon LC pixel cell having planar alignment layers of uniform thickness |
| US6376911B1 (en) * | 1995-08-23 | 2002-04-23 | International Business Machines Corporation | Planarized final passivation for semiconductor devices |
| US6379992B2 (en) * | 1999-12-28 | 2002-04-30 | Hynix Semiconductor Inc. | Method for fabricating an image sensor |
| US20020051071A1 (en) * | 2000-10-17 | 2002-05-02 | Tetsuya Itano | Image pickup apparatus |
| US20020197763A1 (en) * | 2001-06-21 | 2002-12-26 | Cheng-Pang Yeh | Method of forming a color filter |
| US20030020083A1 (en) * | 2001-07-30 | 2003-01-30 | Taiwan Semiconductor Manufacturing Co., Ltd. | Color filter image array optoelectronic microelectronic fabrication with a planarizing layer formed upon a concave surfaced color filter region |
| US20030168679A1 (en) * | 2002-02-05 | 2003-09-11 | Junichi Nakai | Semiconductor device and method of manufacturing the same |
| US20050042798A1 (en) * | 2000-01-25 | 2005-02-24 | Semiconductor Energy Laboratory Co., Ltd. | Method of fabricating display device |
| US7101727B2 (en) * | 2003-04-02 | 2006-09-05 | Micron Technology, Inc. | Passivation planarization |
-
2003
- 2003-04-02 US US10/404,145 patent/US7279353B2/en not_active Expired - Fee Related
-
2004
- 2004-06-29 US US10/878,350 patent/US7101727B2/en not_active Expired - Fee Related
-
2007
- 2007-03-14 US US11/717,739 patent/US7875487B2/en not_active Expired - Fee Related
-
2011
- 2011-01-24 US US13/012,024 patent/US20110140222A1/en not_active Abandoned
Patent Citations (23)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5849632A (en) * | 1991-08-30 | 1998-12-15 | Micron Technology, Inc. | Method of passivating semiconductor wafers |
| US5278103A (en) * | 1993-02-26 | 1994-01-11 | Lsi Logic Corporation | Method for the controlled formation of voids in doped glass dielectric films |
| US5393702A (en) * | 1993-07-06 | 1995-02-28 | United Microelectronics Corporation | Via sidewall SOG nitridation for via filling |
| US5399533A (en) * | 1993-12-01 | 1995-03-21 | Vlsi Technology, Inc. | Method improving integrated circuit planarization during etchback |
| US5990557A (en) * | 1995-06-07 | 1999-11-23 | Advanced Micro Devices, Inc. | Bias plasma deposition for selective low dielectric insulation |
| US6376911B1 (en) * | 1995-08-23 | 2002-04-23 | International Business Machines Corporation | Planarized final passivation for semiconductor devices |
| US5990506A (en) * | 1996-03-20 | 1999-11-23 | California Institute Of Technology | Active pixel sensors with substantially planarized color filtering elements |
| US5795833A (en) * | 1996-08-01 | 1998-08-18 | Taiwan Semiconductor Manufacturing Company, Ltd | Method for fabricating passivation layers over metal lines |
| US20010036804A1 (en) * | 1998-05-26 | 2001-11-01 | Mueller Brian L. | CMP polishing pad including a solid catalyst |
| US6171883B1 (en) * | 1999-02-18 | 2001-01-09 | Taiwan Semiconductor Manufacturing Company | Image array optoelectronic microelectronic fabrication with enhanced optical stability and method for fabrication thereof |
| US6211050B1 (en) * | 1999-03-03 | 2001-04-03 | Chartered Semiconductor Manufacturing Ltd. | Fill pattern in kerf areas to prevent localized non-uniformities of insulating layers at die corners on semiconductor substrates |
| US6051867A (en) * | 1999-05-06 | 2000-04-18 | Hewlett-Packard Company | Interlayer dielectric for passivation of an elevated integrated circuit sensor structure |
| US6373543B1 (en) * | 1999-07-16 | 2002-04-16 | National Semiconductor Corporation | Process for forming silicon LC pixel cell having planar alignment layers of uniform thickness |
| US6362498B2 (en) * | 1999-12-23 | 2002-03-26 | Tower Semiconductor Ltd. | Color image sensor with embedded microlens array |
| US6379992B2 (en) * | 1999-12-28 | 2002-04-30 | Hynix Semiconductor Inc. | Method for fabricating an image sensor |
| US20050042798A1 (en) * | 2000-01-25 | 2005-02-24 | Semiconductor Energy Laboratory Co., Ltd. | Method of fabricating display device |
| US20010054677A1 (en) * | 2000-04-03 | 2001-12-27 | Yoshimitsu Nakashima | Solid-state imaging device and method for producing the same |
| US20020051071A1 (en) * | 2000-10-17 | 2002-05-02 | Tetsuya Itano | Image pickup apparatus |
| US20020197763A1 (en) * | 2001-06-21 | 2002-12-26 | Cheng-Pang Yeh | Method of forming a color filter |
| US20030020083A1 (en) * | 2001-07-30 | 2003-01-30 | Taiwan Semiconductor Manufacturing Co., Ltd. | Color filter image array optoelectronic microelectronic fabrication with a planarizing layer formed upon a concave surfaced color filter region |
| US6590239B2 (en) * | 2001-07-30 | 2003-07-08 | Taiwan Semiconductor Manufacturing Co., Ltd. | Color filter image array optoelectronic microelectronic fabrication with a planarizing layer formed upon a concave surfaced color filter region |
| US20030168679A1 (en) * | 2002-02-05 | 2003-09-11 | Junichi Nakai | Semiconductor device and method of manufacturing the same |
| US7101727B2 (en) * | 2003-04-02 | 2006-09-05 | Micron Technology, Inc. | Passivation planarization |
Cited By (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US11302729B2 (en) * | 2016-12-07 | 2022-04-12 | Lynred | Device for improved multispectral detection |
Also Published As
| Publication number | Publication date |
|---|---|
| US7101727B2 (en) | 2006-09-05 |
| US20040235239A1 (en) | 2004-11-25 |
| US20040195595A1 (en) | 2004-10-07 |
| US7875487B2 (en) | 2011-01-25 |
| US20070166854A1 (en) | 2007-07-19 |
| US7279353B2 (en) | 2007-10-09 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US7875487B2 (en) | Passivation planarization | |
| US11843015B2 (en) | Image sensors | |
| US8859391B2 (en) | Semiconductor device, method for manufacturing semiconductor device, method for laminating semiconductor wafers, and electronic device | |
| US9165974B2 (en) | Electronic devices including multiple semiconductor layers | |
| US7662656B2 (en) | Light block for pixel arrays | |
| US7709872B2 (en) | Methods for fabricating image sensor devices | |
| US7960768B2 (en) | 3D backside illuminated image sensor with multiplexed pixel structure | |
| US8187909B2 (en) | Backside illuminated image sensor having deep light reflective trenches | |
| US9570493B2 (en) | Dielectric grid bottom profile for light focusing | |
| US7358103B2 (en) | Method of fabricating an imaging device for collecting photons | |
| US10522579B2 (en) | Light blocking layer for image sensor device | |
| US20070158772A1 (en) | Method and apparatus providing a uniform color filter in a recessed region of an imager | |
| KR102652444B1 (en) | Image sensor | |
| US7829922B2 (en) | Pixel with transfer gate with no isolation edge | |
| US11177309B2 (en) | Image sensor with pad structure | |
| EP1425800B1 (en) | Image sensor with recessed planarizing layers and method for making same | |
| US20060214203A1 (en) | Formation of micro lens by using flowable oxide deposition | |
| CN120456631A (en) | Image sensor with deep trench isolation structure and method thereof | |
| TW202602306A (en) | Image sensor with deep trench isolation structure and methods thereof | |
| KR20080059924A (en) | Manufacturing Method of CMOS Image Sensor |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| AS | Assignment |
Owner name: ROUND ROCK RESEARCH, LLC, NEW JERSEY Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:030812/0905 Effective date: 20091223 |
|
| STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |