US20110097883A1 - Reduction of sheet resistance of phosphorus implanted poly-silicon - Google Patents
Reduction of sheet resistance of phosphorus implanted poly-silicon Download PDFInfo
- Publication number
- US20110097883A1 US20110097883A1 US11/576,344 US57634405A US2011097883A1 US 20110097883 A1 US20110097883 A1 US 20110097883A1 US 57634405 A US57634405 A US 57634405A US 2011097883 A1 US2011097883 A1 US 2011097883A1
- Authority
- US
- United States
- Prior art keywords
- silicon
- recited
- phosphorus
- amorphous silicon
- poly
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- H10P30/204—
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/26—Bombardment with radiation
- H01L21/263—Bombardment with radiation with high-energy radiation
- H01L21/265—Bombardment with radiation with high-energy radiation producing ion implantation
- H01L21/26506—Bombardment with radiation with high-energy radiation producing ion implantation in group IV semiconductors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/28—Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
- H01L21/28008—Making conductor-insulator-semiconductor electrodes
- H01L21/28017—Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon
- H01L21/28026—Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon characterised by the conductor
- H01L21/28035—Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon characterised by the conductor the final conductor layer next to the insulator being silicon, e.g. polysilicon, with or without impurities
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/31—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
- H01L21/3205—Deposition of non-insulating-, e.g. conductive- or resistive-, layers on insulating layers; After-treatment of these layers
- H01L21/321—After treatment
- H01L21/3215—Doping the layers
- H01L21/32155—Doping polycristalline - or amorphous silicon layers
-
- H10D64/01306—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/60—Electrodes characterised by their materials
- H10D64/66—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes
- H10D64/661—Electrodes having a conductor capacitively coupled to a semiconductor by an insulator, e.g. MIS electrodes the conductor comprising a layer of silicon contacting the insulator, e.g. polysilicon having vertical doping variation
-
- H10P30/208—
-
- H10P32/302—
Definitions
- the invention relates to semiconductor processing. More particularly this invention relates to a process to minimize phosphorus penetration through gate oxide from highly doped poly-silicon gate electrodes during high temperature anneals.
- MOSFET metal-oxide-semiconductor field-effect transistors
- PMOS p-channel MOS
- NMOS n-channel MOS
- CMOS complementary MOS
- BiCMOS transistors bipolar transistors
- IGFETs insulated-gate FET
- Each of these semiconductor devices generally includes a semiconductor substrate on which a number of active devices are formed.
- the particular structure of a given active device can vary between device types.
- an active device generally includes source and drain regions and a gate electrode that modulates current between the source and drain regions.
- Such devices may be digital or analog devices produced in a number of wafer fabrication processes, for example, CMOS, BiCMOS, Bipolar, etc.
- the substrates may be silicon, gallium arsenide (GaAs) or other substrate suitable for building microelectronic circuits thereon.
- DMOS transistors In an example process technology used to build DMOS transistors, commonly makes use of high thermal budget to achieve sufficiently high diffusion for driving the dope of the drain region underneath the poly-silicon gate edge.
- phosphorus from the poly-silicon gate electrode diffuses through the gate oxide into the channel region of the transistor.
- the phosphorus penetration alters the threshold voltage of the device and causes an increased VT roll off for short channel devices. Both effects degrade the device performance.
- an MOS transistor structure there is an MOS transistor structure.
- the structure has a gate region, drain region and source region.
- a method for reducing the sheet resistance of the gate region comprises, depositing intrinsic amorphous silicon at a predetermined temperature onto the gate region.
- Amorphizing species are implanted at a first predetermined dose into the intrinsic amorphous silicon in the gate region.
- phosphorus species are implanted into the gate region. Additional features of this embodiment include the depositing of the intrinsic amorphous silicon at the predetermined temperature in the range of about 53° C. to about 550° C.
- the poly-silicon sheet resistance is adjusted to be in the range of about 18 ohms/square to about 30 ohms/square.
- the first predetermined dose of amorphizing species is in the range of about 1 ⁇ 1015 cm ⁇ 2 to about 3 ⁇ 1015 cm ⁇ 2 and the second predetermined dose of phosphorus is in the range of about 1 ⁇ 1014 cm ⁇ 2 to about 1.6 ⁇ 10 16 cm ⁇ 2 .
- a method of forming a MOS integrated circuit comprises, forming a gate oxide on the substrate. At a predetermined temperature, on the gate oxide, amorphous silicon is deposited. At a predetermined dose, the amorphous silicon is amorphized with an Ar+ implant. Into the amorphous silicon, phosphorus is implanted. Patterning the amorphous silicon defines a gate region.
- FIG. 1 Prior Art
- FIG. 1 illustrates a conventional process flow for a doped poly-silicon process
- FIG. 2 illustrates a process flow for building the silicon gate region according to an embodiment of the present invention
- FIGS. 3A-3E illustrate cross-sections of a DMOS device on silicon-on-insulator substrate fabricated according to the process of FIG. 1 ;
- FIG. 4 is a plot of N+ doped poly-silicon sheet resistance Rs versus poly-silicon deposition temperature
- FIG. 5 is a plot of poly-silicon sheet resistance R s versus poly-silicon deposition temperature for two temperatures with and without the Ar+ implant of the present invention.
- a gate oxide is grown 110 .
- poly-silicon Upon the gate oxide, poly-silicon is deposited, phosphorus is doped in situ into the poly-silicon 120 . Next, the poly-silicon undergoes patterning 130 to define the desired features. Oxide is deposited on the patterned poly-silicon 140 . A spacer is formed with an etch 150 . Upon the poly-silicon a screen oxide is grown 160 . Areas to be implanted with n-LDD are masked 170 . The poly-silicon region is protected with the mask. After masking, the n-LDD is implanted 180 . The implanted species are then diffused 190 . These diffusion areas ultimately define the source and drain regions of the transistor. Additional details of the process are outlined in descriptions of FIGS. 3A-3E .
- FIGS. 3A-3E show in cross-section the steps outlined in the discussion of FIG. 1 .
- An SOI substrate 100 includes a silicon layer 110 , a base oxide (BOX) layer 120 , and a SOI layer 130 .
- a thin oxide layer 140 is grown. The oxide is grown at a temperature of about 800° C. in a wet ambient. The thickness grown is about 30 nm.
- a poly-silicon layer 150 is deposited thereon at about 680° C.
- the poly-silicon deposition 150 is phosphorus dope in situ. Refer to FIG. 3B .
- the poly-silicon layer 150 is patterned. Desired features of the DMOS device are defined. The poly-silicon layer ultimately becomes part of the gate structure of the DMOS transistor. Oxide is deposited on the poly-silicon and the region 150 ′ defined in the poly-silicon patterning. The oxide is deposited at about 680° C. at a thickness of about 300 nm. The oxide coating is conformal to the underlying topography. Refer to FIG. 3C . With a plasma etch (i.e., “spacer etch”) the oxide coating is etched to form a spacer 160 . Refer to FIG. 3D .
- an oxide is grown in a 1000° C. dry ambient at a thickness of about 18 nm.
- An SND (shallow N-diffusion) mask is applied.
- An n-low-doped-drain (LDD) implant of phosphorus, at an energy of about 40 keV, at a dose of 3.5 ⁇ 10 13 cm ⁇ 2 , at 0° is deposited in a source/drain region 180 . Refer to FIG. 3E .
- the substrate 100 undergoes diffusion at about 1100° C. for about 480 min.
- the in situ doped poly-silicon is replaced with intrinsic amorphous silicon deposited at about 540° C.
- Ar+ argon ion
- the amorphous silicon is then implanted with phosphorus.
- This amorphous silicon replaces the poly-silicon 150 of the conventional process.
- FIG. 2 The process 200 is similar to that outlined in FIG. 1 .
- a gate oxide is grown 210 on an SOI substrate.
- the modified process flow 220 includes the deposition of intrinsic amorphous silicon 221 . After the deposition of intrinsic amorphous silicon, there is an amorphization with Ar+ implant 222 .
- the modified process 220 is completed with an implant of phosphorus 223 .
- the remaining process steps 230 through 290 follow that of FIG. 1 .
- a plot depicts the N+ doped poly-silicon sheet resistance versus the poly-silicon deposition temperature.
- the sheet resistance ( 410 ) is about 140 ohms/square whereas at about 625° C. the sheet resistance ( 430 ) rises to about 325 ohms/square.
- the sheet resistance is less than about one half of the example conventional process.
- the sheet resistance ( 420 ) rises to about 145 ohms/square at a deposition temperature of about 555° C.
- the sheet resistance of poly-silicon of about 360 nm versus deposition temperature and Ar+ pre-amorphization implant is plotted for a sample number of wafers at two poly-silicon deposition temperatures of 530° C. and 540° C., respectively.
- the phosphorus concentration in the poly-silicon may be reduced with the pre-amorphization technique without increasing the sheet resistance. There is a reduction of phosphorus penetration through the gate oxide compared with that of the 1100° C./480 min anneal.
- Curves 510 , 520 are for wafers without the Ar+ implant. At 530° C. the sheet resistance is about 72 ohms/square.
- the sheet resistance is about 55 ohms/square. Curves, 515 and 525 are for wafers with the Ar+ implant. At 530° C., the sheet resistance is about 22 ohms/square and at 540° C., the sheet resistance is about 28 ohms/square.
- Ar+ had been chosen as an amorphization species.
- Other species may be chosen, as well.
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- General Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- Manufacturing & Machinery (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- High Energy & Nuclear Physics (AREA)
- Insulated Gate Type Field-Effect Transistor (AREA)
- Health & Medical Sciences (AREA)
- Toxicology (AREA)
- Thin Film Transistor (AREA)
- Electrodes Of Semiconductors (AREA)
- Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
Abstract
Description
- The invention relates to semiconductor processing. More particularly this invention relates to a process to minimize phosphorus penetration through gate oxide from highly doped poly-silicon gate electrodes during high temperature anneals.
- The electronics industry continues to rely upon advances in semiconductor technology to realized higher-function devices in more compact areas. For many applications, realizing higher-functioning devices requires integrating a large number of electronic devices into a single silicon wafer. As the number of electronic devices per given area of the silicon wafer increases, the manufacturing process becomes more difficult.
- Many varieties of semiconductor devices have been manufactured having various applications in numerous disciplines. Such silicon-based semiconductor devices often include metal-oxide-semiconductor field-effect transistors (MOSFET), such as p-channel MOS (PMOS), n-channel MOS (NMOS) and complementary MOS (CMOS) transistors, bipolar transistors, BiCMOS transistors. Such MOSFET devices include an insulating material between a conductive gate and silicon-like substrate; therefore, these devices are generally referred to as IGFETs (insulated-gate FET).
- Each of these semiconductor devices generally includes a semiconductor substrate on which a number of active devices are formed. The particular structure of a given active device can vary between device types. For example, in MOS transistors, an active device generally includes source and drain regions and a gate electrode that modulates current between the source and drain regions.
- Furthermore, such devices may be digital or analog devices produced in a number of wafer fabrication processes, for example, CMOS, BiCMOS, Bipolar, etc. The substrates may be silicon, gallium arsenide (GaAs) or other substrate suitable for building microelectronic circuits thereon.
- In an example process technology used to build DMOS transistors, commonly makes use of high thermal budget to achieve sufficiently high diffusion for driving the dope of the drain region underneath the poly-silicon gate edge. During the anneal phosphorus from the poly-silicon gate electrode diffuses through the gate oxide into the channel region of the transistor. The phosphorus penetration alters the threshold voltage of the device and causes an increased VT roll off for short channel devices. Both effects degrade the device performance.
- In a conventional process, phosphorus diffusion from highly phosphorus-doped poly-silicon (≧e20 cm−3) through thermally grown oxide into the single crystal silicon has been observed after a high temperature anneal (≧1100° C.) for prolonged diffusion time. The unwanted phosphorus penetration influences the nominal threshold voltage value and, furthermore, degrades the threshold voltage roll off for short channel devices
- There is a need for a process that maintains the desired threshold voltage and keeps VT roll off to an acceptable level for short channel devices. Such a process reduces costs by increasing device yield.
- In an example embodiment, there is an MOS transistor structure. The structure has a gate region, drain region and source region. A method for reducing the sheet resistance of the gate region, the method comprises, depositing intrinsic amorphous silicon at a predetermined temperature onto the gate region. Amorphizing species are implanted at a first predetermined dose into the intrinsic amorphous silicon in the gate region. At a second predetermined dose, phosphorus species are implanted into the gate region. Additional features of this embodiment include the depositing of the intrinsic amorphous silicon at the predetermined temperature in the range of about 53° C. to about 550° C. Furthermore, the poly-silicon sheet resistance is adjusted to be in the range of about 18 ohms/square to about 30 ohms/square. Also, the first predetermined dose of amorphizing species is in the range of about 1×1015 cm−2 to about 3×1015 cm−2 and the second predetermined dose of phosphorus is in the range of about 1×1014 cm−2 to about 1.6×1016 cm−2.
- In another example embodiment, there is a method of forming a MOS integrated circuit. The method comprises, forming a gate oxide on the substrate. At a predetermined temperature, on the gate oxide, amorphous silicon is deposited. At a predetermined dose, the amorphous silicon is amorphized with an Ar+ implant. Into the amorphous silicon, phosphorus is implanted. Patterning the amorphous silicon defines a gate region.
- The above summaries of the present invention are not intended to represent each disclosed embodiment, or every aspect, of the present invention. Other aspects and example embodiments are provided in the figures and the detailed description that follows.
- The invention may be more completely understood in consideration of the following detailed description of various embodiments of the invention in connection with the accompanying drawings, in which:
-
FIG. 1 (Prior Art) illustrates a conventional process flow for a doped poly-silicon process; -
FIG. 2 illustrates a process flow for building the silicon gate region according to an embodiment of the present invention; -
FIGS. 3A-3E illustrate cross-sections of a DMOS device on silicon-on-insulator substrate fabricated according to the process ofFIG. 1 ; -
FIG. 4 is a plot of N+ doped poly-silicon sheet resistance Rs versus poly-silicon deposition temperature; and -
FIG. 5 is a plot of poly-silicon sheet resistance Rs versus poly-silicon deposition temperature for two temperatures with and without the Ar+ implant of the present invention. - While the invention is amenable to various modifications and alternative forms, specifics thereof have been shown by way of example in the drawings and will be described in detail. It should be understood, however, that the intention is not to limit the invention to the particular embodiments described. On the contrary, the intention is to cover all modifications, equivalents, and alternatives falling within the spirit and scope of the invention as defined by the appended claims.
- Refer to
FIG. 1 . In an exampleconventional process 100, on a silicon-on-insulator - (SOI) substrate, a gate oxide is grown 110.
- Upon the gate oxide, poly-silicon is deposited, phosphorus is doped in situ into the poly-
silicon 120. Next, the poly-silicon undergoes patterning 130 to define the desired features. Oxide is deposited on the patterned poly-silicon 140. A spacer is formed with anetch 150. Upon the poly-silicon a screen oxide is grown 160. Areas to be implanted with n-LDD are masked 170. The poly-silicon region is protected with the mask. After masking, the n-LDD is implanted 180. The implanted species are then diffused 190. These diffusion areas ultimately define the source and drain regions of the transistor. Additional details of the process are outlined in descriptions ofFIGS. 3A-3E . -
FIGS. 3A-3E show in cross-section the steps outlined in the discussion ofFIG. 1 . In building a DMOS device on a silicon-on-insulator (SOI) substrate. Refer toFIG. 3A . AnSOI substrate 100 includes asilicon layer 110, a base oxide (BOX)layer 120, and aSOI layer 130. Athin oxide layer 140 is grown. The oxide is grown at a temperature of about 800° C. in a wet ambient. The thickness grown is about 30 nm. In a conventional process, upon the grownoxide 140, a poly-silicon layer 150 is deposited thereon at about 680° C. The poly-silicon deposition 150 is phosphorus dope in situ. Refer toFIG. 3B . Having deposited the poly-silicon layer 150 and doping it, the poly-silicon layer 150 is patterned. Desired features of the DMOS device are defined. The poly-silicon layer ultimately becomes part of the gate structure of the DMOS transistor. Oxide is deposited on the poly-silicon and theregion 150′ defined in the poly-silicon patterning. The oxide is deposited at about 680° C. at a thickness of about 300 nm. The oxide coating is conformal to the underlying topography. Refer toFIG. 3C . With a plasma etch (i.e., “spacer etch”) the oxide coating is etched to form aspacer 160. Refer toFIG. 3D . To prevent channeling of implants (in later steps), an oxide is grown in a 1000° C. dry ambient at a thickness of about 18 nm. An SND (shallow N-diffusion) mask is applied. An n-low-doped-drain (LDD) implant of phosphorus, at an energy of about 40 keV, at a dose of 3.5×1013 cm−2, at 0° is deposited in a source/drain region 180. Refer toFIG. 3E . To activate theimplant region 180, thesubstrate 100 undergoes diffusion at about 1100° C. for about 480 min. - In contrast to a conventional process, in an embodiment according to the present invention the in situ doped poly-silicon is replaced with intrinsic amorphous silicon deposited at about 540° C. After the amorphous silicon deposition, there is an Ar+ (argon ion) implant to further amorphize the silicon. The amorphous silicon is then implanted with phosphorus. This amorphous silicon replaces the poly-
silicon 150 of the conventional process. Refer toFIG. 2 . Theprocess 200 is similar to that outlined inFIG. 1 . A gate oxide is grown 210 on an SOI substrate. However, the modifiedprocess flow 220 includes the deposition of intrinsicamorphous silicon 221. After the deposition of intrinsic amorphous silicon, there is an amorphization withAr+ implant 222. The modifiedprocess 220 is completed with an implant ofphosphorus 223. The remaining process steps 230 through 290 follow that ofFIG. 1 . - Refer to
FIG. 4 . In an example process according to the present invention, a plot depicts the N+ doped poly-silicon sheet resistance versus the poly-silicon deposition temperature. At about 540° C. the sheet resistance (410) is about 140 ohms/square whereas at about 625° C. the sheet resistance (430) rises to about 325 ohms/square. The sheet resistance is less than about one half of the example conventional process. The sheet resistance (420) rises to about 145 ohms/square at a deposition temperature of about 555° C. - Refer to
FIG. 5 . In an example process according to the present invention, the sheet resistance of poly-silicon of about 360 nm versus deposition temperature and Ar+ pre-amorphization implant is plotted for a sample number of wafers at two poly-silicon deposition temperatures of 530° C. and 540° C., respectively. The phosphorus concentration in the poly-silicon may be reduced with the pre-amorphization technique without increasing the sheet resistance. There is a reduction of phosphorus penetration through the gate oxide compared with that of the 1100° C./480 min anneal. 510, 520 are for wafers without the Ar+ implant. At 530° C. the sheet resistance is about 72 ohms/square. At 540° C., the sheet resistance is about 55 ohms/square. Curves, 515 and 525 are for wafers with the Ar+ implant. At 530° C., the sheet resistance is about 22 ohms/square and at 540° C., the sheet resistance is about 28 ohms/square.Curves - In the example embodiments presented, Ar+ had been chosen as an amorphization species. Other species may be chosen, as well. For example Si+ or other species heavy enough to amorphize silicon, yet do not act as a dopant, are suitable.
- While the present invention has been described with reference to several particular example embodiments, those skilled in the art will recognize that many changes may be made thereto without departing from the spirit and scope of the present invention, which is set forth in the following claims.
Claims (12)
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US11/576,344 US7923359B1 (en) | 2004-09-29 | 2005-09-28 | Reduction of sheet resistance of phosphorus implanted poly-silicon |
Applications Claiming Priority (3)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US61486004P | 2004-09-29 | 2004-09-29 | |
| PCT/IB2005/053208 WO2006035411A2 (en) | 2004-09-29 | 2005-09-28 | Reduction of sheet resistance of phosphorus implanted poly-silicon |
| US11/576,344 US7923359B1 (en) | 2004-09-29 | 2005-09-28 | Reduction of sheet resistance of phosphorus implanted poly-silicon |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| US7923359B1 US7923359B1 (en) | 2011-04-12 |
| US20110097883A1 true US20110097883A1 (en) | 2011-04-28 |
Family
ID=35911145
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US11/576,344 Active 2026-10-12 US7923359B1 (en) | 2004-09-29 | 2005-09-28 | Reduction of sheet resistance of phosphorus implanted poly-silicon |
Country Status (5)
| Country | Link |
|---|---|
| US (1) | US7923359B1 (en) |
| EP (1) | EP1797582A2 (en) |
| JP (1) | JP2008515217A (en) |
| TW (1) | TW200625421A (en) |
| WO (1) | WO2006035411A2 (en) |
Cited By (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20090227085A1 (en) * | 2006-06-14 | 2009-09-10 | Fujitsu Limited | Manufacturing method of semiconductor device |
| US20230063731A1 (en) * | 2018-03-26 | 2023-03-02 | Globalfoundries U.S. Inc. | Bulk substrates with a self-aligned buried polycrystalline layer |
Citations (4)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US4933296A (en) * | 1985-08-02 | 1990-06-12 | General Electric Company | N+ amorphous silicon thin film transistors for matrix addressed liquid crystal displays |
| US5962896A (en) * | 1994-12-20 | 1999-10-05 | Sharp Kabushiki Kaisha | Thin film transistor including oxidized film by oxidation of the surface of a channel area semiconductor |
| US6465311B2 (en) * | 1998-09-01 | 2002-10-15 | Koninklijke Philips Electronics N.V. | Method of making a MOSFET structure having improved source/drain junction performance |
| US6744108B1 (en) * | 1996-10-29 | 2004-06-01 | Micron Technology, Inc. | Doped silicon diffusion barrier region |
Family Cites Families (4)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US4689667A (en) * | 1985-06-11 | 1987-08-25 | Fairchild Semiconductor Corporation | Method of controlling dopant diffusion and dopant electrical activation by implanted inert gas atoms |
| DE4035842A1 (en) * | 1990-11-10 | 1992-05-14 | Telefunken Electronic Gmbh | METHOD FOR RECRISTALLIZING PREAMORPHIZED SEMICONDUCTOR SURFACE ZONES |
| US5885861A (en) * | 1997-05-30 | 1999-03-23 | Advanced Micro Devices, Inc. | Reduction of dopant diffusion by the co-implantation of impurities into the transistor gate conductor |
| JPH11214683A (en) * | 1998-01-26 | 1999-08-06 | Mitsubishi Electric Corp | Semiconductor device manufacturing method and semiconductor device |
-
2005
- 2005-09-26 TW TW094133277A patent/TW200625421A/en unknown
- 2005-09-28 US US11/576,344 patent/US7923359B1/en active Active
- 2005-09-28 EP EP05812813A patent/EP1797582A2/en not_active Withdrawn
- 2005-09-28 JP JP2007534162A patent/JP2008515217A/en not_active Withdrawn
- 2005-09-28 WO PCT/IB2005/053208 patent/WO2006035411A2/en not_active Ceased
Patent Citations (4)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US4933296A (en) * | 1985-08-02 | 1990-06-12 | General Electric Company | N+ amorphous silicon thin film transistors for matrix addressed liquid crystal displays |
| US5962896A (en) * | 1994-12-20 | 1999-10-05 | Sharp Kabushiki Kaisha | Thin film transistor including oxidized film by oxidation of the surface of a channel area semiconductor |
| US6744108B1 (en) * | 1996-10-29 | 2004-06-01 | Micron Technology, Inc. | Doped silicon diffusion barrier region |
| US6465311B2 (en) * | 1998-09-01 | 2002-10-15 | Koninklijke Philips Electronics N.V. | Method of making a MOSFET structure having improved source/drain junction performance |
Cited By (4)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20090227085A1 (en) * | 2006-06-14 | 2009-09-10 | Fujitsu Limited | Manufacturing method of semiconductor device |
| US8546247B2 (en) * | 2006-06-14 | 2013-10-01 | Fujitsu Semiconductor Limited | Manufacturing method of semiconductor device with amorphous silicon layer formation |
| US20230063731A1 (en) * | 2018-03-26 | 2023-03-02 | Globalfoundries U.S. Inc. | Bulk substrates with a self-aligned buried polycrystalline layer |
| US11749559B2 (en) * | 2018-03-26 | 2023-09-05 | Globalfoundries U.S. Inc. | Bulk substrates with a self-aligned buried polycrystalline layer |
Also Published As
| Publication number | Publication date |
|---|---|
| JP2008515217A (en) | 2008-05-08 |
| WO2006035411A2 (en) | 2006-04-06 |
| WO2006035411A3 (en) | 2006-09-08 |
| EP1797582A2 (en) | 2007-06-20 |
| TW200625421A (en) | 2006-07-16 |
| US7923359B1 (en) | 2011-04-12 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US7348636B2 (en) | CMOS transistor having different PMOS and NMOS gate electrode structures and method of fabrication thereof | |
| US5963803A (en) | Method of making N-channel and P-channel IGFETs with different gate thicknesses and spacer widths | |
| US7312500B2 (en) | Manufacturing method of semiconductor device suppressing short-channel effect | |
| US6096591A (en) | Method of making an IGFET and a protected resistor with reduced processing steps | |
| KR19990066850A (en) | Sub micron metal gate MOS transistor and method of forming the | |
| JPH1079506A (en) | Semiconductor device and manufacturing method thereof | |
| US6337248B1 (en) | Process for manufacturing semiconductor devices | |
| US7422968B2 (en) | Method for manufacturing a semiconductor device having silicided regions | |
| US5994175A (en) | High performance MOSFET with low resistance design | |
| US6391728B1 (en) | Method of forming a highly localized halo profile to prevent punch-through | |
| US6027964A (en) | Method of making an IGFET with a selectively doped gate in combination with a protected resistor | |
| US6051459A (en) | Method of making N-channel and P-channel IGFETs using selective doping and activation for the N-channel gate | |
| US8372750B2 (en) | Method and system for improved nickel silicide | |
| US6451644B1 (en) | Method of providing a gate conductor with high dopant activation | |
| US7163878B2 (en) | Ultra-shallow arsenic junction formation in silicon germanium | |
| US20070020865A1 (en) | Multi-work function gates for CMOS circuit and method of manufacture | |
| US7923359B1 (en) | Reduction of sheet resistance of phosphorus implanted poly-silicon | |
| JPH09190983A (en) | Method for manufacturing semiconductor device | |
| US6312999B1 (en) | Method for forming PLDD structure with minimized lateral dopant diffusion | |
| JP2002518827A (en) | Method of manufacturing semiconductor device including MOS transistor | |
| US6780700B2 (en) | Method of fabricating deep sub-micron CMOS source/drain with MDD and selective CVD silicide | |
| Ohguro et al. | 0.18/spl mu/m low voltage/low power RF CMOS with zero Vth analog MOSFETs made by undoped epitaxial channel technique | |
| US6905923B1 (en) | Offset spacer process for forming N-type transistors | |
| JP3963023B2 (en) | Manufacturing method of semiconductor integrated device | |
| US20050208764A1 (en) | Integrated circuit metal silicide method |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| AS | Assignment |
Owner name: NXP B.V., NETHERLANDS Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:KONINKLIJKE PHILIPS ELECTRONICS N.V.;REEL/FRAME:019719/0843 Effective date: 20070704 |
|
| AS | Assignment |
Owner name: NXP, B.V., NETHERLANDS Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:EUEN, WOLFGANG;GROSS, STEPHAN;SIGNING DATES FROM 20090715 TO 20090722;REEL/FRAME:023004/0796 |
|
| STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
| FPAY | Fee payment |
Year of fee payment: 4 |
|
| AS | Assignment |
Owner name: MORGAN STANLEY SENIOR FUNDING, INC., MARYLAND Free format text: SECURITY AGREEMENT SUPPLEMENT;ASSIGNOR:NXP B.V.;REEL/FRAME:038017/0058 Effective date: 20160218 |
|
| AS | Assignment |
Owner name: UNITED MICROELECTRONICS CORP., TAIWAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:NXP B.V.;REEL/FRAME:037973/0107 Effective date: 20151004 |
|
| AS | Assignment |
Owner name: NXP B.V., NETHERLANDS Free format text: PATENT RELEASE;ASSIGNORS:MORGAN STANLEY SENIOR FUNDING, INC.;MIZUHO BANK, LTD.;REEL/FRAME:038400/0637 Effective date: 20160406 Owner name: NXP B.V., NETHERLANDS Free format text: CERTIFICATE RE. TERMINATION AND RELEASE OF SECURITY INTEREST IN PATENT RIGHTS;ASSIGNORS:MORGAN STANLEY SENIOR FUNDING, INC.;MIZUHO BANK, LTD.;REEL/FRAME:038401/0296 Effective date: 20160406 |
|
| AS | Assignment |
Owner name: MORGAN STANLEY SENIOR FUNDING, INC., MARYLAND Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE APPLICATION 12092129 PREVIOUSLY RECORDED ON REEL 038017 FRAME 0058. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY AGREEMENT SUPPLEMENT;ASSIGNOR:NXP B.V.;REEL/FRAME:039361/0212 Effective date: 20160218 |
|
| AS | Assignment |
Owner name: NXP B.V., NETHERLANDS Free format text: PATENT RELEASE;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC.;REEL/FRAME:039707/0471 Effective date: 20160805 |
|
| AS | Assignment |
Owner name: MORGAN STANLEY SENIOR FUNDING, INC., MARYLAND Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE APPLICATION 12681366 PREVIOUSLY RECORDED ON REEL 039361 FRAME 0212. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY AGREEMENT SUPPLEMENT;ASSIGNOR:NXP B.V.;REEL/FRAME:042762/0145 Effective date: 20160218 Owner name: MORGAN STANLEY SENIOR FUNDING, INC., MARYLAND Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE APPLICATION 12681366 PREVIOUSLY RECORDED ON REEL 038017 FRAME 0058. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY AGREEMENT SUPPLEMENT;ASSIGNOR:NXP B.V.;REEL/FRAME:042985/0001 Effective date: 20160218 |
|
| MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 8 |
|
| AS | Assignment |
Owner name: NXP B.V., NETHERLANDS Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC.;REEL/FRAME:050745/0001 Effective date: 20190903 |
|
| AS | Assignment |
Owner name: MORGAN STANLEY SENIOR FUNDING, INC., MARYLAND Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE APPLICATION 12298143 PREVIOUSLY RECORDED ON REEL 042985 FRAME 0001. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY AGREEMENT SUPPLEMENT;ASSIGNOR:NXP B.V.;REEL/FRAME:051029/0001 Effective date: 20160218 Owner name: MORGAN STANLEY SENIOR FUNDING, INC., MARYLAND Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE APPLICATION 12298143 PREVIOUSLY RECORDED ON REEL 042762 FRAME 0145. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY AGREEMENT SUPPLEMENT;ASSIGNOR:NXP B.V.;REEL/FRAME:051145/0184 Effective date: 20160218 Owner name: MORGAN STANLEY SENIOR FUNDING, INC., MARYLAND Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE APPLICATION 12298143 PREVIOUSLY RECORDED ON REEL 039361 FRAME 0212. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY AGREEMENT SUPPLEMENT;ASSIGNOR:NXP B.V.;REEL/FRAME:051029/0387 Effective date: 20160218 Owner name: MORGAN STANLEY SENIOR FUNDING, INC., MARYLAND Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE APPLICATION 12298143 PREVIOUSLY RECORDED ON REEL 038017 FRAME 0058. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY AGREEMENT SUPPLEMENT;ASSIGNOR:NXP B.V.;REEL/FRAME:051030/0001 Effective date: 20160218 Owner name: MORGAN STANLEY SENIOR FUNDING, INC., MARYLAND Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE APPLICATION12298143 PREVIOUSLY RECORDED ON REEL 039361 FRAME 0212. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY AGREEMENT SUPPLEMENT;ASSIGNOR:NXP B.V.;REEL/FRAME:051029/0387 Effective date: 20160218 Owner name: MORGAN STANLEY SENIOR FUNDING, INC., MARYLAND Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE APPLICATION12298143 PREVIOUSLY RECORDED ON REEL 042985 FRAME 0001. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY AGREEMENT SUPPLEMENT;ASSIGNOR:NXP B.V.;REEL/FRAME:051029/0001 Effective date: 20160218 Owner name: MORGAN STANLEY SENIOR FUNDING, INC., MARYLAND Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE APPLICATION12298143 PREVIOUSLY RECORDED ON REEL 042762 FRAME 0145. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY AGREEMENT SUPPLEMENT;ASSIGNOR:NXP B.V.;REEL/FRAME:051145/0184 Effective date: 20160218 |
|
| MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 12TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1553); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 12 |