US20110014726A1 - Method of forming shallow trench isolation structure - Google Patents
Method of forming shallow trench isolation structure Download PDFInfo
- Publication number
- US20110014726A1 US20110014726A1 US12/838,901 US83890110A US2011014726A1 US 20110014726 A1 US20110014726 A1 US 20110014726A1 US 83890110 A US83890110 A US 83890110A US 2011014726 A1 US2011014726 A1 US 2011014726A1
- Authority
- US
- United States
- Prior art keywords
- nitride
- sti structure
- containing layer
- substrate
- pad oxide
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
Images
Classifications
-
- H10W10/014—
-
- H10P14/68—
-
- H10P50/642—
-
- H10P52/00—
-
- H10P74/203—
-
- H10P74/23—
-
- H10P74/238—
-
- H10W10/011—
-
- H10W10/0143—
-
- H10W10/10—
-
- H10W10/17—
Definitions
- the disclosure relates generally to integrated circuit manufacturing processes, and more particularly, to methods for controlling the dimension of a shallow trench isolation structure.
- Shallow trench isolation has become a common and important isolation technology in an IC device.
- One of the purposes of STI is to prevent carriers, such as electrons or electron-holes, from drifting between two adjacent device elements through a semiconductor substrate to cause a leakage current.
- a conventional STI process flow may include pad oxide layer and nitride-containing layer deposition on a substrate, active area masking, nitride-containing/oxide etching, silicon substrate trench etching, isolation oxide filling, chemical mechanical polishing, and nitride-containing layer and pad oxide layer removal.
- the predetermined target height of isolation oxide above the pad oxide layer cannot be well controlled.
- the electrical performance varies with the predetermined target height of isolation oxide.
- This lack of control also produces several problems, and one problem is divot formation (i.e. oxide recess) along an STI edge. Divot formation reduces device yield.
- the divot at the edge of the STI may be formed by having the pad oxide layer removed in a wet dip process.
- FIG. 1 is a flowchart of a method for fabricating a shallow trench isolation structure, in accordance with an embodiment of the present invention.
- FIGS. 2 to 8 show cross-sectional views of a shallow trench isolation structure at various stages of manufacture according to FIG. 1 .
- FIG. 1 depicts a flowchart of a method 100 for fabricating a shallow trench isolation structure according to one embodiment of the invention.
- FIGS. 2 to 8 are cross-sectional views of a shallow trench isolation structure at various stages of manufacture according to FIG. 1 .
- a substrate 201 comprises a pad oxide layer 203 formed on the substrate 201 .
- the term “substrate” herein, generally refers to a semiconductor substrate comprising silicon or compound semiconductor, such as GaAs, InP, Si/Ge, or SiC.
- the pad oxide layer 203 has a top surface 202 and may be grown by a conventional oxidation process over the substrate 201 . Alternatively, the pad oxide layer 203 may be formed by a chemical vapor deposition (CVD) process or any suitable method. In one embodiment, the pad oxide layer 203 has a thickness from about 90 Angstroms ( ⁇ ) to about 140 ⁇ .
- CVD chemical vapor deposition
- a nitride-containing layer 205 is formed over the pad oxide layer 203 on the substrate 201 .
- nitride-containing layer 205 may include a nitride layer, a SiON layer, or any suitable material.
- the nitride-containing layer 205 has a thickness T from about 800 ⁇ to about 1600 ⁇ .
- the nitride-containing layer 205 can function as a stop layer during a subsequent process, such as for example planarization.
- the nitride-containing layer 205 has a top surface 206 and is formed by chemical vapor deposition (CVD). It is understood by those skilled in the art that nitride-containing layer 205 may be formed by other deposition process as well.
- CVD chemical vapor deposition
- a shallow trench isolation (STI) structure 211 is formed in the substrate 201 .
- the STI structure 211 extends through the nitride-containing layer 205 , the pad oxide layer 203 and into the substrate 201 .
- FIG. 4 illustrates a trench 207 that is etched and extends through the nitride-containing layer 205 , the pad oxide layer 203 and into the substrate 201 .
- the trench 207 may be formed by a plasma etching process or any suitable method.
- FIG. 5 illustrates an isolation oxide layer 209 is deposited to overfill the trench 207 and the top surface 206 of the nitride-containing layer 205 .
- the isolation oxide layer 209 is a material having a high gap fill characteristic, such as high-temperature undoped silicate glass (USG), a high density plasma (HDP) oxide, or a silicon oxide such as tetraethyl orthosilicate (TEOS).
- USG high-temperature undoped silicate glass
- HDP high density plasma
- TEOS tetraethyl orthosilicate
- FIG. 6 illustrates the isolation oxide layer 209 being planarized to expose the top surface 206 of the nitride-containing layer 205 .
- the planarization process removes the portion of the isolation oxide layer 209 that overfills the trench 207 to expose the top surface 206 of the nitride-containing layer 205 .
- the planarization process may be performed using a chemical mechanical polishing (CMP) process, an etching process, and/or a combination thereof.
- CMP chemical mechanical polishing
- the STI structure 211 extends through the nitride-containing layer 205 , the pad oxide layer 203 and into the substrate 201 .
- the STI structure 211 has a top surface 213 and a height H. The height H is measured from the top surface 202 of the pad oxide layer 203 to the top surface 213 of the STI structure 211 .
- a correlation between the thickness T of the nitride-containing layer 205 and the height H of STI structure 211 is established in process step 107 .
- the process 107 of establishing a correlation comprises polishing the STI structure 211 to the nitride-containing layer 205 .
- the process step 107 of establishing a correlation also comprises polishing the STI structure 211 to the nitride-containing layer 205 . But if CMP process has different removing rates for the isolation oxide layer 209 and the nitride-containing layer 205 , there is a step height difference S between the top surfaces 206 , 213 of the nitride-containing layer 205 and the STI structure 211 . Therefore, a measurement step may be needed to measure the step height difference S.
- the thickness T of the nitride-containing layer 205 is measured to calculate the height H of STI structure 211 according to the correlation in process step 107 .
- the thickness T of the nitride-containing layer 205 is measured by a metrology tool.
- the metrology tool may include electrical and optical tools, such as film thickness measurement tools, or any suitable tool.
- the height H of STI structure 211 is substantially equal to the thickness T of the nitride-containing layer 205 .
- the measured height H of STI structure 211 is the measured thickness T of the nitride-containing layer 205 plus the step height difference S measured between the nitride-containing layer 205 and the STI structure 211 .
- the process step 111 determines a thickness D on the top portion STI structure 211 to be selectively removed in a first solution.
- the thickness D of the top portion STI structure 211 is a difference between the height H of STI structure 211 and a predetermined target height t′ of the STI structure 211 above the pad oxide 203 .
- An etching time for removing the thickness D could be calculated from the thickness D divided by a removing rate of STI structure 211 in the first solution.
- the process step 113 selectively removes the thickness D of the top portion STI structure 211 by a first etching process.
- the substrate 201 is dipped in a first solution for the etching time calculated in process step 111 .
- the first wet solution comprises a HF solution, which is diluted at a rate of 50:1.
- the first wet solution comprises any suitable solution.
- the process step 113 comprises selectively etching the top portion STI structure 211 by a dry etching process.
- the process step 115 selectively removes the nitride-containing layer 205 without etching the STI structure 211 or the pad oxide 203 by a second etching process.
- the process step 115 comprises dipping the substrate 201 in a second wet solution, which comprises a hot phosphoric acid solution.
- the second wet solution can be monitored and controlled to keep the silicon concentration in the second wet solution at a constant level, which is under an aggregate silicon concentration.
- the silicon concentration directly affects the etch rates of the nitride-containing and silicon oxide layers. For example, the oxide layer etch rate becomes dramatically lower as the silicon concentration in the second wet solution increases.
- the silicon concentration should be controlled under the aggregate silicon concentration to prevent silica precipitates from forming in the second wet solution.
- the second wet solution may be maintained at a predetermined temperature within a range of about 70 to 160 to extend the bath life of the hot phosphoric bath.
- the silicon concentration may be maintained at a predetermined concentration within a range of about 57 to 110 parts per million (ppm).
- the predetermined temperature is at about 150. It is understood by those skilled in the art that the process step 115 comprises removing the nitride-containing layer 205 by a dry etching process as well.
- the predetermined target height t′ may vary between different products.
- the electrical performance may vary with the predetermined target height t′ of STI structure 211 .
- the embodiments of the invention provide a method to form a shallow trench isolation structure having a precise predetermined target height control that achieves different demands for different products with robust electrical performance.
- FIG. 1 depicts a flowchart of the method 100 for fabricating a shallow trench isolation structure for a single substrate.
- the method 100 can also be simultaneously performed on all of the substrates in a processing lot.
- all of the process steps except for the measuring step 109 are simultaneously performed on all of the substrates in a processing lot, and the measuring step 109 is only performed on a subset of the substrates in the processing lot.
- all of the substrates in the lot can be processed together during process steps 101 , 103 , 105 and 107 .
- the correlation between the thickness of the nitride-containing and the height of the STI should be similar for each substrate in the lot, so the measurement taken on one substrate can be used to determine the thickness of STI to be removed for all of the substrates in the lot.
- the measuring step 109 may be performed on at least one substrate in the processing lot. After the thickness of STI to be removed is determined in process step 111 , all of the substrates in the lot can be processed together in process steps 113 and 115 .
Landscapes
- Engineering & Computer Science (AREA)
- Manufacturing & Machinery (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Element Separation (AREA)
- Chemical & Material Sciences (AREA)
- Chemical Kinetics & Catalysis (AREA)
- General Chemical & Material Sciences (AREA)
Abstract
A method for forming a shallow trench isolation (STI) structure with a predetermined target height is provided. A substrate having a pad oxide layer formed on the substrate is provided. A nitride-containing layer with a thickness is formed on the pad oxide. A STI structure is formed and extends through the nitride-containing layer, the pad oxide layer, into the substrate. The thickness of the nitride-containing layer is measured to calculate the height of STI structure according to a correlation between the thickness of the nitride-containing layer and the height of STI structure. A thickness of the top portion STI structure to be removed is determined according to the difference between the height of the STI structure and the predetermined target height and is removed in a first etching process. The nitride-containing layer is removed without etching the STI structure or the pad oxide layer in a second etching process.
Description
- The present application claims priority of U.S. Provisional Patent Application Ser. No. 61/226,971, filed on Jul. 20, 2009, which is incorporated herein by reference in its entirety.
- The disclosure relates generally to integrated circuit manufacturing processes, and more particularly, to methods for controlling the dimension of a shallow trench isolation structure.
- Shallow trench isolation (STI) has become a common and important isolation technology in an IC device. One of the purposes of STI is to prevent carriers, such as electrons or electron-holes, from drifting between two adjacent device elements through a semiconductor substrate to cause a leakage current.
- A conventional STI process flow may include pad oxide layer and nitride-containing layer deposition on a substrate, active area masking, nitride-containing/oxide etching, silicon substrate trench etching, isolation oxide filling, chemical mechanical polishing, and nitride-containing layer and pad oxide layer removal.
- In the conventional method, the predetermined target height of isolation oxide above the pad oxide layer cannot be well controlled. In some products, the electrical performance varies with the predetermined target height of isolation oxide. This lack of control also produces several problems, and one problem is divot formation (i.e. oxide recess) along an STI edge. Divot formation reduces device yield. The divot at the edge of the STI may be formed by having the pad oxide layer removed in a wet dip process.
- The disclosure will be described with reference to embodiments thereof as illustrated in the accompanying figures. It should be understood that the drawings are for illustrative purposes and therefore not drawn to scale.
-
FIG. 1 is a flowchart of a method for fabricating a shallow trench isolation structure, in accordance with an embodiment of the present invention. -
FIGS. 2 to 8 show cross-sectional views of a shallow trench isolation structure at various stages of manufacture according toFIG. 1 . - The making and using of illustrative embodiments are discussed in detail below. It should be appreciated, however, that the present invention provides many applicable inventive concepts that can be embodied in a wide variety of specific contexts. The specific embodiments discussed are merely illustrative of specific ways to make and use the invention, and do not limit the scope of the invention.
-
FIG. 1 depicts a flowchart of amethod 100 for fabricating a shallow trench isolation structure according to one embodiment of the invention.FIGS. 2 to 8 are cross-sectional views of a shallow trench isolation structure at various stages of manufacture according toFIG. 1 . Referring toFIGS. 1 and 2 , inprocess 101 step, asubstrate 201 comprises apad oxide layer 203 formed on thesubstrate 201. The term “substrate” herein, generally refers to a semiconductor substrate comprising silicon or compound semiconductor, such as GaAs, InP, Si/Ge, or SiC. Thepad oxide layer 203 has atop surface 202 and may be grown by a conventional oxidation process over thesubstrate 201. Alternatively, thepad oxide layer 203 may be formed by a chemical vapor deposition (CVD) process or any suitable method. In one embodiment, thepad oxide layer 203 has a thickness from about 90 Angstroms (Å) to about 140 Å. - Referring to
FIGS. 1 and 3 , inprocess step 103, a nitride-containinglayer 205 is formed over thepad oxide layer 203 on thesubstrate 201. Examples of nitride-containinglayer 205 may include a nitride layer, a SiON layer, or any suitable material. In one embodiment, the nitride-containinglayer 205 has a thickness T from about 800 Å to about 1600 Å. The nitride-containinglayer 205 can function as a stop layer during a subsequent process, such as for example planarization. In one embodiment, the nitride-containinglayer 205 has atop surface 206 and is formed by chemical vapor deposition (CVD). It is understood by those skilled in the art that nitride-containinglayer 205 may be formed by other deposition process as well. - Referring to FIGS. 1 and 4-6, in
process step 105, a shallow trench isolation (STI)structure 211 is formed in thesubstrate 201. TheSTI structure 211 extends through the nitride-containinglayer 205, thepad oxide layer 203 and into thesubstrate 201. -
FIG. 4 illustrates atrench 207 that is etched and extends through the nitride-containinglayer 205, thepad oxide layer 203 and into thesubstrate 201. Thetrench 207 may be formed by a plasma etching process or any suitable method. -
FIG. 5 illustrates anisolation oxide layer 209 is deposited to overfill thetrench 207 and thetop surface 206 of the nitride-containinglayer 205. In one embodiment, theisolation oxide layer 209 is a material having a high gap fill characteristic, such as high-temperature undoped silicate glass (USG), a high density plasma (HDP) oxide, or a silicon oxide such as tetraethyl orthosilicate (TEOS). -
FIG. 6 illustrates theisolation oxide layer 209 being planarized to expose thetop surface 206 of the nitride-containinglayer 205. The planarization process removes the portion of theisolation oxide layer 209 that overfills thetrench 207 to expose thetop surface 206 of the nitride-containinglayer 205. The planarization process may be performed using a chemical mechanical polishing (CMP) process, an etching process, and/or a combination thereof. After the steps shown inFIGS. 4 to 6 , theSTI structure 211 is formed and confined within thetrench 207. - The
STI structure 211 extends through the nitride-containinglayer 205, thepad oxide layer 203 and into thesubstrate 201. TheSTI structure 211 has atop surface 213 and a height H. The height H is measured from thetop surface 202 of thepad oxide layer 203 to thetop surface 213 of theSTI structure 211. During the formation ofSTI structure 211, a correlation between the thickness T of the nitride-containinglayer 205 and the height H ofSTI structure 211 is established inprocess step 107. In one embodiment, theprocess 107 of establishing a correlation comprises polishing theSTI structure 211 to the nitride-containinglayer 205. The polishing makes the 206, 213 of the nitride-containingtop surfaces layer 205 and theSTI structure 211 substantially coplanar. Thus, the height H ofSTI structure 211 is substantially equal to the thickness T of the nitride-containinglayer 205. In another embodiment, theprocess step 107 of establishing a correlation also comprises polishing theSTI structure 211 to the nitride-containinglayer 205. But if CMP process has different removing rates for theisolation oxide layer 209 and the nitride-containinglayer 205, there is a step height difference S between the 206, 213 of the nitride-containingtop surfaces layer 205 and theSTI structure 211. Therefore, a measurement step may be needed to measure the step height difference S. - Referring back to
FIG. 1 , the fabricating method continues withprocess 109. The thickness T of the nitride-containinglayer 205 is measured to calculate the height H ofSTI structure 211 according to the correlation inprocess step 107. The thickness T of the nitride-containinglayer 205 is measured by a metrology tool. The metrology tool may include electrical and optical tools, such as film thickness measurement tools, or any suitable tool. In one embodiment, if the 206, 213 of the nitride-containingtop surfaces layer 205 andSTI structure 211, respectively are aligned, the height H ofSTI structure 211 is substantially equal to the thickness T of the nitride-containinglayer 205. In another embodiment shown inFIG. 6 , if the 206, 213 of the nitride-containingtop surfaces layer 205 andSTI structure 211, respectively are not aligned, the measured height H ofSTI structure 211 is the measured thickness T of the nitride-containinglayer 205 plus the step height difference S measured between the nitride-containinglayer 205 and theSTI structure 211. - Referring again to
FIG. 1 , the fabricating method continues withprocess step 111. Theprocess step 111 determines a thickness D on the topportion STI structure 211 to be selectively removed in a first solution. As shown inFIG. 7 , the thickness D of the topportion STI structure 211 is a difference between the height H ofSTI structure 211 and a predetermined target height t′ of theSTI structure 211 above thepad oxide 203. An etching time for removing the thickness D could be calculated from the thickness D divided by a removing rate ofSTI structure 211 in the first solution. - Referring back to
FIG. 1 , the fabricating method continues withprocess step 113. Theprocess step 113 selectively removes the thickness D of the topportion STI structure 211 by a first etching process. In one embodiment, thesubstrate 201 is dipped in a first solution for the etching time calculated inprocess step 111. By controlling the etching time, the demand of a precisely controlled predetermined target height t′ forSTI structure 211 for different products can be achieved. In one embodiment, the first wet solution comprises a HF solution, which is diluted at a rate of 50:1. In another embodiment, the first wet solution comprises any suitable solution. In some embodiments, theprocess step 113 comprises selectively etching the topportion STI structure 211 by a dry etching process. - Referring to
FIG. 1 , the fabricating method continues withprocess step 115. Theprocess step 115 selectively removes the nitride-containinglayer 205 without etching theSTI structure 211 or thepad oxide 203 by a second etching process. In one embodiment, theprocess step 115 comprises dipping thesubstrate 201 in a second wet solution, which comprises a hot phosphoric acid solution. The second wet solution can be monitored and controlled to keep the silicon concentration in the second wet solution at a constant level, which is under an aggregate silicon concentration. The silicon concentration directly affects the etch rates of the nitride-containing and silicon oxide layers. For example, the oxide layer etch rate becomes dramatically lower as the silicon concentration in the second wet solution increases. The silicon concentration should be controlled under the aggregate silicon concentration to prevent silica precipitates from forming in the second wet solution. In one exemplary embodiment, the second wet solution may be maintained at a predetermined temperature within a range of about 70 to 160 to extend the bath life of the hot phosphoric bath. The silicon concentration may be maintained at a predetermined concentration within a range of about 57 to 110 parts per million (ppm). In another embodiment, the predetermined temperature is at about 150. It is understood by those skilled in the art that theprocess step 115 comprises removing the nitride-containinglayer 205 by a dry etching process as well. - It is understood by those skilled in the art that the predetermined target height t′ may vary between different products. In some cases, the electrical performance may vary with the predetermined target height t′ of
STI structure 211. The embodiments of the invention provide a method to form a shallow trench isolation structure having a precise predetermined target height control that achieves different demands for different products with robust electrical performance. -
FIG. 1 depicts a flowchart of themethod 100 for fabricating a shallow trench isolation structure for a single substrate. Themethod 100 can also be simultaneously performed on all of the substrates in a processing lot. In another embodiment, all of the process steps except for the measuringstep 109 are simultaneously performed on all of the substrates in a processing lot, and the measuringstep 109 is only performed on a subset of the substrates in the processing lot. For example, all of the substrates in the lot can be processed together during process steps 101, 103, 105 and 107. Since all of the substrates in the lot are processed together in those four steps, the correlation between the thickness of the nitride-containing and the height of the STI should be similar for each substrate in the lot, so the measurement taken on one substrate can be used to determine the thickness of STI to be removed for all of the substrates in the lot. Thus it should not be necessary to measure the nitride-containing layer thickness on every wafer in the lot if all of the substrates in the lot are processed together during the other process steps. However, the measuringstep 109 may be performed on at least one substrate in the processing lot. After the thickness of STI to be removed is determined inprocess step 111, all of the substrates in the lot can be processed together in process steps 113 and 115. - Although exemplary embodiments of the present invention and their advantages have been described in detail, it should be understood that various changes, substitutions and alterations can be made herein without departing from the spirit and scope of the invention as defined by the appended claims. Moreover, the scope of the present application is not intended to be limited to the particular embodiments of the process, machine, manufacture, and composition of matter, means, methods and steps described in the specification. As one of ordinary skill in the art will readily appreciate from the disclosure herein, processes, machines, manufacture, compositions of matter, means, methods, or steps, presently existing or later to be developed, that perform substantially the same function or achieve substantially the same result as the corresponding embodiments described herein may be utilized according to the present invention. Accordingly, the appended claims are intended to include within their scope such processes, machines, manufacture, compositions of matter, means, methods, or steps.
Claims (20)
1. A method of forming a shallow trench isolation structure with a target height above a pad oxide layer on a substrate, the method comprising:
forming a nitride-containing layer on a top surface of the pad oxide layer, the nitride-containing layer having a thickness;
forming a shallow trench isolation (STI) structure extending through the nitride-containing layer, the pad oxide layer, and into the substrate, wherein the STI structure has a top surface and a height above the top surface of the pad oxide layer;
establishing a correlation between the thickness of the nitride-containing layer and the height of the STI structure;
measuring the thickness of the nitride-containing layer to calculate the height of the STI structure according to the correlation;
determining a thickness of the STI structure to be removed according to a difference between the height of the STI and a predetermined target height of the STI structure above the top surface of the pad oxide;
selectively removing the thickness of the STI structure in a first etch process, and
selectively removing the nitride-containing layer without substantially etching the STI structure or the pad oxide layer in a second etch process, whereby the resulting STI structure has the predetermined target height.
2. The method of claim 1 , wherein said establishing comprises polishing the STI structure to the nitride-containing layer until the top surfaces of the nitride-containing layer and the STI structure are substantially coplanar.
3. The method of claim 1 , wherein said establishing comprises polishing the STI structure to the nitride-containing layer, while leaving a step height difference between the top surfaces of the nitride-containing layer and the STI structure.
4. The method of claim 3 , further comprising:
measuring the step height difference between top surfaces of the nitride-containing layer and the STI structure to calculate the height of the STI structure according to the correlation.
5. The method of claim 1 , wherein said forming the STI structure comprises:
etching a trench extending through the nitride-containing layer, the pad oxide layer, and into the substrate; and
depositing an isolation oxide layer to overfill the trench.
6. The method of claim 1 , wherein the first etch process comprises dipping the substrate in a HF solution.
7. The method of claim 1 , wherein the second etch process comprises dipping the substrate in a phosphoric acid solution.
8. The method of claim 7 , further comprising:
controlling a silicon concentration in the phosphoric acid solution within a range of about 57 to 110 parts per million (ppm).
9. The method of claim 7 , further comprising:
controlling a silicon concentration in the phosphoric acid solution to be under an aggregate silicon concentration, whereby the STI structure is not removed.
10. The method of claim 7 , further comprising:
during said dipping, maintaining the phosphoric acid solution at a predetermined temperature.
11. A method of forming a shallow trench isolation structure with a target height above a pad oxide layer on a substrate, the method comprising:
forming a nitride-containing layer on the pad oxide layer, wherein the nitride-containing layer has a thickness;
forming a shallow trench isolation (STI) structure extending through the nitride-containing layer, the pad oxide layer and into the substrate, wherein top surfaces of the STI structure and the nitride-containing layer are substantially coplanar;
measuring the thickness of the nitride-containing layer to determine a height of the STI structure above the pad oxide;
calculating an etching time to selectively etch a thickness of the STI structure in a HF solution, wherein the thickness of the STI structure is a difference between the determined height of the STI structure and a predetermined target height of the STI structure above the pad oxide;
selectively etching the thickness of the STI structure in the HF solution for the etching time; and
thereafter selectively etching the nitride-containing layer with a phosphoric acid solution without removing the STI structure, whereby the resulting STI structure has the predetermined target height.
12. The method of claim 11 , wherein said forming the STI structure comprises:
etching a trench extending through the nitride-containing layer, the pad oxide, and into the substrate;
depositing an isolation oxide layer to overfill the trench; and
polishing the overfilled isolation oxide layer to be substantially coplanar to the nitride-containing layer.
13. The method of claim 11 , wherein said selectively etching the nitride-containing layer with the phosphoric acid solution comprises:
controlling a silicon concentration in the phosphoric acid solution to be under an aggregate silicon concentration, whereby the STI structure is not removed.
14. The method of claim 11 , wherein said selectively etching the nitride-containing layer with the phosphoric acid solution comprises:
controlling a silicon concentration in the phosphoric acid solution within a range of about 57 to 110 parts per million (ppm).
15. A method of forming a shallow trench isolation structure with a predetermined target height above a pad oxide layer on each of a plurality of substrates in a processing lot, the method comprising:
forming a nitride-containing layer on the pad oxide layer on each substrate, wherein the nitride-containing layer has a thickness;
forming a shallow trench isolation (STI) structure on each substrate to extend through the nitride-containing layer, the pad oxide layer and into the substrate, wherein a top surface of the STI structure and a top surface of the nitride-containing layer on each substrate are substantially coplanar;
measuring the thickness of the nitride-containing layer on at least one substrate in the processing lot to determine a height of the STI structure above the pad oxide on said at least one substrate;
calculating an etching time based on the measured thickness of the nitride-containing layer to selectively etch a thickness of the STI structure on each substrate in a first wet solution, wherein the thickness of the STI structure is a difference between the determined height and a predetermined target height of the STI structure above the pad oxide;
dipping the processing lot in the first wet solution to selectively etch the thickness of the STI structure for each substrate for the etching time; and
dipping the processing lot in a second wet solution to selectively etch the nitride-containing layer for each substrate without etching the STI structure or the pad oxide, whereby the resulting STI structure for each substrate is adjusted to the predetermined target height.
16. The method of claim 15 , wherein said forming the STI structure on each substrate comprises:
etching a trench extending through the nitride-containing layer, the pad oxide, and into the substrate;
depositing an isolation oxide layer to overfill the trench; and
polishing the overfilled isolation oxide layer to be substantially coplanar with the nitride-containing layer.
17. The method of claim 15 , wherein the first wet solution comprises a HF solution
18. The method of claim 15 , wherein the second wet solution comprises a phosphoric acid solution.
19. The method of claim 18 , further comprising:
controlling a silicon concentration in the phosphoric acid solution to be under an aggregate silicon concentration, whereby the STI structure is not removed.
20. The method of claim 18 , further comprising:
maintaining a silicon concentration in the phosphoric acid solution within a range of about 57 to 110 parts per million (ppm).
Priority Applications (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US12/838,901 US20110014726A1 (en) | 2009-07-20 | 2010-07-19 | Method of forming shallow trench isolation structure |
| US14/858,094 US9368387B2 (en) | 2009-07-20 | 2015-09-18 | Method of forming shallow trench isolation structure |
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US22697109P | 2009-07-20 | 2009-07-20 | |
| US12/838,901 US20110014726A1 (en) | 2009-07-20 | 2010-07-19 | Method of forming shallow trench isolation structure |
Related Child Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US14/858,094 Division US9368387B2 (en) | 2009-07-20 | 2015-09-18 | Method of forming shallow trench isolation structure |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| US20110014726A1 true US20110014726A1 (en) | 2011-01-20 |
Family
ID=43465591
Family Applications (2)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US12/838,901 Abandoned US20110014726A1 (en) | 2009-07-20 | 2010-07-19 | Method of forming shallow trench isolation structure |
| US14/858,094 Expired - Fee Related US9368387B2 (en) | 2009-07-20 | 2015-09-18 | Method of forming shallow trench isolation structure |
Family Applications After (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US14/858,094 Expired - Fee Related US9368387B2 (en) | 2009-07-20 | 2015-09-18 | Method of forming shallow trench isolation structure |
Country Status (1)
| Country | Link |
|---|---|
| US (2) | US20110014726A1 (en) |
Cited By (7)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US9831136B2 (en) * | 2013-01-10 | 2017-11-28 | International Business Machines Corporation | Film thickness metrology |
| US10008418B2 (en) | 2016-09-30 | 2018-06-26 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method of semiconductor integrated circuit fabrication |
| US10115624B2 (en) | 2016-06-30 | 2018-10-30 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method of semiconductor integrated circuit fabrication |
| CN111933573A (en) * | 2020-10-12 | 2020-11-13 | 晶芯成(北京)科技有限公司 | Manufacturing method and manufacturing system of semiconductor structure |
| CN114156176A (en) * | 2022-02-10 | 2022-03-08 | 晶芯成(北京)科技有限公司 | Method for manufacturing semiconductor structure |
| CN114256130A (en) * | 2020-09-21 | 2022-03-29 | 中国科学院微电子研究所 | Method for forming shallow trench isolation |
| CN115346912A (en) * | 2022-10-19 | 2022-11-15 | 广州粤芯半导体技术有限公司 | Preparation method of shallow trench isolation structure |
Families Citing this family (3)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US9490143B1 (en) | 2015-11-25 | 2016-11-08 | Texas Instruments Incorporated | Method of fabricating semiconductors |
| US10460495B1 (en) | 2018-05-23 | 2019-10-29 | Mapbox, Inc. | Efficient label insertion and collision handling |
| CN109637945B (en) * | 2018-12-19 | 2021-04-13 | 上海华力集成电路制造有限公司 | Method for monitoring STI topography of semiconductor device, method for its application and method for improving TCR structure |
Citations (47)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5316965A (en) * | 1993-07-29 | 1994-05-31 | Digital Equipment Corporation | Method of decreasing the field oxide etch rate in isolation technology |
| US5563091A (en) * | 1993-12-14 | 1996-10-08 | Goldstar Electron Co., Ltd. | Method for isolating semiconductor elements |
| US5677233A (en) * | 1995-12-25 | 1997-10-14 | Nec Corporation | Process of fabricating semiconductor device having isolating oxide rising out of groove |
| US6077786A (en) * | 1997-05-08 | 2000-06-20 | International Business Machines Corporation | Methods and apparatus for filling high aspect ratio structures with silicate glass |
| US20010029093A1 (en) * | 1998-07-30 | 2001-10-11 | Sanyo Electric Co., Ltd., A Japan Corporation | Method of manufacturing semiconductor device and semiconductor device |
| US6309947B1 (en) * | 1997-10-06 | 2001-10-30 | Advanced Micro Devices, Inc. | Method of manufacturing a semiconductor device with improved isolation region to active region topography |
| US6333218B1 (en) * | 2000-02-11 | 2001-12-25 | Advanced Micro Devices, Inc. | Method of etching contacts with reduced oxide stress |
| US20020042154A1 (en) * | 2000-10-05 | 2002-04-11 | Shinichi Nakabayashi | Method of manufacturing semiconductor integrated circuit device |
| US20020197821A1 (en) * | 2001-06-21 | 2002-12-26 | Wan-Yi Liu | Method of forming shallow trench isolation |
| US20030153136A1 (en) * | 2002-02-14 | 2003-08-14 | Mitsubishi Denki Kabushiki Kaisha | Method of manufacturing semicontor device having trench isolation |
| US6613646B1 (en) * | 2002-03-25 | 2003-09-02 | Advanced Micro Devices, Inc. | Methods for reduced trench isolation step height |
| US6623333B1 (en) * | 1999-12-14 | 2003-09-23 | Texas Instruments Incorporated | System and method for controlling a wafer polishing process |
| US20040097012A1 (en) * | 2000-11-29 | 2004-05-20 | Weber Klaus Johannes | Semiconductor wafer processing to increase the usable planar surface area |
| US6740569B2 (en) * | 2002-07-25 | 2004-05-25 | Toppoly Optoelectronics Corp. | Method of fabricating polysilicon film by excimer laser annealing process |
| US6989318B2 (en) * | 2003-10-22 | 2006-01-24 | International Business Machines Corporation | Method for reducing shallow trench isolation consumption in semiconductor devices |
| US20060030106A1 (en) * | 2004-08-05 | 2006-02-09 | Jochen Beintner | Gate conductor isolation and method for manufacturing same |
| US20060148202A1 (en) * | 2004-12-30 | 2006-07-06 | Dongbuanam Semiconductor, Inc. | Method for forming shallow trench isolation in semiconductor device |
| US20060205150A1 (en) * | 2005-03-10 | 2006-09-14 | Hynix Semiconductor Inc. | Method of fabricating flash memory device |
| US20060237769A1 (en) * | 2003-01-22 | 2006-10-26 | Koninklijke Philips Electronics N.V. | Floating gate isolation and method of making the same |
| US20060278580A1 (en) * | 2005-04-29 | 2006-12-14 | University Of Rochester | Ultrathin porous nanoscale membranes, methods of making, and uses thereof |
| US20060289947A1 (en) * | 2004-08-17 | 2006-12-28 | Rohm Co., Ltd. | Semiconductor device and its manufacturing method |
| US20060289929A1 (en) * | 2005-06-24 | 2006-12-28 | Andrews John T | Structure and method for forming laterally extending dielectric layer in a trench-gate FET |
| US20070032039A1 (en) * | 2005-08-03 | 2007-02-08 | Ming-Te Chen | Sti process for eliminating silicon nitride liner induced defects |
| US7205245B2 (en) * | 2003-09-18 | 2007-04-17 | Micron Technology, Inc. | Method of forming trench isolation within a semiconductor substrate |
| US20070111467A1 (en) * | 2005-11-12 | 2007-05-17 | Myung-Ok Kim | Method for forming trench using hard mask with high selectivity and isolation method for semiconductor device using the same |
| US20070264827A1 (en) * | 2006-05-09 | 2007-11-15 | Promos Technologies Pte. Ltd. | Method for achieving uniform chemical mechanical polishing in integrated circuit manufacturing |
| US20080003773A1 (en) * | 2006-06-29 | 2008-01-03 | Sang-Hyon Kwak | Method for forming isolation structure of semiconductor device |
| US20080035609A1 (en) * | 2003-12-30 | 2008-02-14 | Ismail Kashkoush | System And Method for Selective Etching Of Silicon Nitride During Substrate Processing |
| US20080081384A1 (en) * | 2006-09-29 | 2008-04-03 | Fujitsu Limited | Semiconductor device fabrication method and semiconductor device fabrication system |
| US20080078988A1 (en) * | 2003-08-05 | 2008-04-03 | Micron Technology, Inc. | Strained Si/SiGe/SOI islands and processes of making same |
| US20080087981A1 (en) * | 2006-10-02 | 2008-04-17 | Kabushiki Kaisha Toshiba | Semiconductor device and method of fabricating the same |
| US20080087645A1 (en) * | 2006-10-12 | 2008-04-17 | M-Fsi Ltd. | Regeneration method of etching solution, an etching method and an etching system |
| US20080099144A1 (en) * | 2004-05-26 | 2008-05-01 | Promos Technologies Inc. | Etching system |
| US20080179293A1 (en) * | 2007-01-25 | 2008-07-31 | Taiwan Semiconductor Manufacturing Co., Ltd. | Apparatus and method for controlling silicon nitride etching tank |
| US20080194075A1 (en) * | 2007-02-13 | 2008-08-14 | Hsin-Chang Wu | Process of manufacturing a shallow trench isolation and process of treating bottom surface of the shallow trench for avoiding bubble defects |
| US20080227268A1 (en) * | 2007-03-15 | 2008-09-18 | Hynix Semiconductor Inc. | Method of forming an isolation layer in a semiconductor memory device |
| US20080268599A1 (en) * | 2007-04-24 | 2008-10-30 | James Joseph Chambers | Structure and method for a triple-gate transistor with reverse sti |
| US20080274595A1 (en) * | 2007-05-01 | 2008-11-06 | Spencer Gregory S | Dual substrate orientation or bulk on SOI integrations using oxidation for silicon epitaxy spacer formation |
| US20080305611A1 (en) * | 2007-06-07 | 2008-12-11 | Elpida Memory, Inc. | Coating composition for forming oxide film and method for producing semiconductor device using the same |
| US20090087929A1 (en) * | 2007-09-28 | 2009-04-02 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method and system for improving wet chemical bath process stability and productivity in semiconductor manufacturing |
| US20100010659A1 (en) * | 2002-06-26 | 2010-01-14 | Nova Measuring Instruments Ltd. | Thin Films measurment method and system |
| US20100022069A1 (en) * | 2008-07-22 | 2010-01-28 | Elpida Memory, Inc. | Method for manufacturing semiconductor device |
| US20100049353A1 (en) * | 2008-08-25 | 2010-02-25 | Asm Japan K.K. | Semiconductor manufacturing apparatus equipped with wafer inspection device and inspection techniques |
| US20100149625A1 (en) * | 2008-12-16 | 2010-06-17 | Joshua Lu | Method of Fabricating an Integrated Device |
| US7811935B2 (en) * | 2006-03-07 | 2010-10-12 | Micron Technology, Inc. | Isolation regions and their formation |
| US20100267172A1 (en) * | 2009-04-20 | 2010-10-21 | Taiwan Semiconductor Manufacturing Co., Ltd. | Formation of Shallow Trench Isolation Using Chemical Vapor Etch |
| US20110260263A1 (en) * | 2008-08-27 | 2011-10-27 | Advanced Micro Devices, Inc. | Semiconductor device with isolation trench liner |
Family Cites Families (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US6194285B1 (en) * | 1999-10-04 | 2001-02-27 | Taiwan Semiconductor Manufacturing Company | Formation of shallow trench isolation (STI) |
-
2010
- 2010-07-19 US US12/838,901 patent/US20110014726A1/en not_active Abandoned
-
2015
- 2015-09-18 US US14/858,094 patent/US9368387B2/en not_active Expired - Fee Related
Patent Citations (48)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5316965A (en) * | 1993-07-29 | 1994-05-31 | Digital Equipment Corporation | Method of decreasing the field oxide etch rate in isolation technology |
| US5563091A (en) * | 1993-12-14 | 1996-10-08 | Goldstar Electron Co., Ltd. | Method for isolating semiconductor elements |
| US5677233A (en) * | 1995-12-25 | 1997-10-14 | Nec Corporation | Process of fabricating semiconductor device having isolating oxide rising out of groove |
| US6077786A (en) * | 1997-05-08 | 2000-06-20 | International Business Machines Corporation | Methods and apparatus for filling high aspect ratio structures with silicate glass |
| US6309947B1 (en) * | 1997-10-06 | 2001-10-30 | Advanced Micro Devices, Inc. | Method of manufacturing a semiconductor device with improved isolation region to active region topography |
| US20010029093A1 (en) * | 1998-07-30 | 2001-10-11 | Sanyo Electric Co., Ltd., A Japan Corporation | Method of manufacturing semiconductor device and semiconductor device |
| US6623333B1 (en) * | 1999-12-14 | 2003-09-23 | Texas Instruments Incorporated | System and method for controlling a wafer polishing process |
| US6333218B1 (en) * | 2000-02-11 | 2001-12-25 | Advanced Micro Devices, Inc. | Method of etching contacts with reduced oxide stress |
| US20020042154A1 (en) * | 2000-10-05 | 2002-04-11 | Shinichi Nakabayashi | Method of manufacturing semiconductor integrated circuit device |
| US20040097012A1 (en) * | 2000-11-29 | 2004-05-20 | Weber Klaus Johannes | Semiconductor wafer processing to increase the usable planar surface area |
| US20020197821A1 (en) * | 2001-06-21 | 2002-12-26 | Wan-Yi Liu | Method of forming shallow trench isolation |
| US20030153136A1 (en) * | 2002-02-14 | 2003-08-14 | Mitsubishi Denki Kabushiki Kaisha | Method of manufacturing semicontor device having trench isolation |
| US6613646B1 (en) * | 2002-03-25 | 2003-09-02 | Advanced Micro Devices, Inc. | Methods for reduced trench isolation step height |
| US20100010659A1 (en) * | 2002-06-26 | 2010-01-14 | Nova Measuring Instruments Ltd. | Thin Films measurment method and system |
| US6740569B2 (en) * | 2002-07-25 | 2004-05-25 | Toppoly Optoelectronics Corp. | Method of fabricating polysilicon film by excimer laser annealing process |
| US20060237769A1 (en) * | 2003-01-22 | 2006-10-26 | Koninklijke Philips Electronics N.V. | Floating gate isolation and method of making the same |
| US20080078988A1 (en) * | 2003-08-05 | 2008-04-03 | Micron Technology, Inc. | Strained Si/SiGe/SOI islands and processes of making same |
| US7205245B2 (en) * | 2003-09-18 | 2007-04-17 | Micron Technology, Inc. | Method of forming trench isolation within a semiconductor substrate |
| US6989318B2 (en) * | 2003-10-22 | 2006-01-24 | International Business Machines Corporation | Method for reducing shallow trench isolation consumption in semiconductor devices |
| US20080035609A1 (en) * | 2003-12-30 | 2008-02-14 | Ismail Kashkoush | System And Method for Selective Etching Of Silicon Nitride During Substrate Processing |
| US20080099144A1 (en) * | 2004-05-26 | 2008-05-01 | Promos Technologies Inc. | Etching system |
| US20060030106A1 (en) * | 2004-08-05 | 2006-02-09 | Jochen Beintner | Gate conductor isolation and method for manufacturing same |
| US20060289947A1 (en) * | 2004-08-17 | 2006-12-28 | Rohm Co., Ltd. | Semiconductor device and its manufacturing method |
| US20060148202A1 (en) * | 2004-12-30 | 2006-07-06 | Dongbuanam Semiconductor, Inc. | Method for forming shallow trench isolation in semiconductor device |
| US20060205150A1 (en) * | 2005-03-10 | 2006-09-14 | Hynix Semiconductor Inc. | Method of fabricating flash memory device |
| US20060278580A1 (en) * | 2005-04-29 | 2006-12-14 | University Of Rochester | Ultrathin porous nanoscale membranes, methods of making, and uses thereof |
| US20060289929A1 (en) * | 2005-06-24 | 2006-12-28 | Andrews John T | Structure and method for forming laterally extending dielectric layer in a trench-gate FET |
| US20070032039A1 (en) * | 2005-08-03 | 2007-02-08 | Ming-Te Chen | Sti process for eliminating silicon nitride liner induced defects |
| US20070111467A1 (en) * | 2005-11-12 | 2007-05-17 | Myung-Ok Kim | Method for forming trench using hard mask with high selectivity and isolation method for semiconductor device using the same |
| US7811935B2 (en) * | 2006-03-07 | 2010-10-12 | Micron Technology, Inc. | Isolation regions and their formation |
| US20070264827A1 (en) * | 2006-05-09 | 2007-11-15 | Promos Technologies Pte. Ltd. | Method for achieving uniform chemical mechanical polishing in integrated circuit manufacturing |
| US20080003773A1 (en) * | 2006-06-29 | 2008-01-03 | Sang-Hyon Kwak | Method for forming isolation structure of semiconductor device |
| US20080081384A1 (en) * | 2006-09-29 | 2008-04-03 | Fujitsu Limited | Semiconductor device fabrication method and semiconductor device fabrication system |
| US20080087981A1 (en) * | 2006-10-02 | 2008-04-17 | Kabushiki Kaisha Toshiba | Semiconductor device and method of fabricating the same |
| US20080087645A1 (en) * | 2006-10-12 | 2008-04-17 | M-Fsi Ltd. | Regeneration method of etching solution, an etching method and an etching system |
| US20080179293A1 (en) * | 2007-01-25 | 2008-07-31 | Taiwan Semiconductor Manufacturing Co., Ltd. | Apparatus and method for controlling silicon nitride etching tank |
| US20080194075A1 (en) * | 2007-02-13 | 2008-08-14 | Hsin-Chang Wu | Process of manufacturing a shallow trench isolation and process of treating bottom surface of the shallow trench for avoiding bubble defects |
| US20080227268A1 (en) * | 2007-03-15 | 2008-09-18 | Hynix Semiconductor Inc. | Method of forming an isolation layer in a semiconductor memory device |
| US20080268599A1 (en) * | 2007-04-24 | 2008-10-30 | James Joseph Chambers | Structure and method for a triple-gate transistor with reverse sti |
| US20080274595A1 (en) * | 2007-05-01 | 2008-11-06 | Spencer Gregory S | Dual substrate orientation or bulk on SOI integrations using oxidation for silicon epitaxy spacer formation |
| US20080305611A1 (en) * | 2007-06-07 | 2008-12-11 | Elpida Memory, Inc. | Coating composition for forming oxide film and method for producing semiconductor device using the same |
| US20090087929A1 (en) * | 2007-09-28 | 2009-04-02 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method and system for improving wet chemical bath process stability and productivity in semiconductor manufacturing |
| US20100022069A1 (en) * | 2008-07-22 | 2010-01-28 | Elpida Memory, Inc. | Method for manufacturing semiconductor device |
| US20100049353A1 (en) * | 2008-08-25 | 2010-02-25 | Asm Japan K.K. | Semiconductor manufacturing apparatus equipped with wafer inspection device and inspection techniques |
| US20110260263A1 (en) * | 2008-08-27 | 2011-10-27 | Advanced Micro Devices, Inc. | Semiconductor device with isolation trench liner |
| US20100149625A1 (en) * | 2008-12-16 | 2010-06-17 | Joshua Lu | Method of Fabricating an Integrated Device |
| US20100267172A1 (en) * | 2009-04-20 | 2010-10-21 | Taiwan Semiconductor Manufacturing Co., Ltd. | Formation of Shallow Trench Isolation Using Chemical Vapor Etch |
| US7919335B2 (en) * | 2009-04-20 | 2011-04-05 | Taiwan Semiconductor Manufacturing Co., Ltd. | Formation of shallow trench isolation using chemical vapor etch |
Non-Patent Citations (2)
| Title |
|---|
| Microtech Knowledge Base, "Wet Etching of Silicon Dioxide", April 26, 2006, http://www.microtechweb.com/kb/sio_etch.htm, pp. 1 and 2 * |
| Quirk et al., "Semiconductor Manufacturing Technology", 2001, Prentice Hall, pp. 464 * |
Cited By (10)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US9831136B2 (en) * | 2013-01-10 | 2017-11-28 | International Business Machines Corporation | Film thickness metrology |
| US10115624B2 (en) | 2016-06-30 | 2018-10-30 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method of semiconductor integrated circuit fabrication |
| US10685867B2 (en) | 2016-06-30 | 2020-06-16 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method of semiconductor integrated circuit fabrication |
| US10008418B2 (en) | 2016-09-30 | 2018-06-26 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method of semiconductor integrated circuit fabrication |
| US10483170B2 (en) | 2016-09-30 | 2019-11-19 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method of semiconductor integrated circuit fabrication |
| US10861751B2 (en) | 2016-09-30 | 2020-12-08 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method of semiconductor integrated circuit fabrication |
| CN114256130A (en) * | 2020-09-21 | 2022-03-29 | 中国科学院微电子研究所 | Method for forming shallow trench isolation |
| CN111933573A (en) * | 2020-10-12 | 2020-11-13 | 晶芯成(北京)科技有限公司 | Manufacturing method and manufacturing system of semiconductor structure |
| CN114156176A (en) * | 2022-02-10 | 2022-03-08 | 晶芯成(北京)科技有限公司 | Method for manufacturing semiconductor structure |
| CN115346912A (en) * | 2022-10-19 | 2022-11-15 | 广州粤芯半导体技术有限公司 | Preparation method of shallow trench isolation structure |
Also Published As
| Publication number | Publication date |
|---|---|
| US20160005669A1 (en) | 2016-01-07 |
| US9368387B2 (en) | 2016-06-14 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US9368387B2 (en) | Method of forming shallow trench isolation structure | |
| CN100424850C (en) | Manufacturing method of shallow trench isolation structure and semiconductor structure | |
| US6159822A (en) | Self-planarized shallow trench isolation | |
| US6391781B1 (en) | Method of making a semiconductor device | |
| KR100518587B1 (en) | Fabrication Method for shallow trench isolation structure and microelectronic device having the same structure | |
| US6171929B1 (en) | Shallow trench isolator via non-critical chemical mechanical polishing | |
| CN102376621A (en) | Manufacturing method of shallow trench isolation structure | |
| US20050142804A1 (en) | Method for fabricating shallow trench isolation structure of semiconductor device | |
| US20070087565A1 (en) | Methods of forming isolation regions and structures thereof | |
| US6653204B1 (en) | Method of forming a shallow trench isolation structure | |
| US6444539B1 (en) | Method for producing a shallow trench isolation filled with thermal oxide | |
| KR100979711B1 (en) | Trench gap fill method of semiconductor device | |
| US20060099818A1 (en) | Dual-tank etch method for oxide thickness control | |
| CN102054733A (en) | Method for forming shallow trench isolation (STI) structure | |
| KR100305145B1 (en) | Method of forming shallow trench isolation layer in semiconductor device | |
| KR100875350B1 (en) | STI Formation Method to Prevent Divot | |
| US9721828B2 (en) | Method to reduce particles during STI fill and reduce CMP scratches | |
| US20090023290A1 (en) | Planarization method | |
| CN102468211B (en) | Method for forming shallow-ditch isolating structure | |
| CN102468212B (en) | Method for forming shallow-ditch isolating structure | |
| KR100621755B1 (en) | Manufacturing method of device isolation structure to keep step height uniform | |
| KR100342392B1 (en) | a method of forming a gate of a semiconductor device | |
| US6559028B1 (en) | Method of topography management in semiconductor formation | |
| US20010053583A1 (en) | Shallow trench isolation formation process using a sacrificial layer | |
| KR100802240B1 (en) | Device Separation Method for Semiconductor Devices Using Inverse Selectivity Slurry |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| AS | Assignment |
Owner name: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD., Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:YU, TAI-YUNG;JAO, HUI-MEI;LIANG, JIN-LIN;AND OTHERS;SIGNING DATES FROM 20100713 TO 20100804;REEL/FRAME:024815/0913 |
|
| STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |