[go: up one dir, main page]

US20100109032A1 - Semiconductor light emitting device - Google Patents

Semiconductor light emitting device Download PDF

Info

Publication number
US20100109032A1
US20100109032A1 US12/618,422 US61842209A US2010109032A1 US 20100109032 A1 US20100109032 A1 US 20100109032A1 US 61842209 A US61842209 A US 61842209A US 2010109032 A1 US2010109032 A1 US 2010109032A1
Authority
US
United States
Prior art keywords
layer
light emitting
emitting device
semiconductor
conductive
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US12/618,422
Inventor
Hwan Hee Jeong
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
LG Innotek Co Ltd
Original Assignee
Individual
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Individual filed Critical Individual
Assigned to LG INNOTEK CO., LTD. reassignment LG INNOTEK CO., LTD. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: JEONG, HWAN HEE
Publication of US20100109032A1 publication Critical patent/US20100109032A1/en
Priority to US13/548,822 priority Critical patent/US9412908B2/en
Priority to US14/323,912 priority patent/US9899571B2/en
Priority to US16/287,497 priority patent/USRE48774E1/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10HINORGANIC LIGHT-EMITTING SEMICONDUCTOR DEVICES HAVING POTENTIAL BARRIERS
    • H10H20/00Individual inorganic light-emitting semiconductor devices having potential barriers, e.g. light-emitting diodes [LED]
    • H10H20/80Constructional details
    • H10H20/83Electrodes
    • H10H20/832Electrodes characterised by their material
    • H10H20/835Reflective materials
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10HINORGANIC LIGHT-EMITTING SEMICONDUCTOR DEVICES HAVING POTENTIAL BARRIERS
    • H10H20/00Individual inorganic light-emitting semiconductor devices having potential barriers, e.g. light-emitting diodes [LED]
    • H10H20/80Constructional details
    • H10H20/83Electrodes
    • H10H20/831Electrodes characterised by their shape
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10HINORGANIC LIGHT-EMITTING SEMICONDUCTOR DEVICES HAVING POTENTIAL BARRIERS
    • H10H20/00Individual inorganic light-emitting semiconductor devices having potential barriers, e.g. light-emitting diodes [LED]
    • H10H20/80Constructional details
    • H10H20/85Packages
    • H10H20/857Interconnections, e.g. lead-frames, bond wires or solder balls
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10HINORGANIC LIGHT-EMITTING SEMICONDUCTOR DEVICES HAVING POTENTIAL BARRIERS
    • H10H20/00Individual inorganic light-emitting semiconductor devices having potential barriers, e.g. light-emitting diodes [LED]
    • H10H20/01Manufacture or treatment
    • H10H20/011Manufacture or treatment of bodies, e.g. forming semiconductor layers
    • H10H20/018Bonding of wafers

Definitions

  • the embodiment relates a semiconductor light emitting device.
  • Group III-V nitride semiconductors are spotlighted as core materials of light emitting diodes (LEDs) or laser diodes (LDs) due to physical and chemical characteristics.
  • the group III-V nitride semiconductors mainly include semiconductor materials having a composition formula of In x Al y Ga 1-x-y N (0 ⁇ x ⁇ 1, 0 ⁇ y ⁇ 1, 0 ⁇ x+y ⁇ 1).
  • the LED is a kind of a semiconductor device, which transmits/receives signals by converting electricity into infrared rays or light using the characteristic of the compound semiconductor and is used as a light source.
  • the LED and LD employing such nitride semiconductors have been mainly used in light emitting devices to obtain light, and have been applied to various appliances (e.g., a light emitting part of a key pad of a portable phone, an electric bulletin board, an illumination device) as a light source.
  • various appliances e.g., a light emitting part of a key pad of a portable phone, an electric bulletin board, an illumination device
  • the embodiment provides a semiconductor light emitting device, which includes a shock protecting member provided at a position corresponding to that of a pad.
  • the embodiment provides a semiconductor light emitting device, which includes a shock supporting member provided on a plurality of compound semiconductor layers corresponding to a pad.
  • the embodiment provides a semiconductor light emitting device, which includes a shock supporting member provided on a plurality of compound semiconductor layers and a channel layer under a circumference portion of the compound semiconductor layers.
  • An embodiment provides a semiconductor light emitting device comprising: a plurality of compound semiconductor layers including a first conductive semiconductor layer, an active layer and a second conductive semiconductor layer; a pad under the plurality of compound semiconductor layers; an electrode layer on the plurality of compound semiconductor layers; and a shock supporting member disposed on the plurality of compound semiconductor layers and corresponding to the pad.
  • An embodiment provides a semiconductor light emitting device comprising: a plurality of compound semiconductors layers including a first conductive semiconductor layer, an active layer and a second conductive semiconductor layer; a transparent channel layer to a circumference portion of the first conductive semiconductor; a pad under the plurality of compound semiconductor layers; an electrode layer on the compound semiconductor layers; a conductive support member on the electrode layer; and a shock protecting member corresponding to the pad and formed between the electrode layer and the conductive support member.
  • FIG. 1 is a side sectional view showing a semiconductor light emitting device according to a first embodiment
  • FIG. 2 is a bottom view of FIG. 1 ;
  • FIGS. 3 to 9 are views showing the manufacturing process of the semiconductor light emitting device of FIG. 1 ;
  • FIG. 10 is a sectional side view showing a semiconductor light emitting device according to a second embodiment
  • FIG. 11 is a sectional side view showing a semiconductor light emitting device according to a third embodiment.
  • FIG. 12 is a sectional side view showing a semiconductor light emitting device according to a fourth embodiment.
  • FIG. 1 is a sectional side view showing a semiconductor light emitting device 100 according to a first embodiment
  • FIG. 2 is a bottom view of FIG. 1 .
  • the semiconductor light emitting device 100 includes a first conductive semiconductor layer 110 , an active layer 120 , a second conductive semiconductor layer 130 , an electrode layer 150 , a shock supporting member 155 , a conductive support member 160 , and a pad 170 .
  • the semiconductor light emitting device 100 includes alight emitting diode (LED) based on a plurality of compound semiconductors, for example, compound semiconductors of group III-V elements.
  • the LED may be a color LED emitting blue, green or red light or an UV LED.
  • the light emitted from the LED can be variously realized within the scope of the embodiment.
  • the compound semiconductor layers include the first conductive semiconductor layer 110 , the active layer 120 , and the second conductive semiconductor layer 130 .
  • the first conductive semiconductor layer 110 may include GaN, AlN, AlGaN, InGaN, InN, InAlGaN, AlInN, AlGaAs, GaP, GaAs, GaAsP, or AlGaInP, which is a compound semiconductor of group III-V elements doped with a first conductive dopant.
  • the first conductive semiconductor is an N-type semiconductor
  • the first conductive dopant includes an N-type dopant such as Si, Ge, Sn, Se, or Te.
  • the first conductive semiconductor layer 110 may include a single layer or a multi-layer, but the embodiment is not limited thereto.
  • the pad 170 is formed under the first conductive semiconductor layer 110 .
  • the pad 170 may have a predetermined shape and a predetermined pattern, but the embodiment is not limited thereto.
  • the pad 170 may be disposed at the center of a lower portion of the first conductive semiconductor layer 110 to supply a current.
  • the pad 170 may have a circular or polygonal shape.
  • the pad 170 is connected to a first electrode (not shown) formed under the first conductive semiconductor layer 110 , or the first electrode may be additionally provided for the first conductive semiconductor layer 110 , but the embodiment is not limited thereto.
  • the pad 170 may be formed by using Ti, Al, In, Ta, Pd, Co, Ni, Si, Ge, Ag or Au, but the embodiment is not limited thereto.
  • the active layer 120 is formed on the first conductive semiconductor layer 110 , and may have a single quantum well structure or a multi-quantum well structure.
  • the active layer 120 may have the arrangement of a well layer and a barrier layer by using compound semiconductor materials of group III-V elements.
  • the active layer 120 may have the arrangement of an InGaN well layer/a GaN barrier layer.
  • a conductive clad layer may be formed on and/or under the active layer 120 , and may include an AlGaN-based semiconductor.
  • the second conductive semiconductor layer 130 is formed on the active layer 120 .
  • the second conductive semiconductor layer 130 may include GaN, AlN, AlGaN, InGaN, InN, InAlGaN, AlInN, AlGaAs, GaP, GaAs, GaAsP, or AlGaInP which is a compound semiconductor of III-V elements doped with a second conductive dopant.
  • the second conductive semiconductor is a P-type semiconductor
  • the second conductive dopant includes a P-type dopant such as Mg or Zn.
  • the second conductive semiconductor layer 130 may have a single layer or a multi-layer, but the embodiment is not limited thereto.
  • the first conductive semiconductor layer 110 , the active layer 120 , and the second conductive semiconductor layer 130 may be defined as a light emitting structure.
  • the second conductive semiconductor layer 130 may be provided thereon with an N-type semiconductor layer or a P-type semiconductor layer.
  • the first conductive semiconductor layer 110 may be realized as a P-type semiconductor layer
  • the second conductive semiconductor layer 130 may be realized as an N-type semiconductor layer.
  • the light emitting structure may include at least one of an N-P junction structure, a P-N junction structure, an N-P-N junction structure, and a P-N-P junction structure.
  • a layer or a plurality of patterns is formed between the second conductive semiconductor layer 130 and the electrode layer 150 , so current distribution caused by resistance difference can be dispersed.
  • the layer or the plurality of patterns includes at least one of SiO 2 , SiO x , SiO x N y , Si 3 N 4 , Al 2 O 3 , TiO 2 , ITO, IZO, IZTO, IAZO, IGZO, IGTO, AZO, ATO, GZO, IrOx, and RuOx.
  • the electrode layer 150 is formed on the second conductive semiconductor layer 130 .
  • the electrode layer 150 may comprise at least one of a reflective electrode layer, an ohmic-contact layer, and an adhesion layer.
  • the electrode layer 150 may include at least one of metallic material and oxide material.
  • the reflective electrode layer may includes at least one of Ag, Ni, Al, Rh, Pd, Ir, Ru, Mg, Zn, Pt, Au, Hf, or the selective combination of the above.
  • the ohmic-contact layer may include at least one at least one selected from the group consisting of ITO (indium tin oxide), IZO (indium zinc oxide), IZTO (indium zinc tin oxide), IAZO (indium aluminum zinc oxide), IGZO (indium gallium zinc oxide), IGTO (indium gallium tin oxide), AZO (aluminum zinc oxide), ATO (antimony tin oxide), GZO (gallium zinc oxide), IrOx, RuOx, RuOx/ITO, Ni/IrOx/Au, and Ni/IrOx/Au/ITO, Pt, Ni, Au, Rh and Pd.
  • the adhesion layer may include at least one of Ti, Au, Sn, Ni, Cr, Ga, In, Bi, Cu, Ag, and Ta.
  • the electrode layer 150 may be formed of a seed metal.
  • An ohmic-contact layer (not shown) may be further formed between the electrode layer 150 and the second conductive semiconductor layer 130 .
  • the ohmic-contact layer may include a layer or a plurality of patterns.
  • the ohmic-contact layer includes at least one selected from the group consisting of indium tin oxide (ITO), indium zinc oxide (IZO), indium zinc tin oxide (IZTO), indium aluminum zinc oxide (IAZO), indium gallium zinc oxide (IGZO), indium gallium tin oxide (IGTO), aluminum zinc oxide (AZO), antimony tin oxide (ATO), gallium zinc oxide (GZO), IrOx, RuOx, RuOx/ITO, Ni/IrOx/Au and Ni/IrOx/Au/ITO, but the embodiment is not limited thereto.
  • the shock supporting member 155 having a predetermined size is formed on the electrode layer 150 corresponding to the pad 170 .
  • the shock supporting member 155 may include a metallic material (e.g., W, Mo) having a high melting point, or a conductive metallic material having high strength.
  • the shock supporting member 155 may have the minimum of thickness of about 1 um or more to enhance the strength thereof.
  • the shock supporting member 155 may have a thickness of about 1 um to about 10 um.
  • the shock supporting member 155 may have the size greater than that of the pad 170 .
  • the shock supporting member 155 may have a size sufficient to absorb a shock transmitted from the pad 170 .
  • shock supporting members 155 may be employed.
  • the shock supporting member 155 minimizes the shock causing the semiconductor layers 110 , 120 , and 130 to be bent when the pad 170 is bonded. Accordingly, the breakage or the delamination of an LED chip causing the degradation of the chip characteristic can be prevented.
  • the conductive support member 160 may be formed on both the electrode layer 150 and the buffer member 155 .
  • the conductive support member 160 may serve as a base substrate.
  • the conductive support member 160 may be realized by using Cu, Au, Ni, Mo, Cu—W, or a carrier wafer such as Si, Ge, GaAs, ZnO, SiC, SiGe and GaN.
  • the conductive support member 160 may be formed through an electrolytic plating scheme or in the form of a sheet, but the embodiment is not limited thereto.
  • the conductive support member 160 may have a thickness of about 30 um to about 150 um, but the embodiment is not limited thereto.
  • the conductive support member 160 makes contact with a peripheral portion of the second conductive semiconductor layer 130 , or the electrode layer 150 may make contact with the second conductive semiconductor layer 130 , but the embodiment is not limited thereto.
  • FIGS. 3 to 9 are views showing the manufacturing process of the semiconductor light emitting device of FIG. 1 .
  • the substrate 101 is loaded onto growth equipment, and a compound semiconductor layer of II to VI elements is formed on the substrate 101 .
  • the grown equipment may include an e-beam evaporator, a physical vapor deposition (PVD) apparatus, a chemical vapor deposition (CVD) apparatus, a plasma laser deposition (PLD) apparatus, a dual-type thermal evaporator, a sputtering apparatus, or a metal organic chemical vapor deposition (MOCVD) apparatus, but the embodiment is not limited thereto.
  • PVD physical vapor deposition
  • CVD chemical vapor deposition
  • PLD plasma laser deposition
  • MOCVD metal organic chemical vapor deposition
  • the substrate 101 may include one selected from the group consisting of Al 2 0 3 , GaN, SiC, ZnO, Si, GaP, InP, Ga 2 O 3 , a conductive substrate, and GaAs.
  • the substrate 101 may be provided on a top surface thereof with a concave-convex pattern.
  • the substrate 101 may be formed thereon with a layer or a pattern formed using a compound semiconductor of group II-VI elements.
  • the substrate 101 may be formed thereon with at least one of a ZnO layer (not shown), a buffer layer (not shown), and an undoped semiconductor layer (not shown).
  • the buffer layer and the undoped semiconductor layer may be formed using compound semiconductors of III-V group elements.
  • the buffer layer reduces a lattice constant difference from the substrate 101 .
  • the undoped semiconductor layer may be formed using an undoped GaN-based semiconductor.
  • the substrate 101 is formed thereon with the light emitting structure including the compound semiconductor layers.
  • the light emitting structure includes the first conductive semiconductor layer 110 , the active layer 120 , and the second conductive semiconductor layer 130 .
  • the first conductive semiconductor layer 110 is formed on the substrate 101 , and the active layer 120 is formed on the first conductive semiconductor layer 110 .
  • the second conductive semiconductor layer 130 is formed on the active layer 120 .
  • the first conductive semiconductor layer 110 may include GaN, AlN, AlGaN, InGaN, InN, InAlGaN, AlInN, AlGaAs, GaP, GaAs, GaAsP, or AlGaInP which is a compound semiconductor of group III-V elements doped with the first conductive dopant.
  • the first conductive semiconductor is an N-type semiconductor
  • the first conductive dopant includes an N-type dopant such as Si, Ge, Sn, Se, or Te.
  • the first conductive semiconductor layer 110 may include a single layer or a multi-layer, but the embodiment is not limited thereto.
  • the active layer 120 is formed on the first conductive semiconductor layer 110 , and may have a single quantum well structure or a multi-quantum well structure.
  • the active layer 120 may have the arrangement of a well layer and a barrier layer using compound semiconductor materials of group III-V elements.
  • the active layer 120 may have the arrangement of an InGaN well layer/a GaN barrier layer.
  • a conductive clad layer may be formed on and/or under the active layer 120 and may include an AlGaN-based semiconductor.
  • the second conductive semiconductor layer 130 is formed on the active layer 120 .
  • the second conductive semiconductor layer 130 may include GaN, AlN, AlGaN, InGaN, InN, InAlGaN, AlInN, AlGaAs, GaP, GaAs, GaAsP, or AlGaInP which is a compound semiconductor of III-V group elements doped with a second conductive dopant.
  • the second conductive semiconductor is a P-type semiconductor
  • the second conductive dopant includes a P-type dopant such as Mg or Zn.
  • the second conductive semiconductor layer 130 may have a single layer or a multi-layer, but the embodiment is not limited thereto.
  • the first conductive semiconductor layer 110 , the active layer 120 , and the second conductive semiconductor layer 130 may be defined as the light emitting structure 135 .
  • a third conductive semiconductor layer e.g., an N-type semiconductor layer or a P-type semiconductor layer
  • the light emitting structure 135 may have at least one of an N-P junction structure, a P-N junction structure, an N-P-N junction structure, and a P-N-P junction structure.
  • the electrode layer 150 is formed on the second conductive semiconductor layer 130 or the third conductive semiconductor layer.
  • the electrode layer 150 may be formed on a portion or the entire portion of the second conductive semiconductor layer 130 by using a sputtering apparatus.
  • the electrode layer 150 may be formed by using at least one material including seed material, ohmic material, reflective material and adhesion material.
  • the electrode layer 150 may comprise at least one of a reflective electrode layer, an ohmic-contact layer, and an adhesion layer.
  • the electrode layer 150 may include at least one of metallic material and oxide material.
  • the reflective electrode layer may includes at least one of Ag, Ni, Al, Rh, Pd, Ir, Ru, Mg, Zn, Pt, Au, Hf, or the selective combination of the above.
  • the ohmic-contact layer may include at least one at least one selected from the group consisting of ITO (indium tin oxide), IZO (indium zinc oxide), IZTO (indium zinc tin oxide), IAZO (indium aluminum zinc oxide), IGZO (indium gallium zinc oxide), IGTO (indium gallium tin oxide), AZO (aluminum zinc oxide), ATO (antimony tin oxide), GZO (gallium zinc oxide), IrOx, RuOx, RuOx/ITO, Ni/IrOx/Au, and Ni/IrOx/Au/ITO, Pt, Ni, Au, Rh and Pd.
  • the adhesion layer may include at least one of Ti, Au, Sn, Ni, Cr, Ga, In, Bi, Cu, Ag, and Ta.
  • the electrode layer 150 may be formed of a seed metal.
  • a layer or a plurality of patterns is formed between the second conductive semiconductor layer 130 and the electrode layer 150 , wherein the layer or the plurality of patterns includes at least one of SiO 2 , SiO x , SiO x N y , Si 3 N 4 , Al 2 O 3 , TiO 2 , ITO, IZO, IZTO, IAZO, IGZO, IGTO, AZO, ATO, GZO, IrOx, and RuOx.
  • An ohmic-contact layer (not shown) may be formed between the electrode layer 150 and the second conductive semiconductor layer 130 .
  • the ohmic-contact layer may include a layer or a plurality of patterns.
  • the ohmic-contact layer includes at least one selected from the group consisting of indium tin oxide (ITO), indium zinc oxide (IZO), indium zinc tin oxide (IZTO), indium aluminum zinc oxide (IAZO), indium gallium zinc oxide (IGZO), indium gallium tin oxide (IGTO), aluminum zinc oxide (AZO), antimony tin oxide (ATO), gallium zinc oxide (GZO), IrOx, RuOx, RuOx/ITO, Ni/IrOx/Au and Ni/IrOx/Au/ITO, but the embodiment is not limited thereto.
  • the shock supporting member 155 is formed on the electrode layer 150 .
  • the shock supporting member 155 is formed in a first area (not shown) opened by a mask pattern on the electrode layer 150 .
  • the first area has a size sufficient to cover an area for the pad 170 .
  • the shock supporting member 155 may include a metallic material (e.g., W, Mo) having a high melting point, or a conductive metallic material having high strength.
  • the shock supporting member 155 may have the minimum of thickness of about 1 um or more to enhance the strength thereof.
  • the shock supporting member 155 may have a thickness of about 1 um to about 10 um.
  • a single shock supporting member 155 or a plurality of shock supporting members 155 may be employed.
  • the shock supporting member 155 may have a cylindrical shape or a polygonal column shape.
  • the number or the shape of the sock absorbing members 155 depends on the number or the shape of the pads 170 , but the embodiment is not limited thereto.
  • FIG. 6 is a plan view of FIG. 5 .
  • the shock supporting member 155 is formed in a polygonal shape at the central area of the electrode layer 150 as shown in FIG. 6 , but the embodiment is not limited thereto.
  • the conductive support member 160 may be formed on the electrode layer 150 and the shock supporting member 155 .
  • the conductive support member 160 may serve as a base substrate.
  • the conductive support member 160 may be realized by using Cu, Au, Ni, Mo, Cu—W, or a carrier wafer such as Si, Ge, GaAs, ZnO, SiC, SiGe and GaN.
  • the conductive support member 160 may be formed through an electrolytic plating scheme or in the form of a sheet, but the embodiment is not limited thereto.
  • the conductive support member 160 may have a thickness of about 30 um to about 150 um, but the embodiment is not limited thereto.
  • the conductive support member 160 After the conductive support member 160 has been formed, the conductive support member 160 is placed on a base. Thereafter, the substrate 101 is removed through a physical removing scheme and/or a chemical removing scheme.
  • the physical removing scheme is a laser lift off (LLO) scheme to separate the substrate 101 by irradiating a laser beam having a predetermined wavelength band to the substrate 101 .
  • the chemical scheme is to separate the substrate 101 by removing an additional semiconductor layer (e.g., buffer layer) using a wet etch solution when the additional semiconductor layer is formed between the substrate 101 and the first conductive semiconductor layer 110 .
  • the surface of the first conductive semiconductor layer 110 having no substrate 101 may be etched through an inductively coupled plasma/reactive ion etching (ICP/RIE) scheme.
  • ICP/RIE inductively coupled plasma/reactive ion etching
  • a mesa etching process is performed with respect to a boundary area (e.g., channel area) between chips to remove the boundary area such that the chips are separated from each other.
  • the pad 170 is formed under the first conductive semiconductor layer 110 .
  • the pad 170 may be formed in an open area of a mask pattern using a sputtering apparatus.
  • the pad 170 may include Ti, Al, In, Ta, Pd, Co, Ni, Si, Ge, Ag or Au, but the embodiment is not limited thereto.
  • the pad 170 may be formed before the mesa etching process is performed, after the mesa etching process is performed, or after the chips are separated from each other, but the embodiment is not limited thereto.
  • FIG. 9 is a bottom view of FIG. 8 .
  • the pad 170 is formed in a position corresponding to the position of the first shock supporting member 155 .
  • the pad 170 may have a circular shape or a polygonal shape.
  • the pad 170 may have the shape corresponding to that of the shock supporting member 155 .
  • the pad 170 may have a polygonal shape, but the embodiment is not limited thereto.
  • the shock supporting member 155 absorbs a shock when the pad 170 is bonded, thereby preventing the semiconductor layers 110 , 120 , and 130 of the light emitting structure from being bent. Accordingly, the breakage or the delamination of an LED chip, which has been finished, causing the degradation of the chip characteristic can be prevented.
  • FIG. 10 is a view showing a semiconductor light emitting device 100 A according to a second embodiment.
  • the same reference numerals will be assigned to elements identical to those of the first embodiment, and details thereof will be omitted in order to avoid redundancy.
  • the semiconductor light emitting device 100 A includes the first conductive semiconductor layer 110 , the active layer 120 , the second conductive semiconductor layer 130 , a channel layer 145 , the electrode layer 150 , the shock supporting member 155 , the conductive support member 160 , and the pad 170 .
  • the channel layer 145 is formed at a peripheral portion of a top surface of the second conductive semiconductor layer 130 .
  • the channel layer 145 may have a continuous pattern shape such as a band shape, a ring shape, or a frame shape at the peripheral portion of the second conductive semiconductor layer 130 by using a mask pattern.
  • the electrode layer 150 is formed on both the channel layer 145 and the second conductive semiconductor layer 130 , and the shock supporting member 155 is formed on the electrode layer 150 .
  • the channel layer 145 may include a transparent insulating layer or a transparent conductive layer.
  • the channel layer 145 may include a metallic oxide or a metallic nitride.
  • the channel layer 145 may include one selected from the group consisting of SiO 2 , SiO x , SiO x N y , Si 3 N 4 , Al 2 O 3 , TiO 2 , ITO, IZO, IZTO, IAZO, IGZO, IGTO, AZO, ATO, GZO, IrOx, RuOx, RuOx/ITO, Ni/IrOx/Au, and Ni/IrOx/Au/ITO.
  • the channel layer 145 may include not only the above transparent materials, but also a material transmitting a laser beam, or a material that hardly generate fragments by a laser beam.
  • the channel layer 145 can improve the bonding strength with a material of the second conductive semiconductor layer 130 .
  • the channel layer 145 may have a width or a thickness of about 2 um or less, but the embodiment is not limited thereto.
  • the channel layer 145 and the electrode layer 150 may be used as one layer, that is, a conductive layer.
  • a recess 103 may surround a peripheral portion of the first conductive semiconductor layer 110 , the active layer 120 , and the second conductive semiconductor layer 130 .
  • the recess 103 may space the conductive support member 160 apart from the second conductive semiconductor layer 130 .
  • An outer portion of the channel layer 145 is exposed to the recess 103 of the second conductive semiconductor layer 130 .
  • the outer portion of the channel layer 145 extends outerward from a sidewall of the light emitting structure such that the channel layer 145 is exposed to the recess 103 .
  • the channel layer 145 can prevent the lateral delamination of the light emitting structure caused by a laser beam irradiated during the manufacturing process.
  • the channel layer 145 can prevent metallic fragments of the electrode layer 150 or the conductive support member 160 from being introduced into the outer portion of the light emitting structure.
  • the channel layer 145 can prevent the moisture infiltration into the outer portion of the light emitting structure.
  • FIG. 11 is a view showing a semiconductor light emitting device 100 B according to a third embodiment.
  • the same reference numerals will be assigned to elements identical to those of the first embodiment, and details thereof will be omitted in order to avoid redundancy.
  • the semiconductor light emitting device 100 B includes the first conductive semiconductor layer 110 , the active layer 120 , the second conductive semiconductor layer 130 , a channel layer 145 having a protrusion 147 , the electrode layer 150 , the shock supporting member 155 , the conductive support member 160 , and the pad 170 .
  • the channel layer 145 surrounds a peripheral portion of the top surface of the second conductive semiconductor layer 130 .
  • the channel layer 145 may have a continuous pattern shape such as a band shape, a ring shape, or a frame shape at the peripheral portion of the second conductive semiconductor layer 130 using a mask pattern.
  • the electrode layer 150 is formed on both the channel layer 145 and the second conductive semiconductor layer 130 .
  • the shock supporting member 155 is formed on the electrode layer 150 .
  • the channel layer 145 may include a transparent insulating layer.
  • the channel layer 145 may include at least one selected from the group consisting of SiO 2 , SiO x , SiO x N y , Si 3 N 4 , Al 2 O 3 , and TiO 2 .
  • the protrusion 147 extends downward from an inside of the channel layer 145 .
  • the protrusion 147 may formed with a depth connecting to a portion of the first conductive semiconductor layer 110 .
  • the protrusion 147 of the channel layer 145 may have a continuous pattern shape such as a ring shape or a band shape.
  • the protrusion 147 may be formed within the range of about 1 to about 5 um from the sidewall of the semiconductor layers 110 , 120 , and 130 .
  • the protrusion 147 of the channel layer 145 may be divided into an active area A 1 and a non-active area A 2 .
  • the semiconductor layers 110 , 120 , and 130 provided in the active area A 1 are normally operated, and semiconductor layers 111 , 121 , and 131 provided in the non-active area A 2 are abnormally operated.
  • the first conductive semiconductor layer 111 provided in the non-active area A 2 may be partially used as a current path.
  • the protrusion 147 of the channel layer 145 deactivates the left side of a chip. Accordingly, even if the semiconductor layers 111 , 121 , and 131 provided at the left side of the chip are shorted, the active area A 1 is normally operated.
  • the protrusion 147 of the channel layer 145 can prevent moisture from being infiltrated into the outer portion the chip.
  • the protrusion 147 of the channel layer 145 can enhance the bonding strength with the semiconductor layers 110 , 120 , and 130 .
  • FIG. 12 is a view showing a semiconductor light emitting device 100 C according to a fourth embodiment.
  • the same reference numerals will be assigned to elements identical to those of the first and second embodiments, and details thereof will be omitted in order to avoid redundancy.
  • the semiconductor light emitting device 100 C has a structure in which the first conductive semiconductor layer 110 is formed on a bottom surface thereof with a roughness 115 .
  • a method for manufacturing a semiconductor light emitting device comprising: forming a light emitting structure including a first conductive semiconductor layer, an active layer, and a second conductive semiconductor layer; forming an electrode layer on the second conductive semiconductor layer; forming a shock supporting member in a first area of the electrode layer; and forming a pad under the first conductive semiconductor layer corresponding to the first area.
  • the semiconductor layers can be protected from a shock caused by bonding.
  • the characteristic of an LED chip can be prevented from being degraded due to the shock caused by bonding.
  • the bonding strength between the semiconductor layers and another layer can be improved.
  • inter-layer short can be prevented between the compound semiconductor layers.
  • the compound semiconductor layers are prevented from being shorted due to the moisture infiltrated into the compound semiconductor layers.
  • the semiconductor light emitting device can be reliably operated.
  • the embodiments can provide a semiconductor light emitting device such as an LED.
  • the light efficiency of a vertical-type semiconductor light emitting device can be improved.
  • a light source to which the semiconductor light emitting device is packaged, can be applied to various fields such as illumination, indictors, and displays.

Landscapes

  • Led Devices (AREA)

Abstract

Disclosed are a semiconductor light emitting device. The semiconductor light emitting device includes a plurality of compound semiconductor layers including a first conductive semiconductor layer, an active layer and a second conductive semiconductor layer; a pad under the plurality of compound semiconductor layers; an electrode layer on the plurality of compound semiconductor layers; and a shock supporting member disposed on the plurality of compound semiconductor layers and corresponding to the pad.

Description

  • The present application claims priority under 35 U.S.C. 119 and 35 U.S.C. 365 to Korean Patent Application No. 10-2008-0113227 (filed on Nov. 14, 2008), which is hereby incorporated by reference in its entirety.
  • BACKGROUND
  • The embodiment relates a semiconductor light emitting device.
  • Group III-V nitride semiconductors are spotlighted as core materials of light emitting diodes (LEDs) or laser diodes (LDs) due to physical and chemical characteristics. The group III-V nitride semiconductors mainly include semiconductor materials having a composition formula of InxAlyGa1-x-yN (0≦x≦1, 0≦y≦1, 0≦x+y≦1).
  • The LED is a kind of a semiconductor device, which transmits/receives signals by converting electricity into infrared rays or light using the characteristic of the compound semiconductor and is used as a light source.
  • The LED and LD employing such nitride semiconductors have been mainly used in light emitting devices to obtain light, and have been applied to various appliances (e.g., a light emitting part of a key pad of a portable phone, an electric bulletin board, an illumination device) as a light source.
  • SUMMARY
  • The embodiment provides a semiconductor light emitting device, which includes a shock protecting member provided at a position corresponding to that of a pad.
  • The embodiment provides a semiconductor light emitting device, which includes a shock supporting member provided on a plurality of compound semiconductor layers corresponding to a pad.
  • The embodiment provides a semiconductor light emitting device, which includes a shock supporting member provided on a plurality of compound semiconductor layers and a channel layer under a circumference portion of the compound semiconductor layers. An embodiment provides a semiconductor light emitting device comprising: a plurality of compound semiconductor layers including a first conductive semiconductor layer, an active layer and a second conductive semiconductor layer; a pad under the plurality of compound semiconductor layers; an electrode layer on the plurality of compound semiconductor layers; and a shock supporting member disposed on the plurality of compound semiconductor layers and corresponding to the pad.
  • An embodiment provides a semiconductor light emitting device comprising: a plurality of compound semiconductors layers including a first conductive semiconductor layer, an active layer and a second conductive semiconductor layer; a transparent channel layer to a circumference portion of the first conductive semiconductor; a pad under the plurality of compound semiconductor layers; an electrode layer on the compound semiconductor layers; a conductive support member on the electrode layer; and a shock protecting member corresponding to the pad and formed between the electrode layer and the conductive support member.
  • The details of one or more embodiments are set forth in the accompanying drawings and the description below. Other features will be apparent from the description and drawings, and from the claims.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIG. 1 is a side sectional view showing a semiconductor light emitting device according to a first embodiment;
  • FIG. 2 is a bottom view of FIG. 1;
  • FIGS. 3 to 9 are views showing the manufacturing process of the semiconductor light emitting device of FIG. 1;
  • FIG. 10 is a sectional side view showing a semiconductor light emitting device according to a second embodiment;
  • FIG. 11 is a sectional side view showing a semiconductor light emitting device according to a third embodiment; and
  • FIG. 12 is a sectional side view showing a semiconductor light emitting device according to a fourth embodiment; and
  • DETAILED DESCRIPTION OF THE EMBODIMENTS
  • Hereinafter, a semiconductor light emitting device according to the embodiments will be described with respect to accompanying drawings.
  • In the description about the embodiment, the size of elements shown in the accompanying drawings is for an illustrative purpose only, but the embodiment is not limited thereto.
  • In the description of the embodiments, it will be understood that, when a layer (or film), a region, a pattern, or a structure is referred to as being “on” or “under” another substrate, another layer (or film), another region, another pad, or another pattern, it can be “directly” or “indirectly” on the other substrate, layer (or film), region, pad, or pattern, or one or more intervening layers may also be present. Such a position of the layer has been described with reference to the drawings.
  • FIG. 1 is a sectional side view showing a semiconductor light emitting device 100 according to a first embodiment, and FIG. 2 is a bottom view of FIG. 1.
  • Referring to FIGS. 1 and 2, the semiconductor light emitting device 100 includes a first conductive semiconductor layer 110, an active layer 120, a second conductive semiconductor layer 130, an electrode layer 150, a shock supporting member 155, a conductive support member 160, and a pad 170.
  • The semiconductor light emitting device 100 includes alight emitting diode (LED) based on a plurality of compound semiconductors, for example, compound semiconductors of group III-V elements. The LED may be a color LED emitting blue, green or red light or an UV LED. The light emitted from the LED can be variously realized within the scope of the embodiment.
  • The compound semiconductor layers include the first conductive semiconductor layer 110, the active layer 120, and the second conductive semiconductor layer 130.
  • The first conductive semiconductor layer 110 may include GaN, AlN, AlGaN, InGaN, InN, InAlGaN, AlInN, AlGaAs, GaP, GaAs, GaAsP, or AlGaInP, which is a compound semiconductor of group III-V elements doped with a first conductive dopant. When the first conductive semiconductor is an N-type semiconductor, the first conductive dopant includes an N-type dopant such as Si, Ge, Sn, Se, or Te. The first conductive semiconductor layer 110 may include a single layer or a multi-layer, but the embodiment is not limited thereto.
  • The pad 170 is formed under the first conductive semiconductor layer 110. The pad 170 may have a predetermined shape and a predetermined pattern, but the embodiment is not limited thereto. The pad 170 may be disposed at the center of a lower portion of the first conductive semiconductor layer 110 to supply a current. The pad 170 may have a circular or polygonal shape. The pad 170 is connected to a first electrode (not shown) formed under the first conductive semiconductor layer 110, or the first electrode may be additionally provided for the first conductive semiconductor layer 110, but the embodiment is not limited thereto.
  • The pad 170 may be formed by using Ti, Al, In, Ta, Pd, Co, Ni, Si, Ge, Ag or Au, but the embodiment is not limited thereto.
  • The active layer 120 is formed on the first conductive semiconductor layer 110, and may have a single quantum well structure or a multi-quantum well structure. The active layer 120 may have the arrangement of a well layer and a barrier layer by using compound semiconductor materials of group III-V elements. For example, the active layer 120 may have the arrangement of an InGaN well layer/a GaN barrier layer. A conductive clad layer may be formed on and/or under the active layer 120, and may include an AlGaN-based semiconductor.
  • The second conductive semiconductor layer 130 is formed on the active layer 120. The second conductive semiconductor layer 130 may include GaN, AlN, AlGaN, InGaN, InN, InAlGaN, AlInN, AlGaAs, GaP, GaAs, GaAsP, or AlGaInP which is a compound semiconductor of III-V elements doped with a second conductive dopant. When the second conductive semiconductor is a P-type semiconductor, the second conductive dopant includes a P-type dopant such as Mg or Zn. The second conductive semiconductor layer 130 may have a single layer or a multi-layer, but the embodiment is not limited thereto.
  • The first conductive semiconductor layer 110, the active layer 120, and the second conductive semiconductor layer 130 may be defined as a light emitting structure.
  • The second conductive semiconductor layer 130 may be provided thereon with an N-type semiconductor layer or a P-type semiconductor layer. The first conductive semiconductor layer 110 may be realized as a P-type semiconductor layer, and the second conductive semiconductor layer 130 may be realized as an N-type semiconductor layer. Accordingly, the light emitting structure may include at least one of an N-P junction structure, a P-N junction structure, an N-P-N junction structure, and a P-N-P junction structure.
  • A layer or a plurality of patterns is formed between the second conductive semiconductor layer 130 and the electrode layer 150, so current distribution caused by resistance difference can be dispersed. The layer or the plurality of patterns includes at least one of SiO2, SiOx, SiOxNy, Si3N4, Al2O3, TiO2, ITO, IZO, IZTO, IAZO, IGZO, IGTO, AZO, ATO, GZO, IrOx, and RuOx.
  • The electrode layer 150 is formed on the second conductive semiconductor layer 130. The electrode layer 150 may comprise at least one of a reflective electrode layer, an ohmic-contact layer, and an adhesion layer. The electrode layer 150 may include at least one of metallic material and oxide material. The reflective electrode layer may includes at least one of Ag, Ni, Al, Rh, Pd, Ir, Ru, Mg, Zn, Pt, Au, Hf, or the selective combination of the above. The ohmic-contact layer may include at least one at least one selected from the group consisting of ITO (indium tin oxide), IZO (indium zinc oxide), IZTO (indium zinc tin oxide), IAZO (indium aluminum zinc oxide), IGZO (indium gallium zinc oxide), IGTO (indium gallium tin oxide), AZO (aluminum zinc oxide), ATO (antimony tin oxide), GZO (gallium zinc oxide), IrOx, RuOx, RuOx/ITO, Ni/IrOx/Au, and Ni/IrOx/Au/ITO, Pt, Ni, Au, Rh and Pd. The adhesion layer may include at least one of Ti, Au, Sn, Ni, Cr, Ga, In, Bi, Cu, Ag, and Ta. The electrode layer 150 may be formed of a seed metal.
  • An ohmic-contact layer (not shown) may be further formed between the electrode layer 150 and the second conductive semiconductor layer 130. The ohmic-contact layer may include a layer or a plurality of patterns. The ohmic-contact layer includes at least one selected from the group consisting of indium tin oxide (ITO), indium zinc oxide (IZO), indium zinc tin oxide (IZTO), indium aluminum zinc oxide (IAZO), indium gallium zinc oxide (IGZO), indium gallium tin oxide (IGTO), aluminum zinc oxide (AZO), antimony tin oxide (ATO), gallium zinc oxide (GZO), IrOx, RuOx, RuOx/ITO, Ni/IrOx/Au and Ni/IrOx/Au/ITO, but the embodiment is not limited thereto.
  • The shock supporting member 155 having a predetermined size is formed on the electrode layer 150 corresponding to the pad 170.
  • The shock supporting member 155 may include a metallic material (e.g., W, Mo) having a high melting point, or a conductive metallic material having high strength. The shock supporting member 155 may have the minimum of thickness of about 1 um or more to enhance the strength thereof. For example, the shock supporting member 155 may have a thickness of about 1 um to about 10 um.
  • As shown in FIG. 2, the shock supporting member 155 may have the size greater than that of the pad 170. The shock supporting member 155 may have a size sufficient to absorb a shock transmitted from the pad 170.
  • If a plurality of pads 170 are employed, a plurality of shock supporting members 155 may be employed. The shock supporting member 155 minimizes the shock causing the semiconductor layers 110, 120, and 130 to be bent when the pad 170 is bonded. Accordingly, the breakage or the delamination of an LED chip causing the degradation of the chip characteristic can be prevented.
  • The conductive support member 160 may be formed on both the electrode layer 150 and the buffer member 155. The conductive support member 160 may serve as a base substrate. The conductive support member 160 may be realized by using Cu, Au, Ni, Mo, Cu—W, or a carrier wafer such as Si, Ge, GaAs, ZnO, SiC, SiGe and GaN. The conductive support member 160 may be formed through an electrolytic plating scheme or in the form of a sheet, but the embodiment is not limited thereto. The conductive support member 160 may have a thickness of about 30 um to about 150 um, but the embodiment is not limited thereto.
  • The conductive support member 160 makes contact with a peripheral portion of the second conductive semiconductor layer 130, or the electrode layer 150 may make contact with the second conductive semiconductor layer 130, but the embodiment is not limited thereto.
  • FIGS. 3 to 9 are views showing the manufacturing process of the semiconductor light emitting device of FIG. 1.
  • Referring to FIG. 3, the substrate 101 is loaded onto growth equipment, and a compound semiconductor layer of II to VI elements is formed on the substrate 101.
  • The grown equipment may include an e-beam evaporator, a physical vapor deposition (PVD) apparatus, a chemical vapor deposition (CVD) apparatus, a plasma laser deposition (PLD) apparatus, a dual-type thermal evaporator, a sputtering apparatus, or a metal organic chemical vapor deposition (MOCVD) apparatus, but the embodiment is not limited thereto.
  • The substrate 101 may include one selected from the group consisting of Al203, GaN, SiC, ZnO, Si, GaP, InP, Ga2O3, a conductive substrate, and GaAs. The substrate 101 may be provided on a top surface thereof with a concave-convex pattern.
  • In addition, the substrate 101 may be formed thereon with a layer or a pattern formed using a compound semiconductor of group II-VI elements. For example, the substrate 101 may be formed thereon with at least one of a ZnO layer (not shown), a buffer layer (not shown), and an undoped semiconductor layer (not shown). The buffer layer and the undoped semiconductor layer may be formed using compound semiconductors of III-V group elements. The buffer layer reduces a lattice constant difference from the substrate 101. The undoped semiconductor layer may be formed using an undoped GaN-based semiconductor.
  • The substrate 101 is formed thereon with the light emitting structure including the compound semiconductor layers. The light emitting structure includes the first conductive semiconductor layer 110, the active layer 120, and the second conductive semiconductor layer 130.
  • The first conductive semiconductor layer 110 is formed on the substrate 101, and the active layer 120 is formed on the first conductive semiconductor layer 110. The second conductive semiconductor layer 130 is formed on the active layer 120.
  • The first conductive semiconductor layer 110 may include GaN, AlN, AlGaN, InGaN, InN, InAlGaN, AlInN, AlGaAs, GaP, GaAs, GaAsP, or AlGaInP which is a compound semiconductor of group III-V elements doped with the first conductive dopant. When the first conductive semiconductor is an N-type semiconductor, the first conductive dopant includes an N-type dopant such as Si, Ge, Sn, Se, or Te. The first conductive semiconductor layer 110 may include a single layer or a multi-layer, but the embodiment is not limited thereto.
  • The active layer 120 is formed on the first conductive semiconductor layer 110, and may have a single quantum well structure or a multi-quantum well structure. The active layer 120 may have the arrangement of a well layer and a barrier layer using compound semiconductor materials of group III-V elements. For example, the active layer 120 may have the arrangement of an InGaN well layer/a GaN barrier layer.
  • A conductive clad layer may be formed on and/or under the active layer 120 and may include an AlGaN-based semiconductor.
  • The second conductive semiconductor layer 130 is formed on the active layer 120. The second conductive semiconductor layer 130 may include GaN, AlN, AlGaN, InGaN, InN, InAlGaN, AlInN, AlGaAs, GaP, GaAs, GaAsP, or AlGaInP which is a compound semiconductor of III-V group elements doped with a second conductive dopant. When the second conductive semiconductor is a P-type semiconductor, the second conductive dopant includes a P-type dopant such as Mg or Zn. The second conductive semiconductor layer 130 may have a single layer or a multi-layer, but the embodiment is not limited thereto.
  • The first conductive semiconductor layer 110, the active layer 120, and the second conductive semiconductor layer 130 may be defined as the light emitting structure 135. In addition, a third conductive semiconductor layer (e.g., an N-type semiconductor layer or a P-type semiconductor layer) may be formed on the second conductive semiconductor layer 130. Accordingly, the light emitting structure 135 may have at least one of an N-P junction structure, a P-N junction structure, an N-P-N junction structure, and a P-N-P junction structure.
  • Referring to FIG. 4, the electrode layer 150 is formed on the second conductive semiconductor layer 130 or the third conductive semiconductor layer. The electrode layer 150 may be formed on a portion or the entire portion of the second conductive semiconductor layer 130 by using a sputtering apparatus. The electrode layer 150 may be formed by using at least one material including seed material, ohmic material, reflective material and adhesion material.
  • The electrode layer 150 may comprise at least one of a reflective electrode layer, an ohmic-contact layer, and an adhesion layer. The electrode layer 150 may include at least one of metallic material and oxide material. The reflective electrode layer may includes at least one of Ag, Ni, Al, Rh, Pd, Ir, Ru, Mg, Zn, Pt, Au, Hf, or the selective combination of the above. The ohmic-contact layer may include at least one at least one selected from the group consisting of ITO (indium tin oxide), IZO (indium zinc oxide), IZTO (indium zinc tin oxide), IAZO (indium aluminum zinc oxide), IGZO (indium gallium zinc oxide), IGTO (indium gallium tin oxide), AZO (aluminum zinc oxide), ATO (antimony tin oxide), GZO (gallium zinc oxide), IrOx, RuOx, RuOx/ITO, Ni/IrOx/Au, and Ni/IrOx/Au/ITO, Pt, Ni, Au, Rh and Pd. The adhesion layer may include at least one of Ti, Au, Sn, Ni, Cr, Ga, In, Bi, Cu, Ag, and Ta. The electrode layer 150 may be formed of a seed metal.
  • A layer or a plurality of patterns is formed between the second conductive semiconductor layer 130 and the electrode layer 150, wherein the layer or the plurality of patterns includes at least one of SiO2, SiOx, SiOxNy, Si3N4, Al2O3, TiO2, ITO, IZO, IZTO, IAZO, IGZO, IGTO, AZO, ATO, GZO, IrOx, and RuOx.
  • An ohmic-contact layer (not shown) may be formed between the electrode layer 150 and the second conductive semiconductor layer 130. The ohmic-contact layer may include a layer or a plurality of patterns. The ohmic-contact layer includes at least one selected from the group consisting of indium tin oxide (ITO), indium zinc oxide (IZO), indium zinc tin oxide (IZTO), indium aluminum zinc oxide (IAZO), indium gallium zinc oxide (IGZO), indium gallium tin oxide (IGTO), aluminum zinc oxide (AZO), antimony tin oxide (ATO), gallium zinc oxide (GZO), IrOx, RuOx, RuOx/ITO, Ni/IrOx/Au and Ni/IrOx/Au/ITO, but the embodiment is not limited thereto.
  • Referring to FIGS. 5 and 6, the shock supporting member 155 is formed on the electrode layer 150. The shock supporting member 155 is formed in a first area (not shown) opened by a mask pattern on the electrode layer 150. The first area has a size sufficient to cover an area for the pad 170.
  • The shock supporting member 155 may include a metallic material (e.g., W, Mo) having a high melting point, or a conductive metallic material having high strength. The shock supporting member 155 may have the minimum of thickness of about 1 um or more to enhance the strength thereof. For example, the shock supporting member 155 may have a thickness of about 1 um to about 10 um.
  • A single shock supporting member 155 or a plurality of shock supporting members 155 may be employed. The shock supporting member 155 may have a cylindrical shape or a polygonal column shape. The number or the shape of the sock absorbing members 155 depends on the number or the shape of the pads 170, but the embodiment is not limited thereto.
  • FIG. 6 is a plan view of FIG. 5. Although the shock supporting member 155 is formed in a polygonal shape at the central area of the electrode layer 150 as shown in FIG. 6, but the embodiment is not limited thereto.
  • Referring to FIGS. 7 and 8, the conductive support member 160 may be formed on the electrode layer 150 and the shock supporting member 155. The conductive support member 160 may serve as a base substrate. The conductive support member 160 may be realized by using Cu, Au, Ni, Mo, Cu—W, or a carrier wafer such as Si, Ge, GaAs, ZnO, SiC, SiGe and GaN. The conductive support member 160 may be formed through an electrolytic plating scheme or in the form of a sheet, but the embodiment is not limited thereto. The conductive support member 160 may have a thickness of about 30 um to about 150 um, but the embodiment is not limited thereto.
  • After the conductive support member 160 has been formed, the conductive support member 160 is placed on a base. Thereafter, the substrate 101 is removed through a physical removing scheme and/or a chemical removing scheme.
  • The physical removing scheme is a laser lift off (LLO) scheme to separate the substrate 101 by irradiating a laser beam having a predetermined wavelength band to the substrate 101. The chemical scheme is to separate the substrate 101 by removing an additional semiconductor layer (e.g., buffer layer) using a wet etch solution when the additional semiconductor layer is formed between the substrate 101 and the first conductive semiconductor layer 110.
  • The surface of the first conductive semiconductor layer 110 having no substrate 101 may be etched through an inductively coupled plasma/reactive ion etching (ICP/RIE) scheme.
  • Referring to FIGS. 8 and 9, a mesa etching process is performed with respect to a boundary area (e.g., channel area) between chips to remove the boundary area such that the chips are separated from each other. The pad 170 is formed under the first conductive semiconductor layer 110.
  • For example, the pad 170 may be formed in an open area of a mask pattern using a sputtering apparatus. The pad 170 may include Ti, Al, In, Ta, Pd, Co, Ni, Si, Ge, Ag or Au, but the embodiment is not limited thereto.
  • The pad 170 may be formed before the mesa etching process is performed, after the mesa etching process is performed, or after the chips are separated from each other, but the embodiment is not limited thereto.
  • FIG. 9 is a bottom view of FIG. 8. Referring to FIG. 9, the pad 170 is formed in a position corresponding to the position of the first shock supporting member 155. The pad 170 may have a circular shape or a polygonal shape. The pad 170 may have the shape corresponding to that of the shock supporting member 155. For example, the pad 170 may have a polygonal shape, but the embodiment is not limited thereto.
  • The shock supporting member 155 absorbs a shock when the pad 170 is bonded, thereby preventing the semiconductor layers 110, 120, and 130 of the light emitting structure from being bent. Accordingly, the breakage or the delamination of an LED chip, which has been finished, causing the degradation of the chip characteristic can be prevented.
  • FIG. 10 is a view showing a semiconductor light emitting device 100A according to a second embodiment. In the following description, the same reference numerals will be assigned to elements identical to those of the first embodiment, and details thereof will be omitted in order to avoid redundancy.
  • Referring to FIG. 10, the semiconductor light emitting device 100A includes the first conductive semiconductor layer 110, the active layer 120, the second conductive semiconductor layer 130, a channel layer 145, the electrode layer 150, the shock supporting member 155, the conductive support member 160, and the pad 170.
  • The channel layer 145 is formed at a peripheral portion of a top surface of the second conductive semiconductor layer 130. The channel layer 145 may have a continuous pattern shape such as a band shape, a ring shape, or a frame shape at the peripheral portion of the second conductive semiconductor layer 130 by using a mask pattern.
  • The electrode layer 150 is formed on both the channel layer 145 and the second conductive semiconductor layer 130, and the shock supporting member 155 is formed on the electrode layer 150.
  • The channel layer 145 may include a transparent insulating layer or a transparent conductive layer. The channel layer 145 may include a metallic oxide or a metallic nitride. The channel layer 145 may include one selected from the group consisting of SiO2, SiOx, SiOxNy, Si3N4, Al2O3, TiO2, ITO, IZO, IZTO, IAZO, IGZO, IGTO, AZO, ATO, GZO, IrOx, RuOx, RuOx/ITO, Ni/IrOx/Au, and Ni/IrOx/Au/ITO.
  • The channel layer 145 may include not only the above transparent materials, but also a material transmitting a laser beam, or a material that hardly generate fragments by a laser beam. The channel layer 145 can improve the bonding strength with a material of the second conductive semiconductor layer 130. The channel layer 145 may have a width or a thickness of about 2 um or less, but the embodiment is not limited thereto.
  • The channel layer 145 and the electrode layer 150 may be used as one layer, that is, a conductive layer.
  • A recess 103 may surround a peripheral portion of the first conductive semiconductor layer 110, the active layer 120, and the second conductive semiconductor layer 130. The recess 103 may space the conductive support member 160 apart from the second conductive semiconductor layer 130.
  • An outer portion of the channel layer 145 is exposed to the recess 103 of the second conductive semiconductor layer 130. In other words, the outer portion of the channel layer 145 extends outerward from a sidewall of the light emitting structure such that the channel layer 145 is exposed to the recess 103.
  • The channel layer 145 can prevent the lateral delamination of the light emitting structure caused by a laser beam irradiated during the manufacturing process. The channel layer 145 can prevent metallic fragments of the electrode layer 150 or the conductive support member 160 from being introduced into the outer portion of the light emitting structure. The channel layer 145 can prevent the moisture infiltration into the outer portion of the light emitting structure.
  • FIG. 11 is a view showing a semiconductor light emitting device 100B according to a third embodiment, In the following description, the same reference numerals will be assigned to elements identical to those of the first embodiment, and details thereof will be omitted in order to avoid redundancy.
  • Referring to FIG. 11, the semiconductor light emitting device 100B includes the first conductive semiconductor layer 110, the active layer 120, the second conductive semiconductor layer 130, a channel layer 145 having a protrusion 147, the electrode layer 150, the shock supporting member 155, the conductive support member 160, and the pad 170.
  • The channel layer 145 surrounds a peripheral portion of the top surface of the second conductive semiconductor layer 130. The channel layer 145 may have a continuous pattern shape such as a band shape, a ring shape, or a frame shape at the peripheral portion of the second conductive semiconductor layer 130 using a mask pattern.
  • The electrode layer 150 is formed on both the channel layer 145 and the second conductive semiconductor layer 130. The shock supporting member 155 is formed on the electrode layer 150.
  • The channel layer 145 may include a transparent insulating layer. For example, the channel layer 145 may include at least one selected from the group consisting of SiO2, SiOx, SiOxNy, Si3N4, Al2O3, and TiO2.
  • The protrusion 147 extends downward from an inside of the channel layer 145. The protrusion 147 may formed with a depth connecting to a portion of the first conductive semiconductor layer 110.
  • The protrusion 147 of the channel layer 145 may have a continuous pattern shape such as a ring shape or a band shape. The protrusion 147 may be formed within the range of about 1 to about 5 um from the sidewall of the semiconductor layers 110, 120, and 130.
  • The protrusion 147 of the channel layer 145 may be divided into an active area A1 and a non-active area A2. The semiconductor layers 110, 120, and 130 provided in the active area A1 are normally operated, and semiconductor layers 111, 121, and 131 provided in the non-active area A2 are abnormally operated. The first conductive semiconductor layer 111 provided in the non-active area A2 may be partially used as a current path.
  • The protrusion 147 of the channel layer 145 deactivates the left side of a chip. Accordingly, even if the semiconductor layers 111, 121, and 131 provided at the left side of the chip are shorted, the active area A1 is normally operated. The protrusion 147 of the channel layer 145 can prevent moisture from being infiltrated into the outer portion the chip.
  • The protrusion 147 of the channel layer 145 can enhance the bonding strength with the semiconductor layers 110, 120, and 130.
  • FIG. 12 is a view showing a semiconductor light emitting device 100C according to a fourth embodiment. In the following description, the same reference numerals will be assigned to elements identical to those of the first and second embodiments, and details thereof will be omitted in order to avoid redundancy.
  • Referring to FIG. 12, the semiconductor light emitting device 100C has a structure in which the first conductive semiconductor layer 110 is formed on a bottom surface thereof with a roughness 115.
  • A method for manufacturing a semiconductor light emitting device, the method comprising: forming a light emitting structure including a first conductive semiconductor layer, an active layer, and a second conductive semiconductor layer; forming an electrode layer on the second conductive semiconductor layer; forming a shock supporting member in a first area of the electrode layer; and forming a pad under the first conductive semiconductor layer corresponding to the first area.
  • According to the embodiment, the semiconductor layers can be protected from a shock caused by bonding. The characteristic of an LED chip can be prevented from being degraded due to the shock caused by bonding. The bonding strength between the semiconductor layers and another layer can be improved.
  • According to the embodiment, inter-layer short can be prevented between the compound semiconductor layers. The compound semiconductor layers are prevented from being shorted due to the moisture infiltrated into the compound semiconductor layers. The semiconductor light emitting device can be reliably operated.
  • The embodiments can provide a semiconductor light emitting device such as an LED. The light efficiency of a vertical-type semiconductor light emitting device can be improved.
  • According to the embodiment, a light source, to which the semiconductor light emitting device is packaged, can be applied to various fields such as illumination, indictors, and displays.
  • Although the exemplary embodiments of the present invention have been described, it is understood that the present invention should not be limited to these exemplary embodiments but various changes and modifications can be made by one ordinarily skilled in the art within the spirit and scope of the present invention as hereinafter claimed.
  • Although embodiments have been described with reference to a number of illustrative embodiments thereof, it should be understood that numerous other modifications and embodiments can be devised by those skilled in the art that will fall within the spirit and scope of the principles of this disclosure. More particularly, various variations and modifications are possible in the component parts and/or arrangements of the subject combination arrangement within the scope of the disclosure, the drawings and the appended claims. In addition to variations and modifications in the component parts and/or arrangements, alternative uses will also be apparent to those skilled in the art.

Claims (20)

1. A semiconductor light emitting device comprising:
a plurality of compound semiconductor layers including a first conductive semiconductor layer, an active layer and a second conductive semiconductor layer;
a pad under the plurality of compound semiconductor layers;
an electrode layer on the plurality of compound semiconductor layers; and
a shock supporting member disposed on the plurality of compound semiconductor layers and corresponding to the pad.
2. The semiconductor light emitting device of claim 1, wherein the electrode layer is formed between the shock supporting member and the plurality of compound semiconductor layers.
3. The semiconductor light emitting device of claim 1, further comprising a conductive support member on the electrode layer, wherein the shock supporting member is formed between the electrode layer and the conductive support member.
4. The semiconductor light emitting device of claim 1, comprising a channel layer formed to a circumference portion of the electrode layer.
5. The semiconductor light emitting device of claim 4, wherein the channel layer is formed of a metallic oxide or a metallic nitride.
6. The semiconductor light emitting device of claim 1, wherein the shock supporting member includes at least one of W and Mo.
7. The semiconductor light emitting device of claim 1, wherein the shock supporting member has a thickness of about 1 um to about 10 um by using a metallic material having a high melting point.
8. The semiconductor light emitting device of claim 4, wherein the channel layer is formed between the electrode layer and the plurality of compound semiconductor layers.
9. The semiconductor light emitting device of claim 8, wherein the channel layer includes at least one selected from the group consisting of SiO2, SiOx, SiOxNy, Si3N4, Al2O3, TiO2, ITO, IZO, IZTO, IAZO, IGZO, IGTO, AZO, ATO, GZO, IrOx, RuOx, RuOx/ITO, Ni/IrOx/Au, and Ni/IrOx/Au/ITO.
10. The semiconductor light emitting device of claim 8, wherein an inner portion of the channel layer is formed on the plurality of compound semiconductor layers and an outer portion of the channel layer is extended to an outer side of the plurality of compound semiconductor layers.
11. A semiconductor light emitting device comprising:
a plurality of compound semiconductors layers including a first conductive semiconductor layer, an active layer and a second conductive semiconductor layer;
a transparent channel layer to a circumference portion of the first conductive semiconductor;
a pad under the plurality of compound semiconductor layers;
an electrode layer on the compound semiconductor layers;
a conductive support member on the electrode layer; and
a shock protecting member corresponding to the pad and formed between the electrode layer and the conductive support member.
12. The semiconductor light emitting device of claim 11, an ohmic-contact layer between the electrode layer and the compound semiconductor layers.
13. The semiconductor light emitting device of claim 11, wherein the shock protecting member is formed with a predetermined thickness in an area corresponding to the pad, the shock protecting member including W or Mo.
14. The semiconductor light emitting device of claim 11, wherein the electrode layer comprise a conductive support member, and the shock protecting member has a cylindrical shape or a polygonal prism shape in the conductive support member.
15. The semiconductor light emitting device of claim 11, wherein the transparent channel layer is formed of insulating layer or a conductive layer.
16. The semiconductor light emitting device of claim 11, wherein the first conductive semiconductor layer is an N-type semiconductor based on group III-V compound semiconductors, and the second conductive semiconductor layer is a P-type semiconductor based on group III-V compound semiconductors.
17. The semiconductor light emitting device of claim 11, comprising a plurality of pads and a plurality of shock protecting members.
18. The semiconductor light emitting device of claim 11, wherein the shock protecting member has a thickness of about 1 um to about 10 um based on at least one of W and Mo.
19. The semiconductor light emitting device of claim 11, comprising a layer or a plurality of patterns formed between the electrode layer and the second conductive semiconductor layer and including at least one of SiO2, SiOx, SiOxNy, Si3N4, Al2O3, TiO2, ITO, IZO, IZTO, IAZO, IGZO, IGTO, AZO, ATO, GZO, IrOx, RuOx.
20. The semiconductor light emitting device of claim 11, comprising a N-type semiconductor layer formed between the electrode layer and the second conductive semiconductor layer.
US12/618,422 2008-11-04 2009-11-13 Semiconductor light emitting device Abandoned US20100109032A1 (en)

Priority Applications (3)

Application Number Priority Date Filing Date Title
US13/548,822 US9412908B2 (en) 2008-11-14 2012-07-13 Semiconductor light emitting device
US14/323,912 US9899571B2 (en) 2008-11-14 2014-07-03 Semiconductor light emitting device
US16/287,497 USRE48774E1 (en) 2008-11-14 2019-02-27 Semiconductor light emitting device

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
KR10-2008-0113227 2008-11-14
KR1020080113227A KR100962898B1 (en) 2008-11-14 2008-11-14 Semiconductor light emitting device and manufacturing method thereof

Related Child Applications (2)

Application Number Title Priority Date Filing Date
US13/548,882 Continuation US9481186B2 (en) 2011-07-14 2012-07-13 Automatically adjusting printing parameters using media identification
US13/548,822 Continuation US9412908B2 (en) 2008-11-14 2012-07-13 Semiconductor light emitting device

Publications (1)

Publication Number Publication Date
US20100109032A1 true US20100109032A1 (en) 2010-05-06

Family

ID=41518204

Family Applications (3)

Application Number Title Priority Date Filing Date
US12/618,422 Abandoned US20100109032A1 (en) 2008-11-04 2009-11-13 Semiconductor light emitting device
US13/548,822 Active 2031-05-30 US9412908B2 (en) 2008-11-14 2012-07-13 Semiconductor light emitting device
US14/323,912 Ceased US9899571B2 (en) 2008-11-14 2014-07-03 Semiconductor light emitting device

Family Applications After (2)

Application Number Title Priority Date Filing Date
US13/548,822 Active 2031-05-30 US9412908B2 (en) 2008-11-14 2012-07-13 Semiconductor light emitting device
US14/323,912 Ceased US9899571B2 (en) 2008-11-14 2014-07-03 Semiconductor light emitting device

Country Status (4)

Country Link
US (3) US20100109032A1 (en)
EP (1) EP2187458B8 (en)
KR (1) KR100962898B1 (en)
CN (2) CN101740686B (en)

Cited By (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20100148202A1 (en) * 2008-12-12 2010-06-17 Sony Corporation Semiconductor light-emitting device and method for manufacturing the same
US20110147780A1 (en) * 2009-12-21 2011-06-23 Lee Sang-Youl Light emitting device and method of manufacture
US20110151606A1 (en) * 2009-12-21 2011-06-23 Hwan Hee Jeong Light emitting device and method of manufacture
US20140054543A1 (en) * 2012-08-21 2014-02-27 Hwan Hee Jeong Light emitting device
US20180301539A1 (en) * 2011-08-23 2018-10-18 Micron Technology, Inc. Semiconductor devices and structures and methods of formation

Families Citing this family (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR101064070B1 (en) * 2008-11-25 2011-09-08 엘지이노텍 주식회사 Semiconductor light emitting device
CN108027110B (en) * 2015-09-01 2020-07-10 Lg 伊诺特有限公司 lighting device

Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5479197A (en) * 1991-07-11 1995-12-26 Canon Kabushiki Kaisha Head for recording apparatus
US20030113581A1 (en) * 2001-12-14 2003-06-19 Mariko Gotou Electroluminescent element
US20070228942A1 (en) * 2006-03-28 2007-10-04 Tomonori Akai Organic electroluminescent element
US20080142809A1 (en) * 2006-03-14 2008-06-19 Lg Electronics Inc. Light emitting device having vertical structure and method for manufacturing the same

Family Cites Families (28)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS61121373A (en) * 1984-11-17 1986-06-09 Oki Electric Ind Co Ltd Surface light-emitting element and manufacture thereof
BE1007251A3 (en) * 1993-06-28 1995-05-02 Philips Electronics Nv Radiation-emitting semiconductor diode and method of manufacturing it.
JP2927158B2 (en) * 1993-09-29 1999-07-28 サンケン電気株式会社 Semiconductor light emitting device
JPH1168158A (en) 1997-08-20 1999-03-09 Sanyo Electric Co Ltd Gallium nitride based compound semiconductor device
US7547921B2 (en) 2000-08-08 2009-06-16 Osram Opto Semiconductors Gmbh Semiconductor chip for optoelectronics
US6740906B2 (en) * 2001-07-23 2004-05-25 Cree, Inc. Light emitting diodes including modifications for submount bonding
US20030189215A1 (en) 2002-04-09 2003-10-09 Jong-Lam Lee Method of fabricating vertical structure leds
JP2004356522A (en) * 2003-05-30 2004-12-16 Sumitomo Chem Co Ltd Group 3-5 compound semiconductor, its production method and its use
US7373034B2 (en) 2004-09-02 2008-05-13 Nec Corporation Optoelectronic hybrid integrated module
JP3802911B2 (en) 2004-09-13 2006-08-02 ローム株式会社 Semiconductor light emitting device
WO2006054673A1 (en) 2004-11-16 2006-05-26 Showa Denko K.K. Group iii nitride semiconductor light-emitting device
KR20060077801A (en) 2004-12-31 2006-07-05 엘지전자 주식회사 High power light emitting diode and its manufacturing method
US7432119B2 (en) 2005-01-11 2008-10-07 Semileds Corporation Light emitting diode with conducting metal substrate
KR100597166B1 (en) 2005-05-03 2006-07-04 삼성전기주식회사 Flip Chip Light Emitting Diode and Manufacturing Method Thereof
KR100640496B1 (en) * 2005-11-23 2006-11-01 삼성전기주식회사 Vertical GaN-based Light-Emitting Diode Device
DE102006011294A1 (en) 2006-03-10 2007-09-13 Siemens Ag Method and communication system for the computer-aided finding and identification of copyrighted content
KR100774198B1 (en) 2006-03-16 2007-11-08 엘지전자 주식회사 Vertical light emitting device
EP2041802B1 (en) * 2006-06-23 2013-11-13 LG Electronics Inc. Light emitting diode having vertical topology and method of making the same
US20080121907A1 (en) 2006-08-08 2008-05-29 Way-Jze Wen Light emitting diode and fabricating method thereof
JP5126875B2 (en) * 2006-08-11 2013-01-23 シャープ株式会社 Manufacturing method of nitride semiconductor light emitting device
KR100865754B1 (en) 2006-08-21 2008-10-28 삼성전기주식회사 Vertically structured GaN type semiconductor light emitting device and method of manufacturing the same
JP2008060132A (en) 2006-08-29 2008-03-13 Rohm Co Ltd Semiconductor light emitting device and manufacturing method thereof
JP4882611B2 (en) 2006-08-30 2012-02-22 三菱化学株式会社 Manufacturing method of nitride semiconductor light emitting diode device
JP2008060331A (en) 2006-08-31 2008-03-13 Rohm Co Ltd Semiconductor luminescent element
US7795054B2 (en) * 2006-12-08 2010-09-14 Samsung Led Co., Ltd. Vertical structure LED device and method of manufacturing the same
KR100849826B1 (en) 2007-03-29 2008-07-31 삼성전기주식회사 Light emitting device and package containing same
KR101371511B1 (en) * 2007-10-04 2014-03-11 엘지이노텍 주식회사 Light emitting device having vertical topology
US8188506B2 (en) 2008-09-30 2012-05-29 Lg Innotek Co., Ltd. Semiconductor light emitting device

Patent Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5479197A (en) * 1991-07-11 1995-12-26 Canon Kabushiki Kaisha Head for recording apparatus
US20030113581A1 (en) * 2001-12-14 2003-06-19 Mariko Gotou Electroluminescent element
US20080142809A1 (en) * 2006-03-14 2008-06-19 Lg Electronics Inc. Light emitting device having vertical structure and method for manufacturing the same
US20070228942A1 (en) * 2006-03-28 2007-10-04 Tomonori Akai Organic electroluminescent element

Cited By (17)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8222659B2 (en) * 2008-12-12 2012-07-17 Sony Corporation Semiconductor light-emitting device and method for manufacturing the same
US8628994B2 (en) 2008-12-12 2014-01-14 Sony Corporation Semiconductor light-emitting device and method for manufacturing the same
US20100148202A1 (en) * 2008-12-12 2010-06-17 Sony Corporation Semiconductor light-emitting device and method for manufacturing the same
US9166113B2 (en) 2009-12-21 2015-10-20 Lg Innotek Co., Ltd. Light emitting device and method of manufacture
US20110147780A1 (en) * 2009-12-21 2011-06-23 Lee Sang-Youl Light emitting device and method of manufacture
US20110151606A1 (en) * 2009-12-21 2011-06-23 Hwan Hee Jeong Light emitting device and method of manufacture
US8102484B2 (en) 2009-12-21 2012-01-24 Lg Innotek Co., Ltd. Light emitting device and method of manufacture
US8420417B2 (en) * 2009-12-21 2013-04-16 Lg Innotek Co., Ltd. Light emitting device and method of manufacture
US8564738B2 (en) 2009-12-21 2013-10-22 Lg Innotek Co., Ltd. Light emitting device and method of manufacture
US10446692B2 (en) * 2011-08-23 2019-10-15 Micron Technology, Inc. Semiconductor devices and structures
US20180301539A1 (en) * 2011-08-23 2018-10-18 Micron Technology, Inc. Semiconductor devices and structures and methods of formation
US20200027990A1 (en) * 2011-08-23 2020-01-23 Micron Technology, Inc. Semiconductor devices comprising channel materials
US11011647B2 (en) * 2011-08-23 2021-05-18 Micron Technology, Inc. Semiconductor devices comprising channel materials
US20210273111A1 (en) * 2011-08-23 2021-09-02 Micron Technology, Inc. Methods of forming a semiconductor device comprising a channel material
US11652173B2 (en) * 2011-08-23 2023-05-16 Micron Technology, Inc. Methods of forming a semiconductor device comprising a channel material
US8952416B2 (en) * 2012-08-21 2015-02-10 Lg Innotek Co., Ltd. Light emitting device
US20140054543A1 (en) * 2012-08-21 2014-02-27 Hwan Hee Jeong Light emitting device

Also Published As

Publication number Publication date
US20140332836A1 (en) 2014-11-13
EP2187458A2 (en) 2010-05-19
US9899571B2 (en) 2018-02-20
EP2187458A3 (en) 2014-12-31
US20120280268A1 (en) 2012-11-08
EP2187458B8 (en) 2021-09-08
US9412908B2 (en) 2016-08-09
EP2187458B1 (en) 2021-07-28
KR20100054339A (en) 2010-05-25
US20170244007A9 (en) 2017-08-24
KR100962898B1 (en) 2010-06-10
CN103489971A (en) 2014-01-01
CN101740686B (en) 2013-09-18
CN101740686A (en) 2010-06-16
CN103489971B (en) 2016-08-10

Similar Documents

Publication Publication Date Title
US7947997B2 (en) Semiconductor light emitting device
US8022435B2 (en) Semiconductor light emitting device
US7999282B2 (en) Semiconductor light emitting device
US8680555B2 (en) Semiconductor light emitting device
US8471286B2 (en) Semiconductor light emitting device
US8106404B2 (en) Semiconductor light emitting device
US9899571B2 (en) Semiconductor light emitting device
EP2290709B1 (en) Semiconductor light-emitting device
US8101958B2 (en) Semiconductor light-emitting device
US20100163893A1 (en) Semiconductor light emitting device
US8168987B2 (en) Semiconductor light emitting device
USRE48774E1 (en) Semiconductor light emitting device
KR101500027B1 (en) Semiconductor light emitting device

Legal Events

Date Code Title Description
AS Assignment

Owner name: LG INNOTEK CO., LTD.,KOREA, REPUBLIC OF

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:JEONG, HWAN HEE;REEL/FRAME:023531/0205

Effective date: 20091111

STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION