US20090315122A1 - Semiconductor device having ohmic recessed electrode - Google Patents
Semiconductor device having ohmic recessed electrode Download PDFInfo
- Publication number
- US20090315122A1 US20090315122A1 US12/549,860 US54986009A US2009315122A1 US 20090315122 A1 US20090315122 A1 US 20090315122A1 US 54986009 A US54986009 A US 54986009A US 2009315122 A1 US2009315122 A1 US 2009315122A1
- Authority
- US
- United States
- Prior art keywords
- layer
- ohmic
- dimensional electron
- electron gas
- hemt
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/40—FETs having zero-dimensional [0D], one-dimensional [1D] or two-dimensional [2D] charge carrier gas channels
- H10D30/47—FETs having zero-dimensional [0D], one-dimensional [1D] or two-dimensional [2D] charge carrier gas channels having 2D charge carrier gas channels, e.g. nanoribbon FETs or high electron mobility transistors [HEMT]
- H10D30/471—High electron mobility transistors [HEMT] or high hole mobility transistors [HHMT]
- H10D30/475—High electron mobility transistors [HEMT] or high hole mobility transistors [HHMT] having wider bandgap layer formed on top of lower bandgap active layer, e.g. undoped barrier HEMTs such as i-AlGaN/GaN HEMTs
- H10D30/4755—High electron mobility transistors [HEMT] or high hole mobility transistors [HHMT] having wider bandgap layer formed on top of lower bandgap active layer, e.g. undoped barrier HEMTs such as i-AlGaN/GaN HEMTs having wide bandgap charge-carrier supplying layers, e.g. modulation doped HEMTs such as n-AlGaAs/GaAs HEMTs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/01—Manufacture or treatment
- H10D30/015—Manufacture or treatment of FETs having heterojunction interface channels or heterojunction gate electrodes, e.g. HEMT
-
- H10D64/0125—
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/20—Electrodes characterised by their shapes, relative sizes or dispositions
- H10D64/23—Electrodes carrying the current to be rectified, amplified, oscillated or switched, e.g. sources, drains, anodes or cathodes
- H10D64/251—Source or drain electrodes for field-effect devices
- H10D64/256—Source or drain electrodes for field-effect devices for lateral devices wherein the source or drain electrodes are recessed in semiconductor bodies
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/80—Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials
- H10D62/83—Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials being Group IV materials, e.g. B-doped Si or undoped Ge
- H10D62/832—Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials being Group IV materials, e.g. B-doped Si or undoped Ge being Group IV materials comprising two or more elements, e.g. SiGe
- H10D62/8325—Silicon carbide
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/80—Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials
- H10D62/85—Semiconductor bodies, or regions thereof, of devices having potential barriers characterised by the materials being Group III-V materials, e.g. GaAs
- H10D62/8503—Nitride Group III-V materials, e.g. AlN or GaN
Definitions
- the present invention relates to a technique for reducing the ohmic resistance of an ohmic electrode having a recessed structure and formed in a semiconductor device.
- the present invention may be applied to the source electrode and drain electrode of a High Electron Mobility Transistor (HEMT), for example.
- HEMT High Electron Mobility Transistor
- a HEMT is known as a type of Field Effect Transistor (FET).
- FET Field Effect Transistor
- a feature of a HEMT is that a current path is formed by a two-dimensional electron gas layer generated on the interface between two types of semiconductor film having different band gaps.
- a HEMT comprises a channel-forming layer formed on a substrate and a Schottky layer formed on the channel-forming layer. Films having different band gaps are used as the channel-forming layer and Schottky layer. For example, a GaN film may be used as the channel-forming layer, and an AlGaN film may be used as the Schottky layer. The two-dimensional electron gas layer is formed on the interface between the channel-forming layer and the Schottky layer.
- a cap layer is formed on the surface of the Schottky layer.
- a source electrode, a drain electrode, and a gate electrode are disposed on the cap layer.
- the source electrode and drain electrode are ohmic electrodes.
- the gate electrode When a potential is applied to the gate electrode, a depletion layer is formed in the two-dimensional electron gas layer. A current flowing between the source electrode and the drain electrode is controlled by the depletion layer. In the two-dimensional electron gas layer, electron mobility is much greater than that of a normal semiconductor. Therefore, the HEMT operates at a higher speed than a typical FET.
- contact resistance between the ohmic electrodes and the two-dimensional electron gas layer is preferably reduced.
- Ohmic contact resistance between a metal electrode and a semiconductor may be calculated using the following Equation (1). This calculation method is disclosed in “3. Ultra High Speed Compound Semiconductor Devices”, edited by Masamichi Omori and supervised by Takuo Sugano, Baifukan, 6.2 Electrode Formation Technology (p. 196-202).
- Rc is ohmic contact resistance (ohm ⁇ mm)
- ⁇ c is contact resistivity (ohm ⁇ cm 2 )
- ⁇ is sheet resistance (ohm/sq)
- W is the gate width, and therefore the ohmic electrode width
- L is the ohmic electrode length.
- Le is the ohmic electrode length when the current flowing into the ohmic electrodes is 1/e of the entire current.
- an ohmic recess structure As a third technique for reducing ohmic contact resistance between a metal electrode and a semiconductor, an ohmic recess structure is known.
- an ohmic recess structure an ohmic electrode is buried in a recess formed in the surface of the semiconductor layer.
- K. Kaifu et al. 2005 The Electrochemical Society, “AlGaN/GaN HEMTs with Recessed Ohmic Electrodes on Si Substrates”, ECS Transactions Vol. 1, No. 2, pp. 259-265 is known as a document which discloses an ohmic recess structure.
- K. Kaifu et al. disclose a HEMT employing an ohmic recess in FIG. 2 thereof. As shown in this drawing, an ohmic electrode is buried in a recess formed in a GaN thin film by etching. K. Kaifu et al. reduce ohmic resistance by causing the two-dimensional electron gas layer to contact the bottom surface of the ohmic electrode directly.
- An object of the present invention is to provide a semiconductor device in which the electric resistance of an ohmic contact formed between a semiconductor film and an ohmic electrode can be reduced sufficiently, and in which variation in the ohmic resistance value caused by manufacturing irregularities is small.
- a semiconductor device comprises: a channel-forming layer formed on a semiconductor substrate; a Schottky layer formed on the channel-forming layer; a two-dimensional electron gas layer formed on an interface between the Schottky layer and the channel-forming layer by an electron supplied to the channel-forming layer from the Schottky layer; a gate electrode formed on the Schottky layer via a cap layer; and a recess-structured ohmic electrode containing a plurality of side faces which are in ohmic contact with the two-dimensional electron gas layer and non-parallel to a channel width direction.
- FIG. 1 is a plan view showing an outline of the structure of a semiconductor device according to a first embodiment
- FIG. 2A is an A-A′ sectional view of FIG. 1 ;
- FIG. 2B is a B-B′ sectional view of FIG. 1 ;
- FIG. 3A is a plan view illustrating a manufacturing process for the semiconductor device according to the first embodiment
- FIG. 3B is an I-I′ sectional view of FIG. 3A ;
- FIG. 4A is a plan view illustrating the manufacturing process for the semiconductor device according to the first embodiment
- FIG. 4B is a C-C′ sectional view of FIG. 4A ;
- FIG. 4C is a D-D′ sectional view of FIG. 4A ;
- FIGS. 5A and 5B are sectional views illustrating the manufacturing process for the semiconductor device according to the first embodiment
- FIG. 6 is a plan view showing an outline of the structure of a semiconductor device according to a second embodiment
- FIG. 7 is an E-E′ sectional view of FIG. 6 ;
- FIG. 8A is a plan view illustrating a manufacturing process for the semiconductor device according to the second embodiment
- FIG. 8B is an F-F′ sectional view of FIG. 8A ;
- FIG. 9 is a sectional view illustrating the manufacturing process for the semiconductor device according to the second embodiment.
- a semiconductor device according to a first embodiment of the present invention will be described below using an example in which the present invention is applied to a GaN-HEMT, or in other words a HEMT using a GaN layer as a semiconductor layer.
- FIGS. 1 , 2 A, and 2 B show an outline of the structure of the GaN-HEMT according to this embodiment.
- FIG. 1 is a plan view
- FIG. 2A is an A-A′ sectional view of FIG. 1
- FIG. 2B is a B-B′ sectional view of FIG. 1 .
- a GaN-HEMT 100 of this embodiment comprises laminated layers, including a buffer layer 102 , a channel-forming layer 103 , a Schottky layer 104 , and a cap layer 105 , formed on a semiconductor substrate 101 .
- An isolation region 106 , a source electrode 107 , a drain electrode 108 , and a gate electrode 109 are formed on the laminated layers.
- a substrate such as an SiC substrate, a sapphire substrate, or a silicon substrate is used, For example.
- the buffer layer 102 is a layer for obtaining enough property of the channel-forming layer 103 .
- the buffer layer 102 should be formed on the semiconductor substrate 101 to suppress the occur of the dislocation in the channel-forming layer 103 .
- the buffer layer 102 of GaN-HEMT may be formed by depositing GaN, AlGaN, AlN or the like.
- the buffer layer 102 which is formed by depositing GaN at high temperature, and the thickness of which is 2 ⁇ m at least, may be employed.
- the channel-forming layer 103 is a layer for forming a channel, or in other words a current path.
- a high-resistance GaN film for example, may be used as the channel-forming layer 103 .
- the Schottky layer 104 is a layer for generating electrodes for a two-dimensional electron gas. Since the electrons of the Schottky layer 104 move to the channel-forming layer 103 , a two-dimensional electron gas layer 110 is formed on the interface between the layers 103 and 104 .
- the two-dimensional electron gas layer 110 serves as the channel of the HEMT 100 .
- a high-resistance AlGaN film, for example, may be used as the Schottky layer 104 .
- the cap layer 105 is a layer for preventing oxidation of the Schottky layer 104 .
- the device characteristics of the GaN-HEMT 100 improves by forming the cap layer 105 .
- a GaN film, for example, may be used as the cap layer 105 .
- the isolation region 106 is formed for separating the GaN-HEMT 100 from other elements formed on the semiconductor substrate 101 .
- the isolation region 106 may be formed by the ion implantation of Ar, N or O, for example.
- the source electrode 107 is an ohmic electrode for supplying electrons to the two-dimensional electron gas layer 110 .
- the source electrode 107 comprises a lower portion 107 a buried in the laminated layers 103 to 105 , and an upper portion 107 b exposed on the surface of the layer 105 .
- the drain electrode 108 is an ohmic electrode for receiving electrons from the two-dimensional electron gas layer 110 .
- the drain electrode 108 comprises a lower portion 108 a buried in the laminated layers 103 to 105 , and an upper portion 108 b exposed on the surface of the layer 105 .
- the source electrode 107 and drain electrode 108 are formed by laminating together a titanium film and an aluminum film.
- the thickness of the titanium film is 15 nm, for example, and the thickness of the aluminum film is 100 nm, for example.
- the electrodes 107 , 108 are formed to deeper positions than the two-dimensional electron gas layer 110 .
- the respective side faces of the electrodes 107 , 108 can be brought into direct contact with the two-dimensional electron gas layer 110 .
- the electrodes 107 , 108 may be disposed in direct contact with the isolation region 106 .
- the side of each of the electrodes 107 , 108 which contacts the two-dimensional electron gas layer 110 i.e. the side which faces the other electrode, comprises a plurality of faces that are non-parallel to the channel direction.
- the contact side between the source electrode 107 and the two-dimensional electron gas layer 110 has a saw tooth form
- the contact surface between the drain electrode 108 and the two-dimensional electron gas layer 110 has a comb tooth form
- Both of the electrodes 107 , 108 may take saw tooth forms and both of the electrodes 107 , 108 may take comb tooth forms.
- Other non-planar forms such as a waveform, for example, maybe employed.
- the effects of the present invention can be obtained using any form, as long as the contact area between the electrodes 107 , 108 and the two-dimensional electron gas layer 110 is greater than that of a planar form.
- the pitch of the saw tooth form and comb tooth form There are no limitations on the pitch of the saw tooth form and comb tooth form. For example , if the gate length is 1 ⁇ m, the pitch may be set at 4 ⁇ m.
- the gate electrode 109 is an electrode for forming a depletion layer in the two-dimensional electron gas layer 110 .
- the ON/OFF status or the drain current value of the HEMT 100 is controlled by the depletion layer.
- the gate electrode 109 is formed by laminating together a nickel film and a gold film, for example.
- FIGS. 3A to 5B are views illustrating the manufacturing process for the HEMT 100 according to the present embodiment.
- FIG. 3A is a plan view
- FIG. 3B is an I-I′ sectional view of FIG. 3A
- FIG. 4A is a plan view
- FIG. 4B is a C-C′ sectional view of FIG. 4A
- FIG. 4C is a D-D′ sectional view of FIG. 4A
- FIG. 5A is a sectional view corresponding to FIG. 4B
- FIG. 5B is a sectional view corresponding to FIG. 4C .
- the buffer layer 102 , channel-forming layer 103 , Schottky layer 104 , and cap layer 105 are formed on the semiconductor substrate 101 , and then, using a ion implantation and other techniques, for example, the isolation region 106 is formed (see FIGS. 3A and 3B ).
- a resist pattern is formed using a normal photolithography method.
- Recesses 401 , 402 are then formed in the surface of the substrate 101 by etching using the resist pattern as a mask.
- the recesses 401 , 402 are formed to deeper positions than the two-dimensional electron gas layer 110 . In a typical HEMT, the depth of the recesses 401 , 402 is approximately 50 nm at most.
- the recesses 401 , 402 are formed in direct contact with the isolation region 106 .
- the right side of the recess 401 i.e.
- the side opposing the recess 402 is formed in a saw tooth shape, while the left side of the recess 402 , i.e. the side opposing the recess 401 , is formed in a comb tooth shape.
- ICP-RIE Inductive Coupled Plasma Reactive Ion Etching
- the reason for this is that with this etching technique, damage to the two-dimensional electron gas layer 110 is small.
- the etching may be performed using BC13 as an etching gas under the following conditions.
- the resist pattern is then removed, whereby the formation process of the recesses 401 , 402 is complete (see FIGS. 4A , 4 B, and 4 C).
- the source electrode 107 and drain electrode 108 are formed in the recesses 401 , 402 .
- the electrodes 107 , 108 are formed using a lift-off method. In this lift-off process, first a resist pattern exposing the recesses 401 , 402 and the periphery thereof is formed using a normal photolithography method.
- a titanium film and an aluminum film are formed consecutively in the recesses 401 , 402 and the periphery thereof by vacuum deposition using the resist pattern as a mask.
- the thickness of the titanium film is 15 nm, for example, while the thickness of the aluminum film is 100 nm, for example.
- the electrodes 107 , 108 are preferably formed with flat upper faces. The reason for this is that if hollows exist on the upper face of the electrodes 107 , 108 , a malfunction is more likely to occur in the HEMT.
- the resist pattern is then removed.
- the substrate 101 is then subjected to heat treatment in a nitrogen atmosphere.
- the heating temperature is 600° C., for example, and the heating time is two minutes, for example.
- the formation process of the source electrode 107 and drain electrode 108 is complete (see FIGS. 5A and 5B ).
- the gate electrode 109 is formed on the cap layer 105 using a lift-off method.
- a resist pattern exposing only the formation region of the gate electrode 109 is formed on the cap layer 105 using a normal photolithography method.
- the gate electrode 109 is preferably formed in the center of a region sandwiched between the electrodes 107 , 108 . Accordingly, the resist pattern is formed so as to expose only the center of the region between the electrodes 107 , 108 .
- a nickel film and a gold film are formed consecutively by vacuum deposition using the resist pattern as a mask.
- the resist pattern is then removed.
- the substrate 101 is then subjected to heat treatment in a nitrogen atmosphere.
- the heating temperature is 400° C., for example, and the heating time is two minutes, for example.
- the HEMT 100 shown in FIGS. 1 , 2 A, and 2 B is complete.
- the contact surface between the source electrode 107 and the two-dimensional electron gas layer 110 is formed in a saw tooth shape, and the contact surface between the drain electrode 108 and two-dimensional electron gas layer 110 is formed in a comb tooth shape.
- this embodiment is capable of providing the HEMT 100 , in which the practical gate width is increased beyond that of a conventional HEMT without altering the size of the HEMT.
- the value of the gate width W in Equation (1) is greater than that of a conventional HEMT.
- this embodiment is capable of providing the HEMT 100 , in which the ohmic resistance of the source electrode 107 and drain electrode 108 is small.
- the bottom faces of the ohmic electrodes do not have to contact the two-dimensional electron gas layer, and therefore variation in the ohmic resistance value caused by manufacturing irregularities is small.
- a semiconductor device according to a second embodiment of the present invention will be described using an example in which the present invention is applied to a GaN-HEMT, or in other words a HEMT using a GaN layer as a semiconductor layer.
- FIGS. 6 and 7 show an outline of the structure of the GaN-HEMT according to this embodiment.
- FIG. 6 is a plan view
- FIG. 7 is an E-E′ sectional view of FIG. 6 .
- constitutional elements having identical reference numerals to those of FIGS. 1 to 2B are identical to the corresponding elements in FIGS. 1 to 2B .
- a HEMT 600 according to this embodiment differs from the HEMT 100 according to the first embodiment in the structure of the source electrode and drain electrode.
- a source electrode 610 and a drain electrode 620 are ohmic electrodes.
- the source electrode 610 comprises a plurality of lower portion electrodes 611 and a single upper portion electrode 612 .
- the drain electrode 620 comprises a plurality of lower portion electrodes 621 and a single upper portion electrode 622 .
- the lower portion electrodes 611 , 621 are buried in the laminated films formed on the substrate 101 .
- the upper portion electrode 612 is electrically connected to all of the lower portion electrodes 611
- the upper portion electrode 622 is electrically connected to all of the lower portion electrodes 621 .
- the lower portion electrodes 611 , 621 are formed to deeper positions than the two-dimensional electron gas layer 110 .
- the side faces of the lower portion electrodes 611 , 621 can be brought into direct contact with the two-dimensional electron gas layer 110 .
- the lower portion electrodes 611 , 621 may directly contact the isolation region 106 .
- the lower portion electrodes 611 , 621 are formed in a columnar form such as a square column or circular column, for example.
- the effects of the present invention can be obtained using any form, as long as the contact area between the electrodes 610 , 620 and the two-dimensional electron gas layer 110 is greater than that of a conventional HEMT.
- the pitch of the lower portion electrodes 611 , 621 There are no limitations on the pitch of the lower portion electrodes 611 , 621 . For example, if the gate length is 1 ⁇ m, the pitch may be set at 1 ⁇ m.
- the lower portion electrodes 611 , 621 do not have to be disposed in a matrix form or at fixed intervals.
- the source electrode 610 and drain electrode 620 are formed by laminating together a titanium film and an aluminum film.
- the thickness of the titanium film is 15 nm, for example, and the thickness of the aluminum film is 100 nm, for example.
- FIGS. 8A to 9 are views illustrating the manufacturing process for the HEMT 600 according to this embodiment.
- FIG. 8A is a plan view
- FIG. 8B is an F-F′ sectional view of FIG. 8A
- FIG. 9 is a sectional view corresponding to FIG. 8B .
- the buffer layer 102 , channel-forming layer 103 , Schottky layer 104 , and cap layer 105 are formed on the semiconductor substrate 101 using a normal thin film formation technique, and then, using a ion implantation and other techniques, for example, the isolation region 106 is formed.
- a resist pattern is formed using a normal photolithography method.
- a plurality of recesses 801 , 801 , . . . and a plurality of recesses 802 , 802 , . . . are then formed in the surface of the substrate 101 by etching using the resist pattern as a mask.
- the recesses 801 , 802 are formed to deeper positions than the two-dimensional electron gas layer 110 . In a typical HEMT, the depth of the recesses 801 , 802 is approximately 50 nm at most.
- the etching method and conditions may be identical to those of the first embodiment.
- the resist pattern is then removed, whereby the formation process of the recesses 801 , 802 is complete (see FIGS. 8A and 8B ).
- the source electrode 610 and drain electrode 620 are formed in the recesses 801 , 802 using a lift-off method.
- a resist pattern exposing the recesses 801 , 802 and the periphery thereof is formed using a normal photolithography method.
- a titanium film and an aluminum film are formed consecutively in the recesses 801 , 802 and the periphery thereof by vacuum deposition using the resist pattern as a mask.
- the thickness of the titanium film is 15 nm, for example, while the thickness of the aluminum film is 100 nm, for example.
- the lower portion electrodes 611 , 621 and the upper portion electrodes 612 , 622 are formed simultaneously in a single step.
- the upper portion electrodes 612 , 622 are preferably formed with flat upper faces. The reason for this is that if recesses exist on the upper face of the upper portion electrodes 612 , 622 , a malfunction is more likely to occur in the HEMT.
- the resist pattern is then removed.
- the substrate 101 is then subjected to heat treatment in a nitrogen atmosphere.
- the heating temperature is 600° C., for example, and the heating time is two minutes, for example.
- the formation process of the source electrode 610 and drain electrode 620 is complete (see FIG. 9 ).
- the gate electrode 109 is formed on the cap layer 105 using a lift-off method.
- a resist pattern exposing only the formation region of the gate electrode 109 is formed on the cap layer 105 using a normal photolithography method.
- the gate electrode 109 is preferably formed in the center of a region sandwiched between the electrodes 610 , 620 . Accordingly, the resist pattern is formed so as to expose only the center of the region between the electrodes 610 , 620 .
- a nickel film and a gold film are formed consecutively by vacuum deposition using the resist pattern as a mask.
- the resist pattern is then removed.
- the substrate 101 is then subjected to heat treatment in a nitrogen atmosphere.
- the heating temperature is 400° C., for example, and the heating time is two minutes, for example.
- the HEMT 600 shown in FIGS. 8A to 9 is complete.
- the ohmic electrodes 610 , 620 comprise the plurality of columnar lower portion electrodes 611 , 621 , respectively.
- the contact area between the ohmic electrodes 610 , 620 and the two-dimensional electron gas layer 110 is even larger than that of the HEMT 100 according to the first embodiment.
- the bottom faces of the ohmic electrodes do not have to be brought into contact with the two-dimensional electron gas layer, and therefore variation in the ohmic resistance value caused by manufacturing irregularities is small.
Landscapes
- Junction Field-Effect Transistors (AREA)
- Electrodes Of Semiconductors (AREA)
Abstract
The present invention provides a semiconductor device having a recess-structured ohmic electrode, in which the resistance is small and variation in the resistance value caused by manufacturing irregularities is small. In the semiconductor device of the present invention, a two-dimensional electron gas layer is formed on the interface between a channel-forming layer and a Schottky layer by electrons supplied from the Schottky layer. The ohmic electrode comprises a plurality of side faces in ohmic contact with the two-dimensional electron gas layer. At least a part of side faces of the ohmic electrodes are non-parallel to a channel width direction. In a preferred embodiment of the present invention, the side faces have a saw tooth form or a comb tooth form. Since the contact area between the ohmic electrode and the two-dimensional electron gas layer is increased, ohmic resistance is reduced.
Description
- This application is a divisional of U.S. patent application Ser. No. 11/636,430, filed Dec. 11, 2006, the subject matter of which application is incorporated herein by reference in its entirety, which claims the benefit of Japanese Patent Application No. 2005-357589, filed on Dec. 12, 2005, in the Japanese Patent Office, the disclosure of which is incorporated herein in its entirety by reference.
- 1. Field of the Invention
- The present invention relates to a technique for reducing the ohmic resistance of an ohmic electrode having a recessed structure and formed in a semiconductor device. The present invention may be applied to the source electrode and drain electrode of a High Electron Mobility Transistor (HEMT), for example.
- 2. Description of Related Art
- In the prior art, a HEMT is known as a type of Field Effect Transistor (FET). A feature of a HEMT is that a current path is formed by a two-dimensional electron gas layer generated on the interface between two types of semiconductor film having different band gaps.
- Typically, a HEMT comprises a channel-forming layer formed on a substrate and a Schottky layer formed on the channel-forming layer. Films having different band gaps are used as the channel-forming layer and Schottky layer. For example, a GaN film may be used as the channel-forming layer, and an AlGaN film may be used as the Schottky layer. The two-dimensional electron gas layer is formed on the interface between the channel-forming layer and the Schottky layer.
- A cap layer is formed on the surface of the Schottky layer. A source electrode, a drain electrode, and a gate electrode are disposed on the cap layer. The source electrode and drain electrode are ohmic electrodes.
- When a potential is applied to the gate electrode, a depletion layer is formed in the two-dimensional electron gas layer. A current flowing between the source electrode and the drain electrode is controlled by the depletion layer. In the two-dimensional electron gas layer, electron mobility is much greater than that of a normal semiconductor. Therefore, the HEMT operates at a higher speed than a typical FET.
- To improve the characteristics of the HEMT, contact resistance between the ohmic electrodes and the two-dimensional electron gas layer is preferably reduced.
- Ohmic contact resistance between a metal electrode and a semiconductor may be calculated using the following Equation (1). This calculation method is disclosed in “3. Ultra High Speed Compound Semiconductor Devices”, edited by Masamichi Omori and supervised by Takuo Sugano, Baifukan, 6.2 Electrode Formation Technology (p. 196-202).
-
Rc=((ρc×ρ□)0.5 /w×(1−e −L/Le)−1 (1) - In Equation (1), Rc is ohmic contact resistance (ohm×mm), ρc is contact resistivity (ohm×cm2), ρ□ is sheet resistance (ohm/sq), W is the gate width, and therefore the ohmic electrode width, and L is the ohmic electrode length. Further, Le is the ohmic electrode length when the current flowing into the ohmic electrodes is 1/e of the entire current.
- It is usually believed that if L is 3×Le or more, the ohmic contact resistance can be sufficiently reduced. When L=3×Le, 1−e−L/Le=0.95. Hence, when L is sufficiently longer than Le, the following Equation (2) is approximately established.
-
Rc=(ρc×ρ□)0.5 /w) (2) - The value of Le varies according to the sheet resistance and electron mobility of the two-dimensional electron gas layer. For example, when the sheet resistance is 400 ohm and the electron mobility is 4000 cm2/Vs, Le=1.5 μm. Le increases as the electron mobility of the two-dimensional electron gas layer decreases, and therefore the length L of the ohmic electrodes must be increased. For example, when the channel-forming layer is formed from GaN and the Schottky layer is formed from AlGaN, the electron mobility is approximately 1500 cm2/Vs. Hence, in a HEMT using a hetero junction of AlGaN and GaN, the source electrode and drain electrode must be made extremely long.
- As another technique for reducing ohmic contact resistance between a metal electrode and a semiconductor, a method of alloying the contact surfaces is known. However, when semiconductors having a large energy gap are used, the energy required for alloying is extremely large, and therefore the alloying is difficult. In a HEMT using a hetero-junction of AlGaN and GaN, alloying is essentially impossible.
- As a third technique for reducing ohmic contact resistance between a metal electrode and a semiconductor, an ohmic recess structure is known. In an ohmic recess structure, an ohmic electrode is buried in a recess formed in the surface of the semiconductor layer. For example, K. Kaifu et al. 2005 The Electrochemical Society, “AlGaN/GaN HEMTs with Recessed Ohmic Electrodes on Si Substrates”, ECS Transactions Vol. 1, No. 2, pp. 259-265 is known as a document which discloses an ohmic recess structure.
- K. Kaifu et al. disclose a HEMT employing an ohmic recess in
FIG. 2 thereof. As shown in this drawing, an ohmic electrode is buried in a recess formed in a GaN thin film by etching. K. Kaifu et al. reduce ohmic resistance by causing the two-dimensional electron gas layer to contact the bottom surface of the ohmic electrode directly. - However, according to an investigation conducted by the present inventor, the electric resistance of an ohmic contact formed between a semiconductor film and an ohmic electrode cannot be reduced sufficiently with the technique disclosed in K. Kaifu et al. This technique is also disadvantaged in that variation in the ohmic resistance value caused by manufacturing irregularities is large.
- An object of the present invention is to provide a semiconductor device in which the electric resistance of an ohmic contact formed between a semiconductor film and an ohmic electrode can be reduced sufficiently, and in which variation in the ohmic resistance value caused by manufacturing irregularities is small.
- To achieve this object, a semiconductor device according to the present invention comprises: a channel-forming layer formed on a semiconductor substrate; a Schottky layer formed on the channel-forming layer; a two-dimensional electron gas layer formed on an interface between the Schottky layer and the channel-forming layer by an electron supplied to the channel-forming layer from the Schottky layer; a gate electrode formed on the Schottky layer via a cap layer; and a recess-structured ohmic electrode containing a plurality of side faces which are in ohmic contact with the two-dimensional electron gas layer and non-parallel to a channel width direction.
- Other objects and advantages of the present invention will be described with reference to the following attached drawings, in which:
-
FIG. 1 is a plan view showing an outline of the structure of a semiconductor device according to a first embodiment; -
FIG. 2A is an A-A′ sectional view ofFIG. 1 ; -
FIG. 2B is a B-B′ sectional view ofFIG. 1 ; -
FIG. 3A is a plan view illustrating a manufacturing process for the semiconductor device according to the first embodiment; -
FIG. 3B is an I-I′ sectional view ofFIG. 3A ; -
FIG. 4A is a plan view illustrating the manufacturing process for the semiconductor device according to the first embodiment; -
FIG. 4B is a C-C′ sectional view ofFIG. 4A ; -
FIG. 4C is a D-D′ sectional view ofFIG. 4A ; -
FIGS. 5A and 5B are sectional views illustrating the manufacturing process for the semiconductor device according to the first embodiment; -
FIG. 6 is a plan view showing an outline of the structure of a semiconductor device according to a second embodiment; -
FIG. 7 is an E-E′ sectional view ofFIG. 6 ; -
FIG. 8A is a plan view illustrating a manufacturing process for the semiconductor device according to the second embodiment; -
FIG. 8B is an F-F′ sectional view ofFIG. 8A ; and -
FIG. 9 is a sectional view illustrating the manufacturing process for the semiconductor device according to the second embodiment. - Embodiments of the present invention will be described below using the drawings. In the drawings, the size, shape, and positional relationships of the various constitutional components are illustrated schematically to a degree which facilitates understanding of the present invention, and the numerical conditions described below are merely examples.
- A semiconductor device according to a first embodiment of the present invention will be described below using an example in which the present invention is applied to a GaN-HEMT, or in other words a HEMT using a GaN layer as a semiconductor layer.
-
FIGS. 1 , 2A, and 2B show an outline of the structure of the GaN-HEMT according to this embodiment.FIG. 1 is a plan view,FIG. 2A is an A-A′ sectional view ofFIG. 1 , andFIG. 2B is a B-B′ sectional view ofFIG. 1 . - As shown in
FIGS. 1 , 2A, and 2B, a GaN-HEMT 100 of this embodiment comprises laminated layers, including abuffer layer 102, a channel-forminglayer 103, aSchottky layer 104, and acap layer 105, formed on asemiconductor substrate 101. Anisolation region 106, asource electrode 107, adrain electrode 108, and agate electrode 109 are formed on the laminated layers. - As the
semiconductor substrate 101, a substrate such as an SiC substrate, a sapphire substrate, or a silicon substrate is used, For example. - The
buffer layer 102 is a layer for obtaining enough property of the channel-forminglayer 103. When the lattice constants of thesemiconductor substrate 101 and the channel-forminglayer 103 are different, thebuffer layer 102 should be formed on thesemiconductor substrate 101 to suppress the occur of the dislocation in the channel-forminglayer 103. Thebuffer layer 102 of GaN-HEMT may be formed by depositing GaN, AlGaN, AlN or the like. In the case where thesemiconductor layer 101 is made from SiC in which the lattice constant is 3.08 angstrom and the channel-forminglayer 103 is formed from GaN in which the lattice constant is 3.189 angstrom, thebuffer layer 102 which is formed by depositing GaN at high temperature, and the thickness of which is 2 μm at least, may be employed. - The channel-forming
layer 103 is a layer for forming a channel, or in other words a current path. A high-resistance GaN film, for example, may be used as the channel-forminglayer 103. - The
Schottky layer 104 is a layer for generating electrodes for a two-dimensional electron gas. Since the electrons of theSchottky layer 104 move to the channel-forminglayer 103, a two-dimensionalelectron gas layer 110 is formed on the interface between the 103 and 104. The two-dimensionallayers electron gas layer 110 serves as the channel of theHEMT 100. A high-resistance AlGaN film, for example, may be used as theSchottky layer 104. - The
cap layer 105 is a layer for preventing oxidation of theSchottky layer 104. The device characteristics of the GaN-HEMT 100 improves by forming thecap layer 105. A GaN film, for example, may be used as thecap layer 105. - The
isolation region 106 is formed for separating the GaN-HEMT 100 from other elements formed on thesemiconductor substrate 101. Theisolation region 106 may be formed by the ion implantation of Ar, N or O, for example. - The
source electrode 107 is an ohmic electrode for supplying electrons to the two-dimensionalelectron gas layer 110. Thesource electrode 107 comprises alower portion 107 a buried in thelaminated layers 103 to 105, and anupper portion 107 b exposed on the surface of thelayer 105. Thedrain electrode 108 is an ohmic electrode for receiving electrons from the two-dimensionalelectron gas layer 110. Thedrain electrode 108 comprises alower portion 108 a buried in thelaminated layers 103 to 105, and anupper portion 108 b exposed on the surface of thelayer 105. In this embodiment, as will be described below, thesource electrode 107 anddrain electrode 108 are formed by laminating together a titanium film and an aluminum film. The thickness of the titanium film is 15 nm, for example, and the thickness of the aluminum film is 100 nm, for example. As shown inFIGS. 1 , 2A, and 2B, the 107, 108 are formed to deeper positions than the two-dimensionalelectrodes electron gas layer 110. As a result, the respective side faces of the 107, 108 can be brought into direct contact with the two-dimensionalelectrodes electron gas layer 110. Further, the 107, 108 may be disposed in direct contact with theelectrodes isolation region 106. The side of each of the 107, 108 which contacts the two-dimensionalelectrodes electron gas layer 110, i.e. the side which faces the other electrode, comprises a plurality of faces that are non-parallel to the channel direction. In this embodiment, the contact side between thesource electrode 107 and the two-dimensionalelectron gas layer 110 has a saw tooth form, while the contact surface between thedrain electrode 108 and the two-dimensionalelectron gas layer 110 has a comb tooth form. Both of the 107, 108 may take saw tooth forms and both of theelectrodes 107, 108 may take comb tooth forms. Other non-planar forms such as a waveform, for example, maybe employed. The effects of the present invention can be obtained using any form, as long as the contact area between theelectrodes 107, 108 and the two-dimensionalelectrodes electron gas layer 110 is greater than that of a planar form. There are no limitations on the pitch of the saw tooth form and comb tooth form. For example , if the gate length is 1 μm, the pitch may be set at 4 μm. - The
gate electrode 109 is an electrode for forming a depletion layer in the two-dimensionalelectron gas layer 110. The ON/OFF status or the drain current value of theHEMT 100 is controlled by the depletion layer. Thegate electrode 109 is formed by laminating together a nickel film and a gold film, for example. - A manufacturing process for the
HEMT 100 according to the present embodiment will now be described.FIGS. 3A to 5B are views illustrating the manufacturing process for theHEMT 100 according to the present embodiment.FIG. 3A is a plan view,FIG. 3B is an I-I′ sectional view ofFIG. 3A ,FIG. 4A is a plan view,FIG. 4B is a C-C′ sectional view ofFIG. 4A , andFIG. 4C is a D-D′ sectional view ofFIG. 4A .FIG. 5A is a sectional view corresponding toFIG. 4B , andFIG. 5B is a sectional view corresponding toFIG. 4C . - First, using a normal thin film formation technique, the
buffer layer 102, channel-forminglayer 103,Schottky layer 104, andcap layer 105 are formed on thesemiconductor substrate 101, and then, using a ion implantation and other techniques, for example, theisolation region 106 is formed (seeFIGS. 3A and 3B ). - Next, a resist pattern, not shown in the drawing, is formed using a normal photolithography method.
401, 402 are then formed in the surface of theRecesses substrate 101 by etching using the resist pattern as a mask. The 401, 402 are formed to deeper positions than the two-dimensionalrecesses electron gas layer 110. In a typical HEMT, the depth of the 401, 402 is approximately 50 nm at most. Moreover, therecesses 401, 402 are formed in direct contact with therecesses isolation region 106. The right side of therecess 401, i.e. the side opposing therecess 402, is formed in a saw tooth shape, while the left side of therecess 402, i.e. the side opposing therecess 401, is formed in a comb tooth shape. Inductive Coupled Plasma Reactive Ion Etching (ICP-RIE) is preferably employed as the etching method. The reason for this is that with this etching technique, damage to the two-dimensionalelectron gas layer 110 is small. The etching may be performed using BC13 as an etching gas under the following conditions. -
- Etching gas flow rate: 20 sccm
- Gas pressure: 40 mTorr
- Power of Inductive Coupled Plasma: 50 watts
- Power of Reactive Ion Etching: 30 watts
- Frequency: 13.56 megahertz
- Etching time: 10 to 15 minutes
- The resist pattern is then removed, whereby the formation process of the
401, 402 is complete (seerecesses FIGS. 4A , 4B, and 4C). - Next, the
source electrode 107 anddrain electrode 108 are formed in the 401, 402. In this embodiment, therecesses 107, 108 are formed using a lift-off method. In this lift-off process, first a resist pattern exposing theelectrodes 401, 402 and the periphery thereof is formed using a normal photolithography method.recesses - Next, a titanium film and an aluminum film are formed consecutively in the
401, 402 and the periphery thereof by vacuum deposition using the resist pattern as a mask. As described above, the thickness of the titanium film is 15 nm, for example, while the thickness of the aluminum film is 100 nm, for example. Therecesses 107, 108 are preferably formed with flat upper faces. The reason for this is that if hollows exist on the upper face of theelectrodes 107, 108, a malfunction is more likely to occur in the HEMT.electrodes - The resist pattern is then removed.
- If necessary, the
substrate 101 is then subjected to heat treatment in a nitrogen atmosphere. In this heat treatment, the heating temperature is 600° C., for example, and the heating time is two minutes, for example. Following the heat treatment, the formation process of thesource electrode 107 anddrain electrode 108 is complete (seeFIGS. 5A and 5B ). - Next, the
gate electrode 109 is formed on thecap layer 105 using a lift-off method. In this lift-off process, first a resist pattern exposing only the formation region of thegate electrode 109 is formed on thecap layer 105 using a normal photolithography method. Thegate electrode 109 is preferably formed in the center of a region sandwiched between the 107, 108. Accordingly, the resist pattern is formed so as to expose only the center of the region between theelectrodes 107, 108.electrodes - Next, a nickel film and a gold film are formed consecutively by vacuum deposition using the resist pattern as a mask.
- The resist pattern is then removed.
- If necessary, the
substrate 101 is then subjected to heat treatment in a nitrogen atmosphere. In this heat treatment, the heating temperature is 400° C., for example, and the heating time is two minutes, for example. Following the heat treatment, theHEMT 100 shown inFIGS. 1 , 2A, and 2B is complete. - In the
HEMT 100 according to this embodiment, as described above, the contact surface between thesource electrode 107 and the two-dimensionalelectron gas layer 110 is formed in a saw tooth shape, and the contact surface between thedrain electrode 108 and two-dimensionalelectron gas layer 110 is formed in a comb tooth shape. Hence, this embodiment is capable of providing theHEMT 100, in which the practical gate width is increased beyond that of a conventional HEMT without altering the size of the HEMT. In other words, with theHEMT 100 of this embodiment, the value of the gate width W in Equation (1) is greater than that of a conventional HEMT. Thus, this embodiment is capable of providing theHEMT 100, in which the ohmic resistance of thesource electrode 107 anddrain electrode 108 is small. - In addition, with the
HEMT 100 of this embodiment, the bottom faces of the ohmic electrodes do not have to contact the two-dimensional electron gas layer, and therefore variation in the ohmic resistance value caused by manufacturing irregularities is small. - Next, a semiconductor device according to a second embodiment of the present invention will be described using an example in which the present invention is applied to a GaN-HEMT, or in other words a HEMT using a GaN layer as a semiconductor layer.
-
FIGS. 6 and 7 show an outline of the structure of the GaN-HEMT according to this embodiment.FIG. 6 is a plan view, andFIG. 7 is an E-E′ sectional view ofFIG. 6 . InFIGS. 6 and 7 , constitutional elements having identical reference numerals to those ofFIGS. 1 to 2B are identical to the corresponding elements inFIGS. 1 to 2B . - As is evident from
FIGS. 6 and 7 , aHEMT 600 according to this embodiment differs from theHEMT 100 according to the first embodiment in the structure of the source electrode and drain electrode. - A
source electrode 610 and adrain electrode 620 are ohmic electrodes. Thesource electrode 610 comprises a plurality oflower portion electrodes 611 and a singleupper portion electrode 612. Similarly, thedrain electrode 620 comprises a plurality oflower portion electrodes 621 and a singleupper portion electrode 622. The 611, 621 are buried in the laminated films formed on thelower portion electrodes substrate 101. Theupper portion electrode 612 is electrically connected to all of thelower portion electrodes 611, and similarly, theupper portion electrode 622 is electrically connected to all of thelower portion electrodes 621. As shown inFIG. 7 , the 611, 621 are formed to deeper positions than the two-dimensionallower portion electrodes electron gas layer 110. As a result, the side faces of the 611, 621 can be brought into direct contact with the two-dimensionallower portion electrodes electron gas layer 110. The 611, 621 may directly contact thelower portion electrodes isolation region 106. The 611, 621 are formed in a columnar form such as a square column or circular column, for example. The effects of the present invention can be obtained using any form, as long as the contact area between thelower portion electrodes 610, 620 and the two-dimensionalelectrodes electron gas layer 110 is greater than that of a conventional HEMT. There are no limitations on the pitch of the 611, 621. For example, if the gate length is 1 μm, the pitch may be set at 1 μm. Thelower portion electrodes 611, 621 do not have to be disposed in a matrix form or at fixed intervals. In this embodiment, thelower portion electrodes source electrode 610 anddrain electrode 620 are formed by laminating together a titanium film and an aluminum film. The thickness of the titanium film is 15 nm, for example, and the thickness of the aluminum film is 100 nm, for example. - A manufacturing process for the
HEMT 600 according to this embodiment will now be described.FIGS. 8A to 9 are views illustrating the manufacturing process for theHEMT 600 according to this embodiment.FIG. 8A is a plan view,FIG. 8B is an F-F′ sectional view ofFIG. 8A , andFIG. 9 is a sectional view corresponding toFIG. 8B . - First, similarly to the first embodiment, the
buffer layer 102, channel-forminglayer 103,Schottky layer 104, andcap layer 105 are formed on thesemiconductor substrate 101 using a normal thin film formation technique, and then, using a ion implantation and other techniques, for example, theisolation region 106 is formed. - Next, a resist pattern is formed using a normal photolithography method. A plurality of
801, 801, . . . and a plurality ofrecesses 802, 802, . . . are then formed in the surface of therecesses substrate 101 by etching using the resist pattern as a mask. The 801, 802 are formed to deeper positions than the two-dimensionalrecesses electron gas layer 110. In a typical HEMT, the depth of the 801, 802 is approximately 50 nm at most. The etching method and conditions may be identical to those of the first embodiment.recesses - The resist pattern is then removed, whereby the formation process of the
801, 802 is complete (seerecesses FIGS. 8A and 8B ). - Next, the
source electrode 610 anddrain electrode 620 are formed in the 801, 802 using a lift-off method. In the lift-off process, first a resist pattern exposing therecesses 801, 802 and the periphery thereof is formed using a normal photolithography method.recesses - Next, a titanium film and an aluminum film are formed consecutively in the
801, 802 and the periphery thereof by vacuum deposition using the resist pattern as a mask. As described above, the thickness of the titanium film is 15 nm, for example, while the thickness of the aluminum film is 100 nm, for example. Therecesses 611, 621 and thelower portion electrodes 612, 622 are formed simultaneously in a single step. Theupper portion electrodes 612, 622 are preferably formed with flat upper faces. The reason for this is that if recesses exist on the upper face of theupper portion electrodes 612, 622, a malfunction is more likely to occur in the HEMT.upper portion electrodes - The resist pattern is then removed.
- If necessary, the
substrate 101 is then subjected to heat treatment in a nitrogen atmosphere. In this heat treatment, the heating temperature is 600° C., for example, and the heating time is two minutes, for example. Following the heat treatment, the formation process of thesource electrode 610 anddrain electrode 620 is complete (seeFIG. 9 ). - Next, the
gate electrode 109 is formed on thecap layer 105 using a lift-off method. In this lift-off process, first a resist pattern exposing only the formation region of thegate electrode 109 is formed on thecap layer 105 using a normal photolithography method. Thegate electrode 109 is preferably formed in the center of a region sandwiched between the 610, 620. Accordingly, the resist pattern is formed so as to expose only the center of the region between theelectrodes 610, 620.electrodes - Next, a nickel film and a gold film are formed consecutively by vacuum deposition using the resist pattern as a mask.
- The resist pattern is then removed.
- If necessary, the
substrate 101 is then subjected to heat treatment in a nitrogen atmosphere. In this heat treatment, the heating temperature is 400° C., for example, and the heating time is two minutes, for example. Following the heat treatment, theHEMT 600 shown inFIGS. 8A to 9 is complete. - As described above, the
610, 620 according to this embodiment comprise the plurality of columnarohmic electrodes 611, 621, respectively. Hence, the contact area between thelower portion electrodes 610, 620 and the two-dimensionalohmic electrodes electron gas layer 110 is even larger than that of theHEMT 100 according to the first embodiment. As a result, this embodiment is capable of providing a HEMT in which ohmic resistance is even smaller than that of the first embodiment. For example, when L=3×Le in Equation (1) (i.e. when Equation (2) is established), the ohmic resistance is approximately one third that of a conventional HEMT. - Moreover, in the
HEMT 600 of this embodiment, similarly to theHEMT 100 of the first embodiment, the bottom faces of the ohmic electrodes do not have to be brought into contact with the two-dimensional electron gas layer, and therefore variation in the ohmic resistance value caused by manufacturing irregularities is small.
Claims (3)
1. A semiconductor device comprising:
a channel-forming layer formed on a semiconductor substrate;
a Schottky layer formed on said channel-forming layer;
a two-dimensional electron gas layer formed on an interface between said Schottky layer and said channel-forming layer by an electron supplied to said channel-forming layer from said Schottky layer;
a gate electrode formed on said Schottky layer via a cap layer; and
a recess-structured ohmic electrode containing a plurality of side faces which are in ohmic contact with said two-dimensional electron gas layer and non-parallel to a channel width direction.
2. The semiconductor device according to claim 1 , wherein a side of said ohmic electrode in ohmic contact with said two-dimensional electron gas layer has a saw tooth shape.
3. The semiconductor device according to claim 1 , wherein a side of said ohmic electrode in ohmic contact with said two-dimensional electron gas layer has a comb tooth shape.
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US12/549,860 US20090315122A1 (en) | 2005-12-12 | 2009-08-28 | Semiconductor device having ohmic recessed electrode |
Applications Claiming Priority (4)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP2005357589A JP2007165446A (en) | 2005-12-12 | 2005-12-12 | Ohmic contact structure of semiconductor device |
| JP2005-357589 | 2005-12-12 | ||
| US11/636,430 US7601993B2 (en) | 2005-12-12 | 2006-12-11 | Semiconductor device having ohmic recessed electrode |
| US12/549,860 US20090315122A1 (en) | 2005-12-12 | 2009-08-28 | Semiconductor device having ohmic recessed electrode |
Related Parent Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US11/636,430 Division US7601993B2 (en) | 2005-12-12 | 2006-12-11 | Semiconductor device having ohmic recessed electrode |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| US20090315122A1 true US20090315122A1 (en) | 2009-12-24 |
Family
ID=38138443
Family Applications (2)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US11/636,430 Expired - Fee Related US7601993B2 (en) | 2005-12-12 | 2006-12-11 | Semiconductor device having ohmic recessed electrode |
| US12/549,860 Abandoned US20090315122A1 (en) | 2005-12-12 | 2009-08-28 | Semiconductor device having ohmic recessed electrode |
Family Applications Before (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US11/636,430 Expired - Fee Related US7601993B2 (en) | 2005-12-12 | 2006-12-11 | Semiconductor device having ohmic recessed electrode |
Country Status (3)
| Country | Link |
|---|---|
| US (2) | US7601993B2 (en) |
| JP (1) | JP2007165446A (en) |
| CN (1) | CN1983628A (en) |
Cited By (3)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20130240897A1 (en) * | 2012-03-19 | 2013-09-19 | Fujitsu Limited | Semiconductor device and method of manufacturing the same |
| US8592871B2 (en) | 2009-12-18 | 2013-11-26 | Panasonic Corporation | Nitride semiconductor device and method of manufacturing nitride semiconductor device |
| CN108197359A (en) * | 2017-12-22 | 2018-06-22 | 大连理工大学 | A kind of calculating of Ohm contact electrode effective width and determination method |
Families Citing this family (77)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP5158470B2 (en) * | 2006-08-14 | 2013-03-06 | 独立行政法人産業技術総合研究所 | Manufacturing method of nitride semiconductor device |
| US20080258150A1 (en) * | 2007-03-09 | 2008-10-23 | The Regents Of The University Of California | Method to fabricate iii-n field effect transistors using ion implantation with reduced dopant activation and damage recovery temperature |
| FR2914500B1 (en) * | 2007-03-30 | 2009-11-20 | Picogiga Internat | IMPROVED OHMICALLY CONTACT ELECTRONIC DEVICE |
| US20090072269A1 (en) * | 2007-09-17 | 2009-03-19 | Chang Soo Suh | Gallium nitride diodes and integrated components |
| US7915643B2 (en) * | 2007-09-17 | 2011-03-29 | Transphorm Inc. | Enhancement mode gallium nitride power devices |
| JP5379391B2 (en) * | 2008-03-28 | 2013-12-25 | 古河電気工業株式会社 | Semiconductor device comprising gallium nitride compound semiconductor and method for manufacturing the same |
| US8519438B2 (en) | 2008-04-23 | 2013-08-27 | Transphorm Inc. | Enhancement mode III-N HEMTs |
| US8289065B2 (en) | 2008-09-23 | 2012-10-16 | Transphorm Inc. | Inductive load power switching circuits |
| US7898004B2 (en) | 2008-12-10 | 2011-03-01 | Transphorm Inc. | Semiconductor heterostructure diodes |
| JP5564790B2 (en) | 2008-12-26 | 2014-08-06 | サンケン電気株式会社 | Semiconductor device and manufacturing method thereof |
| US8742459B2 (en) | 2009-05-14 | 2014-06-03 | Transphorm Inc. | High voltage III-nitride semiconductor devices |
| US8390000B2 (en) | 2009-08-28 | 2013-03-05 | Transphorm Inc. | Semiconductor devices with field plates |
| US7999287B2 (en) * | 2009-10-26 | 2011-08-16 | Infineon Technologies Austria Ag | Lateral HEMT and method for the production of a lateral HEMT |
| US8389977B2 (en) | 2009-12-10 | 2013-03-05 | Transphorm Inc. | Reverse side engineered III-nitride devices |
| JP2011210751A (en) * | 2010-03-26 | 2011-10-20 | Nec Corp | Group iii nitride semiconductor element, method of manufacturing group iii nitride semiconductor element, and electronic device |
| US9263538B2 (en) | 2010-11-15 | 2016-02-16 | Sensor Electronic Technology, Inc. | Ohmic contact to semiconductor |
| KR101204622B1 (en) * | 2010-12-09 | 2012-11-23 | 삼성전기주식회사 | Nitride based semiconductor device and method for manufacturing the same |
| US8742460B2 (en) | 2010-12-15 | 2014-06-03 | Transphorm Inc. | Transistors with isolation regions |
| US8643062B2 (en) | 2011-02-02 | 2014-02-04 | Transphorm Inc. | III-N device structures and methods |
| US8946780B2 (en) * | 2011-03-01 | 2015-02-03 | National Semiconductor Corporation | Ohmic contact schemes for group III-V devices having a two-dimensional electron gas layer |
| US8772842B2 (en) | 2011-03-04 | 2014-07-08 | Transphorm, Inc. | Semiconductor diodes with low reverse bias currents |
| US8716141B2 (en) | 2011-03-04 | 2014-05-06 | Transphorm Inc. | Electrode configurations for semiconductor devices |
| KR20120120827A (en) * | 2011-04-25 | 2012-11-02 | 삼성전기주식회사 | Nitride semiconductor device and manufacturing method thereof |
| US8901604B2 (en) | 2011-09-06 | 2014-12-02 | Transphorm Inc. | Semiconductor devices with guard rings |
| US9257547B2 (en) | 2011-09-13 | 2016-02-09 | Transphorm Inc. | III-N device structures having a non-insulating substrate |
| US8598937B2 (en) | 2011-10-07 | 2013-12-03 | Transphorm Inc. | High power semiconductor electronic components with increased reliability |
| US9165766B2 (en) | 2012-02-03 | 2015-10-20 | Transphorm Inc. | Buffer layer structures suited for III-nitride devices with foreign substrates |
| JP5654512B2 (en) * | 2012-03-26 | 2015-01-14 | 株式会社東芝 | Nitride semiconductor device |
| WO2013155108A1 (en) | 2012-04-09 | 2013-10-17 | Transphorm Inc. | N-polar iii-nitride transistors |
| US9660043B2 (en) | 2012-06-04 | 2017-05-23 | Sensor Electronic Technology, Inc. | Ohmic contact to semiconductor layer |
| US8969198B2 (en) | 2012-06-04 | 2015-03-03 | Sensor Electronic Technology, Inc. | Ohmic contact to semiconductor layer |
| US9184275B2 (en) | 2012-06-27 | 2015-11-10 | Transphorm Inc. | Semiconductor devices with integrated hole collectors |
| JP2014029990A (en) * | 2012-06-29 | 2014-02-13 | Sharp Corp | Electrode structure of nitride semiconductor device and manufacturing method of the same, and nitride semiconductor field effect transistor |
| WO2014011964A1 (en) | 2012-07-12 | 2014-01-16 | Sensor Electronic Technology, Inc. | Metallic contact for optoelectronic semiconductor device |
| US9793439B2 (en) | 2012-07-12 | 2017-10-17 | Sensor Electronic Technology, Inc. | Metallic contact for optoelectronic semiconductor device |
| US8981528B2 (en) * | 2012-11-16 | 2015-03-17 | Vishay General Semiconductor Llc | GaN-based Schottky diode having partially recessed anode |
| US8981381B2 (en) * | 2012-11-16 | 2015-03-17 | Vishay General Semiconductor Llc | GaN-based Schottky diode having dual metal, partially recessed electrode |
| US9018698B2 (en) | 2012-11-16 | 2015-04-28 | Vishay General Semiconductor Llc | Trench-based device with improved trench protection |
| US9425276B2 (en) * | 2013-01-21 | 2016-08-23 | Taiwan Semiconductor Manufacturing Co., Ltd. | High electron mobility transistors |
| CN105164811B (en) | 2013-02-15 | 2018-08-31 | 创世舫电子有限公司 | Electrode of semiconductor devices and forming method thereof |
| KR102055839B1 (en) * | 2013-03-08 | 2019-12-13 | 삼성전자주식회사 | Nitride based semiconductor device |
| US9087718B2 (en) | 2013-03-13 | 2015-07-21 | Transphorm Inc. | Enhancement-mode III-nitride devices |
| US9269789B2 (en) * | 2013-03-15 | 2016-02-23 | Semiconductor Components Industries, Llc | Method of forming a high electron mobility semiconductor device and structure therefor |
| US9842923B2 (en) * | 2013-03-15 | 2017-12-12 | Semiconductor Components Industries, Llc | Ohmic contact structure for semiconductor device and method |
| US9245993B2 (en) | 2013-03-15 | 2016-01-26 | Transphorm Inc. | Carbon doping semiconductor devices |
| CN103311284B (en) | 2013-06-06 | 2015-11-25 | 苏州晶湛半导体有限公司 | Semiconductor device and preparation method thereof |
| DE102013211360A1 (en) * | 2013-06-18 | 2014-12-18 | Robert Bosch Gmbh | Semiconductor circuit breaker and method of making a semiconductor circuit breaker |
| US9443938B2 (en) | 2013-07-19 | 2016-09-13 | Transphorm Inc. | III-nitride transistor including a p-type depleting layer |
| TWI555209B (en) * | 2013-07-29 | 2016-10-21 | 高效電源轉換公司 | Gallium nitride device with reduced output capacitance and method of manufacturing same |
| JP2015177067A (en) * | 2014-03-14 | 2015-10-05 | 株式会社東芝 | semiconductor device |
| CN103928311A (en) * | 2014-05-08 | 2014-07-16 | 西安电子科技大学 | Ohmic contact electrode manufacturing method of HEMT device |
| CN103972069A (en) * | 2014-05-08 | 2014-08-06 | 西安电子科技大学 | Method for manufacturing AlGaN-GaN heterojunction ohmic contact |
| EP2953167A1 (en) * | 2014-06-05 | 2015-12-09 | Nxp B.V. | Semiconductor heterojunction device |
| US9318593B2 (en) | 2014-07-21 | 2016-04-19 | Transphorm Inc. | Forming enhancement mode III-nitride devices |
| JP2016058546A (en) | 2014-09-09 | 2016-04-21 | 株式会社東芝 | Semiconductor device |
| US9536967B2 (en) | 2014-12-16 | 2017-01-03 | Transphorm Inc. | Recessed ohmic contacts in a III-N device |
| US9536966B2 (en) | 2014-12-16 | 2017-01-03 | Transphorm Inc. | Gate structures for III-N devices |
| JP2018101648A (en) * | 2015-04-21 | 2018-06-28 | シャープ株式会社 | Nitride semiconductor device |
| US9972710B2 (en) | 2015-12-17 | 2018-05-15 | Nichia Corporation | Field effect transistor |
| CN108604597B (en) | 2016-01-15 | 2021-09-17 | 创世舫电子有限公司 | With AL(1-X)SIXEnhancement mode III-nitride devices for O-gate insulators |
| CN107230717A (en) * | 2016-03-25 | 2017-10-03 | 北京大学 | The manufacture method of gallium nitride transistor |
| CN107230618A (en) * | 2016-03-25 | 2017-10-03 | 北京大学 | The preparation method of gallium nitride tube device |
| WO2017210323A1 (en) | 2016-05-31 | 2017-12-07 | Transphorm Inc. | Iii-nitride devices including a graded depleting layer |
| US10741682B2 (en) | 2016-11-17 | 2020-08-11 | Semiconductor Components Industries, Llc | High-electron-mobility transistor (HEMT) semiconductor devices with reduced dynamic resistance |
| TWI664726B (en) * | 2017-05-31 | 2019-07-01 | 財團法人工業技術研究院 | Ohmic contact structure and semiconductor device with said ohmic contact structure |
| JP6986376B2 (en) | 2017-06-27 | 2021-12-22 | NDK SAW devices株式会社 | Surface acoustic wave element and its manufacturing method |
| JP2019192698A (en) * | 2018-04-19 | 2019-10-31 | 富士通株式会社 | Semiconductor device, method of manufacturing the same and amplifier |
| WO2020004198A1 (en) * | 2018-06-28 | 2020-01-02 | ソニーセミコンダクタソリューションズ株式会社 | Semiconductor device and high frequency module |
| US11521964B2 (en) * | 2018-06-29 | 2022-12-06 | Intel Corporation | Schottky diode structures and integration with III-V transistors |
| US12034053B2 (en) * | 2019-05-30 | 2024-07-09 | National Research Council Of Canada | Ohmic contacts with direct access pathways to two-dimensional electron sheets |
| JP7247129B2 (en) * | 2020-02-14 | 2023-03-28 | 株式会社東芝 | semiconductor equipment |
| US11605722B2 (en) * | 2020-05-18 | 2023-03-14 | Teledyne Scientific & Imaging, Llc | Ohmic contact for multiple channel FET |
| CN114078965B (en) | 2020-08-11 | 2023-08-08 | 联华电子股份有限公司 | High electron mobility transistor and manufacturing method thereof |
| CN115332332B (en) * | 2021-05-11 | 2025-10-17 | 联华电子股份有限公司 | Semiconductor transistor structure with lower contact resistance and manufacturing method thereof |
| CN113809169A (en) * | 2021-08-25 | 2021-12-17 | 西安电子科技大学 | Gallium nitride device based on gate-source-drain integrated deposition and manufacturing method thereof |
| CN117747420A (en) * | 2022-09-14 | 2024-03-22 | 华润微电子(重庆)有限公司 | HEMT contact hole structure and preparation method thereof |
| WO2024174240A1 (en) * | 2023-02-24 | 2024-08-29 | 西安电子科技大学 | Gan-based device based on patterned ohmic contact, and manufacturing method therefor |
Citations (12)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5099295A (en) * | 1989-01-31 | 1992-03-24 | Sony Corporation | Compound semiconductor device which utilizes an electron supply layer which has a graded composition so that a constituent varies in percentage composition from one side to the other |
| US5436468A (en) * | 1992-03-17 | 1995-07-25 | Fujitsu Limited | Ordered mixed crystal semiconductor superlattice device |
| US5446296A (en) * | 1992-03-23 | 1995-08-29 | Sumitomo Electric Industries, Ltd. | Semiconductor device |
| US5561305A (en) * | 1994-02-16 | 1996-10-01 | The United States Of America As Represented By The Secretary Of The Army | Method and apparatus for performing internal device structure analysis of a dual channel transistor by multiple-frequency Schubnikov-de Haas analysis |
| US5818078A (en) * | 1994-08-29 | 1998-10-06 | Fujitsu Limited | Semiconductor device having a regrowth crystal region |
| US5949096A (en) * | 1997-09-29 | 1999-09-07 | Nec Corporation | Field effect transistor with stabilized threshold voltage |
| US20020005528A1 (en) * | 2000-07-17 | 2002-01-17 | Fujitsu Quantum Devices Limited | High-speed compound semiconductor device operable at large output power with minimum leakage current |
| US6376886B2 (en) * | 2000-03-29 | 2002-04-23 | Nec Corporation | Field effect transistor having comb-shaped lead-out electrodes capable of reducing parasitic capacitance therebetween |
| US20030008440A1 (en) * | 1999-09-28 | 2003-01-09 | Showa Denko K.K. | GaInP epitaxial stacking structure and fabrication method thereof and a FET transistor using this structure |
| US20040164407A1 (en) * | 2003-02-25 | 2004-08-26 | Akishige Nakajima | Semiconductor device, power amplifier device and PC card |
| US6936487B2 (en) * | 2002-05-08 | 2005-08-30 | Fujitsu Limited | Semiconductor device with ohmic electrode formed on compound semiconductor having wide band gap and its manufacture method |
| US7307298B2 (en) * | 2003-11-27 | 2007-12-11 | Renesas Technology Corp. | Semiconductor device |
Family Cites Families (4)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPH05218099A (en) * | 1992-02-07 | 1993-08-27 | Mitsubishi Electric Corp | Heterojunction field-effect transistor |
| JPH0964341A (en) * | 1995-08-28 | 1997-03-07 | Denso Corp | High electron mobility transistor |
| JP4748501B2 (en) * | 2004-02-02 | 2011-08-17 | 古河電気工業株式会社 | High electron mobility transistor |
| JP5076278B2 (en) * | 2005-03-14 | 2012-11-21 | 日亜化学工業株式会社 | Field effect transistor |
-
2005
- 2005-12-12 JP JP2005357589A patent/JP2007165446A/en active Pending
-
2006
- 2006-10-30 CN CNA2006101503681A patent/CN1983628A/en active Pending
- 2006-12-11 US US11/636,430 patent/US7601993B2/en not_active Expired - Fee Related
-
2009
- 2009-08-28 US US12/549,860 patent/US20090315122A1/en not_active Abandoned
Patent Citations (12)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5099295A (en) * | 1989-01-31 | 1992-03-24 | Sony Corporation | Compound semiconductor device which utilizes an electron supply layer which has a graded composition so that a constituent varies in percentage composition from one side to the other |
| US5436468A (en) * | 1992-03-17 | 1995-07-25 | Fujitsu Limited | Ordered mixed crystal semiconductor superlattice device |
| US5446296A (en) * | 1992-03-23 | 1995-08-29 | Sumitomo Electric Industries, Ltd. | Semiconductor device |
| US5561305A (en) * | 1994-02-16 | 1996-10-01 | The United States Of America As Represented By The Secretary Of The Army | Method and apparatus for performing internal device structure analysis of a dual channel transistor by multiple-frequency Schubnikov-de Haas analysis |
| US5818078A (en) * | 1994-08-29 | 1998-10-06 | Fujitsu Limited | Semiconductor device having a regrowth crystal region |
| US5949096A (en) * | 1997-09-29 | 1999-09-07 | Nec Corporation | Field effect transistor with stabilized threshold voltage |
| US20030008440A1 (en) * | 1999-09-28 | 2003-01-09 | Showa Denko K.K. | GaInP epitaxial stacking structure and fabrication method thereof and a FET transistor using this structure |
| US6376886B2 (en) * | 2000-03-29 | 2002-04-23 | Nec Corporation | Field effect transistor having comb-shaped lead-out electrodes capable of reducing parasitic capacitance therebetween |
| US20020005528A1 (en) * | 2000-07-17 | 2002-01-17 | Fujitsu Quantum Devices Limited | High-speed compound semiconductor device operable at large output power with minimum leakage current |
| US6936487B2 (en) * | 2002-05-08 | 2005-08-30 | Fujitsu Limited | Semiconductor device with ohmic electrode formed on compound semiconductor having wide band gap and its manufacture method |
| US20040164407A1 (en) * | 2003-02-25 | 2004-08-26 | Akishige Nakajima | Semiconductor device, power amplifier device and PC card |
| US7307298B2 (en) * | 2003-11-27 | 2007-12-11 | Renesas Technology Corp. | Semiconductor device |
Cited By (5)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US8592871B2 (en) | 2009-12-18 | 2013-11-26 | Panasonic Corporation | Nitride semiconductor device and method of manufacturing nitride semiconductor device |
| US20130240897A1 (en) * | 2012-03-19 | 2013-09-19 | Fujitsu Limited | Semiconductor device and method of manufacturing the same |
| CN103325824A (en) * | 2012-03-19 | 2013-09-25 | 富士通株式会社 | Semiconductor device and method of manufacturing the same |
| KR101456774B1 (en) | 2012-03-19 | 2014-10-31 | 트랜스폼 재팬 가부시키가이샤 | Semiconductor device and method of manufacturing the same |
| CN108197359A (en) * | 2017-12-22 | 2018-06-22 | 大连理工大学 | A kind of calculating of Ohm contact electrode effective width and determination method |
Also Published As
| Publication number | Publication date |
|---|---|
| US20070132037A1 (en) | 2007-06-14 |
| US7601993B2 (en) | 2009-10-13 |
| JP2007165446A (en) | 2007-06-28 |
| CN1983628A (en) | 2007-06-20 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US7601993B2 (en) | Semiconductor device having ohmic recessed electrode | |
| JP4737471B2 (en) | Semiconductor device and manufacturing method thereof | |
| CN101359667B (en) | Group III nitride semiconductor device and manufacturing method thereof | |
| JP7082508B2 (en) | Nitride semiconductor equipment | |
| JP5891650B2 (en) | Compound semiconductor device and manufacturing method thereof | |
| JP4190754B2 (en) | Method for manufacturing field effect transistor | |
| US8916962B2 (en) | III-nitride transistor with source-connected heat spreading plate | |
| US20090072273A1 (en) | Iii-nitride semiconductor device with reduced electric field between gate and drain and process for its manufacture | |
| US20230290836A1 (en) | Nitride semiconductor device comprising layered structure of active region and method for manufacturing the same | |
| JP2005109133A (en) | Semiconductor device and manufacturing method thereof | |
| CN112018107A (en) | Nitride semiconductor device | |
| JP2011155221A (en) | Semiconductor device and method of manufacturing the same | |
| JP2003257999A (en) | Heterojunction field-effect transistor using nitride semiconductor material | |
| TW201523879A (en) | Semiconductor device manufacturing method and semiconductor device | |
| CN102947938A (en) | Semiconductor devices having improved adhesion and methods of fabricating the same | |
| CN112018177A (en) | Full-vertical Si-based GaN UMOSFET power device and preparation method thereof | |
| TW201947766A (en) | High electron mobility transistor | |
| JP2003142501A (en) | GaN-based field-effect transistor and method of manufacturing the same | |
| JP2008130949A (en) | Semiconductor device and manufacturing method thereof | |
| JP5158470B2 (en) | Manufacturing method of nitride semiconductor device | |
| JP5101143B2 (en) | Field effect transistor and manufacturing method thereof | |
| JP2012204503A (en) | Compound semiconductor device and method of manufacturing the same | |
| JP2015159300A (en) | Compound semiconductor device and manufacturing method of the same | |
| JP5128060B2 (en) | Semiconductor device and method for manufacturing semiconductor device | |
| JP4477296B2 (en) | Field effect transistor and manufacturing method thereof |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |