[go: up one dir, main page]

US20090289286A1 - CMOS Image Sensor Having improved signal eficiency and method for manufacturing the same - Google Patents

CMOS Image Sensor Having improved signal eficiency and method for manufacturing the same Download PDF

Info

Publication number
US20090289286A1
US20090289286A1 US12/457,259 US45725909A US2009289286A1 US 20090289286 A1 US20090289286 A1 US 20090289286A1 US 45725909 A US45725909 A US 45725909A US 2009289286 A1 US2009289286 A1 US 2009289286A1
Authority
US
United States
Prior art keywords
oxide
substrate
image sensor
cmos image
gate
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US12/457,259
Inventor
Bum Sik Kim
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
DB HiTek Co Ltd
Original Assignee
Dongbu Electronics Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Dongbu Electronics Co Ltd filed Critical Dongbu Electronics Co Ltd
Priority to US12/457,259 priority Critical patent/US20090289286A1/en
Assigned to DONGBU ELECTRONICS, INC. reassignment DONGBU ELECTRONICS, INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: KIM, BUM SIK
Assigned to DONGBU ELECTRONICS CO., LTD. reassignment DONGBU ELECTRONICS CO., LTD. CHANGE OF NAME (SEE DOCUMENT FOR DETAILS). Assignors: DONGBUANAM SEMICONDUCTOR INC.
Publication of US20090289286A1 publication Critical patent/US20090289286A1/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10FINORGANIC SEMICONDUCTOR DEVICES SENSITIVE TO INFRARED RADIATION, LIGHT, ELECTROMAGNETIC RADIATION OF SHORTER WAVELENGTH OR CORPUSCULAR RADIATION
    • H10F39/00Integrated devices, or assemblies of multiple devices, comprising at least one element covered by group H10F30/00, e.g. radiation detectors comprising photodiode arrays
    • H10F39/10Integrated devices
    • H10F39/12Image sensors
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10FINORGANIC SEMICONDUCTOR DEVICES SENSITIVE TO INFRARED RADIATION, LIGHT, ELECTROMAGNETIC RADIATION OF SHORTER WAVELENGTH OR CORPUSCULAR RADIATION
    • H10F39/00Integrated devices, or assemblies of multiple devices, comprising at least one element covered by group H10F30/00, e.g. radiation detectors comprising photodiode arrays
    • H10F39/011Manufacture or treatment of image sensors covered by group H10F39/12
    • H10F39/014Manufacture or treatment of image sensors covered by group H10F39/12 of CMOS image sensors
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10FINORGANIC SEMICONDUCTOR DEVICES SENSITIVE TO INFRARED RADIATION, LIGHT, ELECTROMAGNETIC RADIATION OF SHORTER WAVELENGTH OR CORPUSCULAR RADIATION
    • H10F30/00Individual radiation-sensitive semiconductor devices in which radiation controls the flow of current through the devices, e.g. photodetectors
    • H10F30/20Individual radiation-sensitive semiconductor devices in which radiation controls the flow of current through the devices, e.g. photodetectors the devices having potential barriers, e.g. phototransistors
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10FINORGANIC SEMICONDUCTOR DEVICES SENSITIVE TO INFRARED RADIATION, LIGHT, ELECTROMAGNETIC RADIATION OF SHORTER WAVELENGTH OR CORPUSCULAR RADIATION
    • H10F39/00Integrated devices, or assemblies of multiple devices, comprising at least one element covered by group H10F30/00, e.g. radiation detectors comprising photodiode arrays
    • H10F39/80Constructional details of image sensors
    • H10F39/807Pixel isolation structures

Definitions

  • the present invention relates to a CMOS image sensor and a method for fabricating the same.
  • FIG. 1 illustrates a cross sectional view of a CMOS image sensor according to the related art.
  • FIG. 2 illustrates a cross sectional view of an active region in a CMOS image sensor according to the related art.
  • a p-type well 2 is formed in a p-type substrate 1 . Also, shallow trench isolation STI regions 3 are formed in a surface of the p-type well 2 for electric isolation of pixels.
  • an N-type photodiode 5 is formed inside the P-type well 2 in each of cell regions 4 .
  • impurity regions 6 are formed in the surface of the P-type well 2 adjacent to the N-type photodiode 5 , wherein the impurity regions 6 serve as source and drain regions.
  • a poly-silicon gate electrode 7 is formed on the surface of the P-type well 2 in correspondence with the impurity regions 6 .
  • a voltage source Vc applies a voltage to the impurity regions 6
  • a gate insulating layer 8 is provided.
  • shallow trench isolation is often used to isolate the pixels from one another.
  • trenches are formed in the surface of the P-type well 2 , and then oxide layers are grown or deposited into the trenches. After that, an etch-back process is performed to the oxide layers, whereby isolation layers are formed in the trenches for isolation of the pixels.
  • crumpled portions may be generated.
  • mechanical and electrical stresses may be generated in a tilted or crumpled surface between the oxide layer inside the trench and the silicon substrate 1 , thereby causing an increase in defect density. Accordingly, a leakage current occurs in the CMOS image sensor, and a dark defect occurs in images.
  • the present invention is directed to a CMOS image sensor and a method for manufacturing the same that substantially obviates one or more problems due to limitations and disadvantages of the related art.
  • the present invention provides a CMOS image sensor having an improved signal efficiency in low light circumstances by reducing a dark signal.
  • a CMOS image sensor including a substrate having a first conductive type comprising an image area and a circuit area, a STI isolation layer in the substrate for electrical isolation within the circuit area, and a field oxide in the substrate for electrical isolation within the image area.
  • a gate electrode comprising a gate oxide and a polysilicon gate can be formed on the circuit area of the substrate. Both side portions of the gate oxide can be formed on the field oxide.
  • a method for manufacturing a CMOS image sensor including the steps of forming a STI isolation layer in a substrate of a first conductive type, wherein the substrate comprises an image area and a circuit area and the STI isolation layer is for electrical isolation within the circuit area.
  • the method can further include forming a field oxide in the substrate for electrical isolation within the image area.
  • the field oxide formation can comprise the steps of forming a pad oxide on the substrate, forming a nitride on the pad oxide, selectively etching the nitride and pad oxide sequentially so that a portion of the substrate where the field oxide is to be formed is exposed, and forming a thermal oxide on the exposed portion of the substrate by performing thermal oxidation process on the entire substrate.
  • the method can further comprise a step of forming a gate electrode on the circuit area of the substrate.
  • the gate electrode formation can comprise the steps of forming a CVD oxide layer on the entire surface of the substrate, including the thermal oxide by performing CVD process; forming a polysilicon layer on the CVD oxide layer; and selectively etching the polysilicon layer and CVD oxide layer sequentially in such a way that at least a portion of remained CVD oxide layer overlaps with the thermal oxide.
  • FIG. 1 is a cross sectional view of a CMOS image sensor according to the related art
  • FIG. 2 is a cross sectional view illustrating an active region in a CMOS image sensor according to the related art
  • FIG. 3 is a cross sectional view of a CMOS image sensor according to an exemplary embodiment of the present invention.
  • FIG. 4A to 4F are cross sectional views of a CMOS image sensor fabricated using a method according to an exemplary embodiment of the present invention.
  • FIG. 3 illustrates a cross sectional view of a CMOS image sensor according to the present invention.
  • a P-type well (not shown) is formed in a P-type substrate 10 .
  • channel stop regions CS 12 are formed in a surface of the P-type well 11 , wherein the channel stop regions CS function as isolation regions for electrically isolating pixels from one another.
  • the channel stop regions CS 12 are formed by forming field oxide layers (not shown) in field regions of the substrate 10 through a LOCOS (Local Oxidation of Silicon) process and then implanting channel stop ions to the portions of the substrate 10 below the field oxide layers.
  • a N-type photodiode 19 and a source/drain region 20 are respectively formed in the P-type well of each of the pixel areas.
  • a polysilicon gate 16 a is formed on the source/drain region 20 .
  • a voltage source Vd for applying a voltage to the source/drain region 20 and a gate oxide 15 a are provided.
  • FIG. 4A to 4F are cross sectional views illustrating processes for making an active region in a CMOS image sensor according to the present invention.
  • a P-type well is formed in a P-type substrate 10 by implanting P-type ions thereto.
  • a pad oxide layer 11 and nitride layer 12 are sequentially formed on the P-type well.
  • a photoresist pattern 13 is then formed on the nitride layer 12 to expose a portion of the nitride layer 12 corresponding to field regions.
  • a pad oxide pattern 11 a and a nitride pattern 12 a are formed by selectively etching the pad oxide layer 11 and nitride layer 12 using the photoresist pattern 13 as a mask and then stripping the photoresist pattern 13 .
  • a field oxide 14 is formed on the exposed portion of the substrate 10 by performing a thermal oxidation process. Subsequently, the nitride pattern 12 a and pad oxide pattern 11 a are removed.
  • a CVD process is performed on the entire surface of the substrate 10 , including the field oxide 14 , to form a gate oxide layer 15 thereon. Then, a polysilicon layer 16 is deposited on the gate oxide layer 15 .
  • channel stop ions of high density are implanted using the photoresist pattern 17 as a mask.
  • the channel stop ions are the same conductive type as the substrate 10 , that is, P-type. Consequently, the implanted channel stop ions constitute a P-type ion area 18 below the field oxide 14 , which constitute a channel stop region together with the field oxide 14 .
  • the polysilicon layer 16 and gate oxide layer 15 are selectively etched using the photoresist pattern 17 as a mask. As a result, a gate oxide 15 a and a polysilicon gate 16 a are formed on the circuit area of the substrate 10 .
  • the gate oxide 15 a is formed in such a way that both sides of the gate oxide 15 a overlap with the field oxide 14 .
  • N-type photodiode 19 (see FIG. 3 ) and source/drain region 20 (see FIG. 3 ) are sequentially formed using a conventional process.
  • the oxide layers are formed in the pixels by gate oxide and CVD oxide deposition instead of a shallow trench isolation STI process according to the related art.
  • a silicon substrate etching process required for performing a STI process can be avoided, at least in the inner area of the substrate corresponding to each pixel.
  • a threshold voltage is increased in the field region contrary to an active region for forming a transistor to result in no effect on the operation of a circuit. That is, while the related art STI process is still used in the circuit area, the STI process is replaced with LOCOS process in the imaging area.
  • CMOS image sensor it is possible to decrease a parasitic capacitance between the poly-silicon gate electrode and the substrate, thereby decreasing noise caused by coupling.

Landscapes

  • Solid State Image Pick-Up Elements (AREA)
  • Transforming Light Signals Into Electric Signals (AREA)

Abstract

A CMOS image sensor and a method for manufacturing the same improves signal efficiency by reducing a dark signal, and includes a substrate having a first conductive type comprising an image area and a circuit area, a STI isolation layer in the substrate for electrical isolation within the circuit area, and a field oxide in the substrate for electrical isolation within the image area.

Description

    CROSS-REFERENCE TO RELATED APPLICATION
  • This application claims the benefit of Korean Patent Application No. P2004-116418, filed on Dec. 30, 2004, which is hereby incorporated by reference for all purposes as if fully set forth herein.
  • BACKGROUND OF THE INVENTION
  • 1. Field of the Invention
  • The present invention relates to a CMOS image sensor and a method for fabricating the same.
  • 2. Discussion of the Related Art
  • FIG. 1 illustrates a cross sectional view of a CMOS image sensor according to the related art. FIG. 2 illustrates a cross sectional view of an active region in a CMOS image sensor according to the related art.
  • As shown in FIG. 1 and FIG. 2, a p-type well 2 is formed in a p-type substrate 1. Also, shallow trench isolation STI regions 3 are formed in a surface of the p-type well 2 for electric isolation of pixels.
  • Then, an N-type photodiode 5 is formed inside the P-type well 2 in each of cell regions 4. Also, impurity regions 6 are formed in the surface of the P-type well 2 adjacent to the N-type photodiode 5, wherein the impurity regions 6 serve as source and drain regions.
  • Subsequently, a poly-silicon gate electrode 7 is formed on the surface of the P-type well 2 in correspondence with the impurity regions 6. In the drawings, a voltage source Vc applies a voltage to the impurity regions 6, and a gate insulating layer 8 is provided.
  • As designs become smaller when forming the poly-silicon gate electrode for a CMOS transistor according to the related art, shallow trench isolation (STI) is often used to isolate the pixels from one another.
  • STI, trenches are formed in the surface of the P-type well 2, and then oxide layers are grown or deposited into the trenches. After that, an etch-back process is performed to the oxide layers, whereby isolation layers are formed in the trenches for isolation of the pixels.
  • However, when etching the surface of the flat silicon substrate 1, crumpled portions may be generated. In this case, mechanical and electrical stresses may be generated in a tilted or crumpled surface between the oxide layer inside the trench and the silicon substrate 1, thereby causing an increase in defect density. Accordingly, a leakage current occurs in the CMOS image sensor, and a dark defect occurs in images.
  • SUMMARY OF THE INVENTION
  • Accordingly, the present invention is directed to a CMOS image sensor and a method for manufacturing the same that substantially obviates one or more problems due to limitations and disadvantages of the related art.
  • The present invention provides a CMOS image sensor having an improved signal efficiency in low light circumstances by reducing a dark signal.
  • Additional advantages and features of the invention will be set forth in the description which follows and will become apparent to those having ordinary skill in the art upon examination of the following. These and other advantages of the invention may be realized and attained by the structure particularly pointed out in the written description and claims hereof as well as the appended drawings.
  • To achieve these and other advantages and in accordance with the purpose of the invention, as embodied and broadly described herein, there is provided a CMOS image sensor including a substrate having a first conductive type comprising an image area and a circuit area, a STI isolation layer in the substrate for electrical isolation within the circuit area, and a field oxide in the substrate for electrical isolation within the image area.
  • A gate electrode comprising a gate oxide and a polysilicon gate can be formed on the circuit area of the substrate. Both side portions of the gate oxide can be formed on the field oxide.
  • In another aspect of the present invention, there is provided a method for manufacturing a CMOS image sensor including the steps of forming a STI isolation layer in a substrate of a first conductive type, wherein the substrate comprises an image area and a circuit area and the STI isolation layer is for electrical isolation within the circuit area. The method can further include forming a field oxide in the substrate for electrical isolation within the image area.
  • The field oxide formation can comprise the steps of forming a pad oxide on the substrate, forming a nitride on the pad oxide, selectively etching the nitride and pad oxide sequentially so that a portion of the substrate where the field oxide is to be formed is exposed, and forming a thermal oxide on the exposed portion of the substrate by performing thermal oxidation process on the entire substrate.
  • The method can further comprise a step of forming a gate electrode on the circuit area of the substrate. The gate electrode formation can comprise the steps of forming a CVD oxide layer on the entire surface of the substrate, including the thermal oxide by performing CVD process; forming a polysilicon layer on the CVD oxide layer; and selectively etching the polysilicon layer and CVD oxide layer sequentially in such a way that at least a portion of remained CVD oxide layer overlaps with the thermal oxide.
  • It is to be understood that both the foregoing general description and the following detailed description of the present invention are exemplary and explanatory and are intended to provide further explanation of the invention as claimed.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • The accompanying drawings, which are included to provide a further understanding of the invention illustrate exemplary embodiments of the invention and together with the description serve to explain the principle of the invention. In the drawings:
  • FIG. 1 is a cross sectional view of a CMOS image sensor according to the related art;
  • FIG. 2 is a cross sectional view illustrating an active region in a CMOS image sensor according to the related art;
  • FIG. 3 is a cross sectional view of a CMOS image sensor according to an exemplary embodiment of the present invention; and
  • FIG. 4A to 4F are cross sectional views of a CMOS image sensor fabricated using a method according to an exemplary embodiment of the present invention.
  • DETAILED DESCRIPTION OF THE INVENTION
  • Reference will now be made in detail to the preferred embodiments of the present invention, examples of which are illustrated in the accompanying drawings. Wherever possible, the same reference numbers will be used throughout the drawings to refer to the same or like parts.
  • FIG. 3 illustrates a cross sectional view of a CMOS image sensor according to the present invention.
  • As shown in FIG. 3, a P-type well (not shown) is formed in a P-type substrate 10. Also, channel stop regions CS 12 are formed in a surface of the P-type well 11, wherein the channel stop regions CS function as isolation regions for electrically isolating pixels from one another. The channel stop regions CS 12 are formed by forming field oxide layers (not shown) in field regions of the substrate 10 through a LOCOS (Local Oxidation of Silicon) process and then implanting channel stop ions to the portions of the substrate 10 below the field oxide layers. A N-type photodiode 19 and a source/drain region 20 are respectively formed in the P-type well of each of the pixel areas. A polysilicon gate 16 a is formed on the source/drain region 20. A voltage source Vd for applying a voltage to the source/drain region 20 and a gate oxide 15 a are provided.
  • FIG. 4A to 4F are cross sectional views illustrating processes for making an active region in a CMOS image sensor according to the present invention.
  • As shown is FIG. 4A, a P-type well is formed in a P-type substrate 10 by implanting P-type ions thereto. A pad oxide layer 11 and nitride layer 12 are sequentially formed on the P-type well. A photoresist pattern 13 is then formed on the nitride layer 12 to expose a portion of the nitride layer 12 corresponding to field regions.
  • Referring to FIG. 4B, a pad oxide pattern 11 a and a nitride pattern 12 a are formed by selectively etching the pad oxide layer 11 and nitride layer 12 using the photoresist pattern 13 as a mask and then stripping the photoresist pattern 13.
  • Referring to FIG. 4C, a field oxide 14 is formed on the exposed portion of the substrate 10 by performing a thermal oxidation process. Subsequently, the nitride pattern 12 a and pad oxide pattern 11 a are removed.
  • Referring to FIG. 4D, a CVD process is performed on the entire surface of the substrate 10, including the field oxide 14, to form a gate oxide layer 15 thereon. Then, a polysilicon layer 16 is deposited on the gate oxide layer 15.
  • As shown in FIG. 4E, after a photoresist pattern 17 is formed on the polysilicon layer 16 in such a way that a portion of the polysilicon layer 16 corresponding to the field oxide 14 is exposed, channel stop ions of high density are implanted using the photoresist pattern 17 as a mask. The channel stop ions are the same conductive type as the substrate 10, that is, P-type. Consequently, the implanted channel stop ions constitute a P-type ion area 18 below the field oxide 14, which constitute a channel stop region together with the field oxide 14.
  • Referring to FIG. 4F, the polysilicon layer 16 and gate oxide layer 15 are selectively etched using the photoresist pattern 17 as a mask. As a result, a gate oxide 15 a and a polysilicon gate 16 a are formed on the circuit area of the substrate 10. According to an exemplary embodiment of the present invention, the gate oxide 15 a is formed in such a way that both sides of the gate oxide 15 a overlap with the field oxide 14.
  • Subsequently, N-type photodiode 19 (see FIG. 3) and source/drain region 20 (see FIG. 3) are sequentially formed using a conventional process.
  • In forming the isolation regions for the CMOS image sensor according to the present invention, the oxide layers are formed in the pixels by gate oxide and CVD oxide deposition instead of a shallow trench isolation STI process according to the related art.
  • Accordingly, a silicon substrate etching process required for performing a STI process can be avoided, at least in the inner area of the substrate corresponding to each pixel. Thus, it is possible to minimize a stress between the oxide layer and the silicon substrate.
  • Using the gate oxide and CVD oxide, a threshold voltage is increased in the field region contrary to an active region for forming a transistor to result in no effect on the operation of a circuit. That is, while the related art STI process is still used in the circuit area, the STI process is replaced with LOCOS process in the imaging area.
  • In the CMOS image sensor according to the present invention, it is possible to decrease a parasitic capacitance between the poly-silicon gate electrode and the substrate, thereby decreasing noise caused by coupling.
  • Also, it is possible to minimize the surface deformation of the silicon substrate when performing the process for isolation of the pixels, thereby decreasing a dark signal and a dark defect.
  • It will be apparent to those skilled in the art that various modifications and variations can be made in the present invention without departing from the spirit or scope of the inventions. Thus, it is intended that the present invention covers the modifications and variations of this invention provided they come within the scope of the appended claims and their equivalents.

Claims (9)

1-18. (canceled)
19. A CMOS image sensor comprising:
a substrate having a first conductive type and comprising an image area and a circuit area;
a LOCOS field oxide in the substrate for electrical isolation within the image area;
a channel stop ion area below the LOCOS field oxide; and
a gate electrode on the circuit area of the substrate, the gate electrode having a gate oxide on the circuit area and a polysilicon gate on the gate oxide, the gate oxide being formed in such a way that both sides of the gate oxide and the polysilicon gate overlap with the LOCOS field oxide.
20. The CMOS image sensor of claim 19, wherein the field oxide comprises a thermal oxide, and the CMOS image sensor further comprises a CVD oxide formed on an edge portion of the field oxide.
21. The CMOS image sensor of claim 19, wherein the gate oxide comprises a CVD oxide and has side portions formed on the field oxide.
22. The CMOS image sensor of claim 19, further comprising a well having the first conductive type in the substrate.
23. The CMOS image sensor of claim 19, further comprising a photodiode having a second conductive type in the image area of the substrate.
24. The CMOS image sensor of claim 23, wherein the first conductive type is P-type and the second conductive type is N-type.
25. The CMOS image sensor of claim 19, wherein the channel stop ion has the first conductive type.
26. A CMOS image sensor comprising:
a substrate having a first conductive type and comprising an image area and a circuit area;
a LOCOS field oxide in the substrate for electrical isolation within the image area;
a channel stop ion area directly below the LOCOS field oxide, in the substrate; and
a gate electrode on the circuit area of the substrate, the gate electrode having a gate oxide on the circuit area and a polysilicon gate on the gate oxide, the gate oxide being formed in such a way that both sides of the gate oxide and the polysilicon gate overlap with the LOCOS field oxide.
US12/457,259 2004-12-30 2009-06-04 CMOS Image Sensor Having improved signal eficiency and method for manufacturing the same Abandoned US20090289286A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US12/457,259 US20090289286A1 (en) 2004-12-30 2009-06-04 CMOS Image Sensor Having improved signal eficiency and method for manufacturing the same

Applications Claiming Priority (4)

Application Number Priority Date Filing Date Title
KR1020040116418A KR100672704B1 (en) 2004-12-30 2004-12-30 CMOS image sensor and its manufacturing method
KRP2004-0116418 2004-12-30
US11/319,969 US7556990B2 (en) 2004-12-30 2005-12-29 CMOS image sensor having improved signal efficiency and method for manufacturing the same
US12/457,259 US20090289286A1 (en) 2004-12-30 2009-06-04 CMOS Image Sensor Having improved signal eficiency and method for manufacturing the same

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US11/319,969 Continuation US7556990B2 (en) 2004-12-30 2005-12-29 CMOS image sensor having improved signal efficiency and method for manufacturing the same

Publications (1)

Publication Number Publication Date
US20090289286A1 true US20090289286A1 (en) 2009-11-26

Family

ID=36639387

Family Applications (2)

Application Number Title Priority Date Filing Date
US11/319,969 Expired - Fee Related US7556990B2 (en) 2004-12-30 2005-12-29 CMOS image sensor having improved signal efficiency and method for manufacturing the same
US12/457,259 Abandoned US20090289286A1 (en) 2004-12-30 2009-06-04 CMOS Image Sensor Having improved signal eficiency and method for manufacturing the same

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US11/319,969 Expired - Fee Related US7556990B2 (en) 2004-12-30 2005-12-29 CMOS image sensor having improved signal efficiency and method for manufacturing the same

Country Status (5)

Country Link
US (2) US7556990B2 (en)
JP (1) JP2006191107A (en)
KR (1) KR100672704B1 (en)
CN (1) CN100423281C (en)
DE (1) DE102005063116A1 (en)

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20110249163A1 (en) * 2009-02-06 2011-10-13 Canon Kabushiki Kaisha Photoelectric conversion device and camera
US8482646B2 (en) 2009-02-06 2013-07-09 Canon Kabushiki Kaisha Image sensing device and camera
US8723285B2 (en) 2009-02-06 2014-05-13 Canon Kabushiki Kaisha Photoelectric conversion device manufacturing method thereof, and camera

Families Citing this family (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8053287B2 (en) * 2006-09-29 2011-11-08 Taiwan Semiconductor Manufacturing Company, Ltd. Method for making multi-step photodiode junction structure for backside illuminated sensor
US7642608B2 (en) * 2007-03-09 2010-01-05 Aptina Imaging Corporation Dual isolation for image sensors
US9006080B2 (en) * 2013-03-12 2015-04-14 Taiwan Semiconductor Manufacturing Company, Ltd. Varied STI liners for isolation structures in image sensing devices

Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5858847A (en) * 1997-03-28 1999-01-12 Chartered Semiconductor Manufacturing, Ltd. Method for a lightly doped drain structure
US6156596A (en) * 1998-12-10 2000-12-05 United Microelectronics Corp. Method for fabricating a complementary metal oxide semiconductor image sensor
US6583484B2 (en) * 2000-06-23 2003-06-24 United Microelectronics Corp. Method of manufacturing photodiode CMOS image sensor
US20040169224A1 (en) * 2003-01-15 2004-09-02 Mika Ebihara Semiconductor device and manufacturing method therefor

Family Cites Families (16)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US176167A (en) * 1876-04-18 Improvement in machines for swaging screw-threads on bolts
US127666A (en) * 1872-06-04 Improvement in hay and cotton presses
US33667A (en) * 1861-11-05 Improvement in machines for dovetailing window--sashes
US5697414A (en) * 1995-05-09 1997-12-16 Mississippi State University Method for preventing and/or controlling staining in lumber, apparatus therefore and non-stained lumber
US6040592A (en) * 1997-06-12 2000-03-21 Intel Corporation Well to substrate photodiode for use in a CMOS sensor on a salicide process
JP3410016B2 (en) * 1998-03-31 2003-05-26 株式会社東芝 Amplification type solid-state imaging device
US6165596A (en) * 1999-10-14 2000-12-26 Lucent Technologies, Inc. Multi-layer insulated metal substrate printed wiring board having improved thermal coupling of components
US6350663B1 (en) * 2000-03-03 2002-02-26 Agilent Technologies, Inc. Method for reducing leakage currents of active area diodes and source/drain diffusions
JP3782297B2 (en) * 2000-03-28 2006-06-07 株式会社東芝 Solid-state imaging device and manufacturing method thereof
KR100838466B1 (en) 2001-12-27 2008-06-16 매그나칩 반도체 유한회사 Highly integrated image sensor manufacturing method
KR100494030B1 (en) * 2002-01-10 2005-06-10 매그나칩 반도체 유한회사 Image sensor and method for fabricating the same
CN1437263A (en) * 2002-02-05 2003-08-20 双汉科技股份有限公司 CMOS image sensor structure with low dark current and its configuration
KR20040008912A (en) * 2002-07-19 2004-01-31 주식회사 하이닉스반도체 Hybrid isolation method for Image sensor
JP3795843B2 (en) * 2002-08-01 2006-07-12 富士通株式会社 Semiconductor photo detector
KR100461975B1 (en) * 2002-12-27 2004-12-17 매그나칩 반도체 유한회사 Method for forming trench isolation layer in image sensor
US7232712B2 (en) * 2003-10-28 2007-06-19 Dongbu Electronics Co., Ltd. CMOS image sensor and method for fabricating the same

Patent Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5858847A (en) * 1997-03-28 1999-01-12 Chartered Semiconductor Manufacturing, Ltd. Method for a lightly doped drain structure
US6156596A (en) * 1998-12-10 2000-12-05 United Microelectronics Corp. Method for fabricating a complementary metal oxide semiconductor image sensor
US6583484B2 (en) * 2000-06-23 2003-06-24 United Microelectronics Corp. Method of manufacturing photodiode CMOS image sensor
US20040169224A1 (en) * 2003-01-15 2004-09-02 Mika Ebihara Semiconductor device and manufacturing method therefor

Cited By (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20110249163A1 (en) * 2009-02-06 2011-10-13 Canon Kabushiki Kaisha Photoelectric conversion device and camera
US8482646B2 (en) 2009-02-06 2013-07-09 Canon Kabushiki Kaisha Image sensing device and camera
US8670059B2 (en) * 2009-02-06 2014-03-11 Canon Kabushiki Kaisha Photoelectric conversion device having an n-type buried layer, and camera
US8723285B2 (en) 2009-02-06 2014-05-13 Canon Kabushiki Kaisha Photoelectric conversion device manufacturing method thereof, and camera

Also Published As

Publication number Publication date
KR100672704B1 (en) 2007-01-22
US7556990B2 (en) 2009-07-07
KR20060077528A (en) 2006-07-05
JP2006191107A (en) 2006-07-20
US20060145205A1 (en) 2006-07-06
CN1822377A (en) 2006-08-23
DE102005063116A1 (en) 2006-08-17
CN100423281C (en) 2008-10-01

Similar Documents

Publication Publication Date Title
US7358108B2 (en) CMOS image sensor and method for fabricating the same
JP5320659B2 (en) Solid-state imaging device
JP5493382B2 (en) Solid-state imaging device, manufacturing method thereof, and imaging device
JP4539176B2 (en) Solid-state imaging device and manufacturing method thereof
US20120178206A1 (en) Cmos image sensor having double gate insulator therein and method for manufacturing the same
JP4075797B2 (en) Solid-state image sensor
US20090289286A1 (en) CMOS Image Sensor Having improved signal eficiency and method for manufacturing the same
US20080210995A1 (en) Image sensor and method for fabricating the same
JP5053526B2 (en) Image sensor with improved charge transfer efficiency and manufacturing method thereof
JP2009088447A (en) Solid-state imaging device and manufacturing method thereof
KR100365744B1 (en) Photodiode in image sensor and method for fabricating the same
KR100748323B1 (en) Image sensor manufacturing method
US7732245B2 (en) Photodiode of CMOS image sensor and method for manufacturing the same
KR100708866B1 (en) Manufacturing Method of Image Sensor
KR100535911B1 (en) CMOS image sensor and its fabricating method
KR100601106B1 (en) CMOS image sensor and its manufacturing method
KR20060010903A (en) Image sensor and its manufacturing method for improving charge transport efficiency
KR20030049109A (en) Fabricating method of Image sensor
CN115394795A (en) Preparation method of CMOS image sensor
JP2012064814A (en) Method for manufacturing semiconductor device and electrical appliance using the device
KR20060095535A (en) CMOS image sensor and its manufacturing method
KR20040008053A (en) Image sensor with improved isolation property and method thereof
JP2006173380A (en) Method for manufacturing solid-state imaging device
KR20030056062A (en) Fabricating method of image sensor with improved charge transfer efficiency

Legal Events

Date Code Title Description
AS Assignment

Owner name: DONGBU ELECTRONICS, INC., KOREA, REPUBLIC OF

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:KIM, BUM SIK;REEL/FRAME:022830/0627

Effective date: 20051229

AS Assignment

Owner name: DONGBU ELECTRONICS CO., LTD., KOREA, REPUBLIC OF

Free format text: CHANGE OF NAME;ASSIGNOR:DONGBUANAM SEMICONDUCTOR INC.;REEL/FRAME:023043/0047

Effective date: 20021121

STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION