US20090212367A1 - Arrangement of mosfet's for controlling same - Google Patents
Arrangement of mosfet's for controlling same Download PDFInfo
- Publication number
- US20090212367A1 US20090212367A1 US11/919,032 US91903206A US2009212367A1 US 20090212367 A1 US20090212367 A1 US 20090212367A1 US 91903206 A US91903206 A US 91903206A US 2009212367 A1 US2009212367 A1 US 2009212367A1
- Authority
- US
- United States
- Prior art keywords
- mosfet
- terminal
- arrangement
- gate
- chip
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/64—Double-diffused metal-oxide semiconductor [DMOS] FETs
- H10D30/66—Vertical DMOS [VDMOS] FETs
- H10D30/668—Vertical DMOS [VDMOS] FETs having trench gate electrodes, e.g. UMOS transistors
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/101—Integrated devices comprising main components and built-in components, e.g. IGBT having built-in freewheel diode
- H10D84/141—VDMOS having built-in components
-
- H10W20/0698—
Definitions
- the present invention relates to an arrangement of a plurality of MOSFET's (“metal oxide semiconductor field-effect transistor”) and a method of controlling the arrangement.
- MOSFET's in integrated circuits are established components in semiconductor technology. In this context, one may make a distinction with regard to their design between horizontal and vertical MOSFET's. Thus the design and manner of functioning of horizontal MOSFET's are known, for example, from published German patent document DE 40 03 389, and of vertical MOSFET's from published European patent document EP 0 671 056 or EP 0 594 177.
- Vertical MOSFET's have a trench structure and offer the possibility of arranging many transistors in a particularly space-saving manner. The construction of a vertical n-channel MOSFET will now be briefly explained in light of FIG. 1 .
- the MOSFET has three electrical contact areas that are known as source S, gate G and drain terminal D.
- drain terminal D is not situated together with the two other, source S and gate G terminals on the same side of a semiconductor substrate, which is regarded as being the upper side of the semiconductor substrate. Instead, drain terminal D is situated on a side that is then to be designated as the back surface of the substrate. Therefore, drain terminal D directly contacts the lowest layer of the substrate, namely substrate layer Sub of a first conductivity type n, in this instance, an (N+) layer. On this substrate layer Sub, there is situated a drain region 20 also having first conductivity type n, in this instance, an (N ⁇ ) layer.
- the “+”sign denotes a high doping concentration
- the “ ⁇ ”sign correspondingly denotes a low doping concentration.
- drain region 20 there is situated a channel region 22 having a second conductivity type p, in this instance, a (p-) layer.
- a source region 24 is developed, having conductivity type n, in this case, an (N+) region.
- a gate electrode 26 fills the inner region of a trench 28 , which extends from the upper part of source region 24 all the way through the entire layer thickness of channel region 22 , to the upper part of drain region 20 .
- Gate electrode 26 is electrically insulated from the surrounding regions by an insulation 30 , made typically of an oxide such as SiO 2 .
- a source electrode 32 is provided which is directly connected to source region 24 .
- channel region 22 of (p-) type that is, a region having many holes and very few electrons, is situated between the two terminals.
- the MOSFET is in a blocking state, that is, it is nonconductive or “normally off”. This blocking state can be removed by changing the electrical conductivity of channel region 22 between source S and drain terminal D by applying a positive voltage at gate terminal G.
- the positive voltage applied at gate terminal G leads to an enhancement of electrons in a side region of trench 28 , between source S and drain region D.
- the electrons attracted by positive gate electrode 26 as free charge carriers, form a conductive n channel in an otherwise nonconductive channel region 22 , that is, the MOSFET is transferred overall to a conductive state.
- gate electrode 26 is surrounded by an insulation 30 . This brings about two capacitive linkages at the MOSFET. As is shown in FIG. 2 , first parasitic capacitance 40 comes about between source S and gate terminal G, and second parasitic capacitance 42 comes about between gate G and drain terminal D. If these capacitances 40 , 42 are big enough, they lead to electric charges on gate electrode 26 being stored and remaining too, once a voltage has been applied to gate terminal G. In order to switch off the MOSFET again, that is, to transfer it into a blocking state, gate electrode 26 has to be discharged, so that the gate-source voltage is reduced to zero. Otherwise, the MOSFET remains in a conductive state.
- the arrangement of MOSFET's according to the present invention has the advantage of making possible a secure control of the MOSFET's.
- a rapid switchover from a conductive to a blocking state, and vice versa, is achievable at any time.
- this design approach since a direct connection between gate electrode 26 and wiring of the transistor is omitted, possible dangers, such as breaks in the bonding wires and defects in soldering locations do not exist.
- the current-carrying capacity of the MOSFET is also not greatly impaired, since, for controlling the MOSFET, only a few so-called cells are required.
- FIG. 1 shows a design of a vertical MOSFET.
- FIG. 2 shows the design of the MOSFET having the parasitic capacitances.
- FIG. 3 shows an arrangement of the MOSFET's on a chip.
- FIGS. 4 a and 4 b show in each case a design of the MOSFET having a metallic connection between drain D and gate terminals G.
- an arrangement 1 of a plurality of MOSFET's (“metal oxide semiconductor field-effect transistors”) on a chip 5 having a first terminal 10 , a second terminal 12 and a third terminal 14 is proposed, having at least one first MOSFET Q 1 ;Q 2 used as control cell 2 and at least one second MOSFET Q 3 ;Q 4 ;Q 5 ;Q 6 used as control cell 3 having respectively a gate G, source S and drain terminal D,
- Control lines 40 are provided for contacting to third terminal 14 .
- a secure control is ensured of the at least one second MOSFET Q 3 ;Q 4 ;Q 5 ;Q 6 (power cell) by the at least one first MOSFET Q 1 ;Q 2 (control cell.
- gate G and drain terminal D of the at least one first MOSFET Q 1 ;Q 2 are connected to each other by at least one metallic connection 40 , 42 ( FIGS. 4 a , 4 b ). If necessary, as shown in FIG. 4 a , an intermediate insulator 41 may be provided for metallic connection 40 .
- MOSFET's Q 1 ;Q 2 ;Q 3 ;Q 4 ;Q 5 ;Q 6 there is a short circuit between drain terminal D and gate terminal G of the at least one first MOSFET Q 1 ;Q 2 .
- This type of circuit corresponds to the mirror current circuit that is known per se, described, for example, in published German patent document DE 34 19 664 or published European patent document EP 0 346 978.
- the mirror current is designed using bipolar transistors, that is, field-effect transistors are not provided.
- the mirror current circuits in the related art are not used for the secure control or switchover of MOSFET's. Rather, it is described and aimed at, in the documents cited above, that one may generate a current, using the mirror current circuit in an output branch, which as precisely as possible corresponds proportionally to a current flowing in an input branch. Thereby, that is, a current flow is transferred in its strength to another location in the circuit, i.e. it is mirrored.
- the technical motivation of the circuit is clearly different from the motivation of the present document.
- MOSFET's are particularly suited. Besides normally off MOSFET's (enhancement mode), normally on MOSFET's (depletion mode) can also be used.
- the at least one first MOSFET Q 1 , Q 2 is connected in parallel to further MOSFET's Q 2 , Q 1 for the formation of additional control cells 2 .
- the at least one second MOSFET Q 3 ;Q 4 ;Q 5 ;Q 6 is connected in parallel to additional second MOSFET's Q 4 ; Q 5 ; Q 6 ; Q 3 , for the formation of further power cells.
Landscapes
- Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
- Semiconductor Integrated Circuits (AREA)
- Insulated Gate Type Field-Effect Transistor (AREA)
Abstract
Description
- 1. FIELD OF THE INVENTION
- The present invention relates to an arrangement of a plurality of MOSFET's (“metal oxide semiconductor field-effect transistor”) and a method of controlling the arrangement.
- 2. DESCRIPTION OF RELATED ART
- MOSFET's in integrated circuits are established components in semiconductor technology. In this context, one may make a distinction with regard to their design between horizontal and vertical MOSFET's. Thus the design and manner of functioning of horizontal MOSFET's are known, for example, from published German
patent document DE 40 03 389, and of vertical MOSFET's from published European patent document EP 0 671 056 or EP 0 594 177. Vertical MOSFET's have a trench structure and offer the possibility of arranging many transistors in a particularly space-saving manner. The construction of a vertical n-channel MOSFET will now be briefly explained in light ofFIG. 1 . The MOSFET has three electrical contact areas that are known as source S, gate G and drain terminal D. It is typical for a vertical MOSFET that the drain terminal is not situated together with the two other, source S and gate G terminals on the same side of a semiconductor substrate, which is regarded as being the upper side of the semiconductor substrate. Instead, drain terminal D is situated on a side that is then to be designated as the back surface of the substrate. Therefore, drain terminal D directly contacts the lowest layer of the substrate, namely substrate layer Sub of a first conductivity type n, in this instance, an (N+) layer. On this substrate layer Sub, there is situated adrain region 20 also having first conductivity type n, in this instance, an (N−) layer. The “+”sign denotes a high doping concentration, and the “−”sign correspondingly denotes a low doping concentration. On drainregion 20 there is situated achannel region 22 having a second conductivity type p, in this instance, a (p-) layer. In addition, asource region 24 is developed, having conductivity type n, in this case, an (N+) region. Agate electrode 26 fills the inner region of atrench 28, which extends from the upper part ofsource region 24 all the way through the entire layer thickness ofchannel region 22, to the upper part ofdrain region 20.Gate electrode 26 is electrically insulated from the surrounding regions by aninsulation 30, made typically of an oxide such as SiO2. Finally, asource electrode 32 is provided which is directly connected tosource region 24. - If a voltage is applied between source S and drain terminal D, nevertheless, no current can flow since
channel region 22 of (p-) type, that is, a region having many holes and very few electrons, is situated between the two terminals. The MOSFET is in a blocking state, that is, it is nonconductive or “normally off”. This blocking state can be removed by changing the electrical conductivity ofchannel region 22 between source S and drain terminal D by applying a positive voltage at gate terminal G. The positive voltage applied at gate terminal G leads to an enhancement of electrons in a side region oftrench 28, between source S and drain region D. The electrons attracted bypositive gate electrode 26, as free charge carriers, form a conductive n channel in an otherwisenonconductive channel region 22, that is, the MOSFET is transferred overall to a conductive state. A decrease in the positive gate voltage to zero again yields a blocking MOSFET. Control of the MOSFET state is possible, in principle, by the applied gate voltage. - As was described before,
gate electrode 26 is surrounded by aninsulation 30. This brings about two capacitive linkages at the MOSFET. As is shown inFIG. 2 , firstparasitic capacitance 40 comes about between source S and gate terminal G, and secondparasitic capacitance 42 comes about between gate G and drain terminal D. If these 40, 42 are big enough, they lead to electric charges oncapacitances gate electrode 26 being stored and remaining too, once a voltage has been applied to gate terminal G. In order to switch off the MOSFET again, that is, to transfer it into a blocking state,gate electrode 26 has to be discharged, so that the gate-source voltage is reduced to zero. Otherwise, the MOSFET remains in a conductive state. - Therefore there is a need for a design approach to the objective of being able to transfer the transistor at any time into a blocking state, even in response to a lacking electrical connection between
gate electrode 26 and a direct wiring of the transistor. - The arrangement of MOSFET's according to the present invention has the advantage of making possible a secure control of the MOSFET's. A rapid switchover from a conductive to a blocking state, and vice versa, is achievable at any time. In this design approach, since a direct connection between
gate electrode 26 and wiring of the transistor is omitted, possible dangers, such as breaks in the bonding wires and defects in soldering locations do not exist. - Furthermore, it is advantageous that all the MOSFET's necessary for the arrangement are able to be integrated on one chip. Therefore, there is no additional space requirement, such as on an additional printed circuit board. Also, continuing as at present, only three terminals are required on the chip on which the MOSFET's are arranged. A change in the housing, for example, is not provided. For one thing, this is cost-effective in manufacturing, and for another thing, the design approach simplifies installation, since no great additional expenditure is created.
- Incidentally, the current-carrying capacity of the MOSFET is also not greatly impaired, since, for controlling the MOSFET, only a few so-called cells are required.
-
FIG. 1 shows a design of a vertical MOSFET. -
FIG. 2 shows the design of the MOSFET having the parasitic capacitances. -
FIG. 3 shows an arrangement of the MOSFET's on a chip. -
FIGS. 4 a and 4 b show in each case a design of the MOSFET having a metallic connection between drain D and gate terminals G. - The design and the manner of functioning of a vertical MOSFET has already been explained with the aid of
FIG. 1 . The nature of the problem of the 40, 42, between source terminal S and gate terminal G as well as between gate terminal G and drain terminals D was also discussed, which stem fromparasitic capacitances insulation 30 for gate electrode G. 40, 42 permitParasitic capacitances charging gate electrode 26, if gate terminal G has applied to it a voltage applied from the outside, or if this voltage is created by outer electrical fields. The MOSFET is able to remain durably in the conductive state because of this charge. - As may be seen in
FIG. 3 , anarrangement 1 of a plurality of MOSFET's (“metal oxide semiconductor field-effect transistors”) on achip 5 having afirst terminal 10, asecond terminal 12 and athird terminal 14 is proposed, having at least one first MOSFET Q1;Q2 used as control cell 2 and at least one second MOSFET Q3;Q4;Q5;Q6 used as control cell 3 having respectively a gate G, source S and drain terminal D, -
- source terminals S of all MOSFET's Q1;Q2;Q3;Q4;Q5;Q6 being connected to one another and contacting
first terminal 10 ofchip 5, - drain terminal D of the at least one second MOSFET Q3;Q4;Q5;Q6 used as power cell 3 contacting
second terminal 12 ofchip 5, - gate terminals G of all MOSFET's Q1;Q2;Q3;Q4;Q5;Q6 being connected to one another and contacting
third terminal 14 ofchip 5, and - gate terminal G and drain terminal D of the at least one first MOSFET Q1;Q2 used as control cell being connected to one another.
- source terminals S of all MOSFET's Q1;Q2;Q3;Q4;Q5;Q6 being connected to one another and contacting
-
Control lines 40 are provided for contacting tothird terminal 14. In this arrangement, a secure control is ensured of the at least one second MOSFET Q3;Q4;Q5;Q6 (power cell) by the at least one first MOSFET Q1;Q2 (control cell. - It is advantageous if gate G and drain terminal D of the at least one first MOSFET Q1;Q2 are connected to each other by at least one
metallic connection 40, 42 (FIGS. 4 a, 4 b). If necessary, as shown inFIG. 4 a, anintermediate insulator 41 may be provided formetallic connection 40. - Because of the arrangement described of MOSFET's Q1;Q2;Q3;Q4;Q5;Q6, there is a short circuit between drain terminal D and gate terminal G of the at least one first MOSFET Q1;Q2. This type of circuit corresponds to the mirror current circuit that is known per se, described, for example, in published German patent document DE 34 19 664 or published European patent document EP 0 346 978. However, according to the teaching in these documents, the mirror current is designed using bipolar transistors, that is, field-effect transistors are not provided. Furthermore, from published German patent document DE 100 60 842, a mirror current circuit having MOSFET's is known, but it is not intended to provide this arrangement on a
chip 5 having three 10, 12, 14, and, in this context, to develop the electrical connections of the terminals according toterminals claim 1. - For, the mirror current circuits in the related art are not used for the secure control or switchover of MOSFET's. Rather, it is described and aimed at, in the documents cited above, that one may generate a current, using the mirror current circuit in an output branch, which as precisely as possible corresponds proportionally to a current flowing in an input branch. Thereby, that is, a current flow is transferred in its strength to another location in the circuit, i.e. it is mirrored. In the related art, the technical motivation of the circuit is clearly different from the motivation of the present document.
- The following consideration will explain that the proposed arrangement of the MOSFET's ensures a certain switching off: First of all, let us assume the case in which the connection between
first terminal 10 ofchip 5 and an external wiring is lacking, or is interrupted. Then there is no connection betweenchip 5 and ground, so that no current flows inentire chip 5. If the connection betweensecond terminal 12 ofchip 5 and an external wiring is lacking, no current flows in the power cells, and no damage to the transistors can occur. Blocking is still possible bythird terminal 14 ofchip 5. Finally, if it is assumed that the connection between third terminal 14 ofchip 5 and an external wiring is lacking, then the charges stored ongate electrodes 26 are discharged bycontrol lines 40, since these are still conductive, as long as the voltages at gate terminal G of the transistors are and remain sufficiently high. However, this is assured as long as enough charges are present ongate electrodes 26. Since all the transistors have the same voltage between gate G and source terminal S and have the same threshold voltage, all the transistors block after the discharge ofcapacitance 40 between gate G and source terminal S. - In summary, we establish that a reliable control and blocking of the MOSFET's is achieved in all the three cases described.
- The application of the arrangement introduced is basically possible using all the known types of MOSFET's. However, vertical MOSFET's are particularly suited. Besides normally off MOSFET's (enhancement mode), normally on MOSFET's (depletion mode) can also be used.
- According to
FIG. 3 , it is provided that the at least one first MOSFET Q1, Q2 is connected in parallel to further MOSFET's Q2, Q1 for the formation of additional control cells 2. - It is also provided that the at least one second MOSFET Q3;Q4;Q5;Q6 is connected in parallel to additional second MOSFET's Q4; Q5; Q6; Q3, for the formation of further power cells.
Claims (8)
Applications Claiming Priority (4)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| DE102005019157 | 2005-04-25 | ||
| DE102005019157.6 | 2005-04-25 | ||
| DE102005019157A DE102005019157A1 (en) | 2005-04-25 | 2005-04-25 | Metal oxide semiconductor field effect transistor arrangement for use in integrated circuit, has source and gate connections of transistors that are connected with each other and that contact connections of chip, respectively |
| PCT/EP2006/060268 WO2006114344A1 (en) | 2005-04-25 | 2006-02-24 | Semiconductor arrangement of mosfets |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| US20090212367A1 true US20090212367A1 (en) | 2009-08-27 |
| US8338891B2 US8338891B2 (en) | 2012-12-25 |
Family
ID=36216790
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US11/919,032 Expired - Fee Related US8338891B2 (en) | 2005-04-25 | 2006-02-24 | Arrangement of MOSFET's for controlling same |
Country Status (7)
| Country | Link |
|---|---|
| US (1) | US8338891B2 (en) |
| EP (1) | EP1878059B1 (en) |
| JP (1) | JP4988707B2 (en) |
| KR (1) | KR101006339B1 (en) |
| DE (1) | DE102005019157A1 (en) |
| TW (1) | TWI385761B (en) |
| WO (1) | WO2006114344A1 (en) |
Citations (7)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5365085A (en) * | 1990-07-30 | 1994-11-15 | Nippondenso Co., Ltd. | Power semiconductor device with a current detecting function |
| US5656968A (en) * | 1994-12-14 | 1997-08-12 | Siemens Aktiengesellschaft | Circuit arrangement for regulating the load current of a power MOSFET |
| US20010000218A1 (en) * | 1997-09-12 | 2001-04-12 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor device |
| US20020088989A1 (en) * | 1997-09-10 | 2002-07-11 | Samsung Electronics Co., Ltd. | MOS control diode and method for manufacturing the same |
| US20020167056A1 (en) * | 2000-03-30 | 2002-11-14 | Kozo Sakamoto | Insulated gate semiconductor device with control circuit |
| US6653691B2 (en) * | 2000-11-16 | 2003-11-25 | Silicon Semiconductor Corporation | Radio frequency (RF) power devices having faraday shield layers therein |
| US6867103B1 (en) * | 2002-05-24 | 2005-03-15 | Taiwan Semiconductor Manufacturing Company | Method of fabricating an ESD device on SOI |
Family Cites Families (11)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPH069326B2 (en) | 1983-05-26 | 1994-02-02 | ソニー株式会社 | Current mirror circuit |
| JPS62256475A (en) * | 1986-04-28 | 1987-11-09 | Nec Corp | Vertical type field-effect transistor |
| US4894622A (en) | 1988-06-15 | 1990-01-16 | U.S. Philips Corporation | Integrated current-mirror arrangement comprising vertical transistors |
| JPH0812920B2 (en) | 1989-02-06 | 1996-02-07 | 富士電機株式会社 | Lateral conductivity modulation type MOSFET and control method thereof |
| JP3167457B2 (en) | 1992-10-22 | 2001-05-21 | 株式会社東芝 | Semiconductor device |
| US5506421A (en) | 1992-11-24 | 1996-04-09 | Cree Research, Inc. | Power MOSFET in silicon carbide |
| JPH0837284A (en) * | 1994-07-21 | 1996-02-06 | Nippondenso Co Ltd | Semiconductor integrated circuit device |
| DE19918028A1 (en) * | 1999-04-21 | 2000-11-02 | Siemens Ag | Semiconductor device |
| DE10060842C2 (en) | 2000-12-07 | 2002-11-28 | Texas Instruments Deutschland | Current mirror circuit |
| JP2003243512A (en) * | 2002-02-14 | 2003-08-29 | Hitachi Ltd | ESD protection circuit |
| JP4682501B2 (en) * | 2003-08-28 | 2011-05-11 | サンケン電気株式会社 | Insulated gate semiconductor device and semiconductor integrated circuit device having the same |
-
2005
- 2005-04-25 DE DE102005019157A patent/DE102005019157A1/en not_active Withdrawn
-
2006
- 2006-02-24 JP JP2008508174A patent/JP4988707B2/en not_active Expired - Fee Related
- 2006-02-24 EP EP06708511.8A patent/EP1878059B1/en not_active Not-in-force
- 2006-02-24 KR KR1020077024570A patent/KR101006339B1/en not_active Expired - Fee Related
- 2006-02-24 US US11/919,032 patent/US8338891B2/en not_active Expired - Fee Related
- 2006-02-24 WO PCT/EP2006/060268 patent/WO2006114344A1/en not_active Ceased
- 2006-04-20 TW TW095114033A patent/TWI385761B/en not_active IP Right Cessation
Patent Citations (8)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5365085A (en) * | 1990-07-30 | 1994-11-15 | Nippondenso Co., Ltd. | Power semiconductor device with a current detecting function |
| US5656968A (en) * | 1994-12-14 | 1997-08-12 | Siemens Aktiengesellschaft | Circuit arrangement for regulating the load current of a power MOSFET |
| US20020088989A1 (en) * | 1997-09-10 | 2002-07-11 | Samsung Electronics Co., Ltd. | MOS control diode and method for manufacturing the same |
| US20010000218A1 (en) * | 1997-09-12 | 2001-04-12 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor device |
| US6222710B1 (en) * | 1997-09-12 | 2001-04-24 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor device |
| US20020167056A1 (en) * | 2000-03-30 | 2002-11-14 | Kozo Sakamoto | Insulated gate semiconductor device with control circuit |
| US6653691B2 (en) * | 2000-11-16 | 2003-11-25 | Silicon Semiconductor Corporation | Radio frequency (RF) power devices having faraday shield layers therein |
| US6867103B1 (en) * | 2002-05-24 | 2005-03-15 | Taiwan Semiconductor Manufacturing Company | Method of fabricating an ESD device on SOI |
Also Published As
| Publication number | Publication date |
|---|---|
| TWI385761B (en) | 2013-02-11 |
| JP2008538862A (en) | 2008-11-06 |
| EP1878059B1 (en) | 2017-10-11 |
| EP1878059A1 (en) | 2008-01-16 |
| KR20080004519A (en) | 2008-01-09 |
| KR101006339B1 (en) | 2011-01-10 |
| JP4988707B2 (en) | 2012-08-01 |
| TW200705605A (en) | 2007-02-01 |
| DE102005019157A1 (en) | 2006-10-26 |
| WO2006114344A1 (en) | 2006-11-02 |
| US8338891B2 (en) | 2012-12-25 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| EP0892438B1 (en) | Solid-state relay | |
| US7800176B2 (en) | Electronic circuit for controlling a power field effect transistor | |
| KR101193904B1 (en) | Power device with bi-directional level shift circuit | |
| US20080265320A1 (en) | Component arrangement including a power semiconductor component having a drift control zone | |
| US7701006B2 (en) | Method of producing a low-voltage power supply in a power integrated circuit | |
| JP2002305207A (en) | Lateral semiconductor components in thin film SOI technology | |
| KR100643831B1 (en) | Semiconductor device | |
| US12176172B2 (en) | Power relay circuit | |
| US8933394B2 (en) | Semiconductor device having at least a transistor cell with a second conductive type region surrounding a wall region and being insulated from both gate electrode and source electrode and solid state relay using same | |
| US9509228B2 (en) | Rectifier circuit with a voltage sensor | |
| US9064953B2 (en) | Semiconductor device including a drift zone and a drift control zone | |
| US20090014816A1 (en) | High voltage operating field effect transistor, and bias circuit therefor and high voltage circuit thereof | |
| US8072033B2 (en) | Semiconductor device having elongated electrostatic protection element along long side of semiconductor chip | |
| US8338891B2 (en) | Arrangement of MOSFET's for controlling same | |
| US20160043708A1 (en) | Semiconductor device | |
| JP2010020864A (en) | Hold circuit | |
| CN118676184B (en) | Integrated MOS type intelligent power switch | |
| TWI830117B (en) | Semiconductor device | |
| CN221508175U (en) | MOS power transistor module and layout structure thereof | |
| JP2019057534A (en) | Semiconductor device and control system | |
| JP2013110604A (en) | Semiconductor relay device | |
| CN118295482A (en) | Integrated circuit and low dropout linear voltage regulator circuit | |
| CN115803883A (en) | Semiconductor device and power conversion device | |
| JP2001168336A (en) | Low capacity MOSFET and semiconductor relay device using the same | |
| KR20010017814A (en) | A semiconductor integrated circuit having a silicon on insulator structure |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| AS | Assignment |
Owner name: ROBERT BOSCH GMBH, GERMANY Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:CHABAUD, ANTOINE;REEL/FRAME:022144/0001 Effective date: 20071128 |
|
| STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
| FPAY | Fee payment |
Year of fee payment: 4 |
|
| AS | Assignment |
Owner name: CALIX, INC., CALIFORNIA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:BANK OF AMERICA, N.A., AS ADMINISTRATIVE AGENT FOR LENDERS;REEL/FRAME:043494/0549 Effective date: 20170807 |
|
| FEPP | Fee payment procedure |
Free format text: MAINTENANCE FEE REMINDER MAILED (ORIGINAL EVENT CODE: REM.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
| LAPS | Lapse for failure to pay maintenance fees |
Free format text: PATENT EXPIRED FOR FAILURE TO PAY MAINTENANCE FEES (ORIGINAL EVENT CODE: EXP.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
| STCH | Information on status: patent discontinuation |
Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362 |
|
| FP | Lapsed due to failure to pay maintenance fee |
Effective date: 20201225 |