US20090184745A1 - De-emphasis system and method for coupling digital signals through capacitively loaded lines - Google Patents
De-emphasis system and method for coupling digital signals through capacitively loaded lines Download PDFInfo
- Publication number
- US20090184745A1 US20090184745A1 US12/416,796 US41679609A US2009184745A1 US 20090184745 A1 US20090184745 A1 US 20090184745A1 US 41679609 A US41679609 A US 41679609A US 2009184745 A1 US2009184745 A1 US 2009184745A1
- Authority
- US
- United States
- Prior art keywords
- signal
- memory
- processor
- logic level
- level
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
- 238000000034 method Methods 0.000 title description 7
- 230000008878 coupling Effects 0.000 title description 3
- 238000010168 coupling process Methods 0.000 title description 3
- 238000005859 coupling reaction Methods 0.000 title description 3
- 230000001934 delay Effects 0.000 claims abstract description 3
- 230000003111 delayed effect Effects 0.000 claims abstract 4
- 230000015654 memory Effects 0.000 claims description 44
- 230000007704 transition Effects 0.000 claims description 16
- 230000005540 biological transmission Effects 0.000 claims 1
- 230000001360 synchronised effect Effects 0.000 claims 1
- 238000007599 discharging Methods 0.000 description 6
- 238000013459 approach Methods 0.000 description 5
- 238000010586 diagram Methods 0.000 description 5
- 230000008859 change Effects 0.000 description 3
- 239000007787 solid Substances 0.000 description 3
- 230000002411 adverse Effects 0.000 description 2
- 230000006870 function Effects 0.000 description 2
- 230000004048 modification Effects 0.000 description 2
- 238000012986 modification Methods 0.000 description 2
- 230000001154 acute effect Effects 0.000 description 1
- 238000004364 calculation method Methods 0.000 description 1
- 238000013500 data storage Methods 0.000 description 1
- 230000007423 decrease Effects 0.000 description 1
- 230000001788 irregular Effects 0.000 description 1
- 230000000630 rising effect Effects 0.000 description 1
- 230000003068 static effect Effects 0.000 description 1
Images
Classifications
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C7/00—Arrangements for writing information into, or reading information out from, a digital store
- G11C7/02—Arrangements for writing information into, or reading information out from, a digital store with means for avoiding parasitic signals
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/21—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
- G11C11/34—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
- G11C11/40—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
- G11C11/401—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming cells needing refreshing or charge regeneration, i.e. dynamic cells
- G11C11/4063—Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing
- G11C11/407—Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing for memory cells of the field-effect type
- G11C11/409—Read-write [R-W] circuits
- G11C11/4093—Input/output [I/O] data interface arrangements, e.g. data buffers
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C5/00—Details of stores covered by group G11C11/00
- G11C5/06—Arrangements for interconnecting storage elements electrically, e.g. by wiring
- G11C5/063—Voltage and signal distribution in integrated semi-conductor memory access lines, e.g. word-line, bit-line, cross-over resistance, propagation delay
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C7/00—Arrangements for writing information into, or reading information out from, a digital store
- G11C7/10—Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers
- G11C7/1078—Data input circuits, e.g. write amplifiers, data input buffers, data input registers, data input level conversion circuits
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C7/00—Arrangements for writing information into, or reading information out from, a digital store
- G11C7/10—Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers
- G11C7/1078—Data input circuits, e.g. write amplifiers, data input buffers, data input registers, data input level conversion circuits
- G11C7/1084—Data input buffers, e.g. comprising level conversion circuits, circuits for adapting load
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C7/00—Arrangements for writing information into, or reading information out from, a digital store
- G11C7/10—Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers
- G11C7/1078—Data input circuits, e.g. write amplifiers, data input buffers, data input registers, data input level conversion circuits
- G11C7/1093—Input synchronization
Definitions
- This invention relates to digital integrated circuits, and, more particularly, to a system and method for adjusting the waveform of a digital signal before it is coupled though a highly capacitive line to make it easier to correctly detect the signal at a receiving device.
- DRAM dynamic random access memory
- command, address and write data signals are transmitted to the memory device by a memory controller
- read data signals are transmitted to the memory controller by the memory device.
- Conventional memory devices generally operate synchronously with a clock signal, which defines the times that the received signals are considered valid.
- the period during which the command, address and write data signals received by the memory device are considered valid has become ever shorter. As a result, it has become more critical to control the timing at which these signal are received by memory devices.
- Jitter is high frequency phase noise that cause rapid changes in the timing at which transitions of the digital signal occur.
- Jitter can be caused by a number of sources, such as noise coupled to digital circuits along with a digital signal, which causes the switching time of the digital circuit to vary in a random manner. Jitter can also be caused by variations in the shape of digital signals coupled to digital circuits.
- a digital signal having the waveform shown by the dotted line may be applied into a signal line.
- the digital signal When the digital signal is applied to the signal line, its signal levels vary between voltages 0 and V*.
- the transmitted waveform has a 50% duty cycle between time t 0 and time t 2 .
- a “double width” pulse then occurs starting at time t 2 followed by a return to the original waveform starting at time t 4 .
- the signal line is highly capacitive, the waveform received by a downstream electronic device may have the waveform shown by the solid line in FIG. 1 .
- the received waveform never reaches the full amplitudes of the transmitted waveform.
- the transmitted signal starts charging the capacitive signal line toward the voltage V* at time t 0 , which is shown by the dotted arrow at time t 0 .
- the amplitude of the received signal never reaches the level V* volts. Instead, it reaches the level V 1 at time t 1 , at which time the transmitted signal starts discharging the signal line toward 0 volts, as again shown by the dotted arrow.
- the amplitude of the received signal never reaches 0 volts.
- the capacitive signal line charges toward V* volts from V 2 volts, and it starts discharging toward 0 volts from V 1 volts.
- the symmetrical, unvarying shape of the transmitted signal between times t 0 -t 2 causes the received signal to cross the midpoint voltage M with the same delay after each corresponding edge of the transmitted signal. This can be seen by the uniform spacing between the dotted arrows and the immediately following solid arrows. As a result, a digital circuit that switches state at the midpoint voltage M will change state with a uniform delay after each transition of the signal applied to the signal line.
- the signal line is charged toward the voltage V* for a longer period of time.
- the received signal therefore reaches the amplitude V 3 volts at time 4 at which time the signal line begins being discharged toward 0 volts.
- the received signal still crosses the midpoint voltage M with the same delay after the corresponding edge of the transmitted signal as shown by the solid arrow following the dotted arrow at time t 2 .
- the discharge of the signal line starts from V 3 volts rather than the lower amplitude of V 1 volts, it now crosses the midpoint voltage M with a much longer delay after the corresponding edge of the transmitted signal.
- the skew of the received signal can be seen by the increased spacing of the solid arrow immediately following the dotted arrow at time t 4 .
- This skew in the midpoint amplitude M crossing delay as function of the bit pattern of the transmitted signal can results in signal jitter at a circuit receiving the signal. As explained above, jitter can adversely affect the receiving circuit's ability to capture the correct pattern of the transmitted digital signal because the receiving circuit may register the incorrect bit from the received signal.
- This jitter problem is particularly acute in coupling address signal to memory devices.
- Address signal are typically transmitted to a plurality of memory devices through a signal distribution tree.
- the relatively large size of the tree when a large number of memory devices are present makes the address lines highly capacitive.
- the jitter caused by the high capacitance of address signal trees can defeat the major reason for using a tree, i.e., to ensure that address signal transitions arrive at all of the memory devices at the same time.
- the memory devices in a system attempt to capture the address signals using a clock signal, which may also be coupled through a clock tree. Ideally, a transition of the clock signal used to capture the address signals occurs at the center of the address signal.
- timing skews that cause the clock signal transition can occur before or after a “window” or “eye” during which the address signals are valid.
- a clock signal CLK does not cause each of several address signals A ⁇ 0:9> to latch at the proper time, errors in the operation of the memory device may result.
- the timing skew of the clock signal CLK relative to the timing skews of the address signals A ⁇ 0:9> must be limited to allow the CLK signal to latch each of the several address signals A ⁇ 0:9>.
- each eye E for which each address signal A ⁇ 0 >-A ⁇ 9 > is valid decreases by a corresponding amount, as will be understood by one skilled in the art.
- the solid lines indicate the ideal address signals A ⁇ 0 >, A ⁇ 1 >, and A ⁇ 9> signals, and the dashed lines indicate the worst case potential time skew for each of these signals.
- the ideal address signals A ⁇ 0 >, A ⁇ 1 >, and A ⁇ 9 > are centered at the rising edge of the CLK signals.
- the eyes E during which the address signals A ⁇ 0 >, A ⁇ 1 >, and A ⁇ 9 > are valid are defined by time intervals t 0 -t 3 , t 1 -t 4 , and t 5 -t 7 , respectively.
- the eyes E of the applied address signals A ⁇ 0 >-A ⁇ 9 > may even vary to such an extent that not all of the address signals are simultaneously valid at any time. In other words, there is no time during which the eyes E of all of the address signals overlap.
- the ideal address signals A ⁇ 0 >, A ⁇ 1 >, and A ⁇ 9> signals, all of the address signals A ⁇ 0 >-A ⁇ 9 > cannot possibly be captured by the CLK signal. For example, in FIG.
- the eye E of the A ⁇ 0> signal from times t 0 -t 3 does not overlap the eye of the A ⁇ 9> signal from times t 5 -t 7 . It is therefore important to limit the jitter or timing skew of the CLK and address signals A ⁇ 0 >-A ⁇ 9 >.
- the first approach attempts to modify the characteristics of the signal line by either making it less capacitive or by making a transmitted signal less affected by the capacitance, such as by inserting repeaters or inverters in the line. Unfortunately, this approach can unduly increase the cost of digital devices.
- the second approach attempts to modify the shape of the transmitted signal so that the capacitance of the signal line causes it to be received with close to its original shape. In one example, every transition of the digital signal is provided with a large overshoot, which is capacitively filtered out by the signal line. The size and complexity of circuitry using this approach can again unduly increase the cost of digital devices, particularly since the nature of the modification must depend on the characteristics of the bit pattern.
- FIG. 1 is a timing diagram illustrating the manner in which signal jitter is created by coupling a digital signal through a highly capacitive signal line.
- FIG. 2 is a timing diagram showing the manner in which timing skew or jitter can prevent a clock signal from capturing address signals during an “eye” when the address signals are valid.
- FIGS. 3A and 3B are timing diagrams illustrating the manner in which signal jitter is avoided by a signal de-emphasis system and method according to one example of the invention.
- FIG. 4 is a block diagram of a de-emphasis system according to one example of the invention.
- FIG. 5 is a block diagram of a computer system using the de-emphasis system shown in FIG. 4 or a de-emphasis system according to some other example of the invention.
- FIGS. 3A and 3B The manner in which a signal de-emphasis system and method according to one example of the invention avoids creating signal jitter is shown in FIGS. 3A and 3B .
- a digital signal that is to be transmitted through a highly capacitive signal line is shown in FIG. 3A .
- the signal is assumed to be referenced to a clock signal (not shown) that may be transmitted along with the signal.
- the signal is high for one clock period between times t 0 and t 1 , is then low for one clock period between times t 1 and t 2 , is high for three clock periods between times t 2 and t 5 , low for one clock period between times t 5 and t 6 , then high for one clock period between times t 6 and t 7 , and finally low for two clock periods between times t 7 and t 9 .
- the de-emphasis system and method applies the digital signal to the signal line with the shape shown by the solid line in FIG. 3 .
- the digital signal when the digital signal is high, it is applied to the signal line with a level of V* volts for the first period of the clock signal, and it then transitions to V 1 volts for any remaining period of the clock signal.
- the digital signal when the digital signal is low, it is applied to the signal line with a level of 0 volts for the first period of the clock signal, and it then transitions to V 2 volts for any remaining period of the clock signal.
- the digital signal when the digital signal is high for three clock periods between times t 2 and t 5 , it is applied to the signal line as V* volts for the first clock period between times t 2 and t 3 followed by V 1 volts for the remaining two clock periods between times t 3 and t 5 .
- the digital signal is low for two clock periods between times t 7 and t 9 , it is applied to the signal line as 0 volts for the first clock period between times t 7 and t 8 followed by V 2 volts for the remaining clock period between times t 8 and t 9 .
- the digital signal as it is received from the highly capacitive signal line at a downstream location is shown by the dotted line in FIG. 3B .
- the signal line charges toward V* volts between times t 0 and t 1 , and reaches approximately V 1 volts after one clock period at time t 1 .
- the digital signal is low during the next clock period between times t 1 and t 2 , so the signal line begins discharging from V 1 volts toward 0 volts, and it reaches approximately V 2 volts after one clock period at time t 2 .
- the signal line then begins charging from V 2 volts toward V* volts at time t 2 . Therefore, the charging of the signal line always starts from V 2 volts, and the discharging of the signal line always starts from V 1 volts.
- the signal line is again charged to voltage V 1 during the first clock period from times t 2 and t 3 .
- the signal line remains at V 1 volts because the digital signal applied to the signal line transitions from V* volts to V 1 volts after one clock period at time t 3 . Therefore, the signal line always starts discharging from V 1 volts regardless of the number of clock period the digital signal is high.
- a de-emphasis system 10 is shown in FIG. 4 .
- the digital signal to be transmitted is applied to an input terminal 14 and is routed through two signal paths 16 , 18 .
- the first signal path 16 includes a multiplier 20 that multiples the digital signal by 1-D 1 , where D 1 is the change in the digital signal after the first clock period that the signal remains high.
- D 1 is equal to V* ⁇ V 1 .
- the multiplier 20 multiplies the digital signal by 0.75. Therefore, if the digital signal transitions between 0 and 1 volts, the signal at the output of the multiplier 20 will transition between 0 and 0.75 volts.
- the second signal path 18 includes a delay circuit 24 followed by a second multiplier 26 .
- the delay circuit 24 delays the digital signal applied to the input terminal 14 by one clock period.
- the multiplier 26 multiples the digital signal by D 2 , where D 2 is the change in the digital signal after the first clock period that the signal remains low.
- D 2 need not be equal to D 1 , it will be assumed for purposes of illustration that such is the case. In the example shown in FIG. 3 , D 2 is equal to V 2 . If D 2 is also equal to 0.25, the multiplier will multiply the digital signal by 0.25.
- the respective outputs of the multipliers 20 , 26 are applied to a differential adder 30 that subtracts the output of the second multiplier 26 from the output of the first multiplier 20 .
- the resulting output is applied to a level translator circuit 34 .
- column “F” of Table 1 corresponds to the voltage levels shown in the solid line in FIG. 3 .
- the computer system 50 includes a processor 52 for performing various computing functions, such as executing specific software to perform specific calculations or tasks.
- the processor 52 includes a processor bus 54 that normally includes an address bus, a control bus, and a data bus.
- the computer system 50 includes one or more input devices 54 , such as a keyboard or a mouse, coupled to the processor 52 to allow an operator to interface with the computer system 50 .
- the computer system 50 also includes one or more output devices 56 coupled to the processor 52 , such output devices typically being a printer or a video terminal.
- One or more data storage devices 58 are also typically coupled to the processor 52 to allow the processor 52 to store data in or retrieve data from internal or external storage media (not shown). Examples of typical storage devices 58 include hard and floppy disks, tape cassettes, and compact disk read-only memories (CD-ROMs).
- the processor 52 is also typically coupled to cache memory 66 , which is usually static random access memory (“SRAM”).
- SRAM static random access memory
- the computer system 50 also includes system memory 70 , which is in the form of several registered double in-line memory modules (“DIMMs”) 74 .
- DIMMs 74 includes a register 76 coupled to several dynamic random access memory (“DRAM”) devices 78 by a system of buses 80 that includes a command bus, an address bus and a data bus.
- the registers 76 each include a respective de-emphasis system 84 coupled to each of the address bus signals lines, which couple addresses to the DRAM devices 78 .
- the de-emphasis system 84 may also be coupled to each of the command bus lines, which transmit memory commands to the DRAM devices 78 .
- the de-emphasis system 84 may be coupled to each of the data bus lines, which transmit write data to the DRAM devices 78 . Therefore, even though the signal lines of the buses 80 may be highly capacitive, the signals are transmitted from the registers 76 to the DRAM devices 78 with very low signal jitter.
- Each of the DIMMs 74 is coupled to a memory controller 90 , which is connected to the processor 52 through the processor bus 54 .
- the DIMMs 74 are coupled to the memory controller 90 by a system of buses 92 that again includes a command bus, an address bus and a data bus.
- the memory controller 90 includes a de-emphasis system 94 coupled to each of the address bus signals lines for transmitted addresses to the DIMMs 74 with relatively low jitter.
- the de-emphasis system 94 may also be coupled to each of the command bus lines and the data bus lines for transmitting memory commands and write data, respectively, to the DIMMs 74 with relatively low jitter.
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Computer Hardware Design (AREA)
- Dc Digital Transmission (AREA)
Abstract
A system for de-emphasizing digital signals, such as address signals, boosts the level of the signals for one clock period prior to transmitting the signals through signal lines that may have a relatively large capacitance. The system may include a delay circuit that delays the digital signal for a period corresponding to one period of a clock signal. The system may also include a first multiplier circuit that generates a first intermediate signal by multiplying the first and second logic levels of the digital signal by a first multiplier. Similarly, a second multiplier circuit generates a second intermediate signal by multiplying the first and second logic levels of the delayed signal from the delay circuit by a second multiplier. A combining circuit then subtracts the second intermediate signal from the first intermediate signal, and the resulting signal is level-adjusted to generate the de-emphasized signal.
Description
- This application is a continuation of U.S. patent application Ser. No. 12/113,066, filed Apr. 30, 2008, which is a divisional of U.S. patent application Ser. No. 11/442,510, filed May 25, 2006, U.S. Pat. No. 7,375,573. These applications are incorporated by reference herein.
- This invention relates to digital integrated circuits, and, more particularly, to a system and method for adjusting the waveform of a digital signal before it is coupled though a highly capacitive line to make it easier to correctly detect the signal at a receiving device.
- As the operating speeds of electronic devices, such as memory devices, continues to increase, the timing of digital signals received by the devices has become ever more critical. For example, in a memory device, such as a dynamic random access memory (“DRAM”) device, command, address and write data signals are transmitted to the memory device by a memory controller, and read data signals are transmitted to the memory controller by the memory device. Conventional memory devices generally operate synchronously with a clock signal, which defines the times that the received signals are considered valid. As the operating speed of memory devices continues to increase, the period during which the command, address and write data signals received by the memory device are considered valid has become ever shorter. As a result, it has become more critical to control the timing at which these signal are received by memory devices.
- The timing of digital signals, such as command, address and data signals, are adversely affected by “jitter,” which is high frequency phase noise that cause rapid changes in the timing at which transitions of the digital signal occur. Jitter can be caused by a number of sources, such as noise coupled to digital circuits along with a digital signal, which causes the switching time of the digital circuit to vary in a random manner. Jitter can also be caused by variations in the shape of digital signals coupled to digital circuits.
- With reference to
FIG. 1 , a digital signal having the waveform shown by the dotted line may be applied into a signal line. When the digital signal is applied to the signal line, its signal levels vary betweenvoltages 0 and V*. As shown inFIG. 1 , the transmitted waveform has a 50% duty cycle between time t0 and time t2. A “double width” pulse then occurs starting at time t2 followed by a return to the original waveform starting at time t4. If the signal line is highly capacitive, the waveform received by a downstream electronic device may have the waveform shown by the solid line inFIG. 1 . As a result of the combination of the high frequency of the signal and the high capacitance of the signal line, the received waveform never reaches the full amplitudes of the transmitted waveform. For example, the transmitted signal starts charging the capacitive signal line toward the voltage V* at time t0, which is shown by the dotted arrow at time t0. However, the amplitude of the received signal never reaches the level V* volts. Instead, it reaches the level V1 at time t1, at which time the transmitted signal starts discharging the signal line toward 0 volts, as again shown by the dotted arrow. Again, the amplitude of the received signal never reaches 0 volts. Instead, it reaches the level V2 at time t2, at which time the transmitted signal again starts charging the signal line. Thus, the capacitive signal line charges toward V* volts from V2 volts, and it starts discharging toward 0 volts from V1 volts. - The symmetrical, unvarying shape of the transmitted signal between times t0-t2, causes the received signal to cross the midpoint voltage M with the same delay after each corresponding edge of the transmitted signal. This can be seen by the uniform spacing between the dotted arrows and the immediately following solid arrows. As a result, a digital circuit that switches state at the midpoint voltage M will change state with a uniform delay after each transition of the signal applied to the signal line.
- During the double width pulse starting at time t2, the signal line is charged toward the voltage V* for a longer period of time. The received signal therefore reaches the amplitude V3 volts at time 4 at which time the signal line begins being discharged toward 0 volts. The received signal still crosses the midpoint voltage M with the same delay after the corresponding edge of the transmitted signal as shown by the solid arrow following the dotted arrow at time t2. However, because the discharge of the signal line starts from V3 volts rather than the lower amplitude of V1 volts, it now crosses the midpoint voltage M with a much longer delay after the corresponding edge of the transmitted signal. The skew of the received signal can be seen by the increased spacing of the solid arrow immediately following the dotted arrow at time t4. This skew in the midpoint amplitude M crossing delay as function of the bit pattern of the transmitted signal can results in signal jitter at a circuit receiving the signal. As explained above, jitter can adversely affect the receiving circuit's ability to capture the correct pattern of the transmitted digital signal because the receiving circuit may register the incorrect bit from the received signal.
- This jitter problem is particularly acute in coupling address signal to memory devices. Address signal are typically transmitted to a plurality of memory devices through a signal distribution tree. The relatively large size of the tree when a large number of memory devices are present makes the address lines highly capacitive. In fact, the jitter caused by the high capacitance of address signal trees can defeat the major reason for using a tree, i.e., to ensure that address signal transitions arrive at all of the memory devices at the same time. The memory devices in a system attempt to capture the address signals using a clock signal, which may also be coupled through a clock tree. Ideally, a transition of the clock signal used to capture the address signals occurs at the center of the address signal. However, jitter can cause timing skews that cause the clock signal transition to occur before or after a “window” or “eye” during which the address signals are valid. For example, as shown in
FIG. 2 , if a clock signal CLK does not cause each of several address signals A<0:9> to latch at the proper time, errors in the operation of the memory device may result. Thus, the timing skew of the clock signal CLK relative to the timing skews of the address signals A<0:9> must be limited to allow the CLK signal to latch each of the several address signals A<0:9>. As the data transfer rate increases, the duration of each eye E for which each address signal A<0>-A<9> is valid decreases by a corresponding amount, as will be understood by one skilled in the art. With further reference toFIG. 2 , the solid lines indicate the ideal address signals A<0>, A<1>, and A<9> signals, and the dashed lines indicate the worst case potential time skew for each of these signals. The ideal address signals A<0>, A<1>, and A<9> are centered at the rising edge of the CLK signals. The eyes E during which the address signals A<0>, A<1>, and A<9> are valid are defined by time intervals t0-t3, t1-t4, and t5-t7, respectively. In fact, the eyes E of the applied address signals A<0>-A<9> may even vary to such an extent that not all of the address signals are simultaneously valid at any time. In other words, there is no time during which the eyes E of all of the address signals overlap. Under these circumstances, the ideal address signals A<0>, A<1>, and A<9> signals, all of the address signals A<0>-A<9> cannot possibly be captured by the CLK signal. For example, inFIG. 2 , the eye E of the A<0> signal from times t0-t3 does not overlap the eye of the A<9> signal from times t5-t7. It is therefore important to limit the jitter or timing skew of the CLK and address signals A<0>-A<9>. - Attempts have been made to solve the jitter problem exemplified by
FIGS. 1 and 2 using various equalization techniques. Two different equalization approaches have been tried. The first approach attempts to modify the characteristics of the signal line by either making it less capacitive or by making a transmitted signal less affected by the capacitance, such as by inserting repeaters or inverters in the line. Unfortunately, this approach can unduly increase the cost of digital devices. The second approach attempts to modify the shape of the transmitted signal so that the capacitance of the signal line causes it to be received with close to its original shape. In one example, every transition of the digital signal is provided with a large overshoot, which is capacitively filtered out by the signal line. The size and complexity of circuitry using this approach can again unduly increase the cost of digital devices, particularly since the nature of the modification must depend on the characteristics of the bit pattern. - There is therefore a need for a relatively inexpensive system and method for allowing digital signals having an irregular bit pattern to be coupled through highly capacitive signal lines without causing jitter in the received signal.
-
FIG. 1 is a timing diagram illustrating the manner in which signal jitter is created by coupling a digital signal through a highly capacitive signal line. -
FIG. 2 is a timing diagram showing the manner in which timing skew or jitter can prevent a clock signal from capturing address signals during an “eye” when the address signals are valid. -
FIGS. 3A and 3B are timing diagrams illustrating the manner in which signal jitter is avoided by a signal de-emphasis system and method according to one example of the invention. -
FIG. 4 is a block diagram of a de-emphasis system according to one example of the invention. -
FIG. 5 is a block diagram of a computer system using the de-emphasis system shown inFIG. 4 or a de-emphasis system according to some other example of the invention. - The manner in which a signal de-emphasis system and method according to one example of the invention avoids creating signal jitter is shown in
FIGS. 3A and 3B . A digital signal that is to be transmitted through a highly capacitive signal line is shown inFIG. 3A . The signal is assumed to be referenced to a clock signal (not shown) that may be transmitted along with the signal. The signal is high for one clock period between times t0 and t1, is then low for one clock period between times t1 and t2, is high for three clock periods between times t2 and t5, low for one clock period between times t5 and t6, then high for one clock period between times t6 and t7, and finally low for two clock periods between times t7 and t9. - The de-emphasis system and method applies the digital signal to the signal line with the shape shown by the solid line in
FIG. 3 . As shown therein, when the digital signal is high, it is applied to the signal line with a level of V* volts for the first period of the clock signal, and it then transitions to V1 volts for any remaining period of the clock signal. Similarly, when the digital signal is low, it is applied to the signal line with a level of 0 volts for the first period of the clock signal, and it then transitions to V2 volts for any remaining period of the clock signal. Thus, when the digital signal is high for three clock periods between times t2 and t5, it is applied to the signal line as V* volts for the first clock period between times t2 and t3 followed by V1 volts for the remaining two clock periods between times t3 and t5. When the digital signal is low for two clock periods between times t7 and t9, it is applied to the signal line as 0 volts for the first clock period between times t7 and t8 followed by V2 volts for the remaining clock period between times t8 and t9. - The digital signal as it is received from the highly capacitive signal line at a downstream location is shown by the dotted line in
FIG. 3B . The signal line charges toward V* volts between times t0 and t1, and reaches approximately V1 volts after one clock period at time t1. The digital signal is low during the next clock period between times t1 and t2, so the signal line begins discharging from V1 volts toward 0 volts, and it reaches approximately V2 volts after one clock period at time t2. The signal line then begins charging from V2 volts toward V* volts at time t2. Therefore, the charging of the signal line always starts from V2 volts, and the discharging of the signal line always starts from V1 volts. - If the digital signal applied to the signal line is high for more than one clock period, e.g., between times t2 and t5, the signal line is again charged to voltage V1 during the first clock period from times t2 and t3. However, during the next two clock periods between times t3 and t5, the signal line remains at V1 volts because the digital signal applied to the signal line transitions from V* volts to V1 volts after one clock period at time t3. Therefore, the signal line always starts discharging from V1 volts regardless of the number of clock period the digital signal is high. Similarly, when the signal line begins discharging from V1 volts toward 0 Volts at time t7, it again reaches approximately V2 volts after one clock period at time t8. During the next clock period between times t8 and t9, the signal line remains at V2 volts because the digital signal applied to the signal line transitions from 0 volts to V2 volts after one clock period at time t8. Therefore, the signal line always starts charging from V2 volts regardless of the number of clock period the digital signal is low. It can therefore be seen that the voltages between which the signal line is charged and discharged is the same regardless of the pattern of the digital signal applied to the signal line. For this reason, signal jitter of the type exemplified by
FIGS. 1 and 2 does not occur. - A
de-emphasis system 10 according to one example of the invention is shown inFIG. 4 . The digital signal to be transmitted is applied to aninput terminal 14 and is routed through two 16, 18. Thesignal paths first signal path 16 includes amultiplier 20 that multiples the digital signal by 1-D1, where D1 is the change in the digital signal after the first clock period that the signal remains high. In the example shown inFIG. 3 , D1 is equal to V*−V1. For example, if D1=0.25, themultiplier 20 multiplies the digital signal by 0.75. Therefore, if the digital signal transitions between 0 and 1 volts, the signal at the output of themultiplier 20 will transition between 0 and 0.75 volts. - The
second signal path 18 includes adelay circuit 24 followed by asecond multiplier 26. Thedelay circuit 24 delays the digital signal applied to theinput terminal 14 by one clock period. Themultiplier 26 multiples the digital signal by D2, where D2 is the change in the digital signal after the first clock period that the signal remains low. Although D2 need not be equal to D1, it will be assumed for purposes of illustration that such is the case. In the example shown inFIG. 3 , D2 is equal to V2. If D2 is also equal to 0.25, the multiplier will multiply the digital signal by 0.25. - The respective outputs of the
20, 26 are applied to amultipliers differential adder 30 that subtracts the output of thesecond multiplier 26 from the output of thefirst multiplier 20. The resulting output is applied to alevel translator circuit 34. Thelevel translator circuit 34 adds a fixed offset to the signal at the output of theadder 30, which, for purposes of illustration is presumed to be equal to D, where D=D1=D2. The voltage levels present in thede-emphasis circuit 10 referenced by the letters shown inFIG. 4 for the digital signal shown inFIG. 3 in which D1=D2=0.25 are as follows -
TABLE 1 Time A B C D E F t0 1 0.75 0 0 0 1 0.25 −0.25 0 1 0.75 0 0 0.75 1 1 0.75 1 0.25 0.5 0.75 1 0.75 1 0.25 0.5 0.75 0 0 1 0.25 −0.25 0 1 0.75 0 0 0.75 1 0 0 1 0.25 −0.25 0 0 0 0 0 0 0.25 1 0.75 0 0 0.75 1 - It can be seen that column “F” of Table 1 corresponds to the voltage levels shown in the solid line in
FIG. 3 . - A computer system 50 using the
de-emphasis system 10 shown inFIG. 4 is shown inFIG. 5 . The computer system 50 includes aprocessor 52 for performing various computing functions, such as executing specific software to perform specific calculations or tasks. Theprocessor 52 includes aprocessor bus 54 that normally includes an address bus, a control bus, and a data bus. In addition, the computer system 50 includes one ormore input devices 54, such as a keyboard or a mouse, coupled to theprocessor 52 to allow an operator to interface with the computer system 50. Typically, the computer system 50 also includes one ormore output devices 56 coupled to theprocessor 52, such output devices typically being a printer or a video terminal. One or moredata storage devices 58 are also typically coupled to theprocessor 52 to allow theprocessor 52 to store data in or retrieve data from internal or external storage media (not shown). Examples oftypical storage devices 58 include hard and floppy disks, tape cassettes, and compact disk read-only memories (CD-ROMs). Theprocessor 52 is also typically coupled tocache memory 66, which is usually static random access memory (“SRAM”). - The computer system 50 also includes
system memory 70, which is in the form of several registered double in-line memory modules (“DIMMs”) 74. Each of theDIMMs 74 includes aregister 76 coupled to several dynamic random access memory (“DRAM”)devices 78 by a system of buses 80 that includes a command bus, an address bus and a data bus. Theregisters 76 each include a respectivede-emphasis system 84 coupled to each of the address bus signals lines, which couple addresses to theDRAM devices 78. Thede-emphasis system 84 may also be coupled to each of the command bus lines, which transmit memory commands to theDRAM devices 78. Finally, thede-emphasis system 84 may be coupled to each of the data bus lines, which transmit write data to theDRAM devices 78. Therefore, even though the signal lines of the buses 80 may be highly capacitive, the signals are transmitted from theregisters 76 to theDRAM devices 78 with very low signal jitter. - Each of the
DIMMs 74 is coupled to amemory controller 90, which is connected to theprocessor 52 through theprocessor bus 54. TheDIMMs 74 are coupled to thememory controller 90 by a system ofbuses 92 that again includes a command bus, an address bus and a data bus. Thememory controller 90 includes ade-emphasis system 94 coupled to each of the address bus signals lines for transmitted addresses to theDIMMs 74 with relatively low jitter. Thede-emphasis system 94 may also be coupled to each of the command bus lines and the data bus lines for transmitting memory commands and write data, respectively, to theDIMMs 74 with relatively low jitter. - Although the present invention has been described with reference to the disclosed embodiments, persons skilled in the art will recognize that changes may be made in form and detail without departing from the spirit and scope of the invention. Such modifications are well within the skill of those ordinarily skilled in the art. Accordingly, the invention is not limited except as by the appended claims.
Claims (22)
1. (canceled)
2-34. (canceled)
35. A processor-based system, comprising
a system processor having a processor bus;
a system memory operable to store write data and to retrieve read data at locations corresponding received address signals responsive to memory commands; and
a system controller coupled to the system processor through the processor bus, the system controller being coupled to the system memory and being operable to supply to the system memory a memory signal corresponding to either a first logic level or a second logic level, the system controller including a de-emphasis system configured to de-emphasize the memory signal before transmitting the memory signal to the system memory, the de-emphasis system having an input coupled to receive the memory signal and being configured to generate a de-emphasized memory signal that is supplied to the system memory, the de-emphasized memory signal corresponding to a transition from the first logic level to the second logic level having a first signal level for a first period followed by a second signal level for as long as the memory signal corresponds to the second logic level.
36. The processor-based system of claim 35 wherein the de-emphasized memory signal comprises a de-emphasized address signal.
37. The processor-based system of claim 35 wherein the de-emphasized memory signal comprises a de-emphasized command signal.
38. The processor-based system of claim 35 wherein the de-emphasis system is further configured to generate a de-emphasized memory signal that corresponds to a transition from the second logic level to the first logic level having a third signal level for a second period followed by a fourth signal level for as long as the memory signal corresponds to the first logic level.
39. The processor-based system of claim 38 wherein the first and second periods are substantially equal to each other.
40. The processor-based system of claim 39 wherein the de-emphasis system comprises:
a delay circuit receiving a digital signal having either the first logic level or the second logic level and being configured to generate a delayed memory signal at an output terminal having a delay relative to the memory signal that is equal to the first period responsive to a transition of the digital signal from the first logic level to the second logic level and is equal to a second period responsive to a transition of the digital signal from the second logic level to the first logic level;
a first multiplier circuit that is operable to generate a first intermediate signal by multiplying the magnitude of the delayed memory signal by a first multiplier,
a second multiplier circuit that is operable to generate second intermediate signals by multiplying the magnitude of the delayed memory signal by a second multiplier; and
a combining circuit coupled to receive the first and second intermediate signals to generate de-emphasized memory signal for transmission to the system memory by combining the first and second intermediate signals.
41. The processor-based system of claim 40 wherein the first multiplier comprises 1-X and the second multiplier comprises X where X is a value less than 1.
42. The processor-based system of claim 40 wherein the memory signal is synchronized to a clock signal, and wherein the first and second delays are substantially equal to one period of the clock signal.
43. The processor-based system of claim 38 wherein the magnitude of the third signal level is substantially equal to the magnitude of the first logic level.
44. The processor-based system of claim 38 wherein the duration of the first period is equal to the duration of the second period.
45. The processor-based system of claim 38 wherein the magnitude of the third signal level is substantially equal to the magnitude of the first logic level, and wherein the magnitude of the first signal level is substantially equal to the magnitude of the second logic level.
46. The processor-based system of claim 38 wherein the magnitudes of the second and fourth signal levels are intermediate the magnitudes of the first and third signal levels.
47. The processor-based system of claim 38 wherein the magnitude of the first signal level is substantially equal to the magnitude of the second logic level.
48. A processor-based system, comprising
a system processor having a processor bus;
a system memory operable to store write data and to retrieve read data at locations corresponding received address signals responsive to memory commands; and
a system controller coupled to the system processor through the processor bus, the system controller being coupled to the system memory and including a de-emphasis system configured to generate a de-emphasized memory signal corresponding to a digital signal having first and second logic level and to transmit the de-emphasized memory signal to the system memory, the de-emphasis system being responsive to the digital signal transitioning from the first logic level to the second logic level to cause the de-emphasized memory signal to initially overshoot a first signal level and then remain at the first signal level for as long as the digital signal is at the second logic level.
49. The processor-based system of claim 48 wherein the de-emphasis system is further responsive to the digital signal transitioning from the second logic level to the first logic level to cause the de-emphasized memory signal to initially overshoot a second signal level and then remain at the second signal level for as long as the digital signal is at the first logic level.
50. The processor-based system of claim 49 wherein the magnitude of the second signal level is substantially equal to the magnitude of the first logic level.
51. The processor-based system of claim 49 wherein the de-emphasized signal overshoots the first signal level for a first period and overshoots the second signal level for a second period that is substantially equal to the first period.
52. The processor-based system of claim 48 wherein the magnitude of the first signal level is substantially equal to the magnitude of the second logic level.
53. The processor-based system of claim 48 wherein the de-emphasized signal overshoots the first signal level for a first period.
54. The processor-based system of claim 48 wherein the de-emphasized memory signal comprises a de-emphasized address signal.
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US12/416,796 US20090184745A1 (en) | 2006-05-25 | 2009-04-01 | De-emphasis system and method for coupling digital signals through capacitively loaded lines |
Applications Claiming Priority (3)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US11/442,510 US7375573B2 (en) | 2006-05-25 | 2006-05-25 | De-emphasis system and method for coupling digital signals through capacitively loaded lines |
| US12/113,066 US7514979B2 (en) | 2006-05-25 | 2008-04-30 | De-emphasis system and method for coupling digital signals through capacitively loaded lines |
| US12/416,796 US20090184745A1 (en) | 2006-05-25 | 2009-04-01 | De-emphasis system and method for coupling digital signals through capacitively loaded lines |
Related Parent Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US12/113,066 Continuation US7514979B2 (en) | 2006-05-25 | 2008-04-30 | De-emphasis system and method for coupling digital signals through capacitively loaded lines |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| US20090184745A1 true US20090184745A1 (en) | 2009-07-23 |
Family
ID=38748957
Family Applications (3)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US11/442,510 Expired - Fee Related US7375573B2 (en) | 2006-05-25 | 2006-05-25 | De-emphasis system and method for coupling digital signals through capacitively loaded lines |
| US12/113,066 Active US7514979B2 (en) | 2006-05-25 | 2008-04-30 | De-emphasis system and method for coupling digital signals through capacitively loaded lines |
| US12/416,796 Abandoned US20090184745A1 (en) | 2006-05-25 | 2009-04-01 | De-emphasis system and method for coupling digital signals through capacitively loaded lines |
Family Applications Before (2)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US11/442,510 Expired - Fee Related US7375573B2 (en) | 2006-05-25 | 2006-05-25 | De-emphasis system and method for coupling digital signals through capacitively loaded lines |
| US12/113,066 Active US7514979B2 (en) | 2006-05-25 | 2008-04-30 | De-emphasis system and method for coupling digital signals through capacitively loaded lines |
Country Status (1)
| Country | Link |
|---|---|
| US (3) | US7375573B2 (en) |
Families Citing this family (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US7375573B2 (en) * | 2006-05-25 | 2008-05-20 | Micron Technology, Inc. | De-emphasis system and method for coupling digital signals through capacitively loaded lines |
| TWI722090B (en) | 2016-02-22 | 2021-03-21 | 日商新力股份有限公司 | Transmission device, transmission method and communication system |
Citations (22)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US4570193A (en) * | 1981-05-08 | 1986-02-11 | Canon Kabushiki Kaisha | Video signal processing device including emphasis and/or de-emphasis circuit |
| US4587576A (en) * | 1982-09-25 | 1986-05-06 | Victor Company Of Japan, Ltd. | Video signal processing apparatus with pre-emphasis and de-emphasis for use in a recording and reproducing system |
| US4700345A (en) * | 1983-06-03 | 1987-10-13 | Independent Broadcasting Authority | Downsampling and prefilter implementation in television systems |
| US4811100A (en) * | 1985-09-30 | 1989-03-07 | Kabushiki Kaisha Toshiba | Picture-quality correction circuit |
| US4882628A (en) * | 1988-10-31 | 1989-11-21 | Nippon Television Network Corporation | Amplitude characteristics of TV vertical frequency signal |
| US4928287A (en) * | 1988-03-10 | 1990-05-22 | Sony Corporation | Automatic equalizer |
| US5144434A (en) * | 1989-07-13 | 1992-09-01 | Canon Kabushiki Kaisha | Video signal processing device using look-up table |
| US5260775A (en) * | 1990-03-30 | 1993-11-09 | Farouda Yves C | Time domain television noise reduction system |
| US5267022A (en) * | 1990-11-15 | 1993-11-30 | Sony Corporation | Video signal processing apparatus for videotape recorder/reproducer capable of effecting vertical (and horizontal) emphasis and deemphasis on chrominance signals |
| US5268759A (en) * | 1990-06-12 | 1993-12-07 | Sony Corporation | Television signal enhancing apparatus |
| US5319451A (en) * | 1988-05-31 | 1994-06-07 | Canon Kabushiki Kaisha | Color signal processing apparatus using a common low pass filter for the luminance signal and the color signals |
| US5696852A (en) * | 1990-04-27 | 1997-12-09 | Canon Kabushiki Kaisha | Image signal processing apparatus |
| US5739707A (en) * | 1995-09-06 | 1998-04-14 | Lucent Technologies Inc. | Wave shaping transmit circuit |
| US6307692B1 (en) * | 1998-05-19 | 2001-10-23 | Hewlett-Packard Company | Double pulse write driver |
| US6590432B1 (en) * | 2002-09-26 | 2003-07-08 | Pericom Semiconductor Corp. | Low-voltage differential driver with opened eye pattern |
| US6853220B2 (en) * | 2002-10-04 | 2005-02-08 | Stmicroelectronics S.R.L. | Method and amplification circuit with pre-emphasis |
| US6956407B2 (en) * | 2003-11-04 | 2005-10-18 | Altera Corporation | Pre-emphasis circuitry and methods |
| US7061283B1 (en) * | 2004-04-30 | 2006-06-13 | Xilinx, Inc. | Differential clock driver circuit |
| US7307446B1 (en) * | 2003-01-07 | 2007-12-11 | Altera Corporation | Integrated circuit output driver circuitry with programmable preemphasis |
| US7391251B1 (en) * | 2005-11-07 | 2008-06-24 | Pericom Semiconductor Corp. | Pre-emphasis and de-emphasis emulation and wave shaping using a programmable delay without using a clock |
| US7408387B2 (en) * | 2005-09-13 | 2008-08-05 | Nec Electronics Corporation | Output buffer circuit with control circuit for changing resistance of output resistor pair |
| US7696787B2 (en) * | 2006-08-22 | 2010-04-13 | International Business Machines Corporation | Signal history controlled slew-rate transmission method and bus interface transmitter |
Family Cites Families (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US7375573B2 (en) * | 2006-05-25 | 2008-05-20 | Micron Technology, Inc. | De-emphasis system and method for coupling digital signals through capacitively loaded lines |
-
2006
- 2006-05-25 US US11/442,510 patent/US7375573B2/en not_active Expired - Fee Related
-
2008
- 2008-04-30 US US12/113,066 patent/US7514979B2/en active Active
-
2009
- 2009-04-01 US US12/416,796 patent/US20090184745A1/en not_active Abandoned
Patent Citations (22)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US4570193A (en) * | 1981-05-08 | 1986-02-11 | Canon Kabushiki Kaisha | Video signal processing device including emphasis and/or de-emphasis circuit |
| US4587576A (en) * | 1982-09-25 | 1986-05-06 | Victor Company Of Japan, Ltd. | Video signal processing apparatus with pre-emphasis and de-emphasis for use in a recording and reproducing system |
| US4700345A (en) * | 1983-06-03 | 1987-10-13 | Independent Broadcasting Authority | Downsampling and prefilter implementation in television systems |
| US4811100A (en) * | 1985-09-30 | 1989-03-07 | Kabushiki Kaisha Toshiba | Picture-quality correction circuit |
| US4928287A (en) * | 1988-03-10 | 1990-05-22 | Sony Corporation | Automatic equalizer |
| US5319451A (en) * | 1988-05-31 | 1994-06-07 | Canon Kabushiki Kaisha | Color signal processing apparatus using a common low pass filter for the luminance signal and the color signals |
| US4882628A (en) * | 1988-10-31 | 1989-11-21 | Nippon Television Network Corporation | Amplitude characteristics of TV vertical frequency signal |
| US5144434A (en) * | 1989-07-13 | 1992-09-01 | Canon Kabushiki Kaisha | Video signal processing device using look-up table |
| US5260775A (en) * | 1990-03-30 | 1993-11-09 | Farouda Yves C | Time domain television noise reduction system |
| US5696852A (en) * | 1990-04-27 | 1997-12-09 | Canon Kabushiki Kaisha | Image signal processing apparatus |
| US5268759A (en) * | 1990-06-12 | 1993-12-07 | Sony Corporation | Television signal enhancing apparatus |
| US5267022A (en) * | 1990-11-15 | 1993-11-30 | Sony Corporation | Video signal processing apparatus for videotape recorder/reproducer capable of effecting vertical (and horizontal) emphasis and deemphasis on chrominance signals |
| US5739707A (en) * | 1995-09-06 | 1998-04-14 | Lucent Technologies Inc. | Wave shaping transmit circuit |
| US6307692B1 (en) * | 1998-05-19 | 2001-10-23 | Hewlett-Packard Company | Double pulse write driver |
| US6590432B1 (en) * | 2002-09-26 | 2003-07-08 | Pericom Semiconductor Corp. | Low-voltage differential driver with opened eye pattern |
| US6853220B2 (en) * | 2002-10-04 | 2005-02-08 | Stmicroelectronics S.R.L. | Method and amplification circuit with pre-emphasis |
| US7307446B1 (en) * | 2003-01-07 | 2007-12-11 | Altera Corporation | Integrated circuit output driver circuitry with programmable preemphasis |
| US6956407B2 (en) * | 2003-11-04 | 2005-10-18 | Altera Corporation | Pre-emphasis circuitry and methods |
| US7061283B1 (en) * | 2004-04-30 | 2006-06-13 | Xilinx, Inc. | Differential clock driver circuit |
| US7408387B2 (en) * | 2005-09-13 | 2008-08-05 | Nec Electronics Corporation | Output buffer circuit with control circuit for changing resistance of output resistor pair |
| US7391251B1 (en) * | 2005-11-07 | 2008-06-24 | Pericom Semiconductor Corp. | Pre-emphasis and de-emphasis emulation and wave shaping using a programmable delay without using a clock |
| US7696787B2 (en) * | 2006-08-22 | 2010-04-13 | International Business Machines Corporation | Signal history controlled slew-rate transmission method and bus interface transmitter |
Also Published As
| Publication number | Publication date |
|---|---|
| US7375573B2 (en) | 2008-05-20 |
| US20080204108A1 (en) | 2008-08-28 |
| US20070273425A1 (en) | 2007-11-29 |
| US7514979B2 (en) | 2009-04-07 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US6000022A (en) | Method and apparatus for coupling signals between two circuits operating in different clock domains | |
| US6898648B2 (en) | Memory bus polarity indicator system and method for reducing the affects of simultaneous switching outputs (SSO) on memory bus timing | |
| EP0558079B1 (en) | Semiconductor memory device with address transition detector | |
| US6178133B1 (en) | Method and system for accessing rows in multiple memory banks within an integrated circuit | |
| US6847582B2 (en) | Low skew clock input buffer and method | |
| US8497718B2 (en) | Data transfer circuit and method with compensated clock jitter | |
| US7855928B2 (en) | System and method for controlling timing of output signals | |
| US20090302892A1 (en) | Method and Apparatus for Selecting an Operating Mode Based on a Determination of the Availability of Internal Clock Signals | |
| CN1965282A (en) | Delay line synchronizer apparatus and method | |
| US8576645B2 (en) | Semiconductor memory device capable of minimizing current consumption during high speed operation | |
| US20090262585A1 (en) | Input buffer and method with ac positive feedback, and a memory device and computer system using same | |
| US7514979B2 (en) | De-emphasis system and method for coupling digital signals through capacitively loaded lines | |
| CN115083460A (en) | Memory interface device | |
| US6285625B1 (en) | High-speed clock circuit for semiconductor memory device | |
| US20060007757A1 (en) | Solution to DQS postamble ringing problem in memory chips | |
| JP2000195275A (en) | Semiconductor memory device | |
| US7768866B2 (en) | Method and system for preventing noise disturbance in high speed, low power memory | |
| JP4032914B2 (en) | Signal delay correction circuit | |
| US11361815B1 (en) | Method and memory device including plurality of memory banks and having shared delay circuit | |
| JP4640392B2 (en) | Signal delay correction circuit | |
| US7193444B1 (en) | High speed data bit latch circuit | |
| CN119943105A (en) | Semiconductor devices and memory modules |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |