US20090121277A1 - Nonvolatile memory device and method of manufacturing the same - Google Patents
Nonvolatile memory device and method of manufacturing the same Download PDFInfo
- Publication number
- US20090121277A1 US20090121277A1 US12/289,297 US28929708A US2009121277A1 US 20090121277 A1 US20090121277 A1 US 20090121277A1 US 28929708 A US28929708 A US 28929708A US 2009121277 A1 US2009121277 A1 US 2009121277A1
- Authority
- US
- United States
- Prior art keywords
- active region
- nonvolatile memory
- memory device
- isolation layer
- semiconductor substrate
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B41/00—Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates
- H10B41/30—Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates characterised by the memory core region
- H10B41/35—Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates characterised by the memory core region with a cell select transistor, e.g. NAND
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B41/00—Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates
- H10B41/10—Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates characterised by the top-view layout
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B41/00—Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates
- H10B41/30—Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates characterised by the memory core region
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/0123—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs
- H10D84/0126—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs
- H10D84/0156—Manufacturing their doped wells
Definitions
- a nonvolatile memory device includes a semiconductor substrate a device isolation layer defining an active region in the semiconductor substrate, the device isolation layer including a top surface lower than a top surface of the semiconductor substrate, such that a side-upper surface of the active region is exposed, a sense line crossing both the active region and the device isolation layer, and a word line spaced apart from the sense line and crossing both the active region and the device isolation layer.
- the sense line includes a tunnel insulation layer on the semiconductor substrate, a floating gate on the tunnel insulation layer, an inter-gate dielectric on the floating gate, and a control gate on the inter-gate dielectric.
- a semiconductor substrate 110 is prepared.
- a preliminary device isolation layer 113 a defining an active region 112 is formed in the semiconductor substrate 110 .
- the forming of the preliminary device isolation layer 113 a may include forming a trench in the semiconductor substrate 110 and forming a dielectric filling the trench.
- the preliminary device isolation layer 113 a may be formed through a shallow trench isolation (STI) method, and the preliminary device isolation layer 113 a may be formed of a silicon oxide.
- STI shallow trench isolation
Landscapes
- Non-Volatile Memory (AREA)
- Semiconductor Memories (AREA)
Abstract
The nonvolatile memory device includes a semiconductor substrate, and a device isolation layer defining an active region in the semiconductor substrate. The device isolation layer includes a top surface lower than a top surface of the semiconductor substrate, such that a side-upper surface of the active region is exposed. A sense line crosses both the active region and the device isolation layer, and a word line, spaced apart from the sense line, crosses both the active region and the device isolation layer.
Description
- This application claims priority under 35 U.S.C. §119 to Korean Patent Application No. 10-2007-0113790, filed on Nov. 8, 2007, the entire contents of which are incorporated herein by reference.
- 1. Field
- An example embodiments provides a semiconductor memory device and a method of manufacturing the same, and more particularly, to a nonvolatile memory device and a method of manufacturing the same.
- 2. Description of the Related Art
- Nonvolatile memory devices can maintain stored data while external power is turned off. Such nonvolatile memory devices include a mask read only memory (mask ROM) device, an erasable programmable read-only memory (EPROM) device, an electrically erasable programmable read-only memory (EEPROM) device, and a flash memory device. The flash memory device is classified into a NOR-type flash memory device and a NAND-type flash memory device.
-
FIG. 1 is a plan view of a conventional EEPROM device.FIGS. 2 and 3 are cross-sectional views taken along lines II-II′ and III-III′ ofFIG. 1 , respectively. Referring toFIGS. 1 through 3 , the EEPROM device includes anactive region 12 defined by adevice isolation layer 13 of asemiconductor substrate 11. Theactive region 12 includes asource region 12 s, adrain region 12 d, and afloating diffusion region 12 f. A sense line structure SL crosses theactive region 12. A word line structure WL spaced apart from and parallel to the sense line structure SL crosses theactive region 12. - An interlayer dielectric 30, covering the word line structure WL and the sense line structure SL, is disposed on the
semiconductor substrate 11. A bitline contact plug 31 connected to thedrain region 12 d is disposed in the interlayer dielectric 30. Abit line 35 connected to the bitline contact plug 31 is disposed on the interlayer dielectric 30. The word line structure WL includes agate insulation layer 14, afirst gate electrode 22, an inter-gate dielectric 24, and asecond gate electrode 26. The sense line structure SL includes atunnel insulation layer 15, afloating gate electrode 21, an inter-gate dielectric 23, and acontrol gate electrode 25. The sense line structure SL is disposed on theactive region 12 between thedrain region 12 d and thefloating diffusion region 12 f. The word line structure WL is disposed on theactive region 12 between thesource region 12 s and thefloating diffusion region 12 f. - Since semiconductor devices are highly integrated, the channel width of a transistor including a word line structure WL may be reduced. As a result, a cell current may also be reduced, and a sense amplifier sensing an ON/OFF-state of a memory cell may be overloaded. Additionally, a low power voltage caused by the decreased cell current may reduce an operating speed of the semiconductor device.
- An example embodiment provides a nonvolatile memory device and a method of manufacturing the same that can increase a cell current.
- In an example embodiment, a nonvolatile memory device includes a semiconductor substrate a device isolation layer defining an active region in the semiconductor substrate, the device isolation layer including a top surface lower than a top surface of the semiconductor substrate, such that a side-upper surface of the active region is exposed, a sense line crossing both the active region and the device isolation layer, and a word line spaced apart from the sense line and crossing both the active region and the device isolation layer.
- In an example embodiment, the word line includes a gate insulation layer on the semiconductor substrate, and a gate electrode on the gate insulation layer.
- In an example embodiment, the gate electrode disposed in the active region includes a bottom surface higher than a bottom surface of the gate electrode disposed in the device isolation layer.
- In an example embodiment, a bottom surface of the gate electrode disposed in the device isolation layer is lower than a top surface of the active region.
- In an example embodiment, a portion of the gate electrode faces the exposed side-upper surface of the active region.
- In an example embodiment, the sense line includes a tunnel insulation layer on the semiconductor substrate, a floating gate on the tunnel insulation layer, an inter-gate dielectric on the floating gate, and a control gate on the inter-gate dielectric.
- In an example embodiment, a bottom surface of the floating gate disposed in the active region is higher than a bottom surface of the floating gate disposed in the device isolation layer.
- In an example embodiment, a portion of the floating gate faces the exposed side-upper surface of the active region.
- In an example embodiment, a portion of the inter-gate dielectric and a portion of the control gate are lower than a top surface of the active region.
- In an example embodiment, the active region includes a top surface, a side surface, and a rounded edge where the top surface and the side surface cross each other.
- In an example embodiment, the sense line and the word line cross the rounded edge.
- In an example embodiment, the nonvolatile memory device includes a pocket p-well on the semiconductor substrate, and an n-well surrounding the pocket p-well on the semiconductor substrate.
- In an example embodiment, a nonvolatile memory device comprises an active region in a semiconductor substrate, the active region having a top surface higher than a top surface of at least one neighboring device isolation layer, and first and second transistor structures formed on the active region.
- In an example embodiment, the top surface of the active region has a rounded edge.
- In an example embodiment, the first transistor structure includes a portion of a word line and the second transistor structure includes a portion of a sense line.
- In an example embodiment, a word line connects to the first transistor structure and a sense line connects to the second transistor structure.
- In an example embodiment, the first transistor structure comprises a gate insulation layer, a first gate electrode, a first inter-gate dielectric, and a second gate electrode.
- In an example embodiment, the second transistor structure comprises a tunnel insulation layer, a floating gate, a second inter-gate dielectric, and a control gate.
- In an example embodiment, a card comprises a nonvolatile memory including a semiconductor substrate, at least one device isolation layer defining an active region in the semiconductor substrate, the device isolation layer including a top surface lower than a top surface of the semiconductor substrate, such that a side-upper surface of the active region is exposed, a sense line crossing both the active region and the device isolation layer, and a word line spaced apart from the sense line and crossing both the active region and the device isolation layer, and a control unit configured to control the memory.
- In an example embodiment, the active region comprises a top surface, a side surface, and a rounded edge where the top surface and the side surface cross each other, and the sense line and the word line cross the rounded edge.
- In an example embodiment, a method of manufacturing a nonvolatile memory device includes forming a device isolation layer defining an active region in a semiconductor substrate, the device isolation layer including a top surface lower than that of the semiconductor substrate, to expose a side-upper surface of the active region, forming a sense line crossing both the active region and the device isolation layer, and forming a word line spaced apart from the sense line and crossing both the active region and the device isolation layer.
- In an example embodiment, forming the device isolation layer includes forming a trench in the semiconductor substrate, forming a preliminary device isolation layer filling the trench, and recessing a portion of the preliminary device isolation layer to expose the side-upper surface of the active region.
- In an example embodiment, the portion of the preliminary device isolation layer is recessed using a wet etching process.
- In an example embodiment, the preliminary device isolation layer includes a silicon oxide layer, and the wet etching process is performed with a solution including hydrofluoric acid.
- In an example embodiment, a method of manufacturing a nonvolatile semiconductor device includes rounding an edge of the semiconductor substrate in the active region.
- In an example embodiment, rounding the edge of the semiconductor substrate includes etching the edge with a mixture solution of NH4OH, H2O2 and H2O.
- In an example embodiment, rounding the edge of the semiconductor substrate includes oxidizing the edge of the semiconductor substrate, and etching the oxidized edge.
- In an example embodiment, forming the word line includes forming a gate insulation layer on the semiconductor substrate, and forming a gate electrode on the gate insulation layer, wherein a bottom surface of the gate electrode disposed in the active region is higher than a bottom surface of the gate electrode disposed in the device isolation layer.
- The above and other features and advantages of example embodiments will become more apparent by describing them in detail with reference to the attached drawings. The accompanying drawings are intended to depict example embodiments and should not be interpreted to limit the intended scope of the claims. The accompanying drawings are not to be considered as drawn to scale unless explicitly noted.
-
FIGS. 1 through 3 are views of a typical conventional memory device. -
FIGS. 4 through 8 are views illustrating a method of forming a nonvolatile memory device according to an example embodiment. -
FIGS. 9 through 13 are views illustrating the implementation of a nonvolatile memory device according to an example embodiment in various applications of semiconductor devices. - Detailed example embodiments are disclosed herein. However, specific structural and functional details disclosed herein are merely representative for purposes of describing example embodiments. Example embodiments may, however, be embodied in many alternate forms and should not be construed as limited to only the embodiments set forth herein.
- Accordingly, while example embodiments are capable of various modifications and alternative forms, embodiments thereof are shown by way of example in the drawings and will herein be described in detail. It should be understood, however, that there is no intent to limit example embodiments to the particular forms disclosed, but to the contrary, example embodiments are to cover all modifications, equivalents, and alternatives falling within the scope of example embodiments. Like numbers refer to like elements throughout the description of the figures.
- It will be understood that, although the terms first, second, etc. may be used herein to describe various elements, these elements should not be limited by these terms. These terms are only used to distinguish one element from another. For example, a first element could be termed a second element, and, similarly, a second element could be termed a first element, without departing from the scope of example embodiments. As used herein, the term “and/or” includes any and all combinations of one or more of the associated listed items.
- It will be understood that when an element is referred to as being “connected” or “coupled” to another element, it may be directly connected or coupled to the other element or intervening elements may be present. In contrast, when an element is referred to as being “directly connected” or “directly coupled” to another element, there are no intervening elements present. Other words used to describe the relationship between elements should be interpreted in a like fashion (e.g., “between” versus “directly between”, “adjacent” versus “directly adjacent”, etc.).
- The terminology used herein is for the purpose of describing particular embodiments only and is not intended to be limiting of example embodiments. As used herein, the singular forms “a”, “an” and “the” are intended to include the plural forms as well, unless the context clearly indicates otherwise. It will be further understood that the terms “comprises”, “comprising,”, “includes” and/or “including”, when used herein, specify the presence of stated features, integers, steps, operations, elements, and/or components, but do not preclude the presence or addition of one or more other features, integers, steps, operations, elements, components, and/or groups thereof.
- It should also be noted that in some alternative implementations, the functions/acts noted may occur out of the order noted in the figures. For example, two figures shown in succession may in fact be executed substantially concurrently or may sometimes be executed in the reverse order, depending upon the functionality/acts involved.
-
FIG. 4 is a plan view illustrating a method of forming a nonvolatile memory device according to an example embodiment.FIGS. 5A , 6A and 7A are cross-sectional views taken along a line VA-VA′ ofFIG. 4 .FIGS. 5B , 6B and 7B are cross-sectional views taken along a line VB-VB′ ofFIG. 4 .FIG. 8 is a cross-sectional views taken along a line VIII-VIII′ ofFIG. 4 . - Referring to
FIGS. 5A and 5B , asemiconductor substrate 110 is prepared. A preliminarydevice isolation layer 113 a defining anactive region 112 is formed in thesemiconductor substrate 110. The forming of the preliminarydevice isolation layer 113 a may include forming a trench in thesemiconductor substrate 110 and forming a dielectric filling the trench. For example, the preliminarydevice isolation layer 113 a may be formed through a shallow trench isolation (STI) method, and the preliminarydevice isolation layer 113 a may be formed of a silicon oxide. - Referring to
FIGS. 6A and 6B , a portion of the preliminarydevice isolation layer 113 a is recessed to form adevice isolation layer 113. Thedevice isolation layer 113 is formed to expose side-upper surfaces of theactive region 112. Accordingly, theactive region 112 in thesemiconductor substrate 110 protrudes above thedevice isolation layer 113. The recessed portion of the preliminarydevice isolation layer 113 a may be removed through a wet etching process. The wet etching process may be performed with a solution including hydrofluoric acid. The protrudingsemiconductor substrate 110 may have a rounded edge E. Since thesemiconductor substrate 110 has a rounded edge E, an electric field that may concentrate on an angled edge can be reduced or prevented, thereby decreasing deterioration of a gate insulation layer and a tunnel insulation layer. - The rounding of the edge of the
semiconductor substrate 110 may include etching an angled edge with a mixture solution of NH4OH, H2O2 and H2O. Since the angled edge is etched more intensively than a flat portion of thesemiconductor substrate 110, the rounded edge E can be formed. The rounding of the edge E may include oxidizing the angled edge of thesemiconductor substrate 110, and etching the oxidized edge. A pocket p-well 118 and an n-well 117 surrounding the pocket p-well 118 may be formed on thesemiconductor substrate 110. - Referring to
FIG. 7A and 7B , a sense line structure SL and a word line structure WL are formed, crossing theactive region 112 and thedevice isolation layer 113. The sense line structure SL and the word line structure WL may be simultaneously patterned. As shown inFIG. 7B , the sense line structure SL includes atunnel insulation layer 115, a floatinggate 121, a firstinter-gate dielectric 123, and acontrol gate 125 that are sequentially stacked. As shown inFIG. 7A , the word line structure WL includes agate insulation layer 114, afirst gate electrode 122, a secondinter-gate dielectric 124, and asecond gate electrode 126 that are sequentially stacked. The first and the 122 and 126 may be connected through a butting contact. Alternatively, thesecond gate electrode first gate electrode 122 may be connected to a metal contact (not shown) for applying voltage. - A bottom surface of the
first gate electrode 122 disposed in theactive region 112 is higher than a bottom surface of thefirst gate electrode 122 in thedevice isolation layer 113. A portion of thefirst gate electrode 122 may face the exposed side-upper surfaces of theactive region 112. That is, theactive region 112 that thefirst gate electrode 122 crosses has a three-dimensional structure with a substantially improved effective channel width, to increase a cell current. - Referring to
FIGS. 4 and 8 , an ion-implantation process is performed to form asource region 112 s, adrain region 112 d, and a floatingdiffusion region 112 f after the word line structure WL and the sense line structure SL are formed. Aninterlayer dielectric 130 is formed to cover the word line structure WL and the sense line structure SL. Then, a bitline contact plug 131 is formed to penetrate through theinterlayer dielectric 130 and contact thedrain region 112 d. Abit line 135 contacting the bitline contact plug 131 is disposed on theinterlayer dielectric 130. - Referring to
FIGS. 7A and 7B , aspects of the nonvolatile memory device according to an example embodiment will be described. - The
device isolation layer 113 is provided to define theactive region 112 in thesemiconductor substrate 110 and have a top surface lower than a top surface of thesemiconductor substrate 110. Thedevice isolation layer 113 exposes the side-upper surfaces of theactive region 112. Thedevice isolation layer 113 may include a silicon oxide layer. The sense line structure SL and the word line structure WL are provided, and cross theactive region 112 and thedevice isolation layer 113. - The word line structure WL may include the
gate insulation layer 114, thefirst gate electrode 122, the firstinter-gate dielectric 124, and thesecond gate electrode 126 on thesemiconductor substrate 110. A bottom surface of thefirst gate electrode 122 in theactive region 112 is higher than a bottom surface of thefirst gate electrode 122 in thedevice isolation layer 113. A portion of thefirst gate electrode 122 may face the exposed side-upper surfaces of theactive region 112. That is, theactive region 112 that the word line structure WL crosses has a three-dimensional structure, and a substantially effective channel width is extended without increasing the size of a cell. - The sense line structure SL may include the
tunnel insulation layer 115, the floatinggate 121, the secondinter-gate dielectric 123, and thecontrol gate 125 on thesemiconductor substrate 110. Thegate insulation layer 114 and thetunnel insulation layer 115 may be formed of a silicon oxide. The first and the 122 and 126, the floatingsecond gate electrodes gate 121, and thecontrol gate 125 may include a poly-silicon. The first and the second 124 and 123 may be formed of an oxide-nitride-oxide (ONO).inter-gate dielectrics - The sense line structure SL and the word line structure WL may cross the rounded edge of the
semiconductor substrate 110 in theactive region 112. The rounded edge may reduce or prevent the concentration of the electric field and accordingly may reduce or prevent the deterioration of thegate insulation layer 114 and thetunnel insulation layer 115. - According to an example embodiment, a top surface of the device isolation layer is lower than a top surface of the semiconductor substrate. Therefore, a channel region of the word line has a three-dimensional structure, and the width of the channel increases to cause the increase of the cell current.
-
FIG. 9 illustrates an example embodiment of an application of the semiconductor device. As shown, this embodiment includes amemory 2210 connected to amemory controller 2220. Thememory 2210 may be any of the semiconductor device embodiments described above. Thememory controller 2220 supplies the input signals for controlling operation of thememory 2210. For example, thememory controller 2220 supplies a command CMD and address signals. -
FIG. 10 illustrates yet another example embodiment. This embodiment is the same as the embodiment ofFIG. 9 , except that thememory 2210 andmemory controller 2220 have been embodied as acard 2330. For example, thecard 2330 may be a memory card such as a flash memory card. Namely, thecard 2330 may be a card meeting any industry standard for use with a consumer electronics device such as a digital camera, personal computer, etc. It will be appreciated that thememory controller 2220 may control thememory 2210 based on controls signals received by thecard 2330 from another (e.g., external) device. -
FIG. 11 illustrates a still further example embodiment. As shown, thememory 2210 may be connected with ahost system 2410. Thehost system 2410 may be a processing system such as a personal computer, digital camera, etc. Thehost system 2410 may use thememory 2210 as a removable storage medium. As will be appreciated, thehost system 2410 supplies the input signals for controlling operation of thememory 2210. For example, thehost system 2410 supplies the command CMD and address signals. -
FIG. 12 illustrates an example embodiment in which thehost system 2410 is connected to thecard 2330 ofFIG. 10 . In this embodiment, thehost system 2410 applies control signals to thecard 2330 such that thememory controller 2220 controls operation of thememory 2210. -
FIG. 13 illustrates a further example embodiment. As shown, thememory 2210 may be connected to a central processing unit (CPU) 2620 within acomputer system 2610. For example, thecomputer system 2610 may be a personal computer, personal data assistant, etc. Thememory 2210 may be directly connected with theCPU 2620, connected via bus, etc. It will be appreciated, thatFIG. 13 does not illustrate the full complement of components that may be included within acomputer system 2610 for the sake of clarity. - Example embodiments having thus been described, it will be obvious that the same may be varied in many ways. Such variations are not to be regarded as a departure from the intended spirit and scope of example embodiments, and all such modifications as would be obvious to one skilled in the art are intended to be included within the scope of the following claims.
Claims (20)
1. A nonvolatile memory device comprising:
a semiconductor substrate;
at least one device isolation layer defining an active region in the semiconductor substrate, the device isolation layer including a top surface lower than a top surface of the semiconductor substrate, such that a side-upper surface of the active region is exposed;
a sense line crossing both the active region and the device isolation layer; and
a word line spaced apart from the sense line and crossing both the active region and the device isolation layer.
2. The nonvolatile memory device of claim 1 , wherein the word line comprises:
a gate insulation layer on the semiconductor substrate; and
a gate electrode on the gate insulation layer.
3. The nonvolatile memory device of claim 2 , wherein the gate electrode disposed in the active region comprises a bottom surface higher than a bottom surface of the gate electrode disposed in the device isolation layer.
4. The nonvolatile memory device of claim 2 , wherein a bottom surface of the gate electrode disposed in the device isolation layer is lower than a top surface of the active region.
5. The nonvolatile memory device of claim 2 , wherein a portion of the gate electrode faces the exposed side-upper surface of the active region.
6. The nonvolatile memory device of claim 1 , wherein the sense line comprises:
a tunnel insulation layer on the semiconductor substrate;
a floating gate on the tunnel insulation layer;
an inter-gate dielectric on the floating gate; and
a control gate on the inter-gate dielectric.
7. The nonvolatile memory device of claim 6 , wherein a bottom surface of the floating gate disposed in the active region is higher than a bottom surface of the floating gate disposed in the device isolation layer.
8. The nonvolatile memory device of claim 6 , wherein a portion of the floating gate faces the exposed side-upper surface of the active region.
9. The nonvolatile memory device of claim 6 , wherein a portion of the inter-gate dielectric and a portion of the control gate are lower than a top surface of the active region.
10. The nonvolatile memory device of claim 1 , wherein the active region comprises a top surface, a side surface, and a rounded edge where the top surface and the side surface cross each other.
11. The nonvolatile memory device of claim 10 , wherein the sense line and the word line cross the rounded edge.
12. The nonvolatile memory device of claim 1 , further comprising
a pocket p-well on the semiconductor substrate, and
an n-well surrounding the pocket p-well on the semiconductor substrate.
13. A nonvolatile memory device comprising:
an active region in a semiconductor substrate, the active region having a top surface higher than a top surface of at least one neighboring device isolation layer; and
first and second transistor structures formed on the active region.
14. The nonvolatile memory device of claim 13 , wherein the top surface of the active region has a rounded edge.
15. The nonvolatile memory device of claim 14 , wherein the first transistor structure includes a portion of a word line and the second transistor structure includes a portion of a sense line.
16. The nonvolatile memory device of claim 14 , wherein a word line connects to the first transistor structure and a sense line connects to the second transistor structure.
17. The nonvolatile memory device of claim 13 , wherein the first transistor structure comprises:
a gate insulation layer;
a first gate electrode;
a first inter-gate dielectric; and
a second gate electrode.
18. The nonvolatile memory device of claim 13 , wherein the second transistor structure comprises:
a tunnel insulation layer;
a floating gate;
a second inter-gate dielectric; and
a control gate.
19. A card, comprising:
a nonvolatile memory including
a semiconductor substrate,
at least one device isolation layer defining an active region in the semiconductor substrate, the device isolation layer including a top surface lower than a top surface of the semiconductor substrate, such that a side-upper surface of the active region is exposed,
a sense line crossing both the active region and the device isolation layer, and
a word line spaced apart from the sense line and crossing both the active region and the device isolation layer; and
a control unit configured to control the memory.
20. The card of claim 19 , wherein
the active region comprises a top surface, a side surface, and a rounded edge where the top surface and the side surface cross each other, and
the sense line and the word line cross the rounded edge.
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US13/064,344 US8362545B2 (en) | 2007-11-08 | 2011-03-21 | Nonvolatile memory device and method of manufacturing the same |
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| KR1020070113790A KR101394553B1 (en) | 2007-11-08 | 2007-11-08 | Nonvolatile memory device and method of forming the same |
| KR10-2007-0113790 | 2007-11-08 |
Related Child Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US13/064,344 Division US8362545B2 (en) | 2007-11-08 | 2011-03-21 | Nonvolatile memory device and method of manufacturing the same |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| US20090121277A1 true US20090121277A1 (en) | 2009-05-14 |
Family
ID=40622905
Family Applications (2)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US12/289,297 Abandoned US20090121277A1 (en) | 2007-11-08 | 2008-10-24 | Nonvolatile memory device and method of manufacturing the same |
| US13/064,344 Expired - Fee Related US8362545B2 (en) | 2007-11-08 | 2011-03-21 | Nonvolatile memory device and method of manufacturing the same |
Family Applications After (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US13/064,344 Expired - Fee Related US8362545B2 (en) | 2007-11-08 | 2011-03-21 | Nonvolatile memory device and method of manufacturing the same |
Country Status (2)
| Country | Link |
|---|---|
| US (2) | US20090121277A1 (en) |
| KR (1) | KR101394553B1 (en) |
Families Citing this family (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| KR20140024724A (en) * | 2012-08-21 | 2014-03-03 | 에스케이하이닉스 주식회사 | Semiconductor device and manufacturing method of the same |
Citations (26)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5643814A (en) * | 1994-12-07 | 1997-07-01 | Lg Semicon Co., Ltd. | Method of making an EEPROM with an erase gate |
| US6008089A (en) * | 1997-12-24 | 1999-12-28 | United Semiconductor Corp. | Method of fabricating a split gate flash memory device |
| US6159801A (en) * | 1999-04-26 | 2000-12-12 | Taiwan Semiconductor Manufacturing Company | Method to increase coupling ratio of source to floating gate in split-gate flash |
| US6329245B1 (en) * | 1999-12-20 | 2001-12-11 | Chartered Semiconductor Manufacturing Ltd. | Flash memory array structure with reduced bit-line pitch |
| US6376876B1 (en) * | 2000-01-17 | 2002-04-23 | Samsung Electronics Co., Ltd. | NAND-type flash memory devices and methods of fabricating the same |
| US6576949B1 (en) * | 1999-08-30 | 2003-06-10 | Advanced Micro Devices, Inc. | Integrated circuit having optimized gate coupling capacitance |
| US20030111684A1 (en) * | 2001-12-19 | 2003-06-19 | Samsung Electronics Co., Ltd. | Semiconductor devices and methods for fabricating the same |
| US6649489B1 (en) * | 2003-02-13 | 2003-11-18 | Taiwan Semiconductor Manufacturing Company | Poly etching solution to improve silicon trench for low STI profile |
| US6670666B2 (en) * | 2001-07-25 | 2003-12-30 | Mitsubishi Denki Kabushiki Kaisha | Nonvolatile semiconductor memory device and manufacturing method thereof |
| US20040033664A1 (en) * | 2002-08-14 | 2004-02-19 | Weon-Ho Park | Semiconductor device having electrically erasable programmable read-only memory (EEPROM) and Mask-ROM and method of fabricating the same |
| US6696724B2 (en) * | 2001-04-20 | 2004-02-24 | Koninklijke Philips Electronics N.V. | Two-transistor flash cell |
| US6720611B2 (en) * | 2002-01-28 | 2004-04-13 | Winbond Electronics Corporation | Fabrication method for flash memory |
| US6743675B2 (en) * | 2002-10-01 | 2004-06-01 | Mosel Vitelic, Inc. | Floating gate memory fabrication methods comprising a field dielectric etch with a horizontal etch component |
| US6936885B2 (en) * | 2000-01-17 | 2005-08-30 | Samsung Electronics Co., Ltd. | NAND-type flash memory devices and methods of fabricating the same |
| US6953965B2 (en) * | 2002-06-06 | 2005-10-11 | Kabushiki Kaisha Toshiba | Semiconductor device with source line and fabrication method thereof |
| US20060094203A1 (en) * | 2004-11-04 | 2006-05-04 | Samsung Electronics Co., Ltd. | Method of forming a trench isolation layer and method of manufacturing a non-volatile memory device using the same |
| US7084477B2 (en) * | 2002-06-24 | 2006-08-01 | Hitachi, Ltd. | Semiconductor device and manufacturing method of the same |
| US20060202263A1 (en) * | 2005-03-14 | 2006-09-14 | Chang-Hyun Lee | Nonvolatile semiconductor memory device and method of fabricating the same |
| US7157797B2 (en) * | 2004-10-29 | 2007-01-02 | Fujitsu Limited | Semiconductor device with suppressed copper migration |
| US7224019B2 (en) * | 2004-02-24 | 2007-05-29 | Kabushiki Kaisha Toshiba | Semiconductor device and method of manufacture thereof |
| US7224020B2 (en) * | 2004-08-24 | 2007-05-29 | Micron Technology, Inc. | Integrated circuit device having non-linear active area pillars |
| US7514742B2 (en) * | 2005-10-13 | 2009-04-07 | Macronix International Co., Ltd. | Recessed shallow trench isolation |
| US7572705B1 (en) * | 2005-09-21 | 2009-08-11 | Advanced Micro Devices, Inc. | Semiconductor device and method of manufacturing a semiconductor device |
| US7643345B2 (en) * | 2006-12-27 | 2010-01-05 | Kabushiki Kaisha Toshiba | Semiconductor memory device which includes stacked gate having charge accumulation layer and control gate |
| US7649779B2 (en) * | 2007-05-15 | 2010-01-19 | Qimonda Ag | Integrated circuits; methods for manufacturing an integrated circuit; memory modules; computing systems |
| US7674685B2 (en) * | 2006-07-12 | 2010-03-09 | Samsung Electronics Co, Ltd. | Semiconductor device isolation structures and methods of fabricating such structures |
Family Cites Families (3)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| KR19990061345A (en) | 1997-12-31 | 1999-07-26 | 윤종용 | Nonvolatile Semiconductor Memory Device and Manufacturing Method Thereof |
| KR100475081B1 (en) | 2002-07-09 | 2005-03-10 | 삼성전자주식회사 | SONOS type EEPROM and method for fabricating the same |
| JP4928890B2 (en) * | 2005-10-14 | 2012-05-09 | 株式会社東芝 | Nonvolatile semiconductor memory device |
-
2007
- 2007-11-08 KR KR1020070113790A patent/KR101394553B1/en not_active Expired - Fee Related
-
2008
- 2008-10-24 US US12/289,297 patent/US20090121277A1/en not_active Abandoned
-
2011
- 2011-03-21 US US13/064,344 patent/US8362545B2/en not_active Expired - Fee Related
Patent Citations (36)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5643814A (en) * | 1994-12-07 | 1997-07-01 | Lg Semicon Co., Ltd. | Method of making an EEPROM with an erase gate |
| US6008089A (en) * | 1997-12-24 | 1999-12-28 | United Semiconductor Corp. | Method of fabricating a split gate flash memory device |
| US6159801A (en) * | 1999-04-26 | 2000-12-12 | Taiwan Semiconductor Manufacturing Company | Method to increase coupling ratio of source to floating gate in split-gate flash |
| US6380583B1 (en) * | 1999-04-26 | 2002-04-30 | Taiwan Semiconductor Manufacturing Company | Method to increase coupling ratio of source to floating gate in split-gate flash |
| US7417278B2 (en) * | 1999-04-26 | 2008-08-26 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method to increase coupling ratio of source to floating gate in split-gate flash |
| US7001809B2 (en) * | 1999-04-26 | 2006-02-21 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method to increase coupling ratio of source to floating gate in split-gate flash |
| US6576949B1 (en) * | 1999-08-30 | 2003-06-10 | Advanced Micro Devices, Inc. | Integrated circuit having optimized gate coupling capacitance |
| US6329245B1 (en) * | 1999-12-20 | 2001-12-11 | Chartered Semiconductor Manufacturing Ltd. | Flash memory array structure with reduced bit-line pitch |
| US6797570B2 (en) * | 2000-01-17 | 2004-09-28 | Samsung Electronics Co., Ltd. | NAND-type flash memory devices and methods of fabricating the same |
| US6376876B1 (en) * | 2000-01-17 | 2002-04-23 | Samsung Electronics Co., Ltd. | NAND-type flash memory devices and methods of fabricating the same |
| US6936885B2 (en) * | 2000-01-17 | 2005-08-30 | Samsung Electronics Co., Ltd. | NAND-type flash memory devices and methods of fabricating the same |
| US6696724B2 (en) * | 2001-04-20 | 2004-02-24 | Koninklijke Philips Electronics N.V. | Two-transistor flash cell |
| US6670666B2 (en) * | 2001-07-25 | 2003-12-30 | Mitsubishi Denki Kabushiki Kaisha | Nonvolatile semiconductor memory device and manufacturing method thereof |
| US20030111684A1 (en) * | 2001-12-19 | 2003-06-19 | Samsung Electronics Co., Ltd. | Semiconductor devices and methods for fabricating the same |
| US6720611B2 (en) * | 2002-01-28 | 2004-04-13 | Winbond Electronics Corporation | Fabrication method for flash memory |
| US6953965B2 (en) * | 2002-06-06 | 2005-10-11 | Kabushiki Kaisha Toshiba | Semiconductor device with source line and fabrication method thereof |
| US7084477B2 (en) * | 2002-06-24 | 2006-08-01 | Hitachi, Ltd. | Semiconductor device and manufacturing method of the same |
| US20040033664A1 (en) * | 2002-08-14 | 2004-02-19 | Weon-Ho Park | Semiconductor device having electrically erasable programmable read-only memory (EEPROM) and Mask-ROM and method of fabricating the same |
| US7008847B2 (en) * | 2002-08-14 | 2006-03-07 | Samsung Electronics Co., Ltd. | Semiconductor device having electrically erasable programmable read-only memory (EEPROM) and mask-ROM and method of fabricating the same |
| US6743675B2 (en) * | 2002-10-01 | 2004-06-01 | Mosel Vitelic, Inc. | Floating gate memory fabrication methods comprising a field dielectric etch with a horizontal etch component |
| US6649489B1 (en) * | 2003-02-13 | 2003-11-18 | Taiwan Semiconductor Manufacturing Company | Poly etching solution to improve silicon trench for low STI profile |
| US7224019B2 (en) * | 2004-02-24 | 2007-05-29 | Kabushiki Kaisha Toshiba | Semiconductor device and method of manufacture thereof |
| US7667234B2 (en) * | 2004-08-24 | 2010-02-23 | Micron Technology, Inc | High density memory array having increased channel widths |
| US7224020B2 (en) * | 2004-08-24 | 2007-05-29 | Micron Technology, Inc. | Integrated circuit device having non-linear active area pillars |
| US7230343B2 (en) * | 2004-08-24 | 2007-06-12 | Micron Technology, Inc. | High density memory array having increased channel widths |
| US7253493B2 (en) * | 2004-08-24 | 2007-08-07 | Micron Technology, Inc. | High density access transistor having increased channel width and methods of fabricating such devices |
| US7157797B2 (en) * | 2004-10-29 | 2007-01-02 | Fujitsu Limited | Semiconductor device with suppressed copper migration |
| US20060094203A1 (en) * | 2004-11-04 | 2006-05-04 | Samsung Electronics Co., Ltd. | Method of forming a trench isolation layer and method of manufacturing a non-volatile memory device using the same |
| US7601588B2 (en) * | 2004-11-04 | 2009-10-13 | Samsung Electronics Co., Ltd. | Method of forming a trench isolation layer and method of manufacturing a non-volatile memory device using the same |
| US20060202263A1 (en) * | 2005-03-14 | 2006-09-14 | Chang-Hyun Lee | Nonvolatile semiconductor memory device and method of fabricating the same |
| US7714379B2 (en) * | 2005-03-14 | 2010-05-11 | Samsung Electronics Co., Ltd. | SONOS floating trap memory device formed in recess with the lower surface of the conductive gate formed higher that the upper surface of the active region |
| US7572705B1 (en) * | 2005-09-21 | 2009-08-11 | Advanced Micro Devices, Inc. | Semiconductor device and method of manufacturing a semiconductor device |
| US7514742B2 (en) * | 2005-10-13 | 2009-04-07 | Macronix International Co., Ltd. | Recessed shallow trench isolation |
| US7674685B2 (en) * | 2006-07-12 | 2010-03-09 | Samsung Electronics Co, Ltd. | Semiconductor device isolation structures and methods of fabricating such structures |
| US7643345B2 (en) * | 2006-12-27 | 2010-01-05 | Kabushiki Kaisha Toshiba | Semiconductor memory device which includes stacked gate having charge accumulation layer and control gate |
| US7649779B2 (en) * | 2007-05-15 | 2010-01-19 | Qimonda Ag | Integrated circuits; methods for manufacturing an integrated circuit; memory modules; computing systems |
Also Published As
| Publication number | Publication date |
|---|---|
| US20120068249A1 (en) | 2012-03-22 |
| KR20090047770A (en) | 2009-05-13 |
| KR101394553B1 (en) | 2014-05-14 |
| US8362545B2 (en) | 2013-01-29 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| JP7165236B2 (en) | Semiconductor device manufacturing method | |
| US9793279B2 (en) | Split gate non-volatile memory cell having a floating gate, word line, erase gate, and method of manufacturing | |
| US9070743B2 (en) | Semiconductor memory and manufacturing method of the same | |
| US20170221911A1 (en) | Flash memory and method of fabricating the same | |
| EP3982394B1 (en) | Split-gate, twin-bit non-volatile memory cell | |
| US8778760B2 (en) | Method of manufacturing flash memory cell | |
| US8525273B2 (en) | Integrated circuit devices including device isolation structures and methods of fabricating the same | |
| US10896910B2 (en) | Memory structure and manufacturing method thereof | |
| US7636256B2 (en) | Semiconductor memory device | |
| CN104241292B (en) | Nonvolatile semiconductor memory member and its manufacturing method | |
| US8154071B2 (en) | Nonvolatile semiconductor memory device and method for fabricating nonvolatile semiconductor memory device | |
| US6720219B2 (en) | Split gate flash memory and formation method thereof | |
| US8350387B2 (en) | Semiconductor device and semiconductor storage device | |
| US20110097862A1 (en) | Semiconductor memory device and method of fabrication of the same | |
| US20100097854A1 (en) | Flash memory and flash memory array | |
| JP4271111B2 (en) | Nonvolatile semiconductor memory device | |
| US7494869B2 (en) | Semiconductor integrated circuit device and manufacturing method thereof | |
| US8362545B2 (en) | Nonvolatile memory device and method of manufacturing the same | |
| US8552523B2 (en) | Semiconductor device and method for manufacturing | |
| US20070158737A1 (en) | Semiconductor device with mask read-only memory and method of fabricating the same | |
| KR102075004B1 (en) | Nonvolatile memory device | |
| US20090121276A1 (en) | Nonvolatile memory devices with recessed word lines | |
| KR100631851B1 (en) | Non-volatile memory cell having 2 bits and manufacturing method thereof | |
| KR20060126062A (en) | Source line formation method of flash memory device | |
| JP2008210979A (en) | Nonvolatile semiconductor memory and manufacturing method thereof |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| AS | Assignment |
Owner name: SAMSUNG ELECTRONICS CO., LTD., KOREA, REPUBLIC OF Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:YU, TEA-KWANG;HAN, JEONG-UK;KIM, YONG-TAE;REEL/FRAME:021791/0653 Effective date: 20081002 |
|
| STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |