US20090014837A1 - Semiconductor device and method of manufacturing the same - Google Patents
Semiconductor device and method of manufacturing the same Download PDFInfo
- Publication number
- US20090014837A1 US20090014837A1 US12/171,306 US17130608A US2009014837A1 US 20090014837 A1 US20090014837 A1 US 20090014837A1 US 17130608 A US17130608 A US 17130608A US 2009014837 A1 US2009014837 A1 US 2009014837A1
- Authority
- US
- United States
- Prior art keywords
- resistance
- substrate
- resistance element
- region
- low
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
- 239000004065 semiconductor Substances 0.000 title claims abstract description 27
- 238000004519 manufacturing process Methods 0.000 title claims abstract description 17
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 claims abstract description 69
- 229910052710 silicon Inorganic materials 0.000 claims abstract description 69
- 239000010703 silicon Substances 0.000 claims abstract description 69
- 238000000034 method Methods 0.000 claims abstract description 44
- 239000010410 layer Substances 0.000 claims description 78
- 239000011229 interlayer Substances 0.000 claims description 28
- 239000012535 impurity Substances 0.000 claims description 21
- 239000003990 capacitor Substances 0.000 claims description 7
- 230000001678 irradiating effect Effects 0.000 claims description 7
- 239000000758 substrate Substances 0.000 claims 20
- 235000012431 wafers Nutrition 0.000 description 64
- 238000009792 diffusion process Methods 0.000 description 31
- 229910052751 metal Inorganic materials 0.000 description 13
- 239000002184 metal Substances 0.000 description 13
- 238000005468 ion implantation Methods 0.000 description 10
- 239000000463 material Substances 0.000 description 7
- 238000005530 etching Methods 0.000 description 6
- 230000003247 decreasing effect Effects 0.000 description 4
- ZOXJGFHDIHLPTG-UHFFFAOYSA-N Boron Chemical compound [B] ZOXJGFHDIHLPTG-UHFFFAOYSA-N 0.000 description 3
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical compound [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 description 3
- QVGXLLKOCUKJST-UHFFFAOYSA-N atomic oxygen Chemical compound [O] QVGXLLKOCUKJST-UHFFFAOYSA-N 0.000 description 3
- 229910052796 boron Inorganic materials 0.000 description 3
- 229910052802 copper Inorganic materials 0.000 description 3
- 239000010949 copper Substances 0.000 description 3
- 238000003780 insertion Methods 0.000 description 3
- 230000037431 insertion Effects 0.000 description 3
- 238000002955 isolation Methods 0.000 description 3
- 150000004767 nitrides Chemical class 0.000 description 3
- 229910052760 oxygen Inorganic materials 0.000 description 3
- 239000001301 oxygen Substances 0.000 description 3
- BOTDANWDWHJENH-UHFFFAOYSA-N Tetraethyl orthosilicate Chemical compound CCO[Si](OCC)(OCC)OCC BOTDANWDWHJENH-UHFFFAOYSA-N 0.000 description 2
- 230000004888 barrier function Effects 0.000 description 2
- UMIVXZPTRXBADB-UHFFFAOYSA-N benzocyclobutene Chemical compound C1=CC=C2CCC2=C1 UMIVXZPTRXBADB-UHFFFAOYSA-N 0.000 description 2
- 239000003574 free electron Substances 0.000 description 2
- 238000010438 heat treatment Methods 0.000 description 2
- 238000000059 patterning Methods 0.000 description 2
- 229910021420 polycrystalline silicon Inorganic materials 0.000 description 2
- 239000002356 single layer Substances 0.000 description 2
- WFKWXMTUELFFGS-UHFFFAOYSA-N tungsten Chemical compound [W] WFKWXMTUELFFGS-UHFFFAOYSA-N 0.000 description 2
- 229910052721 tungsten Inorganic materials 0.000 description 2
- 239000010937 tungsten Substances 0.000 description 2
- 229910001218 Gallium arsenide Inorganic materials 0.000 description 1
- 239000004642 Polyimide Substances 0.000 description 1
- 229910052782 aluminium Inorganic materials 0.000 description 1
- XAGFODPZIPBFFR-UHFFFAOYSA-N aluminium Chemical compound [Al] XAGFODPZIPBFFR-UHFFFAOYSA-N 0.000 description 1
- 230000005255 beta decay Effects 0.000 description 1
- 239000013078 crystal Substances 0.000 description 1
- 229910021419 crystalline silicon Inorganic materials 0.000 description 1
- 238000009713 electroplating Methods 0.000 description 1
- 230000004907 flux Effects 0.000 description 1
- BHEPBYXIRTUNPN-UHFFFAOYSA-N hydridophosphorus(.) (triplet) Chemical compound [PH] BHEPBYXIRTUNPN-UHFFFAOYSA-N 0.000 description 1
- 238000010030 laminating Methods 0.000 description 1
- 238000000206 photolithography Methods 0.000 description 1
- 229920002120 photoresistant polymer Polymers 0.000 description 1
- 238000005498 polishing Methods 0.000 description 1
- 229920001721 polyimide Polymers 0.000 description 1
- 239000010453 quartz Substances 0.000 description 1
- 230000005855 radiation Effects 0.000 description 1
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N silicon dioxide Inorganic materials O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 1
- 125000006850 spacer group Chemical group 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D89/00—Aspects of integrated devices not covered by groups H10D84/00 - H10D88/00
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/40—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of at least one component covered by groups H10D12/00 or H10D30/00 with at least one component covered by groups H10D10/00 or H10D18/00, e.g. integration of IGFETs with BJTs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/80—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of at least one component covered by groups H10D12/00 or H10D30/00, e.g. integration of IGFETs
- H10D84/811—Combinations of field-effect devices and one or more diodes, capacitors or resistors
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
Definitions
- a thick dielectric or high-resistance layer having a thickness of 20 ⁇ m or more should be formed in a lower portion of the micro inductor so as to improve the quality factor (Q-factor) by decreasing insertion loss.
- Q-factor quality factor
- a dielectric layer has a restriction in dissipating heat generated from an inductor due to low thermal conductivity, it is difficult to manufacture a high-performance inductor.
- a material with excellent thermal conductivity should be formed in a lower portion of an inductor.
- a material having excellent thermal conductivity and high resistance includes III-V Group semiconductors (GaAs has a thermal conductivity of 0.46 W/cm-° C., and GaN has a thermal conductivity of 1.1 W/cm-° C.).
- GaAs has a thermal conductivity of 0.46 W/cm-° C.
- GaN has a thermal conductivity of 1.1 W/cm-° C.
- silicon semiconductors have a considerably excellent thermal conductivity (1.31 W/cm-° C.), and the low manufacturing cost.
- a silicon wafer manufactured by the Czochralski method which is generally used, has the low manufacturing cost, an oxygen component flows out from a quartz growth container when growing silicon crystals and the oxygen component serves as an n-type impurity, which makes it difficult to manufacture a high-resistance silicon wafer.
- an n-type or p-type silicon wafer is manufactured by adding phosphorous (P) or boron (B) to the silicon wafer manufactured by the Czochralski method.
- P phosphorous
- B boron
- a silicon wafer is manufactured by a float-zone method
- a high-resistance silicon wafer can be easily manufactured because an oxygen component does not flow out from a growth container.
- the silicon wafer manufactured by the float-zone method is higher in manufacturing cost than that manufactured by the Czochralski method, and it is difficult to manufacture a large-sized silicon wafer.
- the present invention provides a semiconductor device having high-resistance and low-resistance elements simultaneously formed on a high-resistance wafer, and a method of manufacturing the same.
- the present invention also provides a semiconductor device and a method of manufacturing the same, wherein a high-resistance silicon wafer is manufactured by irradiating a large-sized silicon wafer manufactured by the Czochralski method with neutrons, and high-resistance and low-resistance elements are simultaneously formed on the high-resistance silicon wafer.
- a semiconductor device which includes a high-resistance silicon wafer; and high-resistance and low-resistance elements formed in one and the other regions of the high-resistance silicon wafer.
- the low-resistance element may be formed on an impurity ion implanted region formed in the one region of the high-resistance silicon wafer.
- a semiconductor which includes a high-resistance silicon wafer; an impurity ion implanted region formed in one region of the high-resistance silicon wafer; a low-resistance element formed on the impurity ion implanted region; a metal wire connected to the low-resistance element through an interlayer dielectric layer and formed on the interlayer dielectric layer; and a high-resistance element connected to a predetermined region of the metal wire.
- the high-resistance silicon wafer may be manufactured in such a manner that a silicon wafer manufactured by a Czochralski method is irradiated with neutrons.
- the high-resistance silicon wafer may have a resistance of 10 k ⁇ -cm or more.
- the resistance of the high-resistance silicon wafer may be adjusted according to the amount and irradiation time of neutrons.
- the low-resistance element may include a transistor, a resistor, a capacitor or a diode or a combination thereof.
- the high-resistance element may include a radio frequency integrated passive device (RFIPD), an isolator, a transformer, a filter, a diplexer, a balance to unbalance transformer (balun), a coupler or an antenna or a combination thereof.
- RFIDPD radio frequency integrated passive device
- isolator a transformer
- filter a filter
- diplexer a balance to unbalance transformer
- balun a coupler or an antenna or a combination thereof.
- the semiconductor device may further include an inductor formed between the metal wire and the high-resistance element.
- a method of manufacturing a semiconductor device which includes ion-implanting an impurity in a predetermined region of a high-resistance silicon wafer; forming a low-resistance element on the impurity implanted region of the high-resistance silicon wafer; forming a contact hole exposing a predetermined region of the low-resistance element after forming a first interlayer dielectric layer on the entire structure; forming a first wire by forming a conductive layer to fill the contact and then patterning the conductive layer; forming a via hole exposing a predetermined region of the first wire and simultaneously a trench having a predetermined shape by forming a second interlayer dielectric layer on the entire structure and then patterning it; forming an inductor by forming a conductive layer to fill the via hole and the trench; and forming a high-resistance element connected to the inductor.
- the high-resistance silicon wafer may be manufactured in such a manner that a silicon ingot manufactured by the Czochralski method is irradiated with neutrons and cut.
- the high-resistance silicon wafer may be manufactured in such a manner that a silicon ingot manufactured by the Czochralski method is cut at a predetermined thickness and irradiated with neutrons.
- the resistance of the high-resistance silicon wafer may be adjusted according to the amount and irradiation time of neutrons.
- the low-resistance element may include a transistor, a resistor, a capacitor or a diode or a combination thereof.
- FIGS. 1 a to 1 f are sectional views sequentially illustrating a method of manufacturing a semiconductor device according to a first embodiment of the present invention
- FIG. 2 is a sectional view of a semiconductor device according to a second embodiment of the present invention.
- FIG. 3 is a sectional view of a semiconductor device according to a third embodiment of the present invention.
- FIG. 4 is a sectional view of a semiconductor device according to a fourth embodiment of the present invention.
- FIGS. 1 a to 1 f are sectional views illustrating a method of manufacturing a semiconductor device according to a first embodiment of the present invention.
- a high-resistance wafer is manufactured in such a manner that a large-sized wafer manufactured by the Czochralski method is irradiated with neutrons, and high-resistance and low-resistance elements are simultaneously formed on the high-resistance wafer so manufactured.
- a transistor is formed as a low-resistance element.
- a p-type silicon wafer manufactured by the Czochralski method is changed into an intrinsic silicon wafer by irradiating the p-type silicon wafer with neutrons.
- the changing process will be described.
- the specific resistivity of a p-type silicon wafer manufactured by the Czochralski method is about 10 ⁇ -cm, and the concentration of boron doped as a p-type impurity is about 1 ⁇ 10 12 /cm 3 . If such a silicon wafer is irradiated with neutrons, a silicon (Si) isotope Si 30 is changed into Si 31 , and then changed into P 31 through ⁇ -decay.
- a high-resistance silicon wafer 110 having a specific resistivity of 10 k ⁇ -cm or more can be manufactured from the silicon wafer manufactured by the Czochralski method by which a large-sized single crystalline silicon can be grown with a low manufacturing cost.
- the specific resistivity can be adjusted by controlling the irradiation density and time of neutrons.
- the high-resistance silicon wafer 110 having a specific resistivity of 100 k ⁇ -cm or more can be manufactured by irradiating a silicon wafer having a specific resistivity of 38 ⁇ -cm with neutrons having a flux of 2 ⁇ 3 ⁇ 10 13 n/cm 2 ⁇ sec for 2 to 10 hours.
- Table 1 shows the changes in specific resistivity depending on the irradiation time of neutrons. As can be seen in Table 1, the resistance of wafers is increased as the irradiation time of neutrons is increased.
- the high-resistance silicon wafer 110 may be manufactured in such a manner that a rod-shaped silicon ingot manufactured by the Czochralski method is irradiated with neutrons and then cut at a desired thickness, or in such a manner that a silicon ingot manufactured by the Czochralski method is cut at a desired thickness and then irradiated with neutrons.
- a well region 120 is formed on the high-resistance silicon wafer 110 by ion-implanting a p-type or n-type impurity into a predetermined region of the high-resistance silicon wafer 110 . Accordingly, a low-resistance region B, into which the impurity is implanted, and a high-resistance region A, into which the impurity is not implanted, are defined on the high-resistance silicon wafer 110 .
- An isolation layer 130 is formed on the high-resistance silicon wafer 110 between the high-resistance region A and the low-resistance region B, so that the high- and low-resistance regions A and B are electrically isolated from each other.
- the isolation layer 130 is formed in such a manner that the high-resistance silicon wafer 110 is etched at a predetermined depth to form a trench and then the trench is filled with an insulating layer.
- a low-resistance element e.g., transistor is formed in the low-resistance region B.
- a process of forming the transistor will be described.
- a gate insulating layer 140 and a conductive layer 145 are formed on the low-resistance region B of the high-resistance silicon wafer 110 .
- the gate insulating layer 140 may be formed of oxide or nitride to have a single or multiple layer structure.
- the conductive layer 145 may be formed of poly-silicon, tungsten or the like to have a single or multiple layer structure.
- a hard mask layer (not shown) may be further formed on the conductive layer 145 .
- the conductive layer 145 is patterned through a photolithography process using a gate mask, thereby forming a gate electrode 150 .
- Spacers 155 are formed on sidewalls of the gate electrode 150 , and source/drain junction regions 160 are then formed on the high-resistance silicon wafer 110 at both sides of the gate electrode 150 by performing an impurity ion-implantation process. Accordingly, the transistor having the gate electrode 150 and the source/drain junction regions 160 is manufactured.
- a first interlayer dielectric layer 170 is formed on the entire structure.
- the first interlayer dielectric layer 170 is formed of tetraethyl orthosilicate (TEOS), for example.
- TEOS tetraethyl orthosilicate
- Contact holes exposing the source/drain junction region 160 of the low-resistance region B are formed by etching a predetermined region of the first interlayer dielectric layer 170 .
- a metal layer is formed on the entire structure to fill the contact holes and then patterned, thereby forming metal wires 180 .
- the metal wires 180 are formed of aluminum or tungsten, for example.
- a nitride layer 190 is formed to be thin over the metal wires 180 , and a second interlayer dielectric layer 200 is then formed on the entire structure.
- the nitride layer 190 is formed to improve the adhesion of the second interlayer dielectric layer 200 .
- the second interlayer dielectric layer 200 is formed of a polyimide-based material including benzo cyclo butene (BCB).
- Via holes 210 and trenches 220 are formed by etching a predetermined region of the second interlayer dielectric layer 200 .
- the via hole 210 is formed to expose a portion of the metal wire 180 of the high-resistance region A, and the trench 220 is partially connected to the via hole 210 and formed in a circular or polygonal spiral shape on a plane.
- the second interlayer dielectric layer 200 is formed by laminating a first insulating layer, an etch stop layer and a second insulating layer.
- the via holes 210 and the trenches 220 may be formed by performing an etching process using a via hole mask until the etch stop layer is exposed and then performing an etching process using a trench mask.
- a diffusion barrier layer 230 is formed on the entire structure, a seed layer (not shown) is formed thereon, and a copper layer 240 is then formed thereon.
- the diffusion barrier layer 230 is formed of TiW, and the copper layer is formed by an electroplating technique.
- the second interlayer dielectric layer 200 is exposed by polishing the copper layer 240 .
- an inductor having a circular or polygonal spiral shape is formed.
- the inductor so formed is connected to at least one of an RFIPD, an isolator, a transformer, a filter, a diplexer, a balance to unbalance transformer (balun), a coupler and an antenna.
- FIG. 2 is a sectional view of a semiconductor device according to a second embodiment of the present invention.
- the descriptions overlapping with the first embodiment described with reference to FIG. 1 will be omitted, and only the descriptions different from the first embodiment will be described.
- an ion implantation process is performed in a predetermined region on a high-resistance silicon wafer 110 , and a diffusion region 320 is formed by performing a heat treatment process.
- the diffusion region 320 which is to form a low-resistance element, causes high- and low-resistance regions A and B to be defined.
- the diffusion region 320 may be formed in a predetermined line shape having a predetermined width.
- a photoresist pattern (not shown) having a predetermined line shape is formed on the high-resistance silicon 110 , and an ion implantation process is then performed. Resistance is changed depending on the length, width and ion-implantation amount of the diffusion region 320 .
- a first interlayer dielectric layer 170 is formed on the high-resistance silicon wafer 110 having the diffusion region 320 , and contact holes exposing portions of the diffusion region 320 are then formed by etching a predetermined region of the first interlayer dielectric layer 170 .
- a conductive layer 180 is formed to fill the contact holes and then patterned, thereby forming metal wires 180 . Accordingly, a resistor having wires connected to the diffusion region 320 having a predetermined resistance is manufactured. Subsequent processes will be omitted because of being the same as those of FIG. 1 .
- FIG. 3 is a sectional view of a semiconductor device according to a third embodiment of the present invention.
- the descriptions overlapping with the first embodiment described with reference to FIG. 1 will be omitted, and only the descriptions different from the first embodiment will be described.
- an ion implantation process is performed on a high-resistance silicon wafer 110 , and a diffusion region 420 is formed by performing a heat treatment process.
- the diffusion region 420 serves as a lower electrode of a capacitor, and a high-resistance region A and a low-resistance region B are defined by the diffusion region 420 .
- the isolation layer 130 is formed on the high-resistance silicon wafer 110 between the high-resistance region A and the low-resistance region B.
- a dielectric layer 430 is formed on the high-resistance silicon wafer 110 of the low-resistance region B, and then, a conductive layer 440 , e.g., a poly-silicon layer or the like is formed on the dielectric layer 430 .
- the conductive layer 440 and the dielectric layer 430 are patterned to expose a predetermined region of the diffusion region 420 , thereby forming an upper electrode.
- the conductive layer 440 overlaps with the diffusion region 420 and may be formed to be smaller than the diffusion region 420 .
- a first interlayer dielectric layer 170 is formed on the entire structure, and contact holes exposing predetermined regions of the diffusion region 420 and the conductive layer 440 are formed in the first interlayer dielectric layer 170 .
- a metal layer is formed to fill the contact hole and then patterned, thereby forming metal wires 180 . Accordingly, a capacitor, in which the diffusion region 420 serving as a lower electrode, the dielectric layer 430 and the conductive layer 440 serving as an upper electrode are laminated, is manufactured. Subsequent processes will be omitted because of being the same as those of FIG. 1 .
- FIG. 4 is a sectional view of a semiconductor device according to a fourth embodiment of the present invention.
- the descriptions overlapping with the first embodiment described with reference to FIG. 1 will be omitted, and only the descriptions different from the first embodiment will be described.
- a first diffusion region 520 is formed at a predetermined region on a high-resistance silicon wafer 110 by performing a first impurity ion-implantation process on the high-resistance silicon wafer 110 .
- a second diffusion region 530 surrounding the first diffusion region 520 is formed by performing a second impurity ion implantation process.
- the first and second diffusion regions 520 and 530 are formed by ion-implanting different types of impurities. That is, when the first diffusion region 520 is formed by ion-implanting an n-type impurity, the second diffusion region 530 is formed by ion-implanting a p-type impurity.
- the second diffusion region 530 is formed by ion-implanting an n-type impurity.
- the first and second diffusion regions 520 and 530 so formed become first and second electrodes, respectively.
- a first interlayer dielectric layer 170 is formed on the entire structure, and then, contact holes exposing predetermined regions of the first and second diffusion regions 520 and 530 are respectively formed by etching a predetermined region of the first interlayer dielectric layer 170 .
- a metal layer is formed to fill the contact holes and then patterned, thereby forming metal wires 180 .
- a diode which has first and second electrodes respectively formed in the first and second diffusion regions 520 and 530 and wires for connecting the first and second electrodes, is manufactured. Subsequent processes will be omitted because of being the same as those of FIG. 1 .
- a high-resistance silicon wafer is manufactured in such a manner that a large-sized silicon wafer manufactured by the Czochralski method is irradiated with neutrons, and high-resistance and low-resistance elements are simultaneously formed on the high-resistance silicon wafer, so that the manufacturing cost can be remarkably saved and the reliability of products can be enhanced.
Landscapes
- Semiconductor Integrated Circuits (AREA)
Abstract
The present invention relates to a semiconductor device and a method of manufacturing the same. A high-resistance silicon wafer is manufactured in such a manner that a large-sized silicon wafer manufactured by the Czochralski method is irradiated with neutrons, and high-resistance and low-resistance elements are simultaneously formed on the high-resistance silicon wafer. Thus, the manufacturing cost can be remarkably saved, and the reliability of products can be enhanced.
Description
- This application claims priority to Korean Patent application No. 10-2007-0070527, filed on Jul. 13, 2007 and all the benefits accruing therefrom under 35 U.S.C. 119, the contents of which are herein incorporated by reference in their entirety.
- In a micro inductor used for a radio frequency integrated passive device (hereinafter, referred to as an “RFIPD”), an isolator, a transformer or the like, a thick dielectric or high-resistance layer having a thickness of 20 μm or more should be formed in a lower portion of the micro inductor so as to improve the quality factor (Q-factor) by decreasing insertion loss. However, since a dielectric layer has a restriction in dissipating heat generated from an inductor due to low thermal conductivity, it is difficult to manufacture a high-performance inductor. Thus, a material with excellent thermal conductivity should be formed in a lower portion of an inductor. When a material having low resistance is formed in the lower portion of the inductor, a large number of free electrons and holes that exist inside the corresponding material decrease the magnetic field strength of the inductor. Therefore, the insertion loss of the inductor is increased, and consequently, the Q-factor is decreased. However, when a high-resistance layer of 5 kΩ-cm or more is formed in the lower portion of the inductor, it is possible to use a material with relatively excellent thermal conductivity depending on the kind of material of the high-resistance layer, and a satisfactory Q-factor can be obtained because the insertion loss of the inductor is small.
- A material having excellent thermal conductivity and high resistance includes III-V Group semiconductors (GaAs has a thermal conductivity of 0.46 W/cm-° C., and GaN has a thermal conductivity of 1.1 W/cm-° C.). However, there is a disadvantage in that these semiconductors are considerably expensive. On the other hand, silicon semiconductors have a considerably excellent thermal conductivity (1.31 W/cm-° C.), and the low manufacturing cost.
- However, although a silicon wafer manufactured by the Czochralski method, which is generally used, has the low manufacturing cost, an oxygen component flows out from a quartz growth container when growing silicon crystals and the oxygen component serves as an n-type impurity, which makes it difficult to manufacture a high-resistance silicon wafer. Thus, it is general that an n-type or p-type silicon wafer is manufactured by adding phosphorous (P) or boron (B) to the silicon wafer manufactured by the Czochralski method. Meanwhile, in a case where a silicon wafer is manufactured by a float-zone method, a high-resistance silicon wafer can be easily manufactured because an oxygen component does not flow out from a growth container. However, there are disadvantages in that the silicon wafer manufactured by the float-zone method is higher in manufacturing cost than that manufactured by the Czochralski method, and it is difficult to manufacture a large-sized silicon wafer.
- In addition, when an RFIPD, isolator or transformer is manufactured as described above, in order to improve the Q-factor, a thick dielectric layer having a thickness of 20 μm or more is formed, or a high-resistance wafer is used. Therefore, it is impossible to form an element such as a transistor manufactured on a low-resistance wafer simultaneously with the RFIPD, isolator or transformer. This is because when forming a dielectric layer having a thickness of 20 μm or more, it is difficult to perform a process of forming a dielectric layer and impossible to secure a uniform dielectric layer, and it is hardly possible to form electrode wires over a thick dielectric layer even though an element such as a transistor is formed on a low-resistance wafer.
- The present invention provides a semiconductor device having high-resistance and low-resistance elements simultaneously formed on a high-resistance wafer, and a method of manufacturing the same.
- The present invention also provides a semiconductor device and a method of manufacturing the same, wherein a high-resistance silicon wafer is manufactured by irradiating a large-sized silicon wafer manufactured by the Czochralski method with neutrons, and high-resistance and low-resistance elements are simultaneously formed on the high-resistance silicon wafer.
- According to an aspect of the present invention, there is provided a semiconductor device, which includes a high-resistance silicon wafer; and high-resistance and low-resistance elements formed in one and the other regions of the high-resistance silicon wafer.
- The low-resistance element may be formed on an impurity ion implanted region formed in the one region of the high-resistance silicon wafer.
- According to another aspect of the present invention, there is provided a semiconductor, which includes a high-resistance silicon wafer; an impurity ion implanted region formed in one region of the high-resistance silicon wafer; a low-resistance element formed on the impurity ion implanted region; a metal wire connected to the low-resistance element through an interlayer dielectric layer and formed on the interlayer dielectric layer; and a high-resistance element connected to a predetermined region of the metal wire.
- The high-resistance silicon wafer may be manufactured in such a manner that a silicon wafer manufactured by a Czochralski method is irradiated with neutrons.
- The high-resistance silicon wafer may have a resistance of 10 kΩ-cm or more.
- The resistance of the high-resistance silicon wafer may be adjusted according to the amount and irradiation time of neutrons.
- The low-resistance element may include a transistor, a resistor, a capacitor or a diode or a combination thereof.
- The high-resistance element may include a radio frequency integrated passive device (RFIPD), an isolator, a transformer, a filter, a diplexer, a balance to unbalance transformer (balun), a coupler or an antenna or a combination thereof.
- The semiconductor device may further include an inductor formed between the metal wire and the high-resistance element.
- According to a further aspect of the present invention, there is provided a method of manufacturing a semiconductor device, which includes ion-implanting an impurity in a predetermined region of a high-resistance silicon wafer; forming a low-resistance element on the impurity implanted region of the high-resistance silicon wafer; forming a contact hole exposing a predetermined region of the low-resistance element after forming a first interlayer dielectric layer on the entire structure; forming a first wire by forming a conductive layer to fill the contact and then patterning the conductive layer; forming a via hole exposing a predetermined region of the first wire and simultaneously a trench having a predetermined shape by forming a second interlayer dielectric layer on the entire structure and then patterning it; forming an inductor by forming a conductive layer to fill the via hole and the trench; and forming a high-resistance element connected to the inductor.
- The high-resistance silicon wafer may be manufactured in such a manner that a silicon ingot manufactured by the Czochralski method is irradiated with neutrons and cut.
- The high-resistance silicon wafer may be manufactured in such a manner that a silicon ingot manufactured by the Czochralski method is cut at a predetermined thickness and irradiated with neutrons.
- The resistance of the high-resistance silicon wafer may be adjusted according to the amount and irradiation time of neutrons.
- The low-resistance element may include a transistor, a resistor, a capacitor or a diode or a combination thereof.
-
FIGS. 1 a to 1 f are sectional views sequentially illustrating a method of manufacturing a semiconductor device according to a first embodiment of the present invention; -
FIG. 2 is a sectional view of a semiconductor device according to a second embodiment of the present invention; -
FIG. 3 is a sectional view of a semiconductor device according to a third embodiment of the present invention; and -
FIG. 4 is a sectional view of a semiconductor device according to a fourth embodiment of the present invention. - Hereinafter, exemplary embodiments of the present invention will be described in detail with reference to the accompanying drawings. However, the present invention is not limited to the embodiments disclosed below but may be implemented into different forms. These embodiments are provided only for illustrative purposes and for full understanding of the scope of the present invention by those skilled in the art.
-
FIGS. 1 a to 1 f are sectional views illustrating a method of manufacturing a semiconductor device according to a first embodiment of the present invention. A high-resistance wafer is manufactured in such a manner that a large-sized wafer manufactured by the Czochralski method is irradiated with neutrons, and high-resistance and low-resistance elements are simultaneously formed on the high-resistance wafer so manufactured. Here, it will be described that a transistor is formed as a low-resistance element. - Referring to
FIG. 1 a, a p-type silicon wafer manufactured by the Czochralski method is changed into an intrinsic silicon wafer by irradiating the p-type silicon wafer with neutrons. The changing process will be described. Generally, the specific resistivity of a p-type silicon wafer manufactured by the Czochralski method is about 10 Ω-cm, and the concentration of boron doped as a p-type impurity is about 1×1012/cm3. If such a silicon wafer is irradiated with neutrons, a silicon (Si) isotope Si30 is changed into Si31, and then changed into P31 through β-decay. Free electrons of the P31 produced as above and holes generated from the boron are recombined, so that the p-type silicon wafer is changed into the intrinsic silicon wafer. As a result, a high-resistance silicon wafer 110 having a specific resistivity of 10 kΩ-cm or more can be manufactured from the silicon wafer manufactured by the Czochralski method by which a large-sized single crystalline silicon can be grown with a low manufacturing cost. Here, the specific resistivity can be adjusted by controlling the irradiation density and time of neutrons. For example, the high-resistance silicon wafer 110 having a specific resistivity of 100 kΩ-cm or more can be manufactured by irradiating a silicon wafer having a specific resistivity of 38 Ω-cm with neutrons having a flux of 2˜3×1013n/cm2·sec for 2 to 10 hours. Table 1 shows the changes in specific resistivity depending on the irradiation time of neutrons. As can be seen in Table 1, the resistance of wafers is increased as the irradiation time of neutrons is increased. -
TABLE 1 Mean Radiation Measured value (surface resistance (resistance)) (Ω-cm) resistance Wafer time #1 #2 #3 #4 (Ω-cm) Bare wafer 147(10) 1302(94) 512(37) 146(10) 38 S#1 3.4 hours 178K(129K) 180K(131K) 170K(124K) 181K(132K) 129K S#2 6.6 hours 160K(116K) 155K(112K) 147K(107K) 146K(106K) 110K S#3 9.0 hours 176K(128K) 174K(126K) 176K(127K) 175K(127K) 127K - Meanwhile, the high-
resistance silicon wafer 110 may be manufactured in such a manner that a rod-shaped silicon ingot manufactured by the Czochralski method is irradiated with neutrons and then cut at a desired thickness, or in such a manner that a silicon ingot manufactured by the Czochralski method is cut at a desired thickness and then irradiated with neutrons. - Referring to
FIG. 1 b, awell region 120 is formed on the high-resistance silicon wafer 110 by ion-implanting a p-type or n-type impurity into a predetermined region of the high-resistance silicon wafer 110. Accordingly, a low-resistance region B, into which the impurity is implanted, and a high-resistance region A, into which the impurity is not implanted, are defined on the high-resistance silicon wafer 110. Anisolation layer 130 is formed on the high-resistance silicon wafer 110 between the high-resistance region A and the low-resistance region B, so that the high- and low-resistance regions A and B are electrically isolated from each other. Preferably, theisolation layer 130 is formed in such a manner that the high-resistance silicon wafer 110 is etched at a predetermined depth to form a trench and then the trench is filled with an insulating layer. - Referring to
FIG. 1 c, a low-resistance element, e.g., transistor is formed in the low-resistance region B. A process of forming the transistor will be described. Agate insulating layer 140 and aconductive layer 145 are formed on the low-resistance region B of the high-resistance silicon wafer 110. Thegate insulating layer 140 may be formed of oxide or nitride to have a single or multiple layer structure. Theconductive layer 145 may be formed of poly-silicon, tungsten or the like to have a single or multiple layer structure. A hard mask layer (not shown) may be further formed on theconductive layer 145. Theconductive layer 145 is patterned through a photolithography process using a gate mask, thereby forming agate electrode 150.Spacers 155 are formed on sidewalls of thegate electrode 150, and source/drain junction regions 160 are then formed on the high-resistance silicon wafer 110 at both sides of thegate electrode 150 by performing an impurity ion-implantation process. Accordingly, the transistor having thegate electrode 150 and the source/drain junction regions 160 is manufactured. - Referring to
FIG. 1 d, a firstinterlayer dielectric layer 170 is formed on the entire structure. The firstinterlayer dielectric layer 170 is formed of tetraethyl orthosilicate (TEOS), for example. Contact holes exposing the source/drain junction region 160 of the low-resistance region B are formed by etching a predetermined region of the firstinterlayer dielectric layer 170. A metal layer is formed on the entire structure to fill the contact holes and then patterned, thereby formingmetal wires 180. Themetal wires 180 are formed of aluminum or tungsten, for example. - Referring to
FIG. 1 e, anitride layer 190 is formed to be thin over themetal wires 180, and a secondinterlayer dielectric layer 200 is then formed on the entire structure. Thenitride layer 190 is formed to improve the adhesion of the secondinterlayer dielectric layer 200. The secondinterlayer dielectric layer 200 is formed of a polyimide-based material including benzo cyclo butene (BCB). Viaholes 210 andtrenches 220 are formed by etching a predetermined region of the secondinterlayer dielectric layer 200. The viahole 210 is formed to expose a portion of themetal wire 180 of the high-resistance region A, and thetrench 220 is partially connected to the viahole 210 and formed in a circular or polygonal spiral shape on a plane. In order to form the via holes 210 and thetrenches 220 in the secondinterlayer dielectric layer 200 as described above, the secondinterlayer dielectric layer 200 is formed by laminating a first insulating layer, an etch stop layer and a second insulating layer. For example, the viaholes 210 and thetrenches 220 may be formed by performing an etching process using a via hole mask until the etch stop layer is exposed and then performing an etching process using a trench mask. - Referring to
FIG. 1 f, adiffusion barrier layer 230 is formed on the entire structure, a seed layer (not shown) is formed thereon, and acopper layer 240 is then formed thereon. For example, thediffusion barrier layer 230 is formed of TiW, and the copper layer is formed by an electroplating technique. The secondinterlayer dielectric layer 200 is exposed by polishing thecopper layer 240. Accordingly, an inductor having a circular or polygonal spiral shape is formed. For example, the inductor so formed is connected to at least one of an RFIPD, an isolator, a transformer, a filter, a diplexer, a balance to unbalance transformer (balun), a coupler and an antenna. -
FIG. 2 is a sectional view of a semiconductor device according to a second embodiment of the present invention. Here, the descriptions overlapping with the first embodiment described with reference toFIG. 1 will be omitted, and only the descriptions different from the first embodiment will be described. - Referring to
FIG. 2 , an ion implantation process is performed in a predetermined region on a high-resistance silicon wafer 110, and adiffusion region 320 is formed by performing a heat treatment process. Thediffusion region 320, which is to form a low-resistance element, causes high- and low-resistance regions A and B to be defined. Thediffusion region 320 may be formed in a predetermined line shape having a predetermined width. To this end, a photoresist pattern (not shown) having a predetermined line shape is formed on the high-resistance silicon 110, and an ion implantation process is then performed. Resistance is changed depending on the length, width and ion-implantation amount of thediffusion region 320. For example, if the length, width and ion-implantation amount of thediffusion region 320 are increased, the resistance is decreased, whereas if the length, width and ion-implantation amount of thediffusion region 320 are decreased, the resistance is increased. Thus, the length, width and ion-implantation amount of thediffusion region 320 are controlled depending on a desired resistance. A firstinterlayer dielectric layer 170 is formed on the high-resistance silicon wafer 110 having thediffusion region 320, and contact holes exposing portions of thediffusion region 320 are then formed by etching a predetermined region of the firstinterlayer dielectric layer 170. Aconductive layer 180 is formed to fill the contact holes and then patterned, thereby formingmetal wires 180. Accordingly, a resistor having wires connected to thediffusion region 320 having a predetermined resistance is manufactured. Subsequent processes will be omitted because of being the same as those ofFIG. 1 . -
FIG. 3 is a sectional view of a semiconductor device according to a third embodiment of the present invention. Here, the descriptions overlapping with the first embodiment described with reference toFIG. 1 will be omitted, and only the descriptions different from the first embodiment will be described. - Referring to
FIG. 3 , an ion implantation process is performed on a high-resistance silicon wafer 110, and adiffusion region 420 is formed by performing a heat treatment process. Thediffusion region 420 serves as a lower electrode of a capacitor, and a high-resistance region A and a low-resistance region B are defined by thediffusion region 420. Theisolation layer 130 is formed on the high-resistance silicon wafer 110 between the high-resistance region A and the low-resistance region B. Adielectric layer 430 is formed on the high-resistance silicon wafer 110 of the low-resistance region B, and then, aconductive layer 440, e.g., a poly-silicon layer or the like is formed on thedielectric layer 430. Theconductive layer 440 and thedielectric layer 430 are patterned to expose a predetermined region of thediffusion region 420, thereby forming an upper electrode. Theconductive layer 440 overlaps with thediffusion region 420 and may be formed to be smaller than thediffusion region 420. A firstinterlayer dielectric layer 170 is formed on the entire structure, and contact holes exposing predetermined regions of thediffusion region 420 and theconductive layer 440 are formed in the firstinterlayer dielectric layer 170. A metal layer is formed to fill the contact hole and then patterned, thereby formingmetal wires 180. Accordingly, a capacitor, in which thediffusion region 420 serving as a lower electrode, thedielectric layer 430 and theconductive layer 440 serving as an upper electrode are laminated, is manufactured. Subsequent processes will be omitted because of being the same as those ofFIG. 1 . -
FIG. 4 is a sectional view of a semiconductor device according to a fourth embodiment of the present invention. Here, the descriptions overlapping with the first embodiment described with reference toFIG. 1 will be omitted, and only the descriptions different from the first embodiment will be described. - Referring to
FIG. 4 , afirst diffusion region 520 is formed at a predetermined region on a high-resistance silicon wafer 110 by performing a first impurity ion-implantation process on the high-resistance silicon wafer 110. Asecond diffusion region 530 surrounding thefirst diffusion region 520 is formed by performing a second impurity ion implantation process. Here, the first and 520 and 530 are formed by ion-implanting different types of impurities. That is, when thesecond diffusion regions first diffusion region 520 is formed by ion-implanting an n-type impurity, thesecond diffusion region 530 is formed by ion-implanting a p-type impurity. On the other hand, if thefirst diffusion region 520 is formed by ion-implanting a p-type impurity, thesecond diffusion region 530 is formed by ion-implanting an n-type impurity. The first and 520 and 530 so formed become first and second electrodes, respectively. A firstsecond diffusion regions interlayer dielectric layer 170 is formed on the entire structure, and then, contact holes exposing predetermined regions of the first and 520 and 530 are respectively formed by etching a predetermined region of the firstsecond diffusion regions interlayer dielectric layer 170. A metal layer is formed to fill the contact holes and then patterned, thereby formingmetal wires 180. Accordingly, a diode, which has first and second electrodes respectively formed in the first and 520 and 530 and wires for connecting the first and second electrodes, is manufactured. Subsequent processes will be omitted because of being the same as those ofsecond diffusion regions FIG. 1 . - As described above, according to the present invention, a high-resistance silicon wafer is manufactured in such a manner that a large-sized silicon wafer manufactured by the Czochralski method is irradiated with neutrons, and high-resistance and low-resistance elements are simultaneously formed on the high-resistance silicon wafer, so that the manufacturing cost can be remarkably saved and the reliability of products can be enhanced.
Claims (21)
1. A device comprising:
a substrate; and
a high-resistance element in a first region of the substrate and a low-resistance element in a second region of the substrate.
2. The device of claim 1 wherein the substrate is a high resistance substrate.
3. The device of claim 1 comprises a semiconductor device.
4. The device of claim 1 wherein the low-resistance element is formed on an impurity ion implanted region formed in the second region of the substrate.
5. The device of claim 1 wherein the substrate is manufactured by irradiating neutrons onto a silicon wafer fabricated by a Czochralski method.
6. The device of claim 1 wherein the substrate has a resistance of 10 kΩ-cm or more.
7. The device of claim 1 wherein the low-resistance element comprises a transistor, a resistor, a capacitor, or a diode or a combination thereof.
8. The device of claim 1 wherein the high-resistance element comprises a radio frequency integrated passive device (RFIPD), an isolator, a transformer, a filter, a diplexer, a balance to unbalance transformer (balun), a coupler or an antenna or a combination thereof.
9. A semiconductor device comprising:
a substrate having a first region, wherein the first region comprises an impurity ion implanted region;
a low-resistance element on the first region;
a wire on an interlayer dielectric layer, wherein the wire is connected to the low-resistance element through an interlayer dielectric layer; and
a high-resistance element connected to a predetermined region of the wire.
10. The semiconductor device of claim 9 wherein the substrate is manufactured by irradiating neutrons onto a silicon wafer fabricated by a Czochralski method.
11. The semiconductor device of claim 9 wherein the substrate comprises a high resistance substrate having a resistance of 10 kΩ-cm or more.
12. The semiconductor device of claim 11 wherein the resistance of the substrate is adjusted according to the amount and irradiation time of neutrons.
13. The semiconductor device of claim 9 wherein the low-resistance element comprises a transistor, a resistor, a capacitor or a diode or a combination thereof.
14. The semiconductor device of claim 9 wherein the high-resistance element comprises a radio frequency integrated passive device (RFIPD), an isolator, a transformer, a filter, a diplexer, a balance to unbalance transformer (balun), a coupler or an antenna or a combination thereof.
15. The semiconductor device of claim 9 further comprising an inductor formed between the wire and the high-resistance element.
16. A method of manufacturing a device comprising:
ion-implanting an impurity in a first region of a substrate;
forming a low-resistance element on the first region of the substrate;
forming a first interlayer dielectric layer on the substrate over the low-resistance element;
forming a contact hole in the first interlayer dielectric layer to expose a predetermined region of the low-resistance element;
forming a first wire in the first interlayer dielectric layer, the first wire connected to the low-resistance element by the contact hole;
forming second interlayer dielectric layer over the first interlayer dielectric layer;
forming a via hole and a trench in the second interlayer dielectric layer, wherein the via hole exposes a predetermined region of the first wire and the trench comprises a predetermined shape;
forming an inductor by forming a conductive layer to fill the via hole and the trench; and
forming a high-resistance element connected to the inductor.
17. The method of claim 16 wherein the substrate is manufactured by irradiating neutrons onto a silicon ingot fabricated by the Czochralski method and cutting it.
18. The method of claim 17 wherein the resistance of the substrate is adjusted according to the amount and irradiation time of neutrons.
19. The method of claim 16 wherein the substrate is manufactured by cutting a silicon ingot fabricated by the Czochralski method at a predetermined thickness and irradiating it with neutrons.
20. The method of claim 19 wherein the resistance of the substrate is adjusted according to the amount and irradiation time of neutrons.
21. The method of claim 16 wherein the low-resistance element comprises a transistor, a resistor, a capacitor or a diode or a combination thereof.
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US13/010,786 US8154083B2 (en) | 2007-07-13 | 2011-01-21 | Semiconductor device formed on high-resistance substrate |
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| KR1020070070527A KR100876604B1 (en) | 2007-07-13 | 2007-07-13 | Semiconductor device and manufacturing method thereof |
| KR10-2007-0070527 | 2007-07-13 |
Related Child Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US13/010,786 Continuation US8154083B2 (en) | 2007-07-13 | 2011-01-21 | Semiconductor device formed on high-resistance substrate |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| US20090014837A1 true US20090014837A1 (en) | 2009-01-15 |
Family
ID=40252386
Family Applications (2)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US12/171,306 Abandoned US20090014837A1 (en) | 2007-07-13 | 2008-07-11 | Semiconductor device and method of manufacturing the same |
| US13/010,786 Expired - Fee Related US8154083B2 (en) | 2007-07-13 | 2011-01-21 | Semiconductor device formed on high-resistance substrate |
Family Applications After (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US13/010,786 Expired - Fee Related US8154083B2 (en) | 2007-07-13 | 2011-01-21 | Semiconductor device formed on high-resistance substrate |
Country Status (2)
| Country | Link |
|---|---|
| US (2) | US20090014837A1 (en) |
| KR (1) | KR100876604B1 (en) |
Cited By (6)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| TWI478436B (en) * | 2011-09-15 | 2015-03-21 | ||
| CN104486907A (en) * | 2014-12-10 | 2015-04-01 | 华进半导体封装先导技术研发中心有限公司 | Three-dimensional integrated wafer-level package structure and package method for high-frequency IPD (Integrated Passive Device) module |
| US20170148784A1 (en) * | 2015-11-23 | 2017-05-25 | CoolStar Technology, Inc. | Integration of active power device with passive components |
| US10482419B2 (en) | 2015-12-17 | 2019-11-19 | Tive, Inc. | Sensor device having configuration changes |
| US10629067B1 (en) | 2018-06-29 | 2020-04-21 | Tive, Inc. | Selective prevention of signal transmission by device during aircraft takeoff and/or landing |
| US10867508B2 (en) | 2015-12-17 | 2020-12-15 | Tive, Inc. | Multi-sensor electronic device with wireless connectivity and sensing as a service platform and web application |
Families Citing this family (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US8354325B1 (en) * | 2011-06-29 | 2013-01-15 | Freescale Semiconductor, Inc. | Method for forming a toroidal inductor in a semiconductor substrate |
| US10553354B2 (en) | 2017-03-10 | 2020-02-04 | International Business Machines Corporation | Method of manufacturing inductor with ferromagnetic cores |
Citations (4)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US6414373B2 (en) * | 2000-06-26 | 2002-07-02 | Kabushiki Kaisha Toshiba | Semiconductor device and method of fabricating the same |
| US6943428B2 (en) * | 2002-02-26 | 2005-09-13 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor device including bipolar transistor and buried conductive region |
| US6949440B2 (en) * | 2003-11-11 | 2005-09-27 | United Microelectronics Corp. | Method of forming a varactor |
| US20060163609A1 (en) * | 2004-12-22 | 2006-07-27 | Sanyo Electric Co., Ltd. | Compound semiconductor switching circuit device |
Family Cites Families (6)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| KR100296705B1 (en) | 1997-10-24 | 2001-08-07 | 오길록 | Method for manufacturing integrated circuit device using heterojunction dipole device |
| JP2003124332A (en) | 2001-10-17 | 2003-04-25 | Motorola Inc | Composite resistor structure |
| US20030234438A1 (en) | 2002-06-24 | 2003-12-25 | Motorola, Inc. | Integrated circuit structure for mixed-signal RF applications and circuits |
| KR100588425B1 (en) | 2003-03-27 | 2006-06-12 | 실트로닉 아게 | Method for the Production of a Silicon Single Crystal, Silicon Single Crystal and Silicon Semiconductor Wafers with determined Defect Distributions |
| KR100630706B1 (en) | 2004-10-21 | 2006-10-02 | 삼성전자주식회사 | Semiconductor integrated circuit with resistor and manufacturing method thereof |
| KR100654350B1 (en) * | 2005-01-26 | 2006-12-08 | 삼성전자주식회사 | Method for manufacturing a semiconductor device having a silicide film and a semiconductor device produced thereby |
-
2007
- 2007-07-13 KR KR1020070070527A patent/KR100876604B1/en not_active Expired - Fee Related
-
2008
- 2008-07-11 US US12/171,306 patent/US20090014837A1/en not_active Abandoned
-
2011
- 2011-01-21 US US13/010,786 patent/US8154083B2/en not_active Expired - Fee Related
Patent Citations (4)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US6414373B2 (en) * | 2000-06-26 | 2002-07-02 | Kabushiki Kaisha Toshiba | Semiconductor device and method of fabricating the same |
| US6943428B2 (en) * | 2002-02-26 | 2005-09-13 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor device including bipolar transistor and buried conductive region |
| US6949440B2 (en) * | 2003-11-11 | 2005-09-27 | United Microelectronics Corp. | Method of forming a varactor |
| US20060163609A1 (en) * | 2004-12-22 | 2006-07-27 | Sanyo Electric Co., Ltd. | Compound semiconductor switching circuit device |
Cited By (9)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| TWI478436B (en) * | 2011-09-15 | 2015-03-21 | ||
| CN104486907A (en) * | 2014-12-10 | 2015-04-01 | 华进半导体封装先导技术研发中心有限公司 | Three-dimensional integrated wafer-level package structure and package method for high-frequency IPD (Integrated Passive Device) module |
| US20170148784A1 (en) * | 2015-11-23 | 2017-05-25 | CoolStar Technology, Inc. | Integration of active power device with passive components |
| US9704855B2 (en) * | 2015-11-23 | 2017-07-11 | CoolStar Technology, Inc. | Integration of active power device with passive components |
| US10482419B2 (en) | 2015-12-17 | 2019-11-19 | Tive, Inc. | Sensor device having configuration changes |
| US10867508B2 (en) | 2015-12-17 | 2020-12-15 | Tive, Inc. | Multi-sensor electronic device with wireless connectivity and sensing as a service platform and web application |
| US11042829B2 (en) | 2015-12-17 | 2021-06-22 | Tive, Inc. | Sensor device having configuration changes |
| US11244559B2 (en) | 2015-12-17 | 2022-02-08 | Tive, Inc. | Multi-sensor electronic device with wireless connectivity and sensing as a service platform and web application |
| US10629067B1 (en) | 2018-06-29 | 2020-04-21 | Tive, Inc. | Selective prevention of signal transmission by device during aircraft takeoff and/or landing |
Also Published As
| Publication number | Publication date |
|---|---|
| US8154083B2 (en) | 2012-04-10 |
| KR100876604B1 (en) | 2008-12-31 |
| US20110175194A1 (en) | 2011-07-21 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US8154083B2 (en) | Semiconductor device formed on high-resistance substrate | |
| US10177093B2 (en) | Semiconductor devices and methods of manufacturing the same | |
| KR101332116B1 (en) | Through wafer via and method of making same | |
| TWI411059B (en) | Double-sided insulating layer semiconductor structure and manufacturing method thereof | |
| DE102016119799B4 (en) | INTEGRATED CIRCUIT CONTAINING A CURVED CAVE AND PRODUCTION METHOD | |
| US10546802B2 (en) | Semiconductor device including a substrate contact plug and manufacturing method thereof | |
| US8264082B2 (en) | Semiconductor devices with low resistance back-side coupling | |
| JP6180428B2 (en) | Interposer device | |
| US7772100B2 (en) | Method of manufacturing a semiconductor device having a buried doped region | |
| EP2827373B1 (en) | Protection device and related fabrication methods | |
| US11282798B2 (en) | Chip corner areas with a dummy fill pattern | |
| US9831176B2 (en) | Semiconductor integrated circuit device and method of manufacturing the same | |
| US20250048677A1 (en) | Backside power rail to backside contact connection | |
| TWI672767B (en) | Passive device structure and methods of making thereof | |
| JP2013182950A (en) | Semiconductor wafer, method of manufacturing semiconductor wafer, semiconductor device, and method of manufacturing semiconductor device | |
| US8410578B2 (en) | Method of manufacturing a semiconductor component and structure | |
| US10115665B2 (en) | Semiconductor resistor structures embedded in a middle-of-the-line (MOL) dielectric | |
| US9947746B2 (en) | Bipolar junction transistor device and method for fabricating the same | |
| US20250185315A1 (en) | Connecting frontside contact with backside contact of a source/drain | |
| TWI857265B (en) | A semiconductor device and process for making same | |
| TWI851427B (en) | Schottky diode element and method for manufacturing the same | |
| US20250386559A1 (en) | Dielectric liner protection to prevent shorting to gate | |
| US20250285974A1 (en) | Self-aligned backside via for backside power scheme | |
| TW202327006A (en) | Semiconductor structure and manufacturing method of the same |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| AS | Assignment |
Owner name: PETARI INCORPORATION, KOREA, REPUBLIC OF Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:PARK, YOUNG JIN;REEL/FRAME:021223/0404 Effective date: 20080702 |
|
| STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |