US20080146000A1 - Method of forming isolation structure of flash memory device - Google Patents
Method of forming isolation structure of flash memory device Download PDFInfo
- Publication number
- US20080146000A1 US20080146000A1 US11/610,484 US61048406A US2008146000A1 US 20080146000 A1 US20080146000 A1 US 20080146000A1 US 61048406 A US61048406 A US 61048406A US 2008146000 A1 US2008146000 A1 US 2008146000A1
- Authority
- US
- United States
- Prior art keywords
- trench
- gap
- gate dielectric
- layer
- isolation trench
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B41/00—Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates
- H10B41/40—Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates characterised by the peripheral circuit region
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B41/00—Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates
- H10B41/40—Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates characterised by the peripheral circuit region
- H10B41/42—Simultaneous manufacture of periphery and memory cells
- H10B41/43—Simultaneous manufacture of periphery and memory cells comprising only one type of peripheral transistor
- H10B41/44—Simultaneous manufacture of periphery and memory cells comprising only one type of peripheral transistor with a control gate layer also being used as part of the peripheral transistor
-
- H10W10/0143—
-
- H10W10/0145—
-
- H10W10/17—
Definitions
- the present invention relates to a method of manufacturing semiconductor devices, and more particularly, to a method of forming an isolation structure of a flash memory device.
- the depth of the isolation structure of the cell region be set different from those of the peri-region in the formation process of the isolation structure.
- a high density plasma (HDP) oxide layer is generally used as an insulating layer for trench gap-fill. This is done to prevent gap-fill failure in the trench of the cell region, which has a smaller opening than that of the trench of the peri region.
- a wet etch-deposition method is also used.
- neighboring gate oxide layers may also be removed when the deposited insulating layer is stripped. This degrades the reliability of the device.
- An embodiment of the present invention relates to a method of forming an isolation structure of a flash memory device which can prevent the loss of the gate oxide layer (or gate dielectric layer) during the process of forming isolation structures of different depths in the cell region and peri region.
- a sidewall mask is provided on the gate oxide layer by forming a lip/step in a peri-region isolation trench.
- a method of forming a semiconductor memory device includes providing a semiconductor substrate having a cell region and a peripheral region, the cell region configured to define a plurality of memory cells.
- First and second gate dielectric layers are formed over the semiconductor substrate in the cell region and peripheral region, respectively.
- An insulating layer is formed over at least the second gate dielectric layer.
- An isolation trench is formed in the peripheral region, the isolation trench defining a first trench and a second trench provided below the first trench.
- the first trench extends below the second gate dielectric layer and exposes the second gate dielectric layer.
- the second trench has a smaller opening then the first trench, wherein a step is defined at an interface between the first and second trenches.
- a first gap-fill layer is provided over the isolation trench and on the step.
- the first gap-fill layer has a first portion on a sidewall of the insulating layer, a second portion on a sidewall of the second gate dielectric layer and over the step, and a third portion at least partly filling the second trench of the isolation trench.
- the second portion is thicker than the first portion.
- a wet etch is performed to remove at least part of the first gap-fill layer.
- a second gap-fill layer is provided over the first gap-fill layer in the isolation trench to form an isolation structure. The second portion of the first gap-fill layer is configured to protect the second gate dielectric layer during the wet etch step.
- the wet etch step removes substantially all the first portion of the first gap-fill to increase a gap-fill margin.
- the step is provided below the second gate dielectric layer.
- the second gate dielectric layer is an oxide and the insulating layer is a nitride.
- An isolation trench is formed in the cell region, the isolation trench in the cell region having a different depth than that of the isolation trench in the peripheral region.
- a method of forming a semiconductor memory device includes providing a semiconductor substrate having a cell region and a peripheral region.
- a gate dielectric layer is formed over the semiconductor substrate in the peripheral region.
- An insulating layer is formed over the gate dielectric layer.
- An isolation trench is formed in the peripheral region, the isolation trench defining first and second trenches having different opening widths.
- a first gap-fill layer is provided over the isolation trench and on the step. The first gap-fill layer has a first portion on a sidewall of the insulating layer, a second portion on a sidewall of the gate dielectric layer, and a third portion at least partly filling the second trench of the isolation trench, the second portion being thicker than the first portion.
- a wet etch is performed to remove at least part of the first gap-fill layer.
- a second gap-fill layer is provided over the first gap-fill layer in the isolation trench to form an isolation structure. The second portion of the first gap-fill layer is configured to protect the gate dielectric layer during the wet etch step.
- a step is provided at an interface between the first and second trenches.
- the second portion of the first gap-fill layer is provided on the step.
- the first trench extends below the gate dielectric layer and into the semiconductor substrate.
- the second trench is provided below the first trench.
- the first trench has a wider opening than that of the second trench.
- FIGS. 1 to 8 are cross-sectional views illustrating a method of forming an isolation structure of a flash memory device according to an embodiment of the present invention.
- any part e.g., a layer, film, area, or plate
- any part e.g., a layer, film, area, or plate
- it means the part is directly on the other part or above the other part with at least one intermediate part.
- any part is said to be positioned directly on another part it means that there is no intermediate part between the two parts.
- a gate oxide layer is formed on a semiconductor substrate 10 in which a cell region A and a peri region (or peripheral region) B are defined.
- a low voltage gate oxide layer 12 a is formed in the cell region A and a high voltage gate oxide layer 12 b is formed in the peri region B.
- the gate oxide layer 12 a and the gate oxide layer 12 b are formed by common processes for forming low and high voltage gate oxide layers.
- a nitride layer 14 for a hard mask and an oxide layer 16 for a hard mask are then formed on the gate oxide layer 12 a and the gate oxide layer 12 b .
- the nitride layer 14 may be formed to a thickness of 300 to 1000 ⁇ and the oxide layer 16 may be formed to a thickness of 200 to 600 ⁇ .
- a photoresist pattern PR 1 for defining the cell region isolation structure is then formed on the oxide layer 16 .
- the photoresist pattern PR 1 is an etch mask used to etch the cell region A and define an isolation structure in the cell region A.
- the pattern PR 1 covers or masks the peri region B, so that the region B is not etched.
- the oxide layer 16 , the nitride layer 14 , the gate oxide layer 12 a , and a given depth of the semiconductor substrate 10 are etched using the pattern PR 1 as the etch mask.
- a cell region trench AT is formed.
- Each of the celli-region trenches AT may have a depth ranging from about 1000 to 2000 ⁇ .
- An ashing process is performed to remove the pattern PR 1 .
- a photoresist pattern PR 2 for defining a peri region isolation structure is formed on the resulting surface in which the celli-region trenches AT are formed.
- the oxide layer 16 , the nitride layer 14 , the gate oxide layer 12 b , and a given depth of the semiconductor substrate 10 are etched using the pattern PR 2 as an etch mask.
- a peri-region trench BT is formed.
- the peri-region trench BT includes a first trench BT 1 and a second trench BT 2 , where the second trench BT 2 is provided below the first trench BT 1 .
- the first trench BT 1 extends below the gate oxide layer 12 b and into the substrate 10 .
- the first trench BT 1 has a wider opening than that of the second trench BT 2 .
- a step or lip C is defined at the interface between the first and second trenches BT 1 and BT 2 .
- the first and second trenches BT 1 and BT 2 of the peri-region trench BT is formed through a multi-step etch process.
- This etch process for forming the trench BT includes first, second, and third steps in the present implementation.
- the second etch step may uses RF bias power 150 to 500% higher than that of the first and third steps, or an etch gas (e.g., a gas including CHF 3 ) with a high selectivity against the semiconductor substrate.
- the first etch step is removing oxide hard mask and silicon nitride hard mask using CF 4 , CHF 3 , O 2 , Ar gas plasma.
- the second step is etching the thin gate oxide film using CF 4 , CHF 3 , Ar gas plasma and during the excessive over etching time the Si top substrate is tapered.
- the third Step is Si trench etching using HBr, C 1 2 , O 2 gas plasma.
- the peri-region trench BT has a depth of about 2050 to 5000 ⁇ in the present implementation, but may have a different depth in other implementations.
- An ashing process is performed to strip the pattern PR 2 .
- a HDP oxide film 18 (i.e., a first insulating layer for trench gap-fill or first gap-fill layer) is formed on the resulting surface in which the trench BT is formed.
- the first insulating layer 18 is gap-filled in the cell-region trench AT and the peri-region trench BT to a given thickness.
- the first insulating layer 18 includes three different portions in the peri-region trench BT.
- a first portion 18 a is formed on the sidewalls of the oxide layer 16 and the nitride layer 14 .
- a second portion 18 b is formed on the lip C and provided below the first portion 18 a .
- a third portion 18 c at least partly fills the second trench BT 2 and is provided below the second portion 18 b.
- the second portion 18 b (or sidewall mask) is on the sidewall of the gate oxide layer 12 b to prevent the loss of the gate oxide layer in the subsequent wet-etch process.
- the second portion 18 b also partly covers the nitride layer 14 and the substrate 10 .
- the thickness of the second portion 18 b is greater than that of the first portion 18 a .
- the first portion 18 a has a thickness of 500 ⁇ ⁇ 1500 ⁇
- the second portion 18 b has a thickness of 500 ⁇ ⁇ 3000 ⁇ . This extra thickness is used to protect the gate oxide layer 12 b , as explained below.
- a wet etch process is performed to partly remove the first insulating layer 18 .
- the first portion 18 a of the first insulating layer 18 that has been formed on the sidewalls is removed.
- the sidewalls of the oxide layer 16 and the nitride layer 14 (at least partly) are exposed.
- the removal of the first portion 18 a improves the gap-fill margin of a second insulating layer (refer to numeral 20 in FIG. 7 ) to be deposited subsequently.
- the second portion 18 b is provided with sufficient thickness, so that the wet etch process cannot remove the second portion 18 b entirely. That is, a part 18 d of the second portion 18 d remains on the sidewall of the gate oxide 12 b to protect the high voltage gate oxide 12 b from the wet etch process.
- a HDP oxide layer 20 (i.e., the second insulating layer for trench gap-fill or second gap-fill layer) is formed on the resulting surface on which the wet etch process has been performed.
- the gap-fill margin is improved since the second insulating layer 20 is formed after the first insulating layer formed on the sidewalls is striped by the wet etch process
- a polishing process such as chemical-mechanical polishing (CMP) is performed on the resulting surface on which the second insulating layer 20 is formed until the oxide layer 16 is exposed.
- CMP chemical-mechanical polishing
- the exposed oxide layer 16 and the underlying nitride layer 14 are removed to form isolation structures 22 of the cell region and an isolation structure 24 of the peri region.
- the isolation structure 24 of the peri-region has two gap-fill layers: the first gap-fill layer 18 and the second gap-fill layer 20 .
- the peri-region trench has a lip.
- the first gap-fill layer is deposited on the lip of the peri-region trench to form a sidewall mask to protect the high voltage gate oxide layer from a wet etch process for gap-filling the trench. It is therefore possible to prevent the loss of the gate oxide layer during the isolation structure formation process of the cell region and the peri region with different depths.
Landscapes
- Engineering & Computer Science (AREA)
- Manufacturing & Machinery (AREA)
- Element Separation (AREA)
- Semiconductor Memories (AREA)
Abstract
Description
- The present invention relates to a method of manufacturing semiconductor devices, and more particularly, to a method of forming an isolation structure of a flash memory device.
- In general, as the size of a flash memory device shrinks, it is required that the depth of the isolation structure of the cell region be set different from those of the peri-region in the formation process of the isolation structure.
- In the process of forming the isolation structures of the cell region and the peri region, which have different depths, a high density plasma (HDP) oxide layer is generally used as an insulating layer for trench gap-fill. This is done to prevent gap-fill failure in the trench of the cell region, which has a smaller opening than that of the trench of the peri region. A wet etch-deposition method is also used.
- If the wet etch process is performed on the trench of the peri region, which has a depth deeper than that of the trench of the cell region, neighboring gate oxide layers may also be removed when the deposited insulating layer is stripped. This degrades the reliability of the device.
- An embodiment of the present invention relates to a method of forming an isolation structure of a flash memory device which can prevent the loss of the gate oxide layer (or gate dielectric layer) during the process of forming isolation structures of different depths in the cell region and peri region. In one embodiment, a sidewall mask is provided on the gate oxide layer by forming a lip/step in a peri-region isolation trench.
- In one embodiment, a method of forming a semiconductor memory device includes providing a semiconductor substrate having a cell region and a peripheral region, the cell region configured to define a plurality of memory cells. First and second gate dielectric layers are formed over the semiconductor substrate in the cell region and peripheral region, respectively. An insulating layer is formed over at least the second gate dielectric layer. An isolation trench is formed in the peripheral region, the isolation trench defining a first trench and a second trench provided below the first trench. The first trench extends below the second gate dielectric layer and exposes the second gate dielectric layer. The second trench has a smaller opening then the first trench, wherein a step is defined at an interface between the first and second trenches. A first gap-fill layer is provided over the isolation trench and on the step. The first gap-fill layer has a first portion on a sidewall of the insulating layer, a second portion on a sidewall of the second gate dielectric layer and over the step, and a third portion at least partly filling the second trench of the isolation trench. The second portion is thicker than the first portion. A wet etch is performed to remove at least part of the first gap-fill layer. A second gap-fill layer is provided over the first gap-fill layer in the isolation trench to form an isolation structure. The second portion of the first gap-fill layer is configured to protect the second gate dielectric layer during the wet etch step.
- In one embodiment, the wet etch step removes substantially all the first portion of the first gap-fill to increase a gap-fill margin. The step is provided below the second gate dielectric layer. The second gate dielectric layer is an oxide and the insulating layer is a nitride. An isolation trench is formed in the cell region, the isolation trench in the cell region having a different depth than that of the isolation trench in the peripheral region.
- In another embodiment, a method of forming a semiconductor memory device includes providing a semiconductor substrate having a cell region and a peripheral region. A gate dielectric layer is formed over the semiconductor substrate in the peripheral region. An insulating layer is formed over the gate dielectric layer. An isolation trench is formed in the peripheral region, the isolation trench defining first and second trenches having different opening widths. A first gap-fill layer is provided over the isolation trench and on the step. The first gap-fill layer has a first portion on a sidewall of the insulating layer, a second portion on a sidewall of the gate dielectric layer, and a third portion at least partly filling the second trench of the isolation trench, the second portion being thicker than the first portion. A wet etch is performed to remove at least part of the first gap-fill layer. A second gap-fill layer is provided over the first gap-fill layer in the isolation trench to form an isolation structure. The second portion of the first gap-fill layer is configured to protect the gate dielectric layer during the wet etch step.
- In another embodiment, a step is provided at an interface between the first and second trenches. The second portion of the first gap-fill layer is provided on the step. The first trench extends below the gate dielectric layer and into the semiconductor substrate. The second trench is provided below the first trench. The first trench has a wider opening than that of the second trench.
-
FIGS. 1 to 8 are cross-sectional views illustrating a method of forming an isolation structure of a flash memory device according to an embodiment of the present invention. - The present invention will now be described in detail in connection with certain embodiments with reference to the accompanying drawings. To clarify multiple layers and regions, the thickness of the layers is not drawn to scale. When it is said that any part (e.g., a layer, film, area, or plate) is positioned on another part, it means the part is directly on the other part or above the other part with at least one intermediate part. On the other hand, if any part is said to be positioned directly on another part it means that there is no intermediate part between the two parts.
- Referring to
FIG. 1 , a gate oxide layer is formed on asemiconductor substrate 10 in which a cell region A and a peri region (or peripheral region) B are defined. A low voltagegate oxide layer 12 a is formed in the cell region A and a high voltagegate oxide layer 12 b is formed in the peri region B. Thegate oxide layer 12 a and thegate oxide layer 12 b are formed by common processes for forming low and high voltage gate oxide layers. - A
nitride layer 14 for a hard mask and anoxide layer 16 for a hard mask are then formed on thegate oxide layer 12 a and thegate oxide layer 12 b. Thenitride layer 14 may be formed to a thickness of 300 to 1000 Å and theoxide layer 16 may be formed to a thickness of 200 to 600 Å. - A photoresist pattern PR1 for defining the cell region isolation structure is then formed on the
oxide layer 16. The photoresist pattern PR1 is an etch mask used to etch the cell region A and define an isolation structure in the cell region A. The pattern PR1 covers or masks the peri region B, so that the region B is not etched. - Referring to
FIG. 2 , theoxide layer 16, thenitride layer 14, thegate oxide layer 12 a, and a given depth of thesemiconductor substrate 10 are etched using the pattern PR1 as the etch mask. A cell region trench AT is formed. Each of the celli-region trenches AT may have a depth ranging from about 1000 to 2000 Å. An ashing process is performed to remove the pattern PR1. - Referring to
FIG. 3 , a photoresist pattern PR2 for defining a peri region isolation structure is formed on the resulting surface in which the celli-region trenches AT are formed. - Referring to
FIG. 4 , theoxide layer 16, thenitride layer 14, thegate oxide layer 12 b, and a given depth of thesemiconductor substrate 10 are etched using the pattern PR2 as an etch mask. A peri-region trench BT is formed. The peri-region trench BT includes a first trench BT1 and a second trench BT2, where the second trench BT2 is provided below the first trench BT1. The first trench BT1 extends below thegate oxide layer 12 b and into thesubstrate 10. The first trench BT1 has a wider opening than that of the second trench BT2. As a result, a step or lip C is defined at the interface between the first and second trenches BT1 and BT2. - The first and second trenches BT1 and BT2 of the peri-region trench BT is formed through a multi-step etch process. This etch process for forming the trench BT includes first, second, and third steps in the present implementation. The second etch step may uses RF bias power 150 to 500% higher than that of the first and third steps, or an etch gas (e.g., a gas including CHF3) with a high selectivity against the semiconductor substrate.
- During the etching steps excess byproducts are generated, which are deposited on the sidewall of the pattern PR2. This causes the mask opening of the trench to get smaller as the etching process gets deeper. The buildup on the sidewall of the pattern PR2, coupled with the three step etching process, creates the lip C in the peri-region trench BT. The first etch step is removing oxide hard mask and silicon nitride hard mask using CF4, CHF3, O2, Ar gas plasma. And the second step is etching the thin gate oxide film using CF4, CHF3, Ar gas plasma and during the excessive over etching time the Si top substrate is tapered. And the third Step is Si trench etching using HBr, C1 2, O2 gas plasma.
- The peri-region trench BT has a depth of about 2050 to 5000 Å in the present implementation, but may have a different depth in other implementations. An ashing process is performed to strip the pattern PR2.
- Referring to
FIG. 5 , a HDP oxide film 18 (i.e., a first insulating layer for trench gap-fill or first gap-fill layer) is formed on the resulting surface in which the trench BT is formed. The first insulatinglayer 18 is gap-filled in the cell-region trench AT and the peri-region trench BT to a given thickness. The first insulatinglayer 18 includes three different portions in the peri-region trench BT. Afirst portion 18 a is formed on the sidewalls of theoxide layer 16 and thenitride layer 14. Asecond portion 18 b is formed on the lip C and provided below thefirst portion 18 a. Athird portion 18 c at least partly fills the second trench BT2 and is provided below thesecond portion 18 b. - The
second portion 18 b (or sidewall mask) is on the sidewall of thegate oxide layer 12 b to prevent the loss of the gate oxide layer in the subsequent wet-etch process. Thesecond portion 18 b also partly covers thenitride layer 14 and thesubstrate 10. The thickness of thesecond portion 18 b is greater than that of thefirst portion 18 a. In the present embodiment, thefirst portion 18 a has a thickness of 500 Ř1500 Å, and thesecond portion 18 b has a thickness of 500 Ř3000 Å. This extra thickness is used to protect thegate oxide layer 12 b, as explained below. - Referring to
FIG. 6 , a wet etch process is performed to partly remove the first insulatinglayer 18. Thefirst portion 18 a of the first insulatinglayer 18 that has been formed on the sidewalls is removed. The sidewalls of theoxide layer 16 and the nitride layer 14 (at least partly) are exposed. The removal of thefirst portion 18 a improves the gap-fill margin of a second insulating layer (refer to numeral 20 inFIG. 7 ) to be deposited subsequently. - The
second portion 18 b is provided with sufficient thickness, so that the wet etch process cannot remove thesecond portion 18 b entirely. That is, apart 18 d of thesecond portion 18 d remains on the sidewall of thegate oxide 12 b to protect the highvoltage gate oxide 12 b from the wet etch process. - Referring to
FIG. 7 , a HDP oxide layer 20 (i.e., the second insulating layer for trench gap-fill or second gap-fill layer) is formed on the resulting surface on which the wet etch process has been performed. The gap-fill margin is improved since the second insulatinglayer 20 is formed after the first insulating layer formed on the sidewalls is striped by the wet etch process - Referring to
FIG. 8 , a polishing process such as chemical-mechanical polishing (CMP) is performed on the resulting surface on which the second insulatinglayer 20 is formed until theoxide layer 16 is exposed. The exposedoxide layer 16 and theunderlying nitride layer 14 are removed to form isolation structures 22 of the cell region and anisolation structure 24 of the peri region. Theisolation structure 24 of the peri-region has two gap-fill layers: the first gap-fill layer 18 and the second gap-fill layer 20. - As described above, according to the present invention, the peri-region trench has a lip. The first gap-fill layer is deposited on the lip of the peri-region trench to form a sidewall mask to protect the high voltage gate oxide layer from a wet etch process for gap-filling the trench. It is therefore possible to prevent the loss of the gate oxide layer during the isolation structure formation process of the cell region and the peri region with different depths.
- While the invention has been described using specific embodiments, it is to be understood that the invention is not limited to the disclosed embodiments, but is intended to cover various modifications and arrangements within the spirit and scope of the appended claims.
Claims (19)
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US11/610,484 US7396738B1 (en) | 2006-12-13 | 2006-12-13 | Method of forming isolation structure of flash memory device |
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US11/610,484 US7396738B1 (en) | 2006-12-13 | 2006-12-13 | Method of forming isolation structure of flash memory device |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| US20080146000A1 true US20080146000A1 (en) | 2008-06-19 |
| US7396738B1 US7396738B1 (en) | 2008-07-08 |
Family
ID=39527841
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US11/610,484 Active US7396738B1 (en) | 2006-12-13 | 2006-12-13 | Method of forming isolation structure of flash memory device |
Country Status (1)
| Country | Link |
|---|---|
| US (1) | US7396738B1 (en) |
Cited By (8)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20100123211A1 (en) * | 2008-11-14 | 2010-05-20 | Tai Ho Kim | Semiconductor device having a high aspect ratio isolation trench and method for manufacturing the same |
| US20120168897A1 (en) * | 2010-12-30 | 2012-07-05 | Macronix International Co., Ltd. | Methods of forming semiconductor trench and forming dual trenches, and structure for isolating devices |
| TWI417989B (en) * | 2010-12-29 | 2013-12-01 | Macronix Int Co Ltd | Semiconductor trench and double trench manufacturing method and structure for isolating components |
| CN105118842A (en) * | 2015-07-22 | 2015-12-02 | 上海华力微电子有限公司 | Method for solving hard mask layer silicon nitride residue on dual active region graphic wafer |
| CN111341847A (en) * | 2018-12-19 | 2020-06-26 | 联华电子股份有限公司 | Semiconductor structure and method of making the same |
| US20220013527A1 (en) * | 2020-07-09 | 2022-01-13 | Micron Technology, Inc. | Methods of forming a microelectronic device structure, and related apparatuses and electronic systems |
| WO2022160577A1 (en) * | 2021-01-29 | 2022-08-04 | 长鑫存储技术有限公司 | Semiconductor device |
| US20240047219A1 (en) * | 2019-12-16 | 2024-02-08 | Taiwan Semiconductor Manufacturing Co., Ltd. | Integrated circuit device |
Families Citing this family (4)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP4773182B2 (en) * | 2005-10-28 | 2011-09-14 | エルピーダメモリ株式会社 | Manufacturing method of semiconductor device |
| JP2008177277A (en) * | 2007-01-17 | 2008-07-31 | Toshiba Corp | Flash memory and flash memory manufacturing method |
| KR102778988B1 (en) | 2020-07-24 | 2025-03-12 | 삼성전자주식회사 | Semiconductor device and a method of forming the same |
| WO2023028825A1 (en) * | 2021-08-31 | 2023-03-09 | 长江存储科技有限责任公司 | Semiconductor device and preparation method therefor |
Citations (5)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20060008993A1 (en) * | 2004-07-12 | 2006-01-12 | Song Pil G | Method of manufacturing flash memory device |
| US20070026629A1 (en) * | 2005-07-29 | 2007-02-01 | Taiwan Semiconductor Manufacturing Company, Ltd. | Novel structure for a multiple-gate FET device and a method for its fabrication |
| US7179717B2 (en) * | 2005-05-25 | 2007-02-20 | Micron Technology, Inc. | Methods of forming integrated circuit devices |
| US20070155124A1 (en) * | 2006-01-02 | 2007-07-05 | Hynix Semiconductor Inc. | Method of manufacturing semiconductor device |
| US20080003775A1 (en) * | 2006-06-19 | 2008-01-03 | Nobuhide Yamada | Manufacturing method for semiconductor device |
Family Cites Families (3)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| KR20030049357A (en) | 2001-12-14 | 2003-06-25 | 주식회사 하이닉스반도체 | Method of forming an isolation film in semiconductor device |
| KR20030056602A (en) | 2001-12-28 | 2003-07-04 | 주식회사 하이닉스반도체 | Method of forming an isolation film in semiconductor device |
| KR100474508B1 (en) | 2002-11-07 | 2005-03-11 | 주식회사 하이닉스반도체 | Method of forming a isolation layer in a semiconductor device |
-
2006
- 2006-12-13 US US11/610,484 patent/US7396738B1/en active Active
Patent Citations (5)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20060008993A1 (en) * | 2004-07-12 | 2006-01-12 | Song Pil G | Method of manufacturing flash memory device |
| US7179717B2 (en) * | 2005-05-25 | 2007-02-20 | Micron Technology, Inc. | Methods of forming integrated circuit devices |
| US20070026629A1 (en) * | 2005-07-29 | 2007-02-01 | Taiwan Semiconductor Manufacturing Company, Ltd. | Novel structure for a multiple-gate FET device and a method for its fabrication |
| US20070155124A1 (en) * | 2006-01-02 | 2007-07-05 | Hynix Semiconductor Inc. | Method of manufacturing semiconductor device |
| US20080003775A1 (en) * | 2006-06-19 | 2008-01-03 | Nobuhide Yamada | Manufacturing method for semiconductor device |
Cited By (14)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20100123211A1 (en) * | 2008-11-14 | 2010-05-20 | Tai Ho Kim | Semiconductor device having a high aspect ratio isolation trench and method for manufacturing the same |
| US8022500B2 (en) * | 2008-11-14 | 2011-09-20 | Hynix Semiconductor Inc. | Semiconductor device having a high aspect ratio isolation trench |
| US8202784B2 (en) | 2008-11-14 | 2012-06-19 | Hynix Semiconductor Inc. | Semiconductor device having a high aspect ratio isolation trench and method for manufacturing the same |
| TWI417989B (en) * | 2010-12-29 | 2013-12-01 | Macronix Int Co Ltd | Semiconductor trench and double trench manufacturing method and structure for isolating components |
| US20120168897A1 (en) * | 2010-12-30 | 2012-07-05 | Macronix International Co., Ltd. | Methods of forming semiconductor trench and forming dual trenches, and structure for isolating devices |
| US8450180B2 (en) * | 2010-12-30 | 2013-05-28 | Macronix International Co. Ltd. | Methods of forming semiconductor trench and forming dual trenches, and structure for isolating devices |
| CN105118842A (en) * | 2015-07-22 | 2015-12-02 | 上海华力微电子有限公司 | Method for solving hard mask layer silicon nitride residue on dual active region graphic wafer |
| CN111341847A (en) * | 2018-12-19 | 2020-06-26 | 联华电子股份有限公司 | Semiconductor structure and method of making the same |
| US11569235B2 (en) * | 2018-12-19 | 2023-01-31 | United Microelectronics Corp. | Semiconductor device and method of manufacturing the same |
| US20240047219A1 (en) * | 2019-12-16 | 2024-02-08 | Taiwan Semiconductor Manufacturing Co., Ltd. | Integrated circuit device |
| US12400867B2 (en) * | 2019-12-16 | 2025-08-26 | Taiwan Semiconductor Manufacturing Co., Ltd. | Integrated circuit device |
| US20220013527A1 (en) * | 2020-07-09 | 2022-01-13 | Micron Technology, Inc. | Methods of forming a microelectronic device structure, and related apparatuses and electronic systems |
| US11877434B2 (en) * | 2020-07-09 | 2024-01-16 | Micron Technology, Inc. | Microelectronic devices having features with a fin portion of different sidewall slope than a lower portion, and related methods and electronic systems |
| WO2022160577A1 (en) * | 2021-01-29 | 2022-08-04 | 长鑫存储技术有限公司 | Semiconductor device |
Also Published As
| Publication number | Publication date |
|---|---|
| US7396738B1 (en) | 2008-07-08 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| CN102150253B (en) | Formation method of self-aligned trench | |
| US7396738B1 (en) | Method of forming isolation structure of flash memory device | |
| US7144790B2 (en) | Shallow trench isolation type semiconductor device and method of forming the same | |
| KR20100092241A (en) | Method of manufacturing semiconductor device | |
| JP2007013074A (en) | Manufacturing method of semiconductor device | |
| US7413960B2 (en) | Method of forming floating gate electrode in flash memory device | |
| US7595252B2 (en) | Method of manufacturing a semiconductor memory device | |
| KR100680948B1 (en) | Storage node contact formation method of semiconductor device | |
| KR100868925B1 (en) | Device Separating Method of Semiconductor Device | |
| KR20090071771A (en) | Device Separation Method of Semiconductor Device | |
| KR100894771B1 (en) | Manufacturing Method of Flash Memory Device | |
| US20090197388A1 (en) | Method of manufacturing semiconductor device | |
| KR100979233B1 (en) | Device Separating Method of Semiconductor Device | |
| KR100885787B1 (en) | Manufacturing method of nonvolatile memory device | |
| US20070264790A1 (en) | Method of manufacturing semiconductor device | |
| KR20030056602A (en) | Method of forming an isolation film in semiconductor device | |
| KR101078720B1 (en) | Method for forming isolation layer of semiconductor device | |
| KR100650815B1 (en) | Device Separating Method of Flash Memory Device | |
| KR100723769B1 (en) | Manufacturing Method of Flash Memory Device | |
| KR100984854B1 (en) | Device Separating Method of Semiconductor Device | |
| KR20110060723A (en) | Pattern Forming Method of Semiconductor Device | |
| KR20070099176A (en) | Manufacturing Method of Flash Memory Device | |
| KR20060007804A (en) | Drain contact forming method of flash memory device | |
| KR20060105894A (en) | Manufacturing method of semiconductor device | |
| KR20050019616A (en) | Method of fabricating a transistor having recessed channel in integrated circuit device and the transistor having recessed channel in integrated circuit device fabricated by the same |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| AS | Assignment |
Owner name: HYNIX SEMICONDUCTOR INC., KOREA, REPUBLIC OF Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:LEE, JAE JUNG;REEL/FRAME:018827/0689 Effective date: 20061002 |
|
| STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
| FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
| FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Free format text: PAYER NUMBER DE-ASSIGNED (ORIGINAL EVENT CODE: RMPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
| FPAY | Fee payment |
Year of fee payment: 4 |
|
| FPAY | Fee payment |
Year of fee payment: 8 |
|
| MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 12TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1553); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 12 |