US20080128765A1 - MOSFET Device With Localized Stressor - Google Patents
MOSFET Device With Localized Stressor Download PDFInfo
- Publication number
- US20080128765A1 US20080128765A1 US12/016,499 US1649908A US2008128765A1 US 20080128765 A1 US20080128765 A1 US 20080128765A1 US 1649908 A US1649908 A US 1649908A US 2008128765 A1 US2008128765 A1 US 2008128765A1
- Authority
- US
- United States
- Prior art keywords
- transistor
- stress film
- gate electrode
- film
- substrate
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/601—Insulated-gate field-effect transistors [IGFET] having lightly-doped drain or source extensions, e.g. LDD IGFETs or DDD IGFETs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/791—Arrangements for exerting mechanical stress on the crystal lattice of the channel regions
- H10D30/792—Arrangements for exerting mechanical stress on the crystal lattice of the channel regions comprising applied insulating layers, e.g. stress liners
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/01—Manufacture or treatment
- H10D30/021—Manufacture or treatment of FETs having insulated gates [IGFET]
- H10D30/0223—Manufacture or treatment of FETs having insulated gates [IGFET] having source and drain regions or source and drain extensions self-aligned to sides of the gate
- H10D30/0227—Manufacture or treatment of FETs having insulated gates [IGFET] having source and drain regions or source and drain extensions self-aligned to sides of the gate having both lightly-doped source and drain extensions and source and drain regions self-aligned to the sides of the gate, e.g. lightly-doped drain [LDD] MOSFET or double-diffused drain [DDD] MOSFET
Definitions
- MOSFET metal-oxide-semiconductor field-effect transistors
- NMOSFET n-channel MOSFET
- PMOSFET p-channel MOSFET
- semiconductor alloy layers such as silicon-germanium or silicon-germanium-carbon, are formed below an overlying thin semiconductor layer, wherein the semiconductor alloy layer has a different lattice structure than the overlying semiconductor layer.
- the difference in the lattice structure imparts strain in the overlying semiconductor layer to increase carrier mobility.
- strain in the channel is introduced after the transistor is formed.
- a high-stress film is formed over a completed transistor structure formed in a silicon substrate.
- the high-stress film or stressor exerts significant influence on the channel, modifying the silicon lattice spacing in the channel region, and thus introducing strain in the channel region.
- the stressor is placed above the completed transistor structure.
- the device performance is obtained by increasing the stress or thickness of the high-stress film.
- the strain contributed by the high-stress film is believed to be uniaxial in nature with a direction parallel to the source-to-drain direction.
- uniaxial tensile strain degrades the hole mobility while uniaxial compressive strain degrades the electron mobility.
- Ion implantation of germanium can be used to selectively relax the strain so that the hole or electron mobility is not degraded, but this is difficult to implement due to the close proximity of the n-channel and p-channel transistors.
- the thickness of the high-stress film is limited by subsequent gap-fill capabilities and the etching window.
- the high-stress film also covers the polysilicon gate electrode, spacers, and the active area, which is not optimal to imparting local mechanical stress in the channel region because the stress from the polysilicon gate electrode and the spacers degrade the stress in the channel region.
- embodiments of the present invention which provides a strained semiconductor device to improve the operating characteristics of the semiconductor device and a method of manufacture.
- a metal-oxide-semiconductor field-effect transistor having localized stressors.
- the MOSFET comprises a high-stress film over the source/drain regions, but not over the gate electrode.
- the high-stress film may be a tensile-stress film for use with n-channel devices or a compressive-stress film for use with p-channel devices.
- a method of fabricating a MOSFET with localized stressors over the source/drain regions comprises forming a transistor having a gate electrode and source/drain regions, forming a high-stress film over the gate electrode and the source/drain regions, and thereafter removing the high-stress film located over the gate electrode, thereby leaving the high-stress film located over the source/drain regions.
- FIGS. 1-3 illustrate various process steps of fabricating a MOSFET device having localized stressors positioned over the source/drain regions
- FIG. 3 a illustrates an embodiment of the present invention utilizing a multi-layer stress film.
- FIGS. 1-3 illustrate a method embodiment for fabricating a semiconductor device having a strained channel region in accordance with an embodiment of the present invention.
- Embodiments of the present invention illustrated herein may be used in a variety of circuits.
- a wafer 100 is shown comprising a transistor 110 formed on a substrate 112 .
- the substrate 112 may comprise bulk silicon, doped or undoped, or an active layer of a semiconductor-on-insulator (SOI) substrate.
- SOI semiconductor-on-insulator
- an SOI comprises a layer of a semiconductor material, such as silicon, formed on an insulator layer.
- the insulator layer may be, for example, a buried oxide (BOX) layer or a silicon oxide layer.
- BOX buried oxide
- the insulator layer is provided on a substrate, typically a silicon or glass substrate. Other substrates, such as a multi-layered or gradient substrate may also be used.
- a gate dielectric layer 114 and a gate electrode 116 are formed and patterned as is known in the art on the substrate 112 .
- the gate dielectric 114 is preferably a high-K dielectric material, such as silicon oxide, silicon oxynitride, silicon nitride, an oxide, a nitrogen-containing oxide, a combination thereof, or the like.
- the gate dielectric 114 has a relative permittivity value greater than about 4.
- Other examples of such materials include aluminum oxide, lanthanum oxide, hafnium oxide, zirconium oxide, hafnium oxynitride, or combinations thereof.
- the gate dielectric layer 114 may be formed by any oxidation process, such as wet or dry thermal oxidation in an ambient comprising an oxide, H 2 O, NO, or a combination thereof, or by chemical vapor deposition (CVD) techniques using is tetra-ethyl-ortho-silicate (TEOS) and oxygen as a precursor.
- the gate dielectric layer 114 is about 8 ⁇ to about 50 ⁇ in thickness, but more preferably about 16 ⁇ in thickness.
- the gate electrode 116 preferably comprises a conductive material, such as a metal (e.g., tantalum, titanium, molybdenum, tungsten, platinum, aluminum, hafnium, ruthenium), a metal silicide (e.g., titanium silicide, cobalt silicide, nickel silicide, tantalum silicide), a metal nitride (e.g., titanium nitride, tantalum nitride), doped poly-crystalline silicon, other conductive materials, or a combination thereof.
- amorphous silicon is deposited and recrystallized to create poly-crystalline silicon (poly-silicon).
- the gate electrode 116 may be formed by depositing doped or undoped poly-silicon by low-pressure chemical vapor deposition (LPCVD) to a thickness in the range of about 400 ⁇ to about 2500 ⁇ , but more preferably about 1500 ⁇ .
- LPCVD low-pressure chemical vapor deposition
- the gate dielectric 114 and the gate electrode 116 may be patterned by photolithography techniques as is known in the art. Generally, photolithography involves depositing a photoresist material, which is then masked, exposed, and developed. After the photoresist mask is patterned, an etching process may be performed to remove unwanted portions of the gate dielectric material and the gate electrode material to form the gate dielectric 114 and the gate electrode 116 as illustrated in FIG. 1 . In the preferred embodiment in which the gate electrode material is poly-crystalline silicon and the gate dielectric material is an oxide, the etching process may be a wet or dry, anisotropic or isotropic, etch process, but preferably is an anisotropic dry etch process.
- Source/drain regions 118 may be formed by ion implantation.
- the source/drain regions 118 may be implanted with an n-type dopant, such as phosphorous, nitrogen, arsenic, antimony, or the like, to fabricate NMOS devices or may be implanted with a p-type dopant, such as boron, aluminum, indium, and the like, to fabricate PMOS devices.
- NMOS devices may be fabricated on the same chip as PMOS devices. In this optional embodiment, it may be necessary to utilize multiple masking and ion implant steps as is known in the art such that only specific areas are implanted with n-type and/or p-type ions.
- Spacers 122 which form spacers for a second ion implant in the source/drain regions 118 , preferably comprise silicon nitride (Si 3 N 4 ), or a nitrogen containing layer other than Si 3 N 4 , such as Si x N y , silicon oxynitride SiO x N y , silicon oxime SiO x N y :H z , or a combination thereof.
- the spacers 122 are formed from a layer comprising Si 3 N 4 that has been formed using chemical vapor deposition (CVD) techniques using silane and ammonia as precursor gases.
- CVD chemical vapor deposition
- the spacers 122 may be patterned by performing an isotropic or anisotropic etch process, such as an isotropic etch process using a solution of phosphoric acid (H 3 PO 4 ). Because the thickness of the layer of Si 3 N 4 is greater in the regions adjacent to the gate electrode 116 , the isotropic etch removes the Si 3 N 4 material on top of the gate electrode 116 and the areas of substrate 112 not immediately adjacent to the gate electrode 116 , leaving the spacer 122 as illustrated in FIG. 1 .
- an isotropic or anisotropic etch process such as an isotropic etch process using a solution of phosphoric acid (H 3 PO 4 ). Because the thickness of the layer of Si 3 N 4 is greater in the regions adjacent to the gate electrode 116 , the isotropic etch removes the Si 3 N 4 material on top of the gate electrode 116 and the areas of substrate 112 not immediately adjacent to the gate electrode 116 , leaving the spacer 122 as illustrated in FIG. 1 .
- a silicidation process may be performed.
- the silicidation process may be used to improve the conductivity of conductive gate electrode 116 , as well as to decrease source/drain regions 118 resistance.
- the silicide may be formed by depositing a metal layer such as titanium, nickel, tungsten, or cobalt via plasma vapor deposition (PVD) procedures.
- PVD plasma vapor deposition
- An anneal procedure causes the metal layer to react with conductive gate electrode 116 and the source/drain regions 118 to form metal silicide. Portions of the metal layer overlying insulator spacers 122 remain unreacted. Selective removal of the unreacted portions of the metal layer may be accomplished, for example, via wet etch procedures.
- An additional anneal cycle may be used if desired to alter the phase of silicide regions, which may result in a lower resistance.
- transistor 110 that may be used with an embodiment of the present invention.
- Other transistors and other semiconductor devices may also be used.
- the transistor may have raised source/drains
- the transistor may be a split-gate transistor or a FinFET design
- different materials and thicknesses may be used
- liners may be used between the spacer and the gate electrode, or the like, may be used.
- FIG. 2 illustrates wafer 100 after a high-stress film 210 has been formed thereon, covering the transistor 110 in accordance with an embodiment of the present invention.
- the high-stress film 210 may be either a tensile-stress film or a compressive-stress film.
- a tensile-stress film results in tensile strain in the channel region and enhances electron mobility of an n-channel transistor
- a compressive-stress film results in compressive strain in the channel region and enhances hole mobility of a p-channel transistor.
- the high-stress film may also cover other structures (not shown), such as shallow-trench isolations (STIs).
- STIs shallow-trench isolations
- the high-stress film 210 may be formed, for example, by a chemical vapor deposition (CVD) process, a physical vapor deposition process (PVD), an atomic layer deposition process (ALD), or the like.
- CVD chemical vapor deposition
- PVD physical vapor deposition
- ALD atomic layer deposition
- a tensile-stress film has a thickness from about 5 nm to about 500 nm and exerts a tensile stress in the range of about 0 GPa to about 5 GPa substantially along the source-to-drain direction.
- a compressive-stress film preferably has a thickness from about 5 nm to about 500 nm and exerts a compressive stress in the range of about 0 GPa to about ⁇ 5 GPa.
- Materials that may be suitable for use as a tensile-stress film include SiN, oxide, oxynitride, SiC, SiCN, Ni silicide, Co silicide, combinations thereof, and the like.
- Materials that may be suitable for use as a compressive-stress film include SiGe, SiGeN, nitride, oxide, oxynitride, combinations thereof, and the like.
- FIG. 3 illustrates wafer 100 after the high-stress film 210 has been substantially removed from the top of the gate electrode 116 in accordance with an embodiment of the present invention. It has been found that the high-stress film 210 over the gate electrode 116 may adversely affect the tensile/compressive stress in the channel region. In particular, it has been found that a high-stress film 210 over the gate electrode 116 may result in a downward stress rather than a tensile/compressive strain along the source-to-drain direction. Accordingly, in accordance with an embodiment of the present invention, the high-stress film 210 is preferably substantially removed from over the gate electrode 116 .
- the high-stress film 210 may be removed by photolithography techniques known in the art.
- the photoresist material may be deposited, patterned, and developed such that the high-stress film 210 is exposed over the gate electrode 116 . Thereafter, the exposed portions of the high-stress film 210 may be etched to remove the high-stress film 210 over the gate electrode 116 .
- the high-stress film 210 is illustrated as having a planar surface, the surface of the high-stress film 210 may have a non-planar surface.
- the thickness of the high-stress film 210 is greater along the sides of the gate electrode 116 than on the top of the gate electrode 116 . As a result, after etching, the high-stress film 210 may be raised or thicker along the sides of the gate electrode 116 .
- the etching process may be performed for a longer period of time, resulting in a valley or a thinner portion of the high-stress film 210 along the sides of the gate electrode 116 .
- tensile SiN for example, is used to as a tensile-stress film
- the tensile-stress film may be etched using a dry etch process.
- compressive SiN for example, is used to as a compressive-stress film
- the compressive-stress film may be etched using a dry etch process.
- the high-stress film 210 may comprise a plurality of layers of either the same or different materials having the same or different stress characteristics.
- FIG. 3 a illustrates an embodiment of the invention in which the high-stress film 210 comprises layers 210 a , 210 b , . . . 210 n .
- embodiments of the present invention may be used to fabricate wafers having both NMOS and PMOS devices thereon.
- high-stress films may be formed and patterned individually by known deposition and patterning techniques to create NMOS transistors having a tensile-stress film and PMOS transistors having a compressive-stress film on the same wafer. This allows each transistor to be independently customized for its particular function.
- an optional contact-etch stop layer may be formed, inter-layer dielectrics and metal layers may be formed and patterned, other circuitry may be formed, the wafer may be diced and packaged, and the like.
Landscapes
- Insulated Gate Type Field-Effect Transistor (AREA)
- Electrodes Of Semiconductors (AREA)
- Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
Abstract
A metal-oxide-semiconductor field-effect transistors (MOSFET) having localized stressors is provided. In accordance with embodiments of the present invention, a transistor comprises a high-stress film over the source/drain regions, but not over the gate electrode. The high-stress film may be a tensile-stress film for use with n-channel devices or a compressive-stress film for use with p-channel devices. A method of fabricating a MOSFET with localized stressors over the source/drain regions comprises forming a transistor having a gate electrode and source/drain regions, forming a high-stress film over the gate electrode and the source/drain regions, and thereafter removing the high-stress film located over the gate electrode, thereby leaving the high-stress film located over the source/drain regions. A contact-etch stop layer may be formed over the transistor.
Description
- This application is a divisional of patent application Ser. No. 11/012,413, entitled “Method of Making MOSFET Device with Localized Stressor,” filed on Dec. 15, 2004, which application is incorporated herein by reference.
- Size reduction of metal-oxide-semiconductor field-effect transistors (MOSFET), including reduction of the gate length and gate oxide thickness, has enabled the continued improvement in speed, performance, density, and cost per unit function of integrated circuits over the past few decades. To further enhance transistor performance, MOSFET devices have been fabricated using strained channel regions located in portions of a semiconductor substrate. Strained channel regions allow enhanced carrier mobility to be realized, thereby resulting in increased performance when used for n-channel (NMOSFET) or for p-channel (PMOSFET) devices. Generally, it is desirable to induce a tensile strain in the n-channel of an NMOSFET transistor in the source-to-drain direction to increase electron mobility and to induce a compressive strain in the p-channel of a PMOSFET transistor in the source-to-drain direction to increase hole mobility. There are several existing approaches of introducing strain in the transistor channel region.
- In one approach, semiconductor alloy layers, such as silicon-germanium or silicon-germanium-carbon, are formed below an overlying thin semiconductor layer, wherein the semiconductor alloy layer has a different lattice structure than the overlying semiconductor layer. The difference in the lattice structure imparts strain in the overlying semiconductor layer to increase carrier mobility.
- This approach, however, can be difficult to process in addition to presenting junction leakage concerns as a result of the blanket semiconductor alloy layer. The epitaxial growth of the semiconductor alloy layer, such as a silicon-germanium layer, can be costly and difficult to accurately control the level of germanium in the epitaxially grown semiconductor alloy layer. In addition, the presence of a blanket semiconductor alloy layer allows an unwanted interface between the source/drain regions to exist, possibly introducing junction leakage.
- In another approach, strain in the channel is introduced after the transistor is formed. In this approach, a high-stress film is formed over a completed transistor structure formed in a silicon substrate. The high-stress film or stressor exerts significant influence on the channel, modifying the silicon lattice spacing in the channel region, and thus introducing strain in the channel region. In this case, the stressor is placed above the completed transistor structure. The device performance is obtained by increasing the stress or thickness of the high-stress film.
- The strain contributed by the high-stress film is believed to be uniaxial in nature with a direction parallel to the source-to-drain direction. However, uniaxial tensile strain degrades the hole mobility while uniaxial compressive strain degrades the electron mobility. Ion implantation of germanium can be used to selectively relax the strain so that the hole or electron mobility is not degraded, but this is difficult to implement due to the close proximity of the n-channel and p-channel transistors.
- Furthermore, the thickness of the high-stress film is limited by subsequent gap-fill capabilities and the etching window. The high-stress film also covers the polysilicon gate electrode, spacers, and the active area, which is not optimal to imparting local mechanical stress in the channel region because the stress from the polysilicon gate electrode and the spacers degrade the stress in the channel region.
- Therefore, there is a need for an efficient and cost-effective method to induce strain such that the performance characteristics of transistors are enhanced.
- These and other problems are generally reduced, solved or circumvented, and technical advantages are generally achieved, by embodiments of the present invention, which provides a strained semiconductor device to improve the operating characteristics of the semiconductor device and a method of manufacture.
- In an embodiment of the present invention, a metal-oxide-semiconductor field-effect transistor (MOSFET) having localized stressors is provided. The MOSFET comprises a high-stress film over the source/drain regions, but not over the gate electrode. The high-stress film may be a tensile-stress film for use with n-channel devices or a compressive-stress film for use with p-channel devices.
- In another embodiment of the present invention, a method of fabricating a MOSFET with localized stressors over the source/drain regions is provided. The method comprises forming a transistor having a gate electrode and source/drain regions, forming a high-stress film over the gate electrode and the source/drain regions, and thereafter removing the high-stress film located over the gate electrode, thereby leaving the high-stress film located over the source/drain regions.
- It should be appreciated by those skilled in the art that the conception and specific embodiment disclosed may be readily utilized as a basis for modifying or designing other structures or processes for carrying out the same purposes of the present invention. It should also be realized by those skilled in the art that such equivalent constructions do not depart from the spirit and scope of the invention as set forth in the appended claims.
- The object and other advantages of this invention are best described in the preferred embodiment with reference to the attached drawings that include:
-
FIGS. 1-3 illustrate various process steps of fabricating a MOSFET device having localized stressors positioned over the source/drain regions; and -
FIG. 3 a illustrates an embodiment of the present invention utilizing a multi-layer stress film. - The making and using of the presently preferred embodiments are discussed in detail below. It should be appreciated, however, that the present invention provides many applicable inventive concepts that can be embodied in a wide variety of specific contexts. The specific embodiments discussed are merely illustrative of specific ways to make and use the invention, and do not limit the scope of the invention.
-
FIGS. 1-3 illustrate a method embodiment for fabricating a semiconductor device having a strained channel region in accordance with an embodiment of the present invention. Embodiments of the present invention illustrated herein may be used in a variety of circuits. Referring first toFIG. 1 , awafer 100 is shown comprising atransistor 110 formed on asubstrate 112. Thesubstrate 112 may comprise bulk silicon, doped or undoped, or an active layer of a semiconductor-on-insulator (SOI) substrate. Generally, an SOI comprises a layer of a semiconductor material, such as silicon, formed on an insulator layer. The insulator layer may be, for example, a buried oxide (BOX) layer or a silicon oxide layer. The insulator layer is provided on a substrate, typically a silicon or glass substrate. Other substrates, such as a multi-layered or gradient substrate may also be used. - A gate
dielectric layer 114 and agate electrode 116 are formed and patterned as is known in the art on thesubstrate 112. The gate dielectric 114 is preferably a high-K dielectric material, such as silicon oxide, silicon oxynitride, silicon nitride, an oxide, a nitrogen-containing oxide, a combination thereof, or the like. Preferably, the gate dielectric 114 has a relative permittivity value greater than about 4. Other examples of such materials include aluminum oxide, lanthanum oxide, hafnium oxide, zirconium oxide, hafnium oxynitride, or combinations thereof. - In the preferred embodiment in which the gate
dielectric layer 114 comprises an oxide layer, the gatedielectric layer 114 may be formed by any oxidation process, such as wet or dry thermal oxidation in an ambient comprising an oxide, H2O, NO, or a combination thereof, or by chemical vapor deposition (CVD) techniques using is tetra-ethyl-ortho-silicate (TEOS) and oxygen as a precursor. In the preferred embodiment, the gatedielectric layer 114 is about 8 Å to about 50 Å in thickness, but more preferably about 16 Å in thickness. - The
gate electrode 116 preferably comprises a conductive material, such as a metal (e.g., tantalum, titanium, molybdenum, tungsten, platinum, aluminum, hafnium, ruthenium), a metal silicide (e.g., titanium silicide, cobalt silicide, nickel silicide, tantalum silicide), a metal nitride (e.g., titanium nitride, tantalum nitride), doped poly-crystalline silicon, other conductive materials, or a combination thereof. In one example, amorphous silicon is deposited and recrystallized to create poly-crystalline silicon (poly-silicon). In the preferred embodiment in which the gate electrode is poly-silicon, thegate electrode 116 may be formed by depositing doped or undoped poly-silicon by low-pressure chemical vapor deposition (LPCVD) to a thickness in the range of about 400 Å to about 2500 Å, but more preferably about 1500 Å. - The gate dielectric 114 and the
gate electrode 116 may be patterned by photolithography techniques as is known in the art. Generally, photolithography involves depositing a photoresist material, which is then masked, exposed, and developed. After the photoresist mask is patterned, an etching process may be performed to remove unwanted portions of the gate dielectric material and the gate electrode material to form the gate dielectric 114 and thegate electrode 116 as illustrated inFIG. 1 . In the preferred embodiment in which the gate electrode material is poly-crystalline silicon and the gate dielectric material is an oxide, the etching process may be a wet or dry, anisotropic or isotropic, etch process, but preferably is an anisotropic dry etch process. - Source/
drain regions 118 may be formed by ion implantation. The source/drain regions 118 may be implanted with an n-type dopant, such as phosphorous, nitrogen, arsenic, antimony, or the like, to fabricate NMOS devices or may be implanted with a p-type dopant, such as boron, aluminum, indium, and the like, to fabricate PMOS devices. Optionally, NMOS devices may be fabricated on the same chip as PMOS devices. In this optional embodiment, it may be necessary to utilize multiple masking and ion implant steps as is known in the art such that only specific areas are implanted with n-type and/or p-type ions. -
Spacers 122, which form spacers for a second ion implant in the source/drain regions 118, preferably comprise silicon nitride (Si3N4), or a nitrogen containing layer other than Si3N4, such as SixNy, silicon oxynitride SiOxNy, silicon oxime SiOxNy:Hz, or a combination thereof. In a preferred embodiment, thespacers 122 are formed from a layer comprising Si3N4 that has been formed using chemical vapor deposition (CVD) techniques using silane and ammonia as precursor gases. - The
spacers 122 may be patterned by performing an isotropic or anisotropic etch process, such as an isotropic etch process using a solution of phosphoric acid (H3PO4). Because the thickness of the layer of Si3N4 is greater in the regions adjacent to thegate electrode 116, the isotropic etch removes the Si3N4 material on top of thegate electrode 116 and the areas ofsubstrate 112 not immediately adjacent to thegate electrode 116, leaving thespacer 122 as illustrated inFIG. 1 . - It should be noted that a silicidation process may be performed. The silicidation process may be used to improve the conductivity of
conductive gate electrode 116, as well as to decrease source/drain regions 118 resistance. The silicide may be formed by depositing a metal layer such as titanium, nickel, tungsten, or cobalt via plasma vapor deposition (PVD) procedures. An anneal procedure causes the metal layer to react withconductive gate electrode 116 and the source/drain regions 118 to form metal silicide. Portions of the metal layeroverlying insulator spacers 122 remain unreacted. Selective removal of the unreacted portions of the metal layer may be accomplished, for example, via wet etch procedures. An additional anneal cycle may be used if desired to alter the phase of silicide regions, which may result in a lower resistance. - It should also be noted that the above description is but one example of a
transistor 110 that may be used with an embodiment of the present invention. Other transistors and other semiconductor devices may also be used. For example, the transistor may have raised source/drains, the transistor may be a split-gate transistor or a FinFET design, different materials and thicknesses may be used, liners may be used between the spacer and the gate electrode, or the like, may be used. -
FIG. 2 illustrateswafer 100 after a high-stress film 210 has been formed thereon, covering thetransistor 110 in accordance with an embodiment of the present invention. It should be noted that the high-stress film 210 may be either a tensile-stress film or a compressive-stress film. A tensile-stress film results in tensile strain in the channel region and enhances electron mobility of an n-channel transistor, and a compressive-stress film results in compressive strain in the channel region and enhances hole mobility of a p-channel transistor. The high-stress film may also cover other structures (not shown), such as shallow-trench isolations (STIs). - The high-
stress film 210 may be formed, for example, by a chemical vapor deposition (CVD) process, a physical vapor deposition process (PVD), an atomic layer deposition process (ALD), or the like. Preferably, a tensile-stress film has a thickness from about 5 nm to about 500 nm and exerts a tensile stress in the range of about 0 GPa to about 5 GPa substantially along the source-to-drain direction. A compressive-stress film preferably has a thickness from about 5 nm to about 500 nm and exerts a compressive stress in the range of about 0 GPa to about −5 GPa. Materials that may be suitable for use as a tensile-stress film include SiN, oxide, oxynitride, SiC, SiCN, Ni silicide, Co silicide, combinations thereof, and the like. Materials that may be suitable for use as a compressive-stress film include SiGe, SiGeN, nitride, oxide, oxynitride, combinations thereof, and the like. -
FIG. 3 illustrateswafer 100 after the high-stress film 210 has been substantially removed from the top of thegate electrode 116 in accordance with an embodiment of the present invention. It has been found that the high-stress film 210 over thegate electrode 116 may adversely affect the tensile/compressive stress in the channel region. In particular, it has been found that a high-stress film 210 over thegate electrode 116 may result in a downward stress rather than a tensile/compressive strain along the source-to-drain direction. Accordingly, in accordance with an embodiment of the present invention, the high-stress film 210 is preferably substantially removed from over thegate electrode 116. - The high-
stress film 210 may be removed by photolithography techniques known in the art. In the present case, the photoresist material may be deposited, patterned, and developed such that the high-stress film 210 is exposed over thegate electrode 116. Thereafter, the exposed portions of the high-stress film 210 may be etched to remove the high-stress film 210 over thegate electrode 116. - It should be noted that although the high-
stress film 210 is illustrated as having a planar surface, the surface of the high-stress film 210 may have a non-planar surface. The thickness of the high-stress film 210 is greater along the sides of thegate electrode 116 than on the top of thegate electrode 116. As a result, after etching, the high-stress film 210 may be raised or thicker along the sides of thegate electrode 116. In another embodiment in which an etching method that exhibits a high-etch selectivity between the high-stress film 210 and thegate electrode 116 is used, the etching process may be performed for a longer period of time, resulting in a valley or a thinner portion of the high-stress film 210 along the sides of thegate electrode 116. - If tensile SiN, for example, is used to as a tensile-stress film, the tensile-stress film may be etched using a dry etch process. If compressive SiN, for example, is used to as a compressive-stress film, the compressive-stress film may be etched using a dry etch process.
- It should be noted that the high-
stress film 210 may comprise a plurality of layers of either the same or different materials having the same or different stress characteristics.FIG. 3 a illustrates an embodiment of the invention in which the high-stress film 210 comprises 210 a, 210 b, . . . 210 n. Furthermore, it should be noted that embodiments of the present invention may be used to fabricate wafers having both NMOS and PMOS devices thereon. For example, high-stress films may be formed and patterned individually by known deposition and patterning techniques to create NMOS transistors having a tensile-stress film and PMOS transistors having a compressive-stress film on the same wafer. This allows each transistor to be independently customized for its particular function.layers - Thereafter, standard processes may be used to complete fabrication and packaging of the semiconductor device. For example, an optional contact-etch stop layer may be formed, inter-layer dielectrics and metal layers may be formed and patterned, other circuitry may be formed, the wafer may be diced and packaged, and the like.
- Although the present invention and its advantages have been described in detail, it should be understood that various changes, substitutions and alterations can be made herein without departing from the spirit and scope of the invention as defined by the appended claims. Moreover, the scope of the present application is not intended to be limited to the particular embodiments of the process, machine, manufacture, composition of matter, means, methods and steps described in the specification. As one of ordinary skill in the art will readily appreciate from the disclosure of the present invention, processes, machines, manufacture, compositions of matter, means, methods, or steps, presently existing or later to be developed, that perform substantially the same function or achieve substantially the same result as the corresponding embodiments described herein may be utilized according to the present invention. Accordingly, the appended claims are intended to include within their scope such processes, machines, manufacture, compositions of matter, means, methods, or steps.
Claims (20)
1. A transistor formed on a substrate, the transistor comprising:
a gate electrode formed on a gate dielectric layer, wherein the gate dielectric layer is located on the substrate;
spacers on the substrate alongside the gate electrode;
a source region in the substrate on a first side of the gate electrode;
a drain region in the substrate on a second side of the gate electrode; and
a film over the source and drain regions, the film not extending over the gate electrode and leaving at least a portion of the spacers exposed, the film imparting stress along a source-to-drain direction comprising a plurality of layers.
2. The transistor of claim 1 , wherein the transistor comprises an n-channel transistor and the film comprises a tensile-stress film.
3. The transistor of claim 2 , wherein the tensile-stress film comprises SiN, oxynitride, oxide, SiC, SiCN, Co silicide, Ni silicide, or combinations thereof.
4. The transistor of claim 1 , wherein the transistor comprises a p-channel transistor and the film comprises a compressive-stress film.
5. The transistor of claim 3 , wherein the compressive-stress film comprises SiN, oxynitride, oxide, SiGe, or combinations thereof.
6. The transistor of claim 1 , further comprising a contact etch-stop layer over the transistor and the film.
7. The transistor of claim 1 , wherein the film has a thickness between about 5 nm and about 500 nm.
8. A transistor formed on a substrate, the transistor comprising:
a gate electrode formed on a gate dielectric layer, wherein the gate dielectric layer is located on the substrate;
spacers on the substrate alongside the gate electrode;
source/drain regions formed in the substrate on either side of the gate electrode;
a high-stress film formed over the source/drain regions, the high-stress film not extending on top of the gate electrode; and
a contact etch-stop layer formed over the transistor and the high-stress film, the contact etch-stop layer contacting the spacers.
9. The transistor of claim 8 , wherein the transistor comprises an n-channel transistor and the high-stress film comprises a tensile-stress film.
10. The transistor of claim 9 , wherein the tensile-stress film comprises SiN, oxynitride, oxide, SiC, SiCN, Co silicide, Ni silicide, or combinations thereof.
11. The transistor of claim 8 , wherein the transistor comprises a p-channel transistor and the high-stress film comprises a compressive-stress film.
12. The transistor of claim 11 , wherein the compressive-stress film comprises SiN, oxynitride, oxide, SiGe, or combinations thereof.
13. The transistor of claim 8 , wherein the high-stress film comprises a plurality of films.
14. The transistor of claim 8 , wherein the high-stress film has a thickness between about 5 nm and about 500 nm.
15. A transistor formed on a substrate, the transistor comprising:
a gate electrode formed on a gate dielectric layer, wherein the gate dielectric layer is located on the substrate;
spacers on the substrate alongside the gate electrode;
a source region in the substrate on a first side of the gate electrode;
a drain region in the substrate on a second side of the gate electrode;
a multi-layer film over the source and drain regions, wherein the multi-layer film does not extend over the gate electrode and imparts stress along a source-to-drain direction; and
a contact etch-stop layer over the transistor, the film, and the spacers.
16. The transistor of claim 15 , wherein the transistor comprises an n-channel transistor and the film comprises a tensile-stress film.
17. The transistor of claim 16 , wherein the tensile-stress film comprises SiN, oxynitride, oxide, SiC, SiCN, Co silicide, Ni silicide, or combinations thereof.
18. The transistor of claim 15 , wherein the transistor comprises a p-channel transistor and the film comprises a compressive-stress film.
19. The transistor of claim 18 , wherein the compressive-stress film comprises SiN, oxynitride, oxide, SiGe, or combinations thereof.
20. The transistor of claim 15 , wherein the film has a thickness between about 5 nm and about 500 nm.
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US12/016,499 US20080128765A1 (en) | 2004-12-15 | 2008-01-18 | MOSFET Device With Localized Stressor |
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US11/012,413 US7335544B2 (en) | 2004-12-15 | 2004-12-15 | Method of making MOSFET device with localized stressor |
| US12/016,499 US20080128765A1 (en) | 2004-12-15 | 2008-01-18 | MOSFET Device With Localized Stressor |
Related Parent Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US11/012,413 Division US7335544B2 (en) | 2004-12-15 | 2004-12-15 | Method of making MOSFET device with localized stressor |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| US20080128765A1 true US20080128765A1 (en) | 2008-06-05 |
Family
ID=36582822
Family Applications (2)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US11/012,413 Expired - Lifetime US7335544B2 (en) | 2004-12-15 | 2004-12-15 | Method of making MOSFET device with localized stressor |
| US12/016,499 Abandoned US20080128765A1 (en) | 2004-12-15 | 2008-01-18 | MOSFET Device With Localized Stressor |
Family Applications Before (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US11/012,413 Expired - Lifetime US7335544B2 (en) | 2004-12-15 | 2004-12-15 | Method of making MOSFET device with localized stressor |
Country Status (3)
| Country | Link |
|---|---|
| US (2) | US7335544B2 (en) |
| CN (1) | CN100433276C (en) |
| TW (1) | TWI261323B (en) |
Cited By (4)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20070287240A1 (en) * | 2006-06-09 | 2007-12-13 | Taiwan Semiconductor Manufacturing Company, Ltd. | Advanced forming method and structure of local mechanical strained transistor |
| US20080246041A1 (en) * | 2007-04-05 | 2008-10-09 | International Business Machines Corporation | METHOD OF FABRICATING SOI nMOSFET AND THE STRUCTURE THEREOF |
| US8710632B2 (en) * | 2012-09-07 | 2014-04-29 | United Microelectronics Corp. | Compound semiconductor epitaxial structure and method for fabricating the same |
| US20140335674A1 (en) * | 2013-05-13 | 2014-11-13 | United Microelectronics Corp. | Manufacturing method of semiconductor device |
Families Citing this family (12)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| TWI257175B (en) * | 2004-11-25 | 2006-06-21 | Chunghwa Picture Tubes Ltd | Production of lightly doped drain of low-temperature poly-silicon thin film transistor |
| US7927933B2 (en) * | 2005-02-16 | 2011-04-19 | Imec | Method to enhance the initiation of film growth |
| US7326617B2 (en) * | 2005-08-23 | 2008-02-05 | United Microelectronics Corp. | Method of fabricating a three-dimensional multi-gate device |
| US7592653B2 (en) * | 2006-04-24 | 2009-09-22 | Toshiba America Electronic Components, Inc. | Stress relaxation for top of transistor gate |
| US8178436B2 (en) * | 2006-12-21 | 2012-05-15 | Intel Corporation | Adhesion and electromigration performance at an interface between a dielectric and metal |
| US7511348B2 (en) * | 2007-03-13 | 2009-03-31 | Taiwan Semiconductor Manufacturing Company, Ltd. | MOS transistors with selectively strained channels |
| US8232603B2 (en) * | 2009-03-19 | 2012-07-31 | International Business Machines Corporation | Gated diode structure and method including relaxed liner |
| CN102544106B (en) * | 2012-02-20 | 2016-01-27 | 电子科技大学 | Introduce the LDMOS device of local stress |
| US8853750B2 (en) | 2012-04-27 | 2014-10-07 | International Business Machines Corporation | FinFET with enhanced embedded stressor |
| CN103855025B (en) * | 2012-12-05 | 2017-06-13 | 中芯国际集成电路制造(上海)有限公司 | Nmos pass transistor and preparation method thereof |
| US9721947B2 (en) | 2014-02-12 | 2017-08-01 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor device and method of manufacturing |
| US9324623B1 (en) | 2014-11-26 | 2016-04-26 | Samsung Electronics Co., Ltd. | Method of manufacturing semiconductor device having active fins |
Citations (13)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US4514895A (en) * | 1983-04-20 | 1985-05-07 | Mitsubishi Denki Kabushiki Kaisha | Method of forming field-effect transistors using selectively beam-crystallized polysilicon channel regions |
| US6258714B1 (en) * | 1999-04-01 | 2001-07-10 | Alliance Semiconductor Corporation | Self-aligned contacts for salicided MOS devices |
| US6472265B1 (en) * | 2000-03-09 | 2002-10-29 | Winbond Electronics Corp. | Method for manufacturing embedded dynamic random access memory |
| US20030040158A1 (en) * | 2001-08-21 | 2003-02-27 | Nec Corporation | Semiconductor device and method of fabricating the same |
| US6563152B2 (en) * | 2000-12-29 | 2003-05-13 | Intel Corporation | Technique to obtain high mobility channels in MOS transistors by forming a strain layer on an underside of a channel |
| US6573172B1 (en) * | 2002-09-16 | 2003-06-03 | Advanced Micro Devices, Inc. | Methods for improving carrier mobility of PMOS and NMOS devices |
| US20030181005A1 (en) * | 2002-03-19 | 2003-09-25 | Kiyota Hachimine | Semiconductor device and a method of manufacturing the same |
| US20040104405A1 (en) * | 2002-12-02 | 2004-06-03 | Taiwan Semiconductor Manufacturing Company | Novel CMOS device |
| US20040113217A1 (en) * | 2002-12-12 | 2004-06-17 | International Business Machines Corporation | Stress inducing spacers |
| US20040251479A1 (en) * | 2003-06-16 | 2004-12-16 | Matsushita Electric Industrial Co., Ltd. | Semiconductor device and method for fabricating the same |
| US20050269650A1 (en) * | 2004-06-08 | 2005-12-08 | Fujitsu Limited, | Semiconductor device having stress and its manufacture method |
| US7045408B2 (en) * | 2003-05-21 | 2006-05-16 | Intel Corporation | Integrated circuit with improved channel stress properties and a method for making it |
| US7303949B2 (en) * | 2003-10-20 | 2007-12-04 | International Business Machines Corporation | High performance stress-enhanced MOSFETs using Si:C and SiGe epitaxial source/drain and method of manufacture |
Family Cites Families (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP2003086708A (en) * | 2000-12-08 | 2003-03-20 | Hitachi Ltd | Semiconductor device and manufacturing method thereof |
-
2004
- 2004-12-15 US US11/012,413 patent/US7335544B2/en not_active Expired - Lifetime
-
2005
- 2005-05-19 TW TW094116328A patent/TWI261323B/en not_active IP Right Cessation
- 2005-05-31 CN CNB2005100733323A patent/CN100433276C/en not_active Expired - Lifetime
-
2008
- 2008-01-18 US US12/016,499 patent/US20080128765A1/en not_active Abandoned
Patent Citations (13)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US4514895A (en) * | 1983-04-20 | 1985-05-07 | Mitsubishi Denki Kabushiki Kaisha | Method of forming field-effect transistors using selectively beam-crystallized polysilicon channel regions |
| US6258714B1 (en) * | 1999-04-01 | 2001-07-10 | Alliance Semiconductor Corporation | Self-aligned contacts for salicided MOS devices |
| US6472265B1 (en) * | 2000-03-09 | 2002-10-29 | Winbond Electronics Corp. | Method for manufacturing embedded dynamic random access memory |
| US6563152B2 (en) * | 2000-12-29 | 2003-05-13 | Intel Corporation | Technique to obtain high mobility channels in MOS transistors by forming a strain layer on an underside of a channel |
| US20030040158A1 (en) * | 2001-08-21 | 2003-02-27 | Nec Corporation | Semiconductor device and method of fabricating the same |
| US20030181005A1 (en) * | 2002-03-19 | 2003-09-25 | Kiyota Hachimine | Semiconductor device and a method of manufacturing the same |
| US6573172B1 (en) * | 2002-09-16 | 2003-06-03 | Advanced Micro Devices, Inc. | Methods for improving carrier mobility of PMOS and NMOS devices |
| US20040104405A1 (en) * | 2002-12-02 | 2004-06-03 | Taiwan Semiconductor Manufacturing Company | Novel CMOS device |
| US20040113217A1 (en) * | 2002-12-12 | 2004-06-17 | International Business Machines Corporation | Stress inducing spacers |
| US7045408B2 (en) * | 2003-05-21 | 2006-05-16 | Intel Corporation | Integrated circuit with improved channel stress properties and a method for making it |
| US20040251479A1 (en) * | 2003-06-16 | 2004-12-16 | Matsushita Electric Industrial Co., Ltd. | Semiconductor device and method for fabricating the same |
| US7303949B2 (en) * | 2003-10-20 | 2007-12-04 | International Business Machines Corporation | High performance stress-enhanced MOSFETs using Si:C and SiGe epitaxial source/drain and method of manufacture |
| US20050269650A1 (en) * | 2004-06-08 | 2005-12-08 | Fujitsu Limited, | Semiconductor device having stress and its manufacture method |
Cited By (10)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20070287240A1 (en) * | 2006-06-09 | 2007-12-13 | Taiwan Semiconductor Manufacturing Company, Ltd. | Advanced forming method and structure of local mechanical strained transistor |
| US7935587B2 (en) * | 2006-06-09 | 2011-05-03 | Taiwan Semiconductor Manufacturing Company, Ltd. | Advanced forming method and structure of local mechanical strained transistor |
| US20110175161A1 (en) * | 2006-06-09 | 2011-07-21 | Taiwan Semiconductor Manufacturing Company, Ltd. | Advanced Forming Method and Structure of Local Mechanical Strained Transistor |
| US8933503B2 (en) | 2006-06-09 | 2015-01-13 | Taiwan Semiconductor Manufacturing Company, Ltd. | Advanced forming method and structure of local mechanical strained transistor |
| US9306065B2 (en) | 2006-06-09 | 2016-04-05 | Taiwan Semiconductor Manufacturing Company, Ltd. | Advanced forming method and structure of local mechanical strained transistor |
| US9647111B2 (en) | 2006-06-09 | 2017-05-09 | Taiwan Semiconductor Manufacturing Company, Ltd. | Advanced forming method and structure of local mechanical strained transistor |
| US20080246041A1 (en) * | 2007-04-05 | 2008-10-09 | International Business Machines Corporation | METHOD OF FABRICATING SOI nMOSFET AND THE STRUCTURE THEREOF |
| US8710632B2 (en) * | 2012-09-07 | 2014-04-29 | United Microelectronics Corp. | Compound semiconductor epitaxial structure and method for fabricating the same |
| US20140335674A1 (en) * | 2013-05-13 | 2014-11-13 | United Microelectronics Corp. | Manufacturing method of semiconductor device |
| US9064893B2 (en) * | 2013-05-13 | 2015-06-23 | United Microelectronics Corp. | Gradient dopant of strained substrate manufacturing method of semiconductor device |
Also Published As
| Publication number | Publication date |
|---|---|
| US7335544B2 (en) | 2008-02-26 |
| TW200620479A (en) | 2006-06-16 |
| CN100433276C (en) | 2008-11-12 |
| US20060125028A1 (en) | 2006-06-15 |
| CN1790638A (en) | 2006-06-21 |
| TWI261323B (en) | 2006-09-01 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US20080128765A1 (en) | MOSFET Device With Localized Stressor | |
| US7825477B2 (en) | Semiconductor device with localized stressor | |
| US7608515B2 (en) | Diffusion layer for stressed semiconductor devices | |
| US8557669B2 (en) | MOSFET device with localized stressor | |
| US6882025B2 (en) | Strained-channel transistor and methods of manufacture | |
| US7700452B2 (en) | Strained channel transistor | |
| KR100992036B1 (en) | High-performance MOS FET comprising a stressed gate metal silicide layer and a method of manufacturing the same | |
| US7494884B2 (en) | SiGe selective growth without a hard mask | |
| US8012820B2 (en) | Ultra-thin SOI CMOS with raised epitaxial source and drain and embedded SiGe PFET extension | |
| US7678634B2 (en) | Local stress engineering for CMOS devices | |
| US9564488B2 (en) | Strained isolation regions | |
| US20070018252A1 (en) | Semiconductor device containing high performance p-mosfet and/or n-mosfet and method of fabricating the same | |
| US20060234455A1 (en) | Structures and methods for forming a locally strained transistor | |
| US20050116360A1 (en) | Complementary field-effect transistors and methods of manufacture | |
| KR20090073183A (en) | Stress type field effect transistor and its manufacturing method | |
| CN101256949A (en) | Manufacturing method of strained SOI substrate and method of manufacturing CMOS device thereon | |
| US20060275975A1 (en) | Nitridated gate dielectric layer | |
| US20080272410A1 (en) | Self-Aligned Spacer Contact | |
| US20070122955A1 (en) | Method of manufacturing a semiconductor structure | |
| US7589385B2 (en) | Semiconductor CMOS transistors and method of manufacturing the same | |
| US7675118B2 (en) | Semiconductor structure with enhanced performance using a simplified dual stress liner configuration | |
| US7687861B2 (en) | Silicided regions for NMOS and PMOS devices |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |