US20080087958A1 - Semiconductor device with doped transistor - Google Patents
Semiconductor device with doped transistor Download PDFInfo
- Publication number
- US20080087958A1 US20080087958A1 US11/951,833 US95183307A US2008087958A1 US 20080087958 A1 US20080087958 A1 US 20080087958A1 US 95183307 A US95183307 A US 95183307A US 2008087958 A1 US2008087958 A1 US 2008087958A1
- Authority
- US
- United States
- Prior art keywords
- region
- gate
- drain
- semiconductor device
- source
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
- 239000004065 semiconductor Substances 0.000 title claims abstract description 24
- 239000000758 substrate Substances 0.000 claims abstract description 17
- 229910021420 polycrystalline silicon Inorganic materials 0.000 claims description 11
- 229920005591 polysilicon Polymers 0.000 claims description 10
- 229910052751 metal Inorganic materials 0.000 claims description 4
- 239000002184 metal Substances 0.000 claims description 4
- 125000006850 spacer group Chemical group 0.000 claims description 4
- 238000002955 isolation Methods 0.000 claims description 3
- 238000012545 processing Methods 0.000 description 14
- 239000007943 implant Substances 0.000 description 13
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 12
- 238000000034 method Methods 0.000 description 12
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 9
- 229910052710 silicon Inorganic materials 0.000 description 9
- 239000010703 silicon Substances 0.000 description 9
- 238000004519 manufacturing process Methods 0.000 description 7
- 238000005516 engineering process Methods 0.000 description 6
- 239000003989 dielectric material Substances 0.000 description 5
- 239000000463 material Substances 0.000 description 5
- 235000012431 wafers Nutrition 0.000 description 5
- BOTDANWDWHJENH-UHFFFAOYSA-N Tetraethyl orthosilicate Chemical compound CCO[Si](OCC)(OCC)OCC BOTDANWDWHJENH-UHFFFAOYSA-N 0.000 description 4
- 239000000377 silicon dioxide Substances 0.000 description 4
- 229910052814 silicon oxide Inorganic materials 0.000 description 4
- 230000015572 biosynthetic process Effects 0.000 description 3
- 229910052681 coesite Inorganic materials 0.000 description 3
- 229910052906 cristobalite Inorganic materials 0.000 description 3
- 238000000151 deposition Methods 0.000 description 3
- 238000000059 patterning Methods 0.000 description 3
- 229910052682 stishovite Inorganic materials 0.000 description 3
- 239000000126 substance Substances 0.000 description 3
- 229910052905 tridymite Inorganic materials 0.000 description 3
- KRHYYFGTRYWZRS-UHFFFAOYSA-N Fluorane Chemical compound F KRHYYFGTRYWZRS-UHFFFAOYSA-N 0.000 description 2
- 208000022010 Lhermitte-Duclos disease Diseases 0.000 description 2
- NBIIXXVUZAFLBC-UHFFFAOYSA-N Phosphoric acid Chemical compound OP(O)(O)=O NBIIXXVUZAFLBC-UHFFFAOYSA-N 0.000 description 2
- 229910052581 Si3N4 Inorganic materials 0.000 description 2
- 239000002253 acid Substances 0.000 description 2
- 230000000295 complement effect Effects 0.000 description 2
- 230000008021 deposition Effects 0.000 description 2
- 238000011161 development Methods 0.000 description 2
- 230000018109 developmental process Effects 0.000 description 2
- 239000004973 liquid crystal related substance Substances 0.000 description 2
- 229910044991 metal oxide Inorganic materials 0.000 description 2
- 150000004706 metal oxides Chemical class 0.000 description 2
- 238000012986 modification Methods 0.000 description 2
- 230000004048 modification Effects 0.000 description 2
- 229920002120 photoresistant polymer Polymers 0.000 description 2
- 230000003068 static effect Effects 0.000 description 2
- 229910052782 aluminium Inorganic materials 0.000 description 1
- XAGFODPZIPBFFR-UHFFFAOYSA-N aluminium Chemical compound [Al] XAGFODPZIPBFFR-UHFFFAOYSA-N 0.000 description 1
- 229910000147 aluminium phosphate Inorganic materials 0.000 description 1
- 230000000903 blocking effect Effects 0.000 description 1
- 238000004140 cleaning Methods 0.000 description 1
- 238000007796 conventional method Methods 0.000 description 1
- 238000009792 diffusion process Methods 0.000 description 1
- 230000000694 effects Effects 0.000 description 1
- 238000005530 etching Methods 0.000 description 1
- 238000011065 in-situ storage Methods 0.000 description 1
- 230000010354 integration Effects 0.000 description 1
- 150000004767 nitrides Chemical class 0.000 description 1
- 230000035515 penetration Effects 0.000 description 1
- 235000012239 silicon dioxide Nutrition 0.000 description 1
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/0123—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs
- H10D84/0126—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs
- H10D84/013—Manufacturing their source or drain regions, e.g. silicided source or drain regions
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B10/00—Static random access memory [SRAM] devices
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/601—Insulated-gate field-effect transistors [IGFET] having lightly-doped drain or source extensions, e.g. LDD IGFETs or DDD IGFETs
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D64/00—Electrodes of devices having potential barriers
- H10D64/01—Manufacture or treatment
- H10D64/017—Manufacture or treatment using dummy gates in processes wherein at least parts of the final gates are self-aligned to the dummy gates, i.e. replacement gate processes
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/0123—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs
- H10D84/0126—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs
- H10D84/0165—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs the components including complementary IGFETs, e.g. CMOS devices
- H10D84/017—Manufacturing their source or drain regions, e.g. silicided source or drain regions
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/0123—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs
- H10D84/0126—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs
- H10D84/0165—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs the components including complementary IGFETs, e.g. CMOS devices
- H10D84/0172—Manufacturing their gate conductors
- H10D84/0179—Manufacturing their gate conductors the gate conductors having different shapes or dimensions
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/0123—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs
- H10D84/0126—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs
- H10D84/0165—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs the components including complementary IGFETs, e.g. CMOS devices
- H10D84/0181—Manufacturing their gate insulating layers
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/02—Manufacture or treatment characterised by using material-based technologies
- H10D84/03—Manufacture or treatment characterised by using material-based technologies using Group IV technology, e.g. silicon technology or silicon-carbide [SiC] technology
- H10D84/038—Manufacture or treatment characterised by using material-based technologies using Group IV technology, e.g. silicon technology or silicon-carbide [SiC] technology using silicon technology, e.g. SiGe
Definitions
- the present invention relates generally to semiconductor transistors, and more particularly to a doped transistor.
- Integrated circuits are made in and on silicon wafers by extremely complex systems that require the coordination of hundreds or even thousands of precisely controlled processes to produce a finished semiconductor wafer.
- Each finished semiconductor wafer has hundreds to tens of thousands of integrated circuits, each wafer worth hundreds or thousands of dollars.
- CMOS complementary metal oxide semiconductor
- CMOS transistor generally consist of a silicon substrate having shallow trench oxide isolation regions cordoning off transistor areas.
- the transistor areas contain polysilicon gates on silicon oxide gates, or gate dielectrics, over the silicon substrate.
- the silicon substrate on both sides of the polysilicon gate is slightly doped to become conductive. These lightly doped regions of the silicon substrate are referred to as “shallow source/drain”, which are separated by a channel region beneath the polysilicon gate.
- a curved silicon oxide or silicon nitride spacer, referred to as a “sidewall spacer”, on the sides of the polysilicon gate allows deposition of additional doping to form more heavily doped regions of the shallow source/drain (“S/D”), which are called “deep S/D”.
- S/D shallow source/drain
- a silicon oxide dielectric layer is deposited to cover the polysilicon gate, the curved spacer, and the silicon substrate.
- openings are etched in the silicon oxide dielectric layer to the polysilicon gate and the S/D. The openings are filled with metal to form electrical contacts.
- the contacts are connected to additional levels of wiring in additional levels of dielectric material to the outside of the dielectric material.
- High voltage transistors are found in devices such as liquid crystal display drivers and power management circuits.
- Low voltage transistors are found in devices such as high density static random access memory.
- High voltage transistor is a double diffused source/drain (“DDD”).
- DDD double diffused source/drain
- High voltage DDD transistors are formed with processes using high energy implants and high thermal cycles. Unfortunately, these processes are harmful to low voltage transistors.
- the present invention provides a semiconductor device.
- a substrate is provided having a first region and a second region.
- a sacrificial first gate is formed in the first region.
- Source/drain are formed in the first region.
- a second region gate dielectric is formed in the second region.
- a second region gate is formed on the second region gate dielectric.
- a second region source/drain is formed in the second region.
- a sacrificial layer is formed over the sacrificial first gate, the double diffused source/drain, the first region, and the second region.
- the sacrificial first gate is exposed.
- a gate space is formed by removing the sacrificial first gate.
- a first region gate dielectric is formed in the gate space.
- a first region gate is formed on the first region gate dielectric.
- the sacrificial layer is removed.
- FIG. 1 is a cross sectional view of an integrated high voltage/low voltage transistor device in an intermediate stage of manufacture in accordance with an embodiment of the present invention
- FIG. 2 is the structure of FIG. 1 after further processing and the addition of a double diffused source/drain;
- FIG. 3 is the structure of FIG. 2 after further processing and addition of a low voltage gate, lightly doped source/drains, first dielectric layer, second dielectric layer, and sacrificial dielectric layer;
- FIG. 4 is the structure of FIG. 3 after further processing and chemical mechanical planarization of the sacrificial dielectric layer
- FIG. 5 is the structure of FIG. 4 after further processing and addition of a high voltage gate dielectric and a high voltage gate;
- FIG. 6 is the structure of FIG. 5 after further processing and removal of the sacrificial dielectric layer and the second dielectric layer;
- FIG. 7 is the structure of FIG. 6 after further processing and addition of low voltage source/drain and high voltage source/drain;
- FIG. 8 is a flow chart of a method for manufacturing a semiconductor device in accordance with an embodiment of the present invention.
- horizontal as used herein is defined as a plane parallel to the conventional plane or surface of the substrate or wafer, regardless of its orientation.
- vertical refers to a direction perpendicular to the horizontal as just defined. Terms, such as “on”, “above”, “below”, “bottom”, “top”, “side” (as in “sidewall”), “higher”, “lower”, “over”, and “under”, are defined with respect to the horizontal plane.
- processing includes deposition of material or photoresist, patterning, exposure, development, etching, cleaning, and/or removal of the material or photoresist as required in forming a described structure.
- CMOS low voltage complementary metal oxide semiconductor
- HV high voltage
- CMOS technology preferably uses double diffused source/drain (“DDD”) transistors. DDD transistors are formed with high energy implants, about 100 KeV to 1000 KeV, and high thermal drive-in cycles, greater than 800° C. However, high energy implants and high thermal drive-in cycles are not compatible with LV CMOS technology. Thus, problems occur when applying conventional techniques to integrate high voltage DDD transistors with deep submicron high density low leakage technology such as static random access memory (“SRAM”) devices.
- SRAM static random access memory
- a thick gate dielectric for example greater than 400 ⁇ , for HV CMOS devices.
- Removal of the thick gate dielectric from the LV CMOS devices causes divots to form in shallow trench isolations (“STI”) of the LV CMOS devices.
- the divots are formed from trapped acid, such as HF acid, which etches more of the STI.
- the divots make the LV CMOS devices leak current and have low yield as a result.
- HV CMOS devices require higher thermal budgets (900-1050° C. for 30 to 60 minutes) for junction drive-in.
- LV CMOS devices cannot tolerate longer thermal budgets after gate patterning.
- FIG. 1 therein is shown a cross sectional view of an integrated HV/LV transistor device 100 in an intermediate stage of manufacture in accordance with an embodiment of the present invention.
- a substrate 102 of a material such as silicon (“Si”), has STIs 104 , filled with a dielectric of a material such as silicon dioxide (“SiO 2 ”).
- the LV CMOS device region 106 is used for devices such as high density SRAM.
- the HV CMOS device region 108 is used for devices such as liquid crystal display (“LCD”) drivers and power management circuits.
- a sacrificial HV gate 112 of another dielectric material, such as silicon nitride, is formed on the sacrificial dielectric layer 110 of the HV CMOS device region 108 .
- the sacrificial HV gate 112 measures vertically 0.2 ⁇ m to 1.2 ⁇ m.
- FIG. 2 therein is shown the structure of FIG. 1 after further processing.
- the sacrificial HV gate 112 and a mask 114 allow a high energy implant 202 of the HV CMOS device region 108 .
- the high energy implant 202 followed by a thermal drive-in, forms DDDs 204 .
- the DDDs 204 are self-aligned to the sacrificial HV gate 112 .
- the energy of the DDD implants in this case can be high, about 100-1000 KeV, and hence the requirement of long diffusion thermal cycles to achieve deeper DDD junctions is minimized.
- the high energy implant 202 and long drive cannot damage the gate.
- the high thermal budget drive for forming the DDD 204 of the HV CMOS device region 108 cannot effect the LV structures and implants. This results in a graded profile of the DDD 204 and high voltage capability.
- FIG. 3 therein is shown the structure of FIG. 2 after further processing of removing the mask 114 ( FIG. 2 ) and the sacrificial dielectric layer 110 ( FIG. 2 ), growing a LV gate dielectric 306 , depositing a gate electrode poly-silicon layer (not shown) which after photolithographic processing forms a LV gate 302 in the LV CMOS device region 106 .
- the LV gate 302 is thinner than the HV gate 506 ( FIG. 5 ).
- Lightly doped source/drains (“LDDs”) 304 are formed in the LV CMOS device region 106 using standard implant procedures (not shown).
- An etch removes the sacrificial dielectric layer 110 ( FIG. 2 ) leaving a sacrificial HV gate dielectric 308 .
- a first liner 310 of a dielectric layer such as tetraethyl orthosilicate (“TEOS”), is formed over the sacrificial HV gate 112 .
- FIG. 4 therein is shown the structure of FIG. 3 after further processing.
- a chemical mechanical planarization (“CMP”) (not shown), such as an oxide CMP, is performed on the sacrificial layer 314 .
- the CMP exposes a top surface 402 of the sacrificial HV gate 112 .
- FIG. 5 therein is shown the structure of FIG. 4 after further processing.
- the sacrificial HV gate 112 ( FIG. 4 ), the sacrificial HV gate dielectric 308 ( FIG. 4 ), and the first liner 310 ( FIG. 4 ) are removed by phosphoric acid and a hydrofluoric acid dip. Thus a gate space 502 is formed.
- a chemical vapor deposited dielectric, such as SiO 2 lines the gate space 502 , forming a HV gate dielectric 504 of the HV CMOS device region 108 .
- the HV gate dielectric 504 is formed, for example to a thickness greater than 400 ⁇ .
- the sacrificial layer 314 and the prespacer layer 312 protect the STIs 104 . Thus, divot formation in the STIs 104 is avoided, thereby solving the problem of leaky, low yield LV CMOS devices caused by divots.
- the gate space 502 is filled with in situ doped polysilicon or metal, such as aluminum, and forms a HV gate 506 .
- a CMP is performed on the sacrificial layer 314 down to the HV gate dielectric 504 .
- FIG. 6 therein is shown the structure of FIG. 5 after further processing.
- An isotropic etch removes the sacrificial layer 314 ( FIG. 5 ) and the exposed regions of the HV gate dielectric 504 on either side of the HV gate 506 .
- An anisotropic etch then etches the prespacer layer 312 ( FIG. 5 ), thus forming a LV spacer 602 around the LV gate 302 .
- FIG. 7 therein is shown the structure of FIG. 6 after further processing. Standard back end of line processes are used to form the remaining structures, such as LV source/drains 702 and HV source/drains 704 , to complete the integrated HV/LV transistor device 100 .
- the method 800 includes providing a substrate having a first region and a second region in a block 802 ; forming a sacrificial first gate in the first region in a block 804 ; forming source/drain in the first region in a block 806 ; forming a second region gate dielectric in the second region in a block 808 ; forming a second region gate on the second region gate dielectric in a block 810 ; forming a second region source/drain in the second region in a block 812 ; forming a sacrificial layer over the sacrificial first gate, the double diffused source/drain, the first region, and the second region in a block 814 ; exposing the sacrificial first gate in a block 816 ; forming a gate space by removing the sacrificial first gate in a block 818
- the semiconductor device method and apparatus of the present invention furnish important and heretofore unknown and unavailable solutions, capabilities, and functional advantages for integrating the manufacture of high voltage DDD transistors with low voltage transistors on the same chip.
- the resulting processes and configurations are straightforward, economical, uncomplicated, highly versatile and effective, can be implemented by adapting known technologies, and are thus fully compatible with conventional manufacturing processes and technologies.
Landscapes
- Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
- Electrodes Of Semiconductors (AREA)
- Non-Volatile Memory (AREA)
- Semiconductor Memories (AREA)
- Thin Film Transistor (AREA)
Abstract
A semiconductor device provides a substrate having a first region and a second region. A sacrificial first gate is formed in the first region. Source/drain are formed in the first region. A second region gate dielectric is formed in the second region. A second region gate is formed on the second region gate dielectric. A second region source/drain is formed in the second region. A sacrificial layer is formed over the sacrificial first gate, the source/drain, the first region, and the second region. The sacrificial first gate is exposed. A gate space is formed by removing the sacrificial first gate. A first region gate dielectric is formed in the gate space. A first region gate is formed on the first region gate dielectric. The sacrificial layer is removed.
Description
- This is a divisional of co-pending application Ser. No. 10/908,328 filed May 6, 2005, which is hereby incorporated by reference thereto.
- The present invention relates generally to semiconductor transistors, and more particularly to a doped transistor.
- At the present time, electronic products are used in almost every aspect of life, and the heart of these electronic products is the integrated circuit. Integrated circuits are used in everything from airplanes and televisions to wristwatches.
- Integrated circuits are made in and on silicon wafers by extremely complex systems that require the coordination of hundreds or even thousands of precisely controlled processes to produce a finished semiconductor wafer. Each finished semiconductor wafer has hundreds to tens of thousands of integrated circuits, each wafer worth hundreds or thousands of dollars.
- Integrated circuits are made up of hundreds to millions of individual components. One common component is the semiconductor transistor. The most common and important semiconductor technology presently used is silicon-based, and the most preferred silicon-based semiconductor device is a complementary metal oxide semiconductor (“CMOS”) transistor.
- The principal elements of a CMOS transistor generally consist of a silicon substrate having shallow trench oxide isolation regions cordoning off transistor areas. The transistor areas contain polysilicon gates on silicon oxide gates, or gate dielectrics, over the silicon substrate. The silicon substrate on both sides of the polysilicon gate is slightly doped to become conductive. These lightly doped regions of the silicon substrate are referred to as “shallow source/drain”, which are separated by a channel region beneath the polysilicon gate. A curved silicon oxide or silicon nitride spacer, referred to as a “sidewall spacer”, on the sides of the polysilicon gate allows deposition of additional doping to form more heavily doped regions of the shallow source/drain (“S/D”), which are called “deep S/D”.
- To complete the transistor, a silicon oxide dielectric layer is deposited to cover the polysilicon gate, the curved spacer, and the silicon substrate. To provide electrical connections for the transistor, openings are etched in the silicon oxide dielectric layer to the polysilicon gate and the S/D. The openings are filled with metal to form electrical contacts. To complete the integrated circuits, the contacts are connected to additional levels of wiring in additional levels of dielectric material to the outside of the dielectric material.
- As electronic circuits become increasingly complex, the need increases to combine high voltage transistors with low voltage transistors on an integrated circuit. High voltage transistors are found in devices such as liquid crystal display drivers and power management circuits. Low voltage transistors are found in devices such as high density static random access memory.
- One type of high voltage transistor is a double diffused source/drain (“DDD”). High voltage DDD transistors are formed with processes using high energy implants and high thermal cycles. Unfortunately, these processes are harmful to low voltage transistors.
- Solutions to these problems have been long sought but prior developments have not taught or suggested any solutions and, thus, solutions to these problems have long eluded those skilled in the art.
- The present invention provides a semiconductor device. A substrate is provided having a first region and a second region. A sacrificial first gate is formed in the first region. Source/drain are formed in the first region. A second region gate dielectric is formed in the second region. A second region gate is formed on the second region gate dielectric. A second region source/drain is formed in the second region. A sacrificial layer is formed over the sacrificial first gate, the double diffused source/drain, the first region, and the second region. The sacrificial first gate is exposed. A gate space is formed by removing the sacrificial first gate. A first region gate dielectric is formed in the gate space. A first region gate is formed on the first region gate dielectric. The sacrificial layer is removed.
- Certain embodiments of the invention have other advantages in addition to or in place of those mentioned above. The advantages will become apparent to those skilled in the art from a reading of the following detailed description when taken with reference to the accompanying drawings.
-
FIG. 1 is a cross sectional view of an integrated high voltage/low voltage transistor device in an intermediate stage of manufacture in accordance with an embodiment of the present invention; -
FIG. 2 is the structure ofFIG. 1 after further processing and the addition of a double diffused source/drain; -
FIG. 3 is the structure ofFIG. 2 after further processing and addition of a low voltage gate, lightly doped source/drains, first dielectric layer, second dielectric layer, and sacrificial dielectric layer; -
FIG. 4 is the structure ofFIG. 3 after further processing and chemical mechanical planarization of the sacrificial dielectric layer; -
FIG. 5 is the structure ofFIG. 4 after further processing and addition of a high voltage gate dielectric and a high voltage gate; -
FIG. 6 is the structure ofFIG. 5 after further processing and removal of the sacrificial dielectric layer and the second dielectric layer; -
FIG. 7 is the structure ofFIG. 6 after further processing and addition of low voltage source/drain and high voltage source/drain; and -
FIG. 8 is a flow chart of a method for manufacturing a semiconductor device in accordance with an embodiment of the present invention. - In the following description, numerous specific details are given to provide a thorough understanding of the invention. However, it will be apparent that the invention may be practiced without these specific details. In order to avoid obscuring the present invention, some well-known circuits and process steps are not disclosed in detail.
- Likewise, the drawings showing embodiments of the device are semi-diagrammatic and not to scale and, particularly, some of the dimensions are for the clarity of presentation and are shown exaggerated in the FIGs. The same numbers are used in all the drawing FIGs. to relate to the same elements.
- The term “horizontal” as used herein is defined as a plane parallel to the conventional plane or surface of the substrate or wafer, regardless of its orientation. The term “vertical” refers to a direction perpendicular to the horizontal as just defined. Terms, such as “on”, “above”, “below”, “bottom”, “top”, “side” (as in “sidewall”), “higher”, “lower”, “over”, and “under”, are defined with respect to the horizontal plane.
- The term “processing” as used herein includes deposition of material or photoresist, patterning, exposure, development, etching, cleaning, and/or removal of the material or photoresist as required in forming a described structure.
- As the demand for chip performance and functionality increases, there is an increasing need for the integration of low voltage (“LV”) complementary metal oxide semiconductor (“CMOS”), less than about 5V, with high voltage (“HV”) CMOS, about 20V-600V, on the same chip. However, HV CMOS technology preferably uses double diffused source/drain (“DDD”) transistors. DDD transistors are formed with high energy implants, about 100 KeV to 1000 KeV, and high thermal drive-in cycles, greater than 800° C. However, high energy implants and high thermal drive-in cycles are not compatible with LV CMOS technology. Thus, problems occur when applying conventional techniques to integrate high voltage DDD transistors with deep submicron high density low leakage technology such as static random access memory (“SRAM”) devices.
- One problem occurs with formation of a thick gate dielectric, for example greater than 400 Å, for HV CMOS devices. Removal of the thick gate dielectric from the LV CMOS devices causes divots to form in shallow trench isolations (“STI”) of the LV CMOS devices. The divots are formed from trapped acid, such as HF acid, which etches more of the STI. The divots make the LV CMOS devices leak current and have low yield as a result.
- Another problem occurs during high energy DDD implants done after gate electrode patterning. Polysilicon gate electrodes, being common for LV CMOS and HV CMOS, are relatively thin (1500 Å to 2500 Å) and therefore cannot block DDD implant species at 100 to 1000 KeV energy range in the HV channel area.
- Yet another problem occurs during drive-in processes. HV CMOS devices require higher thermal budgets (900-1050° C. for 30 to 60 minutes) for junction drive-in. However, LV CMOS devices cannot tolerate longer thermal budgets after gate patterning.
- Referring now to
FIG. 1 , therein is shown a cross sectional view of an integrated HV/LV transistor device 100 in an intermediate stage of manufacture in accordance with an embodiment of the present invention. Asubstrate 102, of a material such as silicon (“Si”), hasSTIs 104, filled with a dielectric of a material such as silicon dioxide (“SiO2”). - Between the
STIs 104 are a low voltage LVCMOS device region 106 and a HVCMOS device region 108 in an intermediate stage of manufacture. The LVCMOS device region 106 is used for devices such as high density SRAM. The HVCMOS device region 108 is used for devices such as liquid crystal display (“LCD”) drivers and power management circuits. - On top of the
substrate 102 and theSTIs 104 is asacrificial dielectric layer 110 of a material such as SiO2, about 100-200 Å thick. Asacrificial HV gate 112, of another dielectric material, such as silicon nitride, is formed on thesacrificial dielectric layer 110 of the HVCMOS device region 108. Thesacrificial HV gate 112 measures vertically 0.2 μm to 1.2 μm. - Referring now to
FIG. 2 , therein is shown the structure ofFIG. 1 after further processing. Thesacrificial HV gate 112 and amask 114 allow ahigh energy implant 202 of the HVCMOS device region 108. Thehigh energy implant 202, followed by a thermal drive-in, formsDDDs 204. TheDDDs 204 are self-aligned to thesacrificial HV gate 112. - Due to the higher blocking power of the thick nitride of the
sacrificial gate 112 preventing penetration in HV channel region, the energy of the DDD implants in this case can be high, about 100-1000 KeV, and hence the requirement of long diffusion thermal cycles to achieve deeper DDD junctions is minimized. Several problems with the prior art are solved by the completion of the LVCMOS device region 106 with thehigh energy implant 202 and the long thermal drive. - Because the gate of the LV
CMOS device region 106 has not yet been formed, thehigh energy implant 202 and long drive cannot damage the gate. - Also, because the LV structures and implants have not yet been formed on the LV
CMOS device region 106, the high thermal budget drive for forming theDDD 204 of the HVCMOS device region 108 cannot effect the LV structures and implants. This results in a graded profile of theDDD 204 and high voltage capability. - Referring now to
FIG. 3 , therein is shown the structure ofFIG. 2 after further processing of removing the mask 114 (FIG. 2 ) and the sacrificial dielectric layer 110 (FIG. 2 ), growing aLV gate dielectric 306, depositing a gate electrode poly-silicon layer (not shown) which after photolithographic processing forms aLV gate 302 in the LVCMOS device region 106. TheLV gate 302 is thinner than the HV gate 506 (FIG. 5 ). Lightly doped source/drains (“LDDs”) 304 are formed in the LVCMOS device region 106 using standard implant procedures (not shown). - An etch removes the sacrificial dielectric layer 110 (
FIG. 2 ) leaving a sacrificialHV gate dielectric 308. Afirst liner 310 of a dielectric layer, such as tetraethyl orthosilicate (“TEOS”), is formed over thesacrificial HV gate 112. Asecond liner 311 of a dielectric layer, such as TEOS, is formed over theLV gate 302. Aprespacer layer 312 of another dielectric material, such as SiN, is formed over theSTIs 104, theLDDs 304, thefirst liner 310, thesecond liner 311, and theDDDs 204. Asacrificial layer 314 of a dielectric layer, such as TEOS, is formed over theprespacer layer 312. - Referring now to
FIG. 4 , therein is shown the structure ofFIG. 3 after further processing. A chemical mechanical planarization (“CMP”) (not shown), such as an oxide CMP, is performed on thesacrificial layer 314. The CMP exposes atop surface 402 of thesacrificial HV gate 112. - Referring now to
FIG. 5 , therein is shown the structure ofFIG. 4 after further processing. The sacrificial HV gate 112 (FIG. 4 ), the sacrificial HV gate dielectric 308 (FIG. 4 ), and the first liner 310 (FIG. 4 ) are removed by phosphoric acid and a hydrofluoric acid dip. Thus agate space 502 is formed. - A chemical vapor deposited dielectric, such as SiO2, lines the
gate space 502, forming aHV gate dielectric 504 of the HVCMOS device region 108. In one embodiment, theHV gate dielectric 504 is formed, for example to a thickness greater than 400 Å. During formation of theHV gate dielectric 504, thesacrificial layer 314 and theprespacer layer 312 protect theSTIs 104. Thus, divot formation in theSTIs 104 is avoided, thereby solving the problem of leaky, low yield LV CMOS devices caused by divots. - The
gate space 502 is filled with in situ doped polysilicon or metal, such as aluminum, and forms aHV gate 506. A CMP is performed on thesacrificial layer 314 down to theHV gate dielectric 504. - Referring now to
FIG. 6 , therein is shown the structure ofFIG. 5 after further processing. An isotropic etch removes the sacrificial layer 314 (FIG. 5 ) and the exposed regions of theHV gate dielectric 504 on either side of theHV gate 506. An anisotropic etch then etches the prespacer layer 312 (FIG. 5 ), thus forming aLV spacer 602 around theLV gate 302. - Referring now to
FIG. 7 , therein is shown the structure ofFIG. 6 after further processing. Standard back end of line processes are used to form the remaining structures, such as LV source/drains 702 and HV source/drains 704, to complete the integrated HV/LV transistor device 100. - Referring now to
FIG. 8 , therein is shown a flow chart of amethod 800 for manufacturing a semiconductor device in accordance with the present invention. Themethod 800 includes providing a substrate having a first region and a second region in ablock 802; forming a sacrificial first gate in the first region in ablock 804; forming source/drain in the first region in ablock 806; forming a second region gate dielectric in the second region in ablock 808; forming a second region gate on the second region gate dielectric in ablock 810; forming a second region source/drain in the second region in ablock 812; forming a sacrificial layer over the sacrificial first gate, the double diffused source/drain, the first region, and the second region in ablock 814; exposing the sacrificial first gate in ablock 816; forming a gate space by removing the sacrificial first gate in ablock 818; forming a first region gate dielectric in the gate space in ablock 820; forming a first region gate on the first region gate dielectric in ablock 822; and removing the sacrificial layer in ablock 824. - Thus, it has been discovered that the semiconductor device method and apparatus of the present invention furnish important and heretofore unknown and unavailable solutions, capabilities, and functional advantages for integrating the manufacture of high voltage DDD transistors with low voltage transistors on the same chip. The resulting processes and configurations are straightforward, economical, uncomplicated, highly versatile and effective, can be implemented by adapting known technologies, and are thus fully compatible with conventional manufacturing processes and technologies.
- While the invention has been described in conjunction with a specific best mode, it is to be understood that many alternatives, modifications, and variations will be apparent to those skilled in the art in light of the aforegoing description. Accordingly, it is intended to embrace all such alternatives, modifications, and variations which fall within the scope of the included claims. All matters hithertofore set forth herein or shown in the accompanying drawings are to be interpreted in an illustrative and non-limiting sense.
Claims (10)
1. A semiconductor device, comprising:
a substrate;
a first region in the substrate;
a double diffused source/drain in the first region;
a first region gate dielectric in the first region;
a first region gate on the first region gate dielectric;
a second region in the substrate;
a second region gate in the second region, the second region gate being thinner than the first region gate; and
a second region source/drain in the second region.
2. The semiconductor device of claim 1 wherein the double diffused source/drain is self-aligned.
3. The semiconductor device of claim 1 further comprising a second region gate dielectric in the second region.
4. The semiconductor device of claim 1 further comprising a shallow source/drain in the second region.
5. The semiconductor device of claim 1 wherein the first region gate uses doped polysilicon or metal.
6. A semiconductor device, comprising:
a substrate;
a high voltage device region in the substrate;
a double diffused source/drain in the high voltage device region;
a high voltage gate dielectric in the high voltage device region having a thickness greater than 400 Å;
a high voltage gate on the high voltage gate dielectric a high voltage source/drain;
a low voltage device region in the substrate;
a low voltage gate in the low voltage device region;
a low voltage spacer around the low voltage gate;
a low voltage source/drain in the low voltage device region; and
shallow trench isolations between and around the high voltage device region and the low voltage device region.
7. The semiconductor device of claim 6 wherein the double diffused source/drain is self-aligned.
8. The semiconductor device of claim 6 further comprising a low voltage gate dielectric in the low voltage device region.
9. The semiconductor device of claim 6 further comprising a low voltage lightly doped source/drain in the low voltage device region.
10. The semiconductor device of claim 6 wherein the high voltage gate uses doped polysilicon or metal.
Priority Applications (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| SG200807679-6A SG147439A1 (en) | 2005-05-06 | 2006-04-27 | Semiconductor device with doped transistor |
| US11/951,833 US20080087958A1 (en) | 2005-05-06 | 2007-12-06 | Semiconductor device with doped transistor |
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US10/908,328 US7326609B2 (en) | 2005-05-06 | 2005-05-06 | Semiconductor device and fabrication method |
| US11/951,833 US20080087958A1 (en) | 2005-05-06 | 2007-12-06 | Semiconductor device with doped transistor |
Related Parent Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US10/908,328 Division US7326609B2 (en) | 2005-05-06 | 2005-05-06 | Semiconductor device and fabrication method |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| US20080087958A1 true US20080087958A1 (en) | 2008-04-17 |
Family
ID=37394511
Family Applications (2)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US10/908,328 Expired - Fee Related US7326609B2 (en) | 2005-05-06 | 2005-05-06 | Semiconductor device and fabrication method |
| US11/951,833 Abandoned US20080087958A1 (en) | 2005-05-06 | 2007-12-06 | Semiconductor device with doped transistor |
Family Applications Before (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US10/908,328 Expired - Fee Related US7326609B2 (en) | 2005-05-06 | 2005-05-06 | Semiconductor device and fabrication method |
Country Status (4)
| Country | Link |
|---|---|
| US (2) | US7326609B2 (en) |
| JP (1) | JP2006313901A (en) |
| KR (1) | KR20060115618A (en) |
| SG (3) | SG126911A1 (en) |
Families Citing this family (7)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US7064396B2 (en) * | 2004-03-01 | 2006-06-20 | Freescale Semiconductor, Inc. | Integrated circuit with multiple spacer insulating region widths |
| JP5151303B2 (en) * | 2007-08-07 | 2013-02-27 | ソニー株式会社 | Manufacturing method of semiconductor device |
| TW200939267A (en) * | 2008-03-06 | 2009-09-16 | Novatek Microelectronics Corp | High voltage capacitor and manufacture method thereof |
| US7723192B2 (en) * | 2008-03-14 | 2010-05-25 | Advanced Micro Devices, Inc. | Integrated circuit long and short channel metal gate devices and method of manufacture |
| KR101598074B1 (en) * | 2008-12-31 | 2016-02-29 | 주식회사 동부하이텍 | Semiconductor device and method for manufacturing the same |
| US8227318B2 (en) * | 2009-11-19 | 2012-07-24 | International Business Machines Corporation | Integration of multiple gate oxides with shallow trench isolation methods to minimize divot formation |
| TWI476923B (en) * | 2012-05-04 | 2015-03-11 | Richtek Technology Corp | Double diffused drain metal oxide semiconductor device and manufacturing method thereof |
Citations (15)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US4769686A (en) * | 1983-04-01 | 1988-09-06 | Hitachi, Ltd. | Semiconductor device |
| US5534723A (en) * | 1983-12-26 | 1996-07-09 | Hitachi, Ltd. | Semiconductor integrated circuit device having output and internal circuit MISFETS |
| US5880502A (en) * | 1996-09-06 | 1999-03-09 | Micron Display Technology, Inc. | Low and high voltage CMOS devices and process for fabricating same |
| US5917218A (en) * | 1996-02-21 | 1999-06-29 | Samsung Electronics Co., Ltd. | Peripheral circuits including high voltage transistors with LDD structures for nonvolatile memories |
| US6071775A (en) * | 1997-02-21 | 2000-06-06 | Samsung Electronics Co., Ltd. | Methods for forming peripheral circuits including high voltage transistors with LDD structures |
| US6261921B1 (en) * | 1999-07-31 | 2001-07-17 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method of forming shallow trench isolation structure |
| US20020000633A1 (en) * | 2000-06-30 | 2002-01-03 | Kabushiki Kaisha Toshiba. | Semiconductor device including misfet having post-oxide films having at least two kinds of thickness and method of manufacturing the same |
| US20020123180A1 (en) * | 2001-03-01 | 2002-09-05 | Peter Rabkin | Transistor and memory cell with ultra-short gate feature and method of fabricating the same |
| US20020127791A1 (en) * | 2001-03-09 | 2002-09-12 | Fujitsu Limited | Semiconductor device and its manufacture method |
| US20020130393A1 (en) * | 2001-03-13 | 2002-09-19 | Mariko Takayanagi | Semiconductor device and method of fabricating the same |
| US20020164846A1 (en) * | 1999-03-03 | 2002-11-07 | Xi-Wei Lin | Integrated circuit devices with high and low voltage components and processes for manufacturing these devices |
| US6498376B1 (en) * | 1994-06-03 | 2002-12-24 | Seiko Instruments Inc | Semiconductor device and manufacturing method thereof |
| US6627928B2 (en) * | 2000-03-29 | 2003-09-30 | Stmicroelectronics S.R.L. | Method of manufacturing an integrated circuit, for integrating an electrically programmable, non-volatile memory and high-performance logic circuitry in the same semiconductor chip |
| US6720222B2 (en) * | 2001-10-26 | 2004-04-13 | Seiko Epson Corporation | Method of manufacturing semiconductor device |
| US6933188B1 (en) * | 2004-06-01 | 2005-08-23 | Chartered Semiconductor Manufacturing Ltd. | Use of a selective hard mask for the integration of double diffused drain MOS devices in deep sub-micron fabrication technologies |
-
2005
- 2005-05-06 US US10/908,328 patent/US7326609B2/en not_active Expired - Fee Related
-
2006
- 2006-04-26 JP JP2006122493A patent/JP2006313901A/en not_active Withdrawn
- 2006-04-27 SG SG200602851A patent/SG126911A1/en unknown
- 2006-04-27 SG SG2012052783A patent/SG190493A1/en unknown
- 2006-04-27 SG SG200807679-6A patent/SG147439A1/en unknown
- 2006-05-03 KR KR1020060040124A patent/KR20060115618A/en not_active Withdrawn
-
2007
- 2007-12-06 US US11/951,833 patent/US20080087958A1/en not_active Abandoned
Patent Citations (15)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US4769686A (en) * | 1983-04-01 | 1988-09-06 | Hitachi, Ltd. | Semiconductor device |
| US5534723A (en) * | 1983-12-26 | 1996-07-09 | Hitachi, Ltd. | Semiconductor integrated circuit device having output and internal circuit MISFETS |
| US6498376B1 (en) * | 1994-06-03 | 2002-12-24 | Seiko Instruments Inc | Semiconductor device and manufacturing method thereof |
| US5917218A (en) * | 1996-02-21 | 1999-06-29 | Samsung Electronics Co., Ltd. | Peripheral circuits including high voltage transistors with LDD structures for nonvolatile memories |
| US5880502A (en) * | 1996-09-06 | 1999-03-09 | Micron Display Technology, Inc. | Low and high voltage CMOS devices and process for fabricating same |
| US6071775A (en) * | 1997-02-21 | 2000-06-06 | Samsung Electronics Co., Ltd. | Methods for forming peripheral circuits including high voltage transistors with LDD structures |
| US20020164846A1 (en) * | 1999-03-03 | 2002-11-07 | Xi-Wei Lin | Integrated circuit devices with high and low voltage components and processes for manufacturing these devices |
| US6261921B1 (en) * | 1999-07-31 | 2001-07-17 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method of forming shallow trench isolation structure |
| US6627928B2 (en) * | 2000-03-29 | 2003-09-30 | Stmicroelectronics S.R.L. | Method of manufacturing an integrated circuit, for integrating an electrically programmable, non-volatile memory and high-performance logic circuitry in the same semiconductor chip |
| US20020000633A1 (en) * | 2000-06-30 | 2002-01-03 | Kabushiki Kaisha Toshiba. | Semiconductor device including misfet having post-oxide films having at least two kinds of thickness and method of manufacturing the same |
| US20020123180A1 (en) * | 2001-03-01 | 2002-09-05 | Peter Rabkin | Transistor and memory cell with ultra-short gate feature and method of fabricating the same |
| US20020127791A1 (en) * | 2001-03-09 | 2002-09-12 | Fujitsu Limited | Semiconductor device and its manufacture method |
| US20020130393A1 (en) * | 2001-03-13 | 2002-09-19 | Mariko Takayanagi | Semiconductor device and method of fabricating the same |
| US6720222B2 (en) * | 2001-10-26 | 2004-04-13 | Seiko Epson Corporation | Method of manufacturing semiconductor device |
| US6933188B1 (en) * | 2004-06-01 | 2005-08-23 | Chartered Semiconductor Manufacturing Ltd. | Use of a selective hard mask for the integration of double diffused drain MOS devices in deep sub-micron fabrication technologies |
Also Published As
| Publication number | Publication date |
|---|---|
| SG190493A1 (en) | 2013-06-28 |
| SG126911A1 (en) | 2006-11-29 |
| KR20060115618A (en) | 2006-11-09 |
| US7326609B2 (en) | 2008-02-05 |
| US20060252188A1 (en) | 2006-11-09 |
| SG147439A1 (en) | 2008-11-28 |
| JP2006313901A (en) | 2006-11-16 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| KR100473733B1 (en) | Semiconductor device and method for manufacturing the same | |
| US8039326B2 (en) | Methods for fabricating bulk FinFET devices having deep trench isolation | |
| US6475916B1 (en) | Method of patterning gate electrode with ultra-thin gate dielectric | |
| US9230861B2 (en) | Method of forming a backside contact structure having selective side-wall isolation | |
| US6723617B1 (en) | Method of manufacturing a semiconductor device | |
| US20080087958A1 (en) | Semiconductor device with doped transistor | |
| US7791163B2 (en) | Semiconductor device and its manufacturing method | |
| US6639264B1 (en) | Method and structure for surface state passivation to improve yield and reliability of integrated circuit structures | |
| US7238995B2 (en) | Semiconductor device and method of manufacturing the same | |
| KR100630768B1 (en) | Method for forming alignment key with capping layer and method for manufacturing semiconductor device using same | |
| KR20060021472A (en) | Device Separation Method of Semiconductor Memory Device | |
| US7888196B2 (en) | Trench isolation comprising process having multiple gate dielectric thicknesses and integrated circuits therefrom | |
| KR20040016678A (en) | Semiconductor device and method for manufacturing the same | |
| KR100629606B1 (en) | Improvement of Gate Oxide Quality in High Voltage Device Regions | |
| US11417736B2 (en) | Dual shield oxide damage control | |
| US7687363B2 (en) | Method for manufacturing semiconductor device | |
| US7273787B2 (en) | Method for manufacturing gate dielectric layer | |
| US20050148138A1 (en) | Method of manufacturing semiconductor device | |
| US6200905B1 (en) | Method to form sidewall polysilicon capacitors | |
| KR100481987B1 (en) | (Method for fabricating MOS capacitor of semiconductor device | |
| US20020033536A1 (en) | Semiconductor device and manufacturing method thereof | |
| US20070218612A1 (en) | Method for fabricating a recessed-gate mos transistor device | |
| KR100613370B1 (en) | Semiconductor device and manufacturing method thereof | |
| KR100490846B1 (en) | Semiconductor device and fabrication method thereof | |
| CN119894031A (en) | Manufacturing method of semiconductor structure and semiconductor structure |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |