[go: up one dir, main page]

US20080007622A1 - Method of improving solid-state image sensor sensitivity - Google Patents

Method of improving solid-state image sensor sensitivity Download PDF

Info

Publication number
US20080007622A1
US20080007622A1 US11/449,277 US44927706A US2008007622A1 US 20080007622 A1 US20080007622 A1 US 20080007622A1 US 44927706 A US44927706 A US 44927706A US 2008007622 A1 US2008007622 A1 US 2008007622A1
Authority
US
United States
Prior art keywords
voltage
conductive layer
charge
type
overflow drain
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US11/449,277
Inventor
Eric J. Meisenzahl
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Eastman Kodak Co
Original Assignee
Eastman Kodak Co
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Eastman Kodak Co filed Critical Eastman Kodak Co
Priority to US11/449,277 priority Critical patent/US20080007622A1/en
Assigned to EASTMAN KODAK COMPANY reassignment EASTMAN KODAK COMPANY ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: MEISENZAHL, ERIC J.
Priority to PCT/US2007/012918 priority patent/WO2007145848A2/en
Priority to TW096120442A priority patent/TW200805641A/en
Publication of US20080007622A1 publication Critical patent/US20080007622A1/en
Priority to US12/235,737 priority patent/US7790496B2/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10FINORGANIC SEMICONDUCTOR DEVICES SENSITIVE TO INFRARED RADIATION, LIGHT, ELECTROMAGNETIC RADIATION OF SHORTER WAVELENGTH OR CORPUSCULAR RADIATION
    • H10F39/00Integrated devices, or assemblies of multiple devices, comprising at least one element covered by group H10F30/00, e.g. radiation detectors comprising photodiode arrays
    • H10F39/80Constructional details of image sensors
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10FINORGANIC SEMICONDUCTOR DEVICES SENSITIVE TO INFRARED RADIATION, LIGHT, ELECTROMAGNETIC RADIATION OF SHORTER WAVELENGTH OR CORPUSCULAR RADIATION
    • H10F39/00Integrated devices, or assemblies of multiple devices, comprising at least one element covered by group H10F30/00, e.g. radiation detectors comprising photodiode arrays
    • H10F39/10Integrated devices
    • H10F39/12Image sensors
    • H10F39/15Charge-coupled device [CCD] image sensors
    • H10F39/153Two-dimensional or three-dimensional array CCD image sensors
    • H10F39/1536Frame transfer
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10FINORGANIC SEMICONDUCTOR DEVICES SENSITIVE TO INFRARED RADIATION, LIGHT, ELECTROMAGNETIC RADIATION OF SHORTER WAVELENGTH OR CORPUSCULAR RADIATION
    • H10F39/00Integrated devices, or assemblies of multiple devices, comprising at least one element covered by group H10F30/00, e.g. radiation detectors comprising photodiode arrays
    • H10F39/10Integrated devices
    • H10F39/12Image sensors
    • H10F39/15Charge-coupled device [CCD] image sensors
    • H10F39/158Charge-coupled device [CCD] image sensors having arrangements for blooming suppression

Definitions

  • the invention relates generally to the field of full-frame CCD image sensors and, more particularly, to such sensors having lateral overflow drains.
  • LOD lateral overflow drains
  • the invention resides in an imaging apparatus comprising (a) a full-frame, charge-coupled device comprising: (i) a conductive layer of a first dopant type; (ii) a plurality of pixels arranged as a charge-coupled device in the conductive layer that collects charge in response to incident light and transfers the collected charge; (iii) an overflow drain of a dopant type opposite the first type disposed in the conductive layer and laterally adjacent to each pixel; and (b) a voltage supply connected to the lateral overflow drain that is at a first voltage during readout and at a second voltage that is lower than the first voltage during integration.
  • the present invention includes the advantages of increased sensitivity, especially at longer wavelengths.
  • FIG. 1 is a top view of the image sensor of the present invention
  • FIG. 2 is a top view of a pixel from the image sensor of FIG. 1 ;
  • FIG. 3 is a side view of FIG. 2 along line 3 - 3 ;
  • FIG. 4 is another side view of FIG. 2 along line 4 - 4 , and in addition, it also illustrates a connection to the LOD with a power supply;
  • FIG. 5 is a prior art timing diagram
  • FIG. 6 is a timing diagram for the image sensor of FIG. 1 of the present invention.
  • FIG. 7 is a graph illustrating sensitivity versus wavelength for the image sensor of the present invention and a prior art image sensor.
  • FIG. 8 is a side view of a digital camera in which the image sensor of FIG. 1 and the voltage supply of FIG. 4 are disposed for illustrating a typical commercial embodiment.
  • FIG. 1 there is shown a full-frame type, charge-coupled device (CCD) image sensor 10 of the present invention having a plurality of pixels 20 that are configured as a CCD and form a vertical shift register that passes collected lines of charge to a horizontal shift register 30 for subsequent serial readout to an output amplifier 35 .
  • CCD charge-coupled device
  • FIGS. 2 , 3 and 4 there is shown a top view and corresponding side views of a pixel 20 of the image sensor 10 of the present invention.
  • the image sensor 10 preferably includes a p-type silicon substrate 40 having a p-type epitaxial layer 50 covering it.
  • an n-type substrate 40 could be used having the p-type layer 50 disposed thereon.
  • the epitaxial layer 50 could be deleted and the components described herein below as being in the epitaxial layer 50 could be directly in the substrate 40 .
  • conductive layer means the substrate 40 and epitaxial layer 50 , individually or in combination.
  • a buried channel 60 is formed in the epitaxial layer 50 which is modified by placing two barrier implants BAR 1 (which includes area B 3 ) and BAR 2 . It is noted for clarity that either BAR 1 or area B 3 are more heavily doped depending on pixel dimensions.
  • An oxide layer 80 is disposed on the surface of the epitaxial layer 50 and two overlapping gate electrodes 90 and 100 are atop the oxide layer 80 . The gate electrodes 90 and 100 function to activate the transfer of charge through the buried channels 60 .
  • a channel stop 110 is also formed in the epitaxial layer 50 in order to prevent charge from spilling to horizontally adjacent pixels 20 .
  • the n-type lateral overflow drain (LOD) 120 is formed within the epitaxial layer 50 adjacent to the channel stop 110 for draining excess charge.
  • LOD n-type lateral overflow drain
  • barrier implants BAR 1 and BAR 2 function to isolate the pixels 20 vertically. It is to be understood that in order to capture an image, light is passed through the gate electrodes 90 and 100 , preferably polysilicon or other suitable transparent materials such as indium-tin-oxide (ITO).
  • ITO indium-tin-oxide
  • FIG. 6 there is shown a timing diagram for the image sensor of FIGS. 1 and 2 .
  • the diagrams are labeled to clearly disclose that there is a readout period and an integration period.
  • the flush period is not shown but is well known to those skilled in the art that this period is before the integration period.
  • Voltages V 1 and V 2 are applied respectively to gate electrodes 90 and 100 .
  • V 1 and V 2 are held at a constant voltage value during the integration period and are alternately pulsed during readout.
  • the voltage applied to the LOD (as illustrated by the solid line) 120 remains at a first state during the readout period and changes to a lower voltage, second state, during integration.
  • the lower voltage is at a voltage substantially close to the substrate voltage, and the substrate voltage is at ground potential. The closer the voltage on the LOD 120 is to ground will result in greater sensitivity improvements.
  • the LOD voltage is always at some level above the substrate voltage in order to prevent charge from injecting from the LOD 120 into the pixel 20 through area B 3 .
  • the LOD voltage must return to its higher (nominal) voltage level in order to prevent injection from occurring (as described above). This is a result of the fact that injection from the LOD 120 into the pixel 20 is dependent on the voltage level of the V 1 clock where higher V 1 voltage levels require a higher LOD voltage to prevent injection.
  • the voltage for the LOD 120 may be held at a reduced constant voltage (illustrated by the dashed line). This reduced constant voltage is lower than the prior art image sensor as illustrated in FIG. 5 .
  • FIG. 5 there is shown a typical timing diagram for a prior art CCD. It is noted for purposes of contrast that the voltage for the LOD remains at a constant voltage.
  • the application of the LOD voltage (via power supply 130 ) as described above creates a depletion region 160 (indicated by the dashed lines) in the epitaxial layer 50 surrounding the LOD implant. It is noted that the depletion region is largely dependent on the doping levels of the LOD, the doping levels of the surrounding silicon substrate and the voltage applied to the LOD.
  • FIG. 4 illustrates the depletion region 160 contained within the epitaxial layer 50 , but it could also extend into the substrate 40 .
  • other features of the pixel that influence the extent of the depletion region include, but are not limited to, dimensions, gate voltages, dopant levels, proximity of structures to one another and the like.
  • This depletion region 160 collects charge which is subsequently removed from the image sensor by the LOD 120 thereby reducing sensitivity.
  • the amount of sensitivity loss is also dependent on the wavelength and incident angle of incoming light.
  • FIG. 7 there is shown a graph of the sensitivity versus wavelength for the CCD of the present invention and a typical prior art CCD.
  • the CCD of the present invention there is higher sensitivity. It is noted that as the wavelength increases the sensitivity improvement increases for the CCD of the present invention.
  • the reason for the wavelength dependence is that at shorter wavelengths, the charge is created by incident light nearer to the surface of the epitaxial layer 50 , for instance, within the buried channel region 60 , where the LOD depletion region 160 has little or no influence. At longer wavelengths, charge is created deeper into the silicon epitaxial layer 50 or substrate 40 , beyond the buried channel 60 , and has a greater probability to be partially collected by the LOD depletion region 160 .
  • FIG. 8 there is shown an imaging apparatus, preferably a digital camera 150 , in which the image sensor 10 of the present invention and the voltage supply 130 of the present invention are disposed for illustrating a typical commercial embodiment to which the ordinary consumer is accustomed.

Landscapes

  • Solid State Image Pick-Up Elements (AREA)
  • Transforming Light Signals Into Electric Signals (AREA)

Abstract

An imaging apparatus includes (a) a full-frame, charge-coupled device having (i) a conductive layer of a first dopant type; (ii) a plurality of pixels arranged as a charge-coupled device in the conductive layer that collects charge in response to incident light and transfers the collected charge; (iii) an overflow drain of a dopant type opposite the first type disposed in the conductive layer and laterally adjacent to each pixel; and the apparatus having (b) a voltage supply connected to the lateral overflow drain that is at a first voltage during readout and at a second voltage that is lower than the first voltage during integration.

Description

    FIELD OF THE INVENTION
  • The invention relates generally to the field of full-frame CCD image sensors and, more particularly, to such sensors having lateral overflow drains.
  • BACKGROUND OF THE INVENTION
  • Prior art solid-state image sensors that utilize lateral overflow drains (LOD) for blooming control have reduced optical sensitivity due to the depletion region created by the LOD. The LOD depletion region is the area within the device that will extinguish light-generated signals (charge) rather than be collected by the pixel. The reduced collection efficiency results in an apparent loss of sensitivity and is obviously undesired.
  • Consequently, a need exists for a solid-state image sensor with a LOD that does not adversely affect collection efficiency.
  • SUMMARY OF THE INVENTION
  • The present invention is directed to overcoming one or more of the problems set forth above. Briefly summarized, according to one aspect of the present invention, the invention resides in an imaging apparatus comprising (a) a full-frame, charge-coupled device comprising: (i) a conductive layer of a first dopant type; (ii) a plurality of pixels arranged as a charge-coupled device in the conductive layer that collects charge in response to incident light and transfers the collected charge; (iii) an overflow drain of a dopant type opposite the first type disposed in the conductive layer and laterally adjacent to each pixel; and (b) a voltage supply connected to the lateral overflow drain that is at a first voltage during readout and at a second voltage that is lower than the first voltage during integration.
  • These and other aspects, objects, features and advantages of the present invention will be more clearly understood and appreciated from a review of the following detailed description of the preferred embodiments and appended claims, and by reference to the accompanying drawings.
  • ADVANTAGEOUS EFFECT OF THE INVENTION
  • The present invention includes the advantages of increased sensitivity, especially at longer wavelengths.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIG. 1 is a top view of the image sensor of the present invention;
  • FIG. 2 is a top view of a pixel from the image sensor of FIG. 1;
  • FIG. 3 is a side view of FIG. 2 along line 3-3;
  • FIG. 4 is another side view of FIG. 2 along line 4-4, and in addition, it also illustrates a connection to the LOD with a power supply;
  • FIG. 5 is a prior art timing diagram;
  • FIG. 6 is a timing diagram for the image sensor of FIG. 1 of the present invention;
  • FIG. 7 is a graph illustrating sensitivity versus wavelength for the image sensor of the present invention and a prior art image sensor; and
  • FIG. 8 is a side view of a digital camera in which the image sensor of FIG. 1 and the voltage supply of FIG. 4 are disposed for illustrating a typical commercial embodiment.
  • DETAILED DESCRIPTION OF THE INVENTION
  • Referring to FIG. 1, there is shown a full-frame type, charge-coupled device (CCD) image sensor 10 of the present invention having a plurality of pixels 20 that are configured as a CCD and form a vertical shift register that passes collected lines of charge to a horizontal shift register 30 for subsequent serial readout to an output amplifier 35.
  • Referring to FIGS. 2, 3 and 4, there is shown a top view and corresponding side views of a pixel 20 of the image sensor 10 of the present invention. Although there are a plurality of pixels 20, only one full pixel is shown for clarity and simplicity of understanding. The preferred embodiment is shown as a true two phase charge-coupled device (CCD), although other CCD architectures may be used, such as three phase, four phase and the like. The image sensor 10 preferably includes a p-type silicon substrate 40 having a p-type epitaxial layer 50 covering it. Alternatively, an n-type substrate 40 could be used having the p-type layer 50 disposed thereon. Still further, the epitaxial layer 50 could be deleted and the components described herein below as being in the epitaxial layer 50 could be directly in the substrate 40. As used herein, conductive layer means the substrate 40 and epitaxial layer 50, individually or in combination.
  • A buried channel 60 is formed in the epitaxial layer 50 which is modified by placing two barrier implants BAR1 (which includes area B3) and BAR2. It is noted for clarity that either BAR1 or area B3 are more heavily doped depending on pixel dimensions. An oxide layer 80 is disposed on the surface of the epitaxial layer 50 and two overlapping gate electrodes 90 and 100 are atop the oxide layer 80. The gate electrodes 90 and 100 function to activate the transfer of charge through the buried channels 60. A channel stop 110 is also formed in the epitaxial layer 50 in order to prevent charge from spilling to horizontally adjacent pixels 20. The n-type lateral overflow drain (LOD) 120 is formed within the epitaxial layer 50 adjacent to the channel stop 110 for draining excess charge. It is noted that barrier implants BAR1 and BAR2 function to isolate the pixels 20 vertically. It is to be understood that in order to capture an image, light is passed through the gate electrodes 90 and 100, preferably polysilicon or other suitable transparent materials such as indium-tin-oxide (ITO).
  • Referring to FIG. 6, there is shown a timing diagram for the image sensor of FIGS. 1 and 2. The diagrams are labeled to clearly disclose that there is a readout period and an integration period. For simplicity, the flush period is not shown but is well known to those skilled in the art that this period is before the integration period. Voltages V1 and V2 are applied respectively to gate electrodes 90 and 100. V1 and V2 are held at a constant voltage value during the integration period and are alternately pulsed during readout. The voltage applied to the LOD (as illustrated by the solid line) 120 remains at a first state during the readout period and changes to a lower voltage, second state, during integration. It is noted that the lower voltage is at a voltage substantially close to the substrate voltage, and the substrate voltage is at ground potential. The closer the voltage on the LOD 120 is to ground will result in greater sensitivity improvements. It is to be understood by those skilled in the art that the LOD voltage is always at some level above the substrate voltage in order to prevent charge from injecting from the LOD 120 into the pixel 20 through area B3. Before the V1 and V2 clock voltages transition to a high voltage level (as occurs during readout), the LOD voltage must return to its higher (nominal) voltage level in order to prevent injection from occurring (as described above). This is a result of the fact that injection from the LOD 120 into the pixel 20 is dependent on the voltage level of the V1 clock where higher V1 voltage levels require a higher LOD voltage to prevent injection.
  • Alternatively, in lieu of clocking the voltage as illustrated by the solid line, the voltage for the LOD 120 may be held at a reduced constant voltage (illustrated by the dashed line). This reduced constant voltage is lower than the prior art image sensor as illustrated in FIG. 5.
  • Referring to FIG. 5, there is shown a typical timing diagram for a prior art CCD. It is noted for purposes of contrast that the voltage for the LOD remains at a constant voltage.
  • Referring to FIGS. 4 and 6, the application of the LOD voltage (via power supply 130) as described above creates a depletion region 160 (indicated by the dashed lines) in the epitaxial layer 50 surrounding the LOD implant. It is noted that the depletion region is largely dependent on the doping levels of the LOD, the doping levels of the surrounding silicon substrate and the voltage applied to the LOD. FIG. 4 illustrates the depletion region 160 contained within the epitaxial layer 50, but it could also extend into the substrate 40. As understood by those skilled in the art, other features of the pixel that influence the extent of the depletion region include, but are not limited to, dimensions, gate voltages, dopant levels, proximity of structures to one another and the like. This depletion region 160 collects charge which is subsequently removed from the image sensor by the LOD 120 thereby reducing sensitivity. The amount of sensitivity loss is also dependent on the wavelength and incident angle of incoming light. By decreasing the voltage on the LOD 120 during the integration period, the volume of the depletion region 160 decreases and sensitivity is gained, as illustrated by FIG. 7.
  • Referring to FIG. 7, there is shown a graph of the sensitivity versus wavelength for the CCD of the present invention and a typical prior art CCD. For the CCD of the present invention there is higher sensitivity. It is noted that as the wavelength increases the sensitivity improvement increases for the CCD of the present invention. The reason for the wavelength dependence is that at shorter wavelengths, the charge is created by incident light nearer to the surface of the epitaxial layer 50, for instance, within the buried channel region 60, where the LOD depletion region 160 has little or no influence. At longer wavelengths, charge is created deeper into the silicon epitaxial layer 50 or substrate 40, beyond the buried channel 60, and has a greater probability to be partially collected by the LOD depletion region 160.
  • Referring to FIG. 8, there is shown an imaging apparatus, preferably a digital camera 150, in which the image sensor 10 of the present invention and the voltage supply 130 of the present invention are disposed for illustrating a typical commercial embodiment to which the ordinary consumer is accustomed.
  • The invention has been described with reference to a preferred embodiment. However, it will be appreciated that variations and modifications can be effected by a person of ordinary skill in the art without departing from the scope of the invention.
  • Parts List
    • 10 CCD image sensor
    • 20 pixel
    • 30 horizontal shift register
    • 35 output amplifier
    • 40 p-type silicon substrate
    • 50 p-type epitaxial layer
    • 60 buried channel
    • 80 oxide layer
    • 90 gate electrode V1
    • 100 gate electrode V2
    • 110 channel stop
    • 120 n-type lateral overflow drain (LOD)
    • 130 power/voltage supply
    • 150 image apparatus/digital camera
    • 160 depletion region
    • BAR1 barrier implant (or area B3)
    • BAR2 barrier implant
    • V1 voltage
    • V2 voltage

Claims (19)

1. An imaging apparatus comprising:
(a) a full-frame, charge-coupled device comprising:
(i) a conductive layer of a first dopant type;
(ii) a plurality of pixels arranged as a charge-coupled device in the conductive layer that collects charge in response to incident light and transfers the collected charge;
(iii) an overflow drain of a dopant type opposite the first type disposed in the conductive layer and laterally adjacent to each pixel; and
(b) a voltage supply connected to the lateral overflow drain that is at a first voltage during readout and at a second voltage that is lower than the first voltage during integration.
2. The imaging apparatus as in claim 1, wherein the first dopant type is p-type.
3. The imaging apparatus as in claim 1, wherein the lower voltage is at a voltage substantially close to a voltage of the conductive layer.
4. The imaging apparatus as in claim 3, wherein the conductive layer voltage is at ground potential.
5. The imaging apparatus as in claim 1, wherein the dopant type of the overflow drain is n-type.
6. The imaging apparatus as in claim 1, wherein the conductive layer is an epitaxial layer.
7. The imaging apparatus as in claim 1, wherein the conductive layer is a substrate.
8. A method for operating an imaging apparatus comprising the steps of:
(a) providing a conductive layer of a first dopant type;
(b) providing a plurality of pixels arranged as a charge-coupled device in the conductive layer that collects charge in response to incident light and transfers the collected charge;
(c) providing an overflow drain of a dopant type opposite the first type disposed in the conductive layer and laterally adjacent to each pixel; and
(d) supplying a first voltage to the lateral overflow drain during readout and supplying a second voltage that is lower than the first voltage during integration.
9. The method as in claim 8 further comprising the step of providing p-type as the first dopant type.
10. The method as in claim 8 further comprising the step of providing a voltage substantially close to a voltage of the conductive layer as the lower voltage.
11. The method as in claim 10 further comprising the step of providing the conductive layer voltage at ground potential.
12. The method as in claim 8 further comprising the step of providing n-type as the dopant type of the overflow drain.
13. A camera comprising
(a) a full-frame, charge-coupled device comprising:
(i) a conductive layer of a first dopant type;
(ii) a plurality of pixels arranged as a charge-coupled device in the conductive layer that collects charge in response to incident light and transfers the collected charge;
(iii) an overflow drain of a dopant type opposite the first type disposed in the conductive layer and laterally adjacent to each pixel; and
(b) a voltage supply connected to the lateral overflow drain that is at a first voltage during readout and at a second voltage that is lower than the first voltage during integration.
14. The camera as in claim 13, wherein the first dopant type is p-type.
15. The camera as in claim 13, wherein the lower voltage is at a voltage substantially close to a voltage of the conductive layer.
16. The camera as in claim 15, wherein the conductive layer voltage is at ground potential.
17. The camera as in claim 13, wherein the dopant type of the overflow drain is n-type.
18. The camera as in claim 13, wherein the conductive layer is an epitaxial layer.
19. The camera as in claim 13, wherein the conductive layer is a substrate.
US11/449,277 2006-06-08 2006-06-08 Method of improving solid-state image sensor sensitivity Abandoned US20080007622A1 (en)

Priority Applications (4)

Application Number Priority Date Filing Date Title
US11/449,277 US20080007622A1 (en) 2006-06-08 2006-06-08 Method of improving solid-state image sensor sensitivity
PCT/US2007/012918 WO2007145848A2 (en) 2006-06-08 2007-06-01 Improving full frame ccd sensitivity by biasing lateral overflow drain
TW096120442A TW200805641A (en) 2006-06-08 2007-06-07 Improving solid-state image sensor sensitivity
US12/235,737 US7790496B2 (en) 2006-06-08 2008-09-23 Method of improving solid-state image sensor sensitivity

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US11/449,277 US20080007622A1 (en) 2006-06-08 2006-06-08 Method of improving solid-state image sensor sensitivity

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US12/235,737 Division US7790496B2 (en) 2006-06-08 2008-09-23 Method of improving solid-state image sensor sensitivity

Publications (1)

Publication Number Publication Date
US20080007622A1 true US20080007622A1 (en) 2008-01-10

Family

ID=38832296

Family Applications (2)

Application Number Title Priority Date Filing Date
US11/449,277 Abandoned US20080007622A1 (en) 2006-06-08 2006-06-08 Method of improving solid-state image sensor sensitivity
US12/235,737 Expired - Fee Related US7790496B2 (en) 2006-06-08 2008-09-23 Method of improving solid-state image sensor sensitivity

Family Applications After (1)

Application Number Title Priority Date Filing Date
US12/235,737 Expired - Fee Related US7790496B2 (en) 2006-06-08 2008-09-23 Method of improving solid-state image sensor sensitivity

Country Status (3)

Country Link
US (2) US20080007622A1 (en)
TW (1) TW200805641A (en)
WO (1) WO2007145848A2 (en)

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20100157126A1 (en) * 2008-12-19 2010-06-24 Compton John T Charge-coupled device image sensor with efficient binning of same-color pixels
US7948534B2 (en) 2008-10-22 2011-05-24 Eastman Kodak Company Charge-coupled device image sensor with vertical binning of same-color pixels
US20140247380A1 (en) * 2013-03-01 2014-09-04 Aptina Imaging Corporation Image sensor pixels with self-aligned lateral anti-blooming structures

Families Citing this family (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP5243983B2 (en) * 2009-01-30 2013-07-24 浜松ホトニクス株式会社 Solid-state image sensor with built-in electron multiplication function

Citations (21)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5192990A (en) * 1986-09-18 1993-03-09 Eastman Kodak Company Output circuit for image sensor
US5220185A (en) * 1991-08-22 1993-06-15 Sony Corporation Ccd shift register
US5223725A (en) * 1991-11-11 1993-06-29 Nec Corporation Charge transfer device equipped with junction type output transistor improved in sensitivity to charge packet
US5276520A (en) * 1991-06-07 1994-01-04 Eastman Kodak Company Enhancing exposure latitude of image sensors
US5455443A (en) * 1993-04-09 1995-10-03 Sony Corporation CCD imager with overflow drain
US5754228A (en) * 1995-09-25 1998-05-19 Lockhead Martin Corporation Rapid-sequence full-frame CCD sensor
US5804465A (en) * 1995-11-17 1998-09-08 Eastman Kodak Company Compact isolation and antiblooming structure for full-frame CCD image sensors operated in the accumulation mode
US5804844A (en) * 1995-03-16 1998-09-08 Eastman Kodak Company Solid-state imager with container LOD implant
US5831298A (en) * 1992-09-07 1998-11-03 Sony Corporation Solid-state imager
US6369413B1 (en) * 1999-11-05 2002-04-09 Isetex, Inc. Split-gate virtual-phase CCD image sensor with a diffused lateral overflow anti-blooming drain structure and process of making
US20020140003A1 (en) * 2000-03-31 2002-10-03 Koichi Mizobuchi Solid-state imaging device
US6559889B2 (en) * 1996-09-20 2003-05-06 Sony Corporation Solid-state imaging apparatus with lowered overflow drain bias, method for driving same and camera using same
US6693671B1 (en) * 2000-03-22 2004-02-17 Eastman Kodak Company Fast-dump structure for full-frame image sensors with lod antiblooming structures
US20040095491A1 (en) * 2002-11-15 2004-05-20 Sanyo Electric Co., Ltd. Solid state imaging device with lateral overflow drain and driving method thereof achieving low power consumption
US6762441B1 (en) * 2001-10-15 2004-07-13 Ess Technology, Inc. Imager cell with pinned transfer gate
US20040211885A1 (en) * 2003-04-28 2004-10-28 Akiyoshi Kohno Solid state image sensing apparatus with enhanced sensitivity realized by improving linear characteristic of photodiode and its driving method
US20060065915A1 (en) * 2004-09-27 2006-03-30 Kazunobu Kuwazawa Sold-state imaging devices
US20060082670A1 (en) * 2004-10-14 2006-04-20 Eastman Kodak Company Interline CCD for still and video photography with extended dynamic range
US7253461B2 (en) * 2005-05-27 2007-08-07 Dialog Imaging Systems Gmbh Snapshot CMOS image sensor with high shutter rejection ratio
US7265397B1 (en) * 2000-08-30 2007-09-04 Sarnoff Corporation CCD imager constructed with CMOS fabrication techniques and back illuminated imager with improved light capture
US7271835B2 (en) * 2002-09-18 2007-09-18 Sony Corporation Solid-state image pickup device and device driving control method for solid-state image pickup

Family Cites Families (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2000050380A1 (en) * 1999-02-23 2000-08-31 Pfizer Products Inc. Monoamine reuptake inhibitors for treatment of cns disorders
US7361877B2 (en) * 2005-05-27 2008-04-22 Eastman Kodak Company Pinned-photodiode pixel with global shutter

Patent Citations (21)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5192990A (en) * 1986-09-18 1993-03-09 Eastman Kodak Company Output circuit for image sensor
US5276520A (en) * 1991-06-07 1994-01-04 Eastman Kodak Company Enhancing exposure latitude of image sensors
US5220185A (en) * 1991-08-22 1993-06-15 Sony Corporation Ccd shift register
US5223725A (en) * 1991-11-11 1993-06-29 Nec Corporation Charge transfer device equipped with junction type output transistor improved in sensitivity to charge packet
US5831298A (en) * 1992-09-07 1998-11-03 Sony Corporation Solid-state imager
US5455443A (en) * 1993-04-09 1995-10-03 Sony Corporation CCD imager with overflow drain
US5804844A (en) * 1995-03-16 1998-09-08 Eastman Kodak Company Solid-state imager with container LOD implant
US5754228A (en) * 1995-09-25 1998-05-19 Lockhead Martin Corporation Rapid-sequence full-frame CCD sensor
US5804465A (en) * 1995-11-17 1998-09-08 Eastman Kodak Company Compact isolation and antiblooming structure for full-frame CCD image sensors operated in the accumulation mode
US6559889B2 (en) * 1996-09-20 2003-05-06 Sony Corporation Solid-state imaging apparatus with lowered overflow drain bias, method for driving same and camera using same
US6369413B1 (en) * 1999-11-05 2002-04-09 Isetex, Inc. Split-gate virtual-phase CCD image sensor with a diffused lateral overflow anti-blooming drain structure and process of making
US6693671B1 (en) * 2000-03-22 2004-02-17 Eastman Kodak Company Fast-dump structure for full-frame image sensors with lod antiblooming structures
US20020140003A1 (en) * 2000-03-31 2002-10-03 Koichi Mizobuchi Solid-state imaging device
US7265397B1 (en) * 2000-08-30 2007-09-04 Sarnoff Corporation CCD imager constructed with CMOS fabrication techniques and back illuminated imager with improved light capture
US6762441B1 (en) * 2001-10-15 2004-07-13 Ess Technology, Inc. Imager cell with pinned transfer gate
US7271835B2 (en) * 2002-09-18 2007-09-18 Sony Corporation Solid-state image pickup device and device driving control method for solid-state image pickup
US20040095491A1 (en) * 2002-11-15 2004-05-20 Sanyo Electric Co., Ltd. Solid state imaging device with lateral overflow drain and driving method thereof achieving low power consumption
US20040211885A1 (en) * 2003-04-28 2004-10-28 Akiyoshi Kohno Solid state image sensing apparatus with enhanced sensitivity realized by improving linear characteristic of photodiode and its driving method
US20060065915A1 (en) * 2004-09-27 2006-03-30 Kazunobu Kuwazawa Sold-state imaging devices
US20060082670A1 (en) * 2004-10-14 2006-04-20 Eastman Kodak Company Interline CCD for still and video photography with extended dynamic range
US7253461B2 (en) * 2005-05-27 2007-08-07 Dialog Imaging Systems Gmbh Snapshot CMOS image sensor with high shutter rejection ratio

Cited By (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7948534B2 (en) 2008-10-22 2011-05-24 Eastman Kodak Company Charge-coupled device image sensor with vertical binning of same-color pixels
US20100157126A1 (en) * 2008-12-19 2010-06-24 Compton John T Charge-coupled device image sensor with efficient binning of same-color pixels
US8164669B2 (en) 2008-12-19 2012-04-24 Truesense Imaging, Inc. Charge-coupled device image sensor with efficient binning of same-color pixels
US20140247380A1 (en) * 2013-03-01 2014-09-04 Aptina Imaging Corporation Image sensor pixels with self-aligned lateral anti-blooming structures
US9159753B2 (en) * 2013-03-01 2015-10-13 Semiconductor Components Industries, Llc Image sensor pixels with self-aligned lateral anti-blooming structures

Also Published As

Publication number Publication date
WO2007145848A3 (en) 2008-03-20
US20090020788A1 (en) 2009-01-22
US7790496B2 (en) 2010-09-07
WO2007145848A2 (en) 2007-12-21
TW200805641A (en) 2008-01-16

Similar Documents

Publication Publication Date Title
KR101659621B1 (en) Solid-state image capturing device, method of manufacturing solid-state image capturing device, method of driving solid-state image capturing device, and electronic apparatus
US8456559B2 (en) Solid-state imaging apparatus and driving method thereof
US7456888B2 (en) Photoelectric conversion device and image pick-up system using the photoelectric conversion device
KR101162555B1 (en) Solid-state imaging device and control method for same
US7271835B2 (en) Solid-state image pickup device and device driving control method for solid-state image pickup
US8598638B2 (en) Solid-state image capturing element and electronic information device
TWI479647B (en) A solid-state imaging device, a manufacturing method of a solid-state imaging device, and an electronic device
US20110248371A1 (en) Solid-state imaging device, method of manufacturing solid-state imaging device, and electronic apparatus
US8698061B2 (en) Image sensors, methods, and pixels with storage and transfer gates
KR20120042815A (en) Solid-state image capturing element and driving method for the same, method for manufacturing solid-state image capturing element, and electronic information device
US10283558B1 (en) Floating diffusion of image sensor with low leakage current
JPH09213921A (en) Amplification-type solid-state imaging device and amplification-type solid-state imaging device
US7790496B2 (en) Method of improving solid-state image sensor sensitivity
US5774182A (en) Solid-state image sensor device with pixel array structure of interline transfer CCD image sensor
JPH08139303A (en) Driving method for solid-state imaging device
JP4729939B2 (en) Solid-state image sensor
EP1677356A1 (en) Self-adjusting gate APS
JP2005026717A (en) Solid-state image sensor
JP2007201092A (en) Solid-state imaging device and driving method thereof
JP2006270708A (en) Apparatus and method for evaluating afterimage characteristics of solid-state imaging device
JP2008124252A (en) Solid-state image sensor inspection method, inspection apparatus, and solid-state image sensor
JP2008263086A (en) Photodiode and solid-state imaging device using the same
JP2001285899A (en) Evaluation method of solid-state imaging device
JP2007189023A (en) Solid-state imaging device and driving method thereof
JPH04364678A (en) Ccd solid-state image pickup element

Legal Events

Date Code Title Description
AS Assignment

Owner name: EASTMAN KODAK COMPANY, NEW YORK

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:MEISENZAHL, ERIC J.;REEL/FRAME:017985/0577

Effective date: 20060608

STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION