US20070023920A1 - Flip chip package with reduced thermal stress - Google Patents
Flip chip package with reduced thermal stress Download PDFInfo
- Publication number
- US20070023920A1 US20070023920A1 US11/161,171 US16117105A US2007023920A1 US 20070023920 A1 US20070023920 A1 US 20070023920A1 US 16117105 A US16117105 A US 16117105A US 2007023920 A1 US2007023920 A1 US 2007023920A1
- Authority
- US
- United States
- Prior art keywords
- integrated circuit
- thermal stress
- flip
- chip package
- heat
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- H10W40/22—
-
- H10W42/00—
-
- H10W72/20—
-
- H10W90/701—
-
- H10W72/07251—
-
- H10W72/251—
-
- H10W72/923—
-
- H10W72/9232—
-
- H10W72/9415—
-
- H10W72/952—
Definitions
- the present invention relates generally to the field of semiconductor packaging and, more particularly, to a flip-chip ball grid array (BGA) package with reduced thermal stress during thermal stress cycles.
- BGA ball grid array
- High performance microelectronic devices often use solder balls or solder bumps for electrically and mechanically interconnection to other microelectronic devices.
- a very large scale integration (VLSI) chip may be connected to a circuit board or other next level packaging substrate by using solder balls or solder bumps.
- This connection technology is also referred to as “flip-chip” technology.
- Flip-chip technology uses area array connection and includes reflowing a body of solder onto a bonding pad to form a solder bump, so as to electrically connect an IC die to a packaging substrate. Electrical performance is effectively improved due to a shorter connection pass.
- FIG. 1 is a schematic diagram of a prior art ball grid array (BGA) package.
- BGA package 10 comprises a silicon chip 12 and a plastic substrate 18 .
- the silicon chip 12 comprises a plurality of solder bump pads 14 respectively connecting to the corresponding solder bumps 16 .
- the solder bump pads 14 connect to the plastic substrate 18 via the solder bumps 16 .
- a gap between the silicon chip 12 and the plastic substrate 18 is filled with an underfill layer 20 .
- the underfill layer 20 is used to provide better mechanical strength and adhesion during the stress cycles, however, the weak point is still in the chip's corners.
- Drawbacks of the prior art package include interface delamination and corner bump cracking, which often occur at chip's corner during thermal stress test. It is believed that such delamination or cracking defects are caused by the mismatch in the coefficients of thermal expansion (CTE) of the integrated materials.
- CTE coefficients of thermal expansion
- the CTE of the silicon chip 12 is about 2.7 ppm/° C. and the CTE of the plastic substrate 18 is about 17 ppm/° C. Because the silicon chip 12 and the plastic substrate 18 have different coefficients of thermal expansion, a variation of ambient temperature deforms the package, and moreover, the products may fail. It has been known that the periphery region of the chip 12 is a highly thermal-stressed region.
- the primary objective of the present invention is to provide a flip-chip ball grid array (BGA) package with reduced thermal stress during thermal stress cycles or temperature cycling test.
- BGA ball grid array
- a flip-chip package includes a packaging substrate; an integrated circuit die affixed to the packaging substrate, wherein the integrated circuit die includes an active integrated circuit surrounded by a peripheral die seal ring therein; and a thermal stress releasing pad disposed in a stress-releasing area that is at a corner of the integrated circuit die outside the die seal ring, wherein the thermal stress releasing pad is connected to the packaging substrate by using a solder bump, which, in turn, is connected to a dummy heat-spreading metal plate embedded in the packaging substrate so as to form a heat shunting path for reducing thermal stress during temperature cycling test.
- FIG. 1 is a schematic diagram of a prior art ball grid array (BGA) package according to the prior art
- FIG. 2 is a perspective, plan view of a flip chip package according to one preferred embodiment of the invention.
- FIG. 3 is a schematic, cross-sectional view taken along line 1 - 1 of FIG. 2 .
- the present invention is directed to on-chip heat shunting paths constructed at four vulnerable corners of an integrated circuit die for reducing thermal stress during temperature cycling test. Interface delamination occurs between low-k dielectric layers during thermal stress cycles. It has been observed that such interface delamination phenomenon is particularly severe at the four corners of a single die or chip.
- FIG. 2 and FIG. 3 show an exemplary flip chip package 1 00 according to the invention, wherein FIG. 2 is a perspective, plan view of a flip-chip package 100 , and FIG. 3 is a schematic, cross-sectional view taken along line 1 - 1 of FIG. 2 .
- the flip-chip package 100 has an integrated circuit die 120 affixed to a packaging substrate 180 .
- the integrated circuit die 120 includes an active integrated circuit 122 surrounded by a peripheral die seal ring 124 .
- the die seal ring 124 consists of a plurality of patterned metal layers, positioned on top of each other and mutually connected by via or contact plugs.
- the die seal ring 124 is common in the art and is utilized to protect the active integrated circuit 122 from being damaged by cracks originating from the wafer dicing process.
- the die seal ring 124 may be single seal barrier wall or dual-wall barriers formed in layers of similar or dissimilar dielectric materials.
- the die seal ring 124 is manufactured step by step as sequential depositions of insulators and metals in conjunction together with the fabrication of the elements of the active integrated circuit 122 .
- a heavily doped region (not shown) is diffused into semiconductor material such as a silicon substrate in a process needed otherwise for fabricating strongly doped surface regions in some circuit elements. This heavily doped region serves as an anchor for the die seal ring to be built, and permits the application of specific electrical potentials to the die seal ring, such as ground potential.
- the active integrated circuit 122 may comprise components such as, for example, transistors, diffusions, memory arrays and levels of interconnections.
- the integrated circuit die 120 includes four triangular stress-releasing areas 126 at its four corners that are outside the die seal ring 124 . In each stress-releasing area 126 , a bump pad 128 indicated by dash line is provided. The bump pads 128 are fabricated simultaneously with the bump pads or bonding pads of the active integrated circuit 122 .
- each bump pad 128 in the stress-releasing area 126 is partially covered by a passivation coating 1 30 .
- the underfill layer between the integrated circuit die 120 and the packaging substrate 180 is not shown.
- the exposed bump pad 128 is connected to the packaging substrate 180 by using a solder bump 140 , which, in turn, is connected to a dummy heat-spreading metal plate 150 having a larger surface area than that of the bump pad 128 through a bump pad 145 and a via plug 148 .
- the surface are of the dummy heat-spreading metal plate 150 is at least 50 times as large as that of the bump pad 128 .
- the heat-spreading metal plate 150 is further connected to a bump pad 160 at the face opposite to the solder bump 140 and to the integrated circuit die 120 .
- a solder ball 170 is provided on the bump pad 160 for the connection with a printed circuit board (not shown).
- the packaging substrate 180 which may be made of glass, epoxy or the like, may have a plurality of levels, with electrical paths between layers provided by interconnect vias.
- a heat-dissipating metal stack 226 which is fabricated simultaneously with the interconnections of the active integrated circuit 122 , is connected to each bump pad 128 in the stress-releasing area 126 .
- the heat-dissipating metal stack 226 is formed step by step as sequential depositions of insulators and metals in conjunction together with the fabrication of the interconnections of the active integrated circuit 122 . As shown in FIG.
- the heat-dissipating metal stack 226 may comprises a contact plug 231 that is formed on a substrate 230 , a first metal layer 232 , a first via plug 233 , a second metal layer 234 , a second via plug 235 , a third metal layer 236 , a third via plug 237 , and a fourth metal layer 238 that is directly connected to the bump pad 128 .
- the heat-dissipating metal stack 226 , the bump pad 128 , the solder bump 140 , the heat-spreading metal plate 150 , the bump pad 160 , and the solder ball 170 constitute a heat shunting path that is able to quickly dissipate heat accumulated at the corners of the integrated circuit die 120 during temperature cycling test to a printed circuit board, thereby reducing thermal stress thereto.
Landscapes
- Semiconductor Integrated Circuits (AREA)
Abstract
A flip-chip package includes a packaging substrate; an integrated circuit die affixed to the packaging substrate, wherein the integrated circuit die includes an active integrated circuit surrounded by a peripheral die seal ring therein; and a thermal stress releasing pad disposed in a stress-releasing area that is at a corner of the integrated circuit die outside the die seal ring, wherein the thermal stress releasing pad is connected to the packaging substrate by using a solder bump, which, in turn, is connected to a dummy heat-spreading metal plate embedded in the packaging substrate so as to form a heat shunting path for reducing thermal stress during temperature cycling test.
Description
- 1. Field of the Invention
- The present invention relates generally to the field of semiconductor packaging and, more particularly, to a flip-chip ball grid array (BGA) package with reduced thermal stress during thermal stress cycles.
- 2. Description of the Prior Art
- High performance microelectronic devices often use solder balls or solder bumps for electrically and mechanically interconnection to other microelectronic devices. For instance, a very large scale integration (VLSI) chip may be connected to a circuit board or other next level packaging substrate by using solder balls or solder bumps. This connection technology is also referred to as “flip-chip” technology. Flip-chip technology uses area array connection and includes reflowing a body of solder onto a bonding pad to form a solder bump, so as to electrically connect an IC die to a packaging substrate. Electrical performance is effectively improved due to a shorter connection pass.
-
FIG. 1 is a schematic diagram of a prior art ball grid array (BGA) package. As shown inFIG. 1 ,BGA package 10 comprises asilicon chip 12 and aplastic substrate 18. Thesilicon chip 12 comprises a plurality ofsolder bump pads 14 respectively connecting to thecorresponding solder bumps 16. Thesolder bump pads 14 connect to theplastic substrate 18 via thesolder bumps 16. A gap between thesilicon chip 12 and theplastic substrate 18 is filled with anunderfill layer 20. Theunderfill layer 20 is used to provide better mechanical strength and adhesion during the stress cycles, however, the weak point is still in the chip's corners. - Drawbacks of the prior art package include interface delamination and corner bump cracking, which often occur at chip's corner during thermal stress test. It is believed that such delamination or cracking defects are caused by the mismatch in the coefficients of thermal expansion (CTE) of the integrated materials. Typically, the CTE of the
silicon chip 12 is about 2.7 ppm/° C. and the CTE of theplastic substrate 18 is about 17 ppm/° C. Because thesilicon chip 12 and theplastic substrate 18 have different coefficients of thermal expansion, a variation of ambient temperature deforms the package, and moreover, the products may fail. It has been known that the periphery region of thechip 12 is a highly thermal-stressed region. - To reduce the thermal stress, current practice includes adjustment of CTE and/or glass transformation temperature (Tg) of the
underfill layer 20. However, a trade-off between the reduction of thermal stress and the protection of low-k dielectrics in thesilicon chip 10 has to be taken into consideration. Further, the modification of the CTE or glass transformation temperature (Tg) of theunderfill layer 20 is very complicated. - The primary objective of the present invention is to provide a flip-chip ball grid array (BGA) package with reduced thermal stress during thermal stress cycles or temperature cycling test.
- According to the claimed invention, a flip-chip package is disclosed. The flip-chip package includes a packaging substrate; an integrated circuit die affixed to the packaging substrate, wherein the integrated circuit die includes an active integrated circuit surrounded by a peripheral die seal ring therein; and a thermal stress releasing pad disposed in a stress-releasing area that is at a corner of the integrated circuit die outside the die seal ring, wherein the thermal stress releasing pad is connected to the packaging substrate by using a solder bump, which, in turn, is connected to a dummy heat-spreading metal plate embedded in the packaging substrate so as to form a heat shunting path for reducing thermal stress during temperature cycling test.
- These and other objectives of the present invention will no doubt become obvious to those of ordinary skill in the art after reading the following detailed description of the preferred embodiment that is illustrated in the various figures and drawings.
- The accompanying drawings are included to provide a further understanding of the invention, and are incorporated in and constitute a part of this specification. The drawings illustrate embodiments of the invention and, together with the description, serve to explain the principles of the invention. In the drawings:
-
FIG. 1 is a schematic diagram of a prior art ball grid array (BGA) package according to the prior art; -
FIG. 2 is a perspective, plan view of a flip chip package according to one preferred embodiment of the invention; and -
FIG. 3 is a schematic, cross-sectional view taken along line 1-1 ofFIG. 2 . - The present invention is directed to on-chip heat shunting paths constructed at four vulnerable corners of an integrated circuit die for reducing thermal stress during temperature cycling test. Interface delamination occurs between low-k dielectric layers during thermal stress cycles. It has been observed that such interface delamination phenomenon is particularly severe at the four corners of a single die or chip.
-
FIG. 2 andFIG. 3 show an exemplary flip chip package 1 00 according to the invention, whereinFIG. 2 is a perspective, plan view of a flip-chip package 100, andFIG. 3 is a schematic, cross-sectional view taken along line 1-1 ofFIG. 2 . As shown inFIG. 2 andFIG. 3 , the flip-chip package 100 has an integrated circuit die 120 affixed to apackaging substrate 180. The integrated circuit die 120 includes an activeintegrated circuit 122 surrounded by a peripheraldie seal ring 124. - The
die seal ring 124 consists of a plurality of patterned metal layers, positioned on top of each other and mutually connected by via or contact plugs. Thedie seal ring 124 is common in the art and is utilized to protect the active integratedcircuit 122 from being damaged by cracks originating from the wafer dicing process. The dieseal ring 124 may be single seal barrier wall or dual-wall barriers formed in layers of similar or dissimilar dielectric materials. - The
die seal ring 124 is manufactured step by step as sequential depositions of insulators and metals in conjunction together with the fabrication of the elements of the active integratedcircuit 122. Typically, a heavily doped region (not shown) is diffused into semiconductor material such as a silicon substrate in a process needed otherwise for fabricating strongly doped surface regions in some circuit elements. This heavily doped region serves as an anchor for the die seal ring to be built, and permits the application of specific electrical potentials to the die seal ring, such as ground potential. - The fabrication of the
die seal ring 124 is known in the art, and details of this will be skipped over in the following text. - The active
integrated circuit 122 may comprise components such as, for example, transistors, diffusions, memory arrays and levels of interconnections. The integrated circuit die 120 includes four triangular stress-releasingareas 126 at its four corners that are outside thedie seal ring 124. In each stress-releasingarea 126, abump pad 128 indicated by dash line is provided. Thebump pads 128 are fabricated simultaneously with the bump pads or bonding pads of the active integratedcircuit 122. - As shown in
FIG. 3 , eachbump pad 128 in the stress-releasingarea 126 is partially covered by a passivation coating 1 30. The underfill layer between the integrated circuit die 120 and thepackaging substrate 180 is not shown. The exposedbump pad 128 is connected to thepackaging substrate 180 by using asolder bump 140, which, in turn, is connected to a dummy heat-spreadingmetal plate 150 having a larger surface area than that of thebump pad 128 through abump pad 145 and avia plug 148. Preferably, the surface are of the dummy heat-spreadingmetal plate 150 is at least 50 times as large as that of thebump pad 128. - The heat-spreading
metal plate 150 is further connected to abump pad 160 at the face opposite to thesolder bump 140 and to the integrated circuit die 120. Asolder ball 170 is provided on thebump pad 160 for the connection with a printed circuit board (not shown). It is noted that thepackaging substrate 180, which may be made of glass, epoxy or the like, may have a plurality of levels, with electrical paths between layers provided by interconnect vias. - A heat-
dissipating metal stack 226, which is fabricated simultaneously with the interconnections of the active integratedcircuit 122, is connected to eachbump pad 128 in the stress-releasingarea 126. The heat-dissipatingmetal stack 226 is formed step by step as sequential depositions of insulators and metals in conjunction together with the fabrication of the interconnections of the active integratedcircuit 122. As shown inFIG. 3 , for example, the heat-dissipating metal stack 226 may comprises acontact plug 231 that is formed on asubstrate 230, afirst metal layer 232, afirst via plug 233, asecond metal layer 234, a second viaplug 235, athird metal layer 236, a third viaplug 237, and afourth metal layer 238 that is directly connected to thebump pad 128. - The heat-dissipating
metal stack 226, thebump pad 128, thesolder bump 140, the heat-spreadingmetal plate 150, thebump pad 160, and thesolder ball 170 constitute a heat shunting path that is able to quickly dissipate heat accumulated at the corners of theintegrated circuit die 120 during temperature cycling test to a printed circuit board, thereby reducing thermal stress thereto. - Those skilled in the art will readily observe that numerous modifications and alterations of the device and method may be made while retaining the teachings of the invention. Accordingly, the above disclosure should be construed as limited only by the metes and bounds of the appended claims.
Claims (11)
1. A flip-chip package, comprising:
a packaging substrate;
an integrated circuit die affixed to the packaging substrate, wherein the integrated circuit die includes an active integrated circuit surrounded by a peripheral die seal ring therein; and
a thermal stress releasing pad disposed in a stress-releasing area that is at a corner of the integrated circuit die outside the die seal ring, wherein the thermal stress releasing pad is connected to the packaging substrate by using a solder bump, which, in turn, is connected to a dummy heat-spreading metal plate embedded in the packaging substrate so as to form a heat shunting path for reducing thermal stress during temperature cycling test.
2. The flip-chip package according to claim 1 wherein a heat-dissipating metal stack is provided underneath the thermal stress releasing pad.
3. The flip-chip package according to claim 2 wherein the heat-dissipating metal stack is fabricated simultaneously with interconnections of the active integrated circuit of the integrated circuit die.
4. The flip-chip package according to claim 2 wherein the heat-dissipating metal stack connects the thermal stress releasing pad with a semiconductor substrate of the integrated circuit die.
5. The flip-chip package according to claim 1 wherein the dummy heat-spreading metal plate has a surface are that is at least 50 times as large as that of the thermal stress releasing pad.
6. The flip-chip package according to claim 1 wherein the thermal stress releasing pad is connected to a first solder pad via the solder bump.
7. The flip-chip package according to claim 1 wherein the dummy heat-spreading metal plate is connected to a second solder pad that is used to connect with a printed circuit board.
8. A flip-chip package, comprising:
a packaging substrate;
an integrated circuit die affixed to the packaging substrate, wherein the integrated circuit die includes an active integrated circuit surrounded by a peripheral die seal ring therein; and
a thermal stress releasing pad disposed in a stress-releasing area that is at a corner of the integrated circuit die outside the die seal ring, wherein the thermal stress releasing pad is connected to the packaging substrate via a solder bump.
9. The flip-chip package according to claim 8 wherein the thermal stress releasing pad is connected to a dummy heat-spreading metal plate embedded in the packaging substrate.
10. The flip-chip package according to claim 9 wherein the dummy heat-spreading metal plate has a surface are that is at least 50 times as large as that of the thermal stress releasing pad.
11. The flip-chip package according to claim 8 wherein a heat-dissipating metal stack is provided underneath the thermal stress releasing pad, and wherein the heat-dissipating metal stack connects the thermal stress releasing pad with a semiconductor substrate of the integrated circuit die.
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US11/161,171 US7176555B1 (en) | 2005-07-26 | 2005-07-26 | Flip chip package with reduced thermal stress |
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US11/161,171 US7176555B1 (en) | 2005-07-26 | 2005-07-26 | Flip chip package with reduced thermal stress |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| US20070023920A1 true US20070023920A1 (en) | 2007-02-01 |
| US7176555B1 US7176555B1 (en) | 2007-02-13 |
Family
ID=37693432
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US11/161,171 Expired - Lifetime US7176555B1 (en) | 2005-07-26 | 2005-07-26 | Flip chip package with reduced thermal stress |
Country Status (1)
| Country | Link |
|---|---|
| US (1) | US7176555B1 (en) |
Cited By (11)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20070102829A1 (en) * | 2005-11-08 | 2007-05-10 | Advanced Semiconductor Engineering Inc. | Chip structure with solder bump and method for producing the same |
| US20120104594A1 (en) * | 2010-10-29 | 2012-05-03 | Taiwan Semiconductor Manufacturing Company, Ltd. | Grounded seal ring structure in semiconductor devices |
| US20130015561A1 (en) * | 2011-07-11 | 2013-01-17 | Taiwan Semiconductor Manufacturing Company, Ltd. | Mechanisms for marking the orientation of a sawed die |
| CN102931155A (en) * | 2011-08-09 | 2013-02-13 | 联发科技股份有限公司 | Bump pad structure |
| US20130087925A1 (en) * | 2011-10-05 | 2013-04-11 | Taiwan Semiconductor Manufacturing Company, Ltd. | Packaging Structures of Integrated Circuits |
| US9659879B1 (en) * | 2015-10-30 | 2017-05-23 | Taiwan Semiconductor Manufacturing Company | Semiconductor device having a guard ring |
| CN109841577A (en) * | 2017-11-27 | 2019-06-04 | 中芯国际集成电路制造(上海)有限公司 | Chip and its manufacturing method, crystal circle structure |
| US10317296B2 (en) * | 2015-06-25 | 2019-06-11 | Winbond Electronics Corp. | Method for estimating stress of electronic component |
| US11373968B2 (en) * | 2019-04-26 | 2022-06-28 | Cirrus Logic, Inc. | Via structure for semiconductor dies |
| TWI778694B (en) * | 2021-05-07 | 2022-09-21 | 台灣積體電路製造股份有限公司 | Semiconductor package |
| TWI821738B (en) * | 2021-04-22 | 2023-11-11 | 台灣積體電路製造股份有限公司 | Semiconductor device and manufacturing method thereof |
Families Citing this family (4)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| KR100638613B1 (en) * | 2004-09-02 | 2006-10-26 | 삼성전기주식회사 | Wafer-Level Package Fabrication Using Laser Irradiation |
| US8293581B2 (en) * | 2009-02-18 | 2012-10-23 | Globalfoundries Inc. | Semiconductor chip with protective scribe structure |
| US8444043B1 (en) | 2012-01-31 | 2013-05-21 | International Business Machines Corporation | Uniform solder reflow fixture |
| US11171104B2 (en) * | 2019-10-24 | 2021-11-09 | Marvell Asia Pte, Ltd. | IC chip package with dummy solder structure under corner, and related method |
Citations (11)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5336918A (en) * | 1992-09-09 | 1994-08-09 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor pressure sensor and method of fabricating the same |
| US5831330A (en) * | 1996-06-28 | 1998-11-03 | Winbond Electronics Corp. | Die seal structure for a semiconductor integrated circuit |
| US5977639A (en) * | 1997-09-30 | 1999-11-02 | Intel Corporation | Metal staples to prevent interlayer delamination |
| US6022791A (en) * | 1997-10-15 | 2000-02-08 | International Business Machines Corporation | Chip crack stop |
| US6204557B1 (en) * | 1999-09-13 | 2001-03-20 | Integrated Device Technology, Inc. | Reduction of topside movement during temperature cycles |
| US6365958B1 (en) * | 1998-02-06 | 2002-04-02 | Texas Instruments Incorporated | Sacrificial structures for arresting insulator cracks in semiconductor devices |
| US6876064B2 (en) * | 2003-01-30 | 2005-04-05 | Nec Electronics Corporation | Semiconductor device having superior resistance to moisture |
| US20050263855A1 (en) * | 2004-06-01 | 2005-12-01 | Taiwan Semiconductor Manufacturing Company, Ltd. | Integrated stress relief pattern and registration structure |
| US20050280120A1 (en) * | 2004-06-21 | 2005-12-22 | Renesas Technology Corp. | Semiconductor device |
| US20060012012A1 (en) * | 2004-07-15 | 2006-01-19 | Ping-Wei Wang | Semiconductor device with crack prevention ring and method of manufacture thereof |
| US20060163699A1 (en) * | 2005-01-21 | 2006-07-27 | Matsushita Electric Industrial Co., Ltd. | Semiconductor wafer, semiconductor device manufacturing method, and semiconductor device |
-
2005
- 2005-07-26 US US11/161,171 patent/US7176555B1/en not_active Expired - Lifetime
Patent Citations (11)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5336918A (en) * | 1992-09-09 | 1994-08-09 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor pressure sensor and method of fabricating the same |
| US5831330A (en) * | 1996-06-28 | 1998-11-03 | Winbond Electronics Corp. | Die seal structure for a semiconductor integrated circuit |
| US5977639A (en) * | 1997-09-30 | 1999-11-02 | Intel Corporation | Metal staples to prevent interlayer delamination |
| US6022791A (en) * | 1997-10-15 | 2000-02-08 | International Business Machines Corporation | Chip crack stop |
| US6365958B1 (en) * | 1998-02-06 | 2002-04-02 | Texas Instruments Incorporated | Sacrificial structures for arresting insulator cracks in semiconductor devices |
| US6204557B1 (en) * | 1999-09-13 | 2001-03-20 | Integrated Device Technology, Inc. | Reduction of topside movement during temperature cycles |
| US6876064B2 (en) * | 2003-01-30 | 2005-04-05 | Nec Electronics Corporation | Semiconductor device having superior resistance to moisture |
| US20050263855A1 (en) * | 2004-06-01 | 2005-12-01 | Taiwan Semiconductor Manufacturing Company, Ltd. | Integrated stress relief pattern and registration structure |
| US20050280120A1 (en) * | 2004-06-21 | 2005-12-22 | Renesas Technology Corp. | Semiconductor device |
| US20060012012A1 (en) * | 2004-07-15 | 2006-01-19 | Ping-Wei Wang | Semiconductor device with crack prevention ring and method of manufacture thereof |
| US20060163699A1 (en) * | 2005-01-21 | 2006-07-27 | Matsushita Electric Industrial Co., Ltd. | Semiconductor wafer, semiconductor device manufacturing method, and semiconductor device |
Cited By (18)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20070102829A1 (en) * | 2005-11-08 | 2007-05-10 | Advanced Semiconductor Engineering Inc. | Chip structure with solder bump and method for producing the same |
| US20120104594A1 (en) * | 2010-10-29 | 2012-05-03 | Taiwan Semiconductor Manufacturing Company, Ltd. | Grounded seal ring structure in semiconductor devices |
| US8395239B2 (en) * | 2010-10-29 | 2013-03-12 | Taiwan Semiconductor Manufacturing Company, Ltd. | Grounded seal ring structure in semiconductor devices |
| US20130015561A1 (en) * | 2011-07-11 | 2013-01-17 | Taiwan Semiconductor Manufacturing Company, Ltd. | Mechanisms for marking the orientation of a sawed die |
| US8710630B2 (en) * | 2011-07-11 | 2014-04-29 | Taiwan Semiconductor Manufacturing Company, Ltd. | Mechanisms for marking the orientation of a sawed die |
| CN102931155A (en) * | 2011-08-09 | 2013-02-13 | 联发科技股份有限公司 | Bump pad structure |
| US10453818B2 (en) | 2011-10-05 | 2019-10-22 | Taiwan Semiconductor Manufacturing Company, Ltd. | Packaging structures of integrated circuits |
| US20130087925A1 (en) * | 2011-10-05 | 2013-04-11 | Taiwan Semiconductor Manufacturing Company, Ltd. | Packaging Structures of Integrated Circuits |
| US10317296B2 (en) * | 2015-06-25 | 2019-06-11 | Winbond Electronics Corp. | Method for estimating stress of electronic component |
| US9659879B1 (en) * | 2015-10-30 | 2017-05-23 | Taiwan Semiconductor Manufacturing Company | Semiconductor device having a guard ring |
| CN109841577A (en) * | 2017-11-27 | 2019-06-04 | 中芯国际集成电路制造(上海)有限公司 | Chip and its manufacturing method, crystal circle structure |
| US11373968B2 (en) * | 2019-04-26 | 2022-06-28 | Cirrus Logic, Inc. | Via structure for semiconductor dies |
| US12308331B2 (en) | 2019-04-26 | 2025-05-20 | Cirrus Logic Inc. | Via structure for semiconductor dies |
| TWI821738B (en) * | 2021-04-22 | 2023-11-11 | 台灣積體電路製造股份有限公司 | Semiconductor device and manufacturing method thereof |
| US11990433B2 (en) | 2021-04-22 | 2024-05-21 | Taiwan Semiconductor Manufacturing Company, Ltd. | Bond pad structure coupled to multiple interconnect conductive\ structures through trench in substrate |
| US12347799B2 (en) | 2021-04-22 | 2025-07-01 | Taiwan Semiconductor Manufacturing Company, Ltd. | Bond pad structure coupled to multiple interconnect conductive\ structures through trench in substrate |
| TWI778694B (en) * | 2021-05-07 | 2022-09-21 | 台灣積體電路製造股份有限公司 | Semiconductor package |
| US20220359323A1 (en) * | 2021-05-07 | 2022-11-10 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor package |
Also Published As
| Publication number | Publication date |
|---|---|
| US7176555B1 (en) | 2007-02-13 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US11710693B2 (en) | Wafer level package utilizing molded interposer | |
| KR101978020B1 (en) | Structure and formation method for chip package | |
| US7148560B2 (en) | IC chip package structure and underfill process | |
| US9275929B2 (en) | Package assembly having a semiconductor substrate | |
| US20180269145A1 (en) | Semiconductor device and method of manufacturing semiconductor device | |
| US9502360B2 (en) | Stress compensation layer for 3D packaging | |
| US12266635B2 (en) | Semiconductor device package having dummy dies | |
| US7176555B1 (en) | Flip chip package with reduced thermal stress | |
| TW201911516A (en) | Semiconductor structure and manufacturing method thereof | |
| US20120126404A1 (en) | Semiconductor device | |
| CN106653703A (en) | Package-on-package structure | |
| US9548220B2 (en) | Method of fabricating semiconductor package having an interposer structure | |
| WO2013072775A2 (en) | Package assembly including a semiconductor substrate with stress relief structure | |
| US9754898B2 (en) | Semiconductor package and fabrication method thereof | |
| US11923340B2 (en) | Semiconductor package including mold layer and manufacturing method thereof | |
| US9263380B2 (en) | Semiconductor interposer and package structure having the same | |
| US9892985B2 (en) | Semiconductor device and method for manufacturing the same | |
| KR100885419B1 (en) | Stacked Package Structure | |
| US20090014870A1 (en) | Semiconductor chip and package process for the same | |
| KR100673378B1 (en) | Chip scale multilayer chip package and its manufacturing method | |
| US20050146050A1 (en) | Flip chip package structure and chip structure thereof | |
| US20250239514A1 (en) | Semiconductor packages with reinforcement structures | |
| US20250357289A1 (en) | Semiconductor device and method of forming the same | |
| US20250323196A1 (en) | Semiconductor package and method of manufacturing the same | |
| KR101836621B1 (en) | Semiconductor package having moisture path and method for manufacturing the same |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| AS | Assignment |
Owner name: UNITED MICROELECTRONICS CORP., TAIWAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:JAO, JUI-MENG;KUO, CHIEN-LI;REEL/FRAME:016305/0150 Effective date: 20050723 |
|
| STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
| FPAY | Fee payment |
Year of fee payment: 4 |
|
| FPAY | Fee payment |
Year of fee payment: 8 |
|
| MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 12TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1553) Year of fee payment: 12 |